1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2021 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/pm_clock.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun struct rockchip_link_info {
16*4882a593Smuzhiyun u32 shift;
17*4882a593Smuzhiyun const char *name;
18*4882a593Smuzhiyun const char *pname;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct rockchip_link {
22*4882a593Smuzhiyun int num;
23*4882a593Smuzhiyun const struct rockchip_link_info *info;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct rockchip_link_clk {
27*4882a593Smuzhiyun void __iomem *base;
28*4882a593Smuzhiyun struct clk_gate *gate;
29*4882a593Smuzhiyun spinlock_t lock;
30*4882a593Smuzhiyun u32 shift;
31*4882a593Smuzhiyun u32 flag;
32*4882a593Smuzhiyun const char *name;
33*4882a593Smuzhiyun const char *pname;
34*4882a593Smuzhiyun const char *link_name;
35*4882a593Smuzhiyun const struct rockchip_link *link;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define GATE_LINK(_name, _pname, _shift) \
41*4882a593Smuzhiyun { \
42*4882a593Smuzhiyun .name = _name, \
43*4882a593Smuzhiyun .pname = _pname, \
44*4882a593Smuzhiyun .shift = (_shift), \
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
register_clocks(struct rockchip_link_clk * priv,struct device * dev)47*4882a593Smuzhiyun static int register_clocks(struct rockchip_link_clk *priv, struct device *dev)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct clk_gate *gate;
50*4882a593Smuzhiyun struct clk_init_data init = {};
51*4882a593Smuzhiyun struct clk *clk;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun gate = devm_kzalloc(dev, sizeof(struct clk_gate), GFP_KERNEL);
54*4882a593Smuzhiyun if (!gate)
55*4882a593Smuzhiyun return -ENOMEM;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun init.name = priv->name;
58*4882a593Smuzhiyun init.ops = &clk_gate_ops;
59*4882a593Smuzhiyun init.flags |= CLK_SET_RATE_PARENT;
60*4882a593Smuzhiyun init.parent_names = &priv->pname;
61*4882a593Smuzhiyun init.num_parents = 1;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* struct clk_gate assignments */
64*4882a593Smuzhiyun gate->reg = priv->base;
65*4882a593Smuzhiyun gate->bit_idx = priv->shift;
66*4882a593Smuzhiyun gate->flags = GFLAGS;
67*4882a593Smuzhiyun gate->lock = &priv->lock;
68*4882a593Smuzhiyun gate->hw.init = &init;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun clk = devm_clk_register(dev, &gate->hw);
71*4882a593Smuzhiyun if (IS_ERR(clk))
72*4882a593Smuzhiyun return -EINVAL;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return of_clk_add_provider(dev->of_node, of_clk_src_simple_get, clk);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct rockchip_link_info rk3562_clk_gate_link_info[] = {
78*4882a593Smuzhiyun GATE_LINK("aclk_rga_jdec", "aclk_rga_pre", 3),
79*4882a593Smuzhiyun GATE_LINK("aclk_vdpu", "aclk_vdpu_pre", 5),
80*4882a593Smuzhiyun GATE_LINK("aclk_vepu", "aclk_vepu_pre", 3),
81*4882a593Smuzhiyun GATE_LINK("aclk_vi_isp", "aclk_vi", 3),
82*4882a593Smuzhiyun GATE_LINK("aclk_vo", "aclk_vo_pre", 3),
83*4882a593Smuzhiyun GATE_LINK("hclk_vepu", "hclk_vepu_pre", 4),
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct rockchip_link rk3562_clk_gate_link = {
87*4882a593Smuzhiyun .num = ARRAY_SIZE(rk3562_clk_gate_link_info),
88*4882a593Smuzhiyun .info = rk3562_clk_gate_link_info,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static const struct rockchip_link_info rk3588_clk_gate_link_info[] = {
92*4882a593Smuzhiyun GATE_LINK("aclk_isp1_pre", "aclk_isp1_root", 6),
93*4882a593Smuzhiyun GATE_LINK("hclk_isp1_pre", "hclk_isp1_root", 8),
94*4882a593Smuzhiyun GATE_LINK("hclk_nvm", "hclk_nvm_root", 2),
95*4882a593Smuzhiyun GATE_LINK("aclk_usb", "aclk_usb_root", 2),
96*4882a593Smuzhiyun GATE_LINK("hclk_usb", "hclk_usb_root", 3),
97*4882a593Smuzhiyun GATE_LINK("aclk_jpeg_decoder_pre", "aclk_jpeg_decoder_root", 7),
98*4882a593Smuzhiyun GATE_LINK("aclk_vdpu_low_pre", "aclk_vdpu_low_root", 5),
99*4882a593Smuzhiyun GATE_LINK("aclk_rkvenc1_pre", "aclk_rkvenc1_root", 3),
100*4882a593Smuzhiyun GATE_LINK("hclk_rkvenc1_pre", "hclk_rkvenc1_root", 2),
101*4882a593Smuzhiyun GATE_LINK("hclk_rkvdec0_pre", "hclk_rkvdec0_root", 5),
102*4882a593Smuzhiyun GATE_LINK("aclk_rkvdec0_pre", "aclk_rkvdec0_root", 6),
103*4882a593Smuzhiyun GATE_LINK("hclk_rkvdec1_pre", "hclk_rkvdec1_root", 4),
104*4882a593Smuzhiyun GATE_LINK("aclk_rkvdec1_pre", "aclk_rkvdec1_root", 5),
105*4882a593Smuzhiyun GATE_LINK("aclk_hdcp0_pre", "aclk_vo0_root", 9),
106*4882a593Smuzhiyun GATE_LINK("hclk_vo0", "hclk_vo0_root", 5),
107*4882a593Smuzhiyun GATE_LINK("aclk_hdcp1_pre", "aclk_hdcp1_root", 6),
108*4882a593Smuzhiyun GATE_LINK("hclk_vo1", "hclk_vo1_root", 9),
109*4882a593Smuzhiyun GATE_LINK("aclk_av1_pre", "aclk_av1_root", 1),
110*4882a593Smuzhiyun GATE_LINK("pclk_av1_pre", "pclk_av1_root", 4),
111*4882a593Smuzhiyun GATE_LINK("hclk_sdio_pre", "hclk_sdio_root", 1),
112*4882a593Smuzhiyun GATE_LINK("pclk_vo0_grf", "pclk_vo0_root", 10),
113*4882a593Smuzhiyun GATE_LINK("pclk_vo1_grf", "pclk_vo1_root", 12),
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct rockchip_link rk3588_clk_gate_link = {
117*4882a593Smuzhiyun .num = ARRAY_SIZE(rk3588_clk_gate_link_info),
118*4882a593Smuzhiyun .info = rk3588_clk_gate_link_info,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct of_device_id rockchip_clk_link_of_match[] = {
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun .compatible = "rockchip,rk3562-clock-gate-link",
124*4882a593Smuzhiyun .data = (void *)&rk3562_clk_gate_link,
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun .compatible = "rockchip,rk3588-clock-gate-link",
128*4882a593Smuzhiyun .data = (void *)&rk3588_clk_gate_link,
129*4882a593Smuzhiyun },
130*4882a593Smuzhiyun {}
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rockchip_clk_link_of_match);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const struct rockchip_link_info *
rockchip_get_link_infos(const struct rockchip_link * link,const char * name)135*4882a593Smuzhiyun rockchip_get_link_infos(const struct rockchip_link *link, const char *name)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun const struct rockchip_link_info *info = link->info;
138*4882a593Smuzhiyun int i = 0;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun for (i = 0; i < link->num; i++) {
141*4882a593Smuzhiyun if (strcmp(info->name, name) == 0)
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun info++;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun return info;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
rockchip_clk_link_probe(struct platform_device * pdev)148*4882a593Smuzhiyun static int rockchip_clk_link_probe(struct platform_device *pdev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct rockchip_link_clk *priv;
151*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
152*4882a593Smuzhiyun const struct of_device_id *match;
153*4882a593Smuzhiyun const char *clk_name;
154*4882a593Smuzhiyun const struct rockchip_link_info *link_info;
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun match = of_match_node(rockchip_clk_link_of_match, node);
158*4882a593Smuzhiyun if (!match)
159*4882a593Smuzhiyun return -ENXIO;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(struct rockchip_link_clk),
162*4882a593Smuzhiyun GFP_KERNEL);
163*4882a593Smuzhiyun if (!priv)
164*4882a593Smuzhiyun return -ENOMEM;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun priv->link = match->data;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun spin_lock_init(&priv->lock);
169*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun priv->base = of_iomap(node, 0);
172*4882a593Smuzhiyun if (IS_ERR(priv->base))
173*4882a593Smuzhiyun return PTR_ERR(priv->base);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (of_property_read_string(node, "clock-output-names", &clk_name))
176*4882a593Smuzhiyun priv->name = node->name;
177*4882a593Smuzhiyun else
178*4882a593Smuzhiyun priv->name = clk_name;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun link_info = rockchip_get_link_infos(priv->link, priv->name);
181*4882a593Smuzhiyun priv->shift = link_info->shift;
182*4882a593Smuzhiyun priv->pname = link_info->pname;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
185*4882a593Smuzhiyun ret = pm_clk_create(&pdev->dev);
186*4882a593Smuzhiyun if (ret)
187*4882a593Smuzhiyun goto disable_pm_runtime;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ret = pm_clk_add(&pdev->dev, "link");
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (ret)
192*4882a593Smuzhiyun goto destroy_pm_clk;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ret = register_clocks(priv, &pdev->dev);
195*4882a593Smuzhiyun if (ret)
196*4882a593Smuzhiyun goto destroy_pm_clk;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun destroy_pm_clk:
201*4882a593Smuzhiyun pm_clk_destroy(&pdev->dev);
202*4882a593Smuzhiyun disable_pm_runtime:
203*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
rockchip_clk_link_remove(struct platform_device * pdev)208*4882a593Smuzhiyun static int rockchip_clk_link_remove(struct platform_device *pdev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun pm_clk_destroy(&pdev->dev);
211*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const struct dev_pm_ops rockchip_clk_link_pm_ops = {
217*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL)
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static struct platform_driver rockchip_clk_link_driver = {
221*4882a593Smuzhiyun .driver = {
222*4882a593Smuzhiyun .name = "clock-link",
223*4882a593Smuzhiyun .of_match_table = of_match_ptr(rockchip_clk_link_of_match),
224*4882a593Smuzhiyun .pm = &rockchip_clk_link_pm_ops,
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun .probe = rockchip_clk_link_probe,
227*4882a593Smuzhiyun .remove = rockchip_clk_link_remove,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
rockchip_clk_link_drv_register(void)230*4882a593Smuzhiyun static int __init rockchip_clk_link_drv_register(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun return platform_driver_register(&rockchip_clk_link_driver);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun postcore_initcall_sync(rockchip_clk_link_drv_register);
235*4882a593Smuzhiyun
rockchip_clk_link_drv_unregister(void)236*4882a593Smuzhiyun static void __exit rockchip_clk_link_drv_unregister(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun platform_driver_unregister(&rockchip_clk_link_driver);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun module_exit(rockchip_clk_link_drv_unregister);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun MODULE_AUTHOR("Elaine Zhang <zhangqing@rock-chips.com>");
243*4882a593Smuzhiyun MODULE_DESCRIPTION("Clock driver for Niu Dependencies");
244*4882a593Smuzhiyun MODULE_LICENSE("GPL");
245