xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-inverter.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015 Heiko Stuebner <heiko@sntech.de>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/slab.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/spinlock.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include "clk.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun struct rockchip_inv_clock {
14*4882a593Smuzhiyun 	struct clk_hw	hw;
15*4882a593Smuzhiyun 	void __iomem	*reg;
16*4882a593Smuzhiyun 	int		shift;
17*4882a593Smuzhiyun 	int		flags;
18*4882a593Smuzhiyun 	spinlock_t	*lock;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define to_inv_clock(_hw) container_of(_hw, struct rockchip_inv_clock, hw)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define INVERTER_MASK 0x1
24*4882a593Smuzhiyun 
rockchip_inv_get_phase(struct clk_hw * hw)25*4882a593Smuzhiyun static int rockchip_inv_get_phase(struct clk_hw *hw)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	struct rockchip_inv_clock *inv_clock = to_inv_clock(hw);
28*4882a593Smuzhiyun 	u32 val;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	val = readl(inv_clock->reg) >> inv_clock->shift;
31*4882a593Smuzhiyun 	val &= INVERTER_MASK;
32*4882a593Smuzhiyun 	return val ? 180 : 0;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
rockchip_inv_set_phase(struct clk_hw * hw,int degrees)35*4882a593Smuzhiyun static int rockchip_inv_set_phase(struct clk_hw *hw, int degrees)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct rockchip_inv_clock *inv_clock = to_inv_clock(hw);
38*4882a593Smuzhiyun 	u32 val;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	if (degrees % 180 == 0) {
41*4882a593Smuzhiyun 		val = !!degrees;
42*4882a593Smuzhiyun 	} else {
43*4882a593Smuzhiyun 		pr_err("%s: unsupported phase %d for %s\n",
44*4882a593Smuzhiyun 		       __func__, degrees, clk_hw_get_name(hw));
45*4882a593Smuzhiyun 		return -EINVAL;
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (inv_clock->flags & ROCKCHIP_INVERTER_HIWORD_MASK) {
49*4882a593Smuzhiyun 		writel(HIWORD_UPDATE(val, INVERTER_MASK, inv_clock->shift),
50*4882a593Smuzhiyun 		       inv_clock->reg);
51*4882a593Smuzhiyun 	} else {
52*4882a593Smuzhiyun 		unsigned long flags;
53*4882a593Smuzhiyun 		u32 reg;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 		spin_lock_irqsave(inv_clock->lock, flags);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 		reg = readl(inv_clock->reg);
58*4882a593Smuzhiyun 		reg &= ~BIT(inv_clock->shift);
59*4882a593Smuzhiyun 		reg |= val;
60*4882a593Smuzhiyun 		writel(reg, inv_clock->reg);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 		spin_unlock_irqrestore(inv_clock->lock, flags);
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const struct clk_ops rockchip_inv_clk_ops = {
69*4882a593Smuzhiyun 	.get_phase	= rockchip_inv_get_phase,
70*4882a593Smuzhiyun 	.set_phase	= rockchip_inv_set_phase,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
rockchip_clk_register_inverter(const char * name,const char * const * parent_names,u8 num_parents,void __iomem * reg,int shift,int flags,spinlock_t * lock)73*4882a593Smuzhiyun struct clk *rockchip_clk_register_inverter(const char *name,
74*4882a593Smuzhiyun 				const char *const *parent_names, u8 num_parents,
75*4882a593Smuzhiyun 				void __iomem *reg, int shift, int flags,
76*4882a593Smuzhiyun 				spinlock_t *lock)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct clk_init_data init;
79*4882a593Smuzhiyun 	struct rockchip_inv_clock *inv_clock;
80*4882a593Smuzhiyun 	struct clk *clk;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	inv_clock = kmalloc(sizeof(*inv_clock), GFP_KERNEL);
83*4882a593Smuzhiyun 	if (!inv_clock)
84*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	init.name = name;
87*4882a593Smuzhiyun 	init.num_parents = num_parents;
88*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_PARENT;
89*4882a593Smuzhiyun 	init.parent_names = parent_names;
90*4882a593Smuzhiyun 	init.ops = &rockchip_inv_clk_ops;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	inv_clock->hw.init = &init;
93*4882a593Smuzhiyun 	inv_clock->reg = reg;
94*4882a593Smuzhiyun 	inv_clock->shift = shift;
95*4882a593Smuzhiyun 	inv_clock->flags = flags;
96*4882a593Smuzhiyun 	inv_clock->lock = lock;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	clk = clk_register(NULL, &inv_clock->hw);
99*4882a593Smuzhiyun 	if (IS_ERR(clk))
100*4882a593Smuzhiyun 		kfree(inv_clock);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return clk;
103*4882a593Smuzhiyun }
104