1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun * Author: Lin Huang <hl@rock-chips.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/arm-smccc.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/rockchip/rockchip_sip.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <soc/rockchip/rockchip_sip.h>
15*4882a593Smuzhiyun #ifdef CONFIG_ARM
16*4882a593Smuzhiyun #include <asm/psci.h>
17*4882a593Smuzhiyun #endif
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "clk.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct rockchip_ddrclk {
22*4882a593Smuzhiyun struct clk_hw hw;
23*4882a593Smuzhiyun void __iomem *reg_base;
24*4882a593Smuzhiyun int mux_offset;
25*4882a593Smuzhiyun int mux_shift;
26*4882a593Smuzhiyun int mux_width;
27*4882a593Smuzhiyun int div_shift;
28*4882a593Smuzhiyun int div_width;
29*4882a593Smuzhiyun int ddr_flag;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define to_rockchip_ddrclk_hw(hw) container_of(hw, struct rockchip_ddrclk, hw)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct share_params_ddrclk {
35*4882a593Smuzhiyun u32 hz;
36*4882a593Smuzhiyun u32 lcdc_type;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct rockchip_ddrclk_data {
40*4882a593Smuzhiyun void __iomem *params;
41*4882a593Smuzhiyun int (*dmcfreq_wait_complete)(void);
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static struct rockchip_ddrclk_data ddr_data = {NULL, NULL};
45*4882a593Smuzhiyun
rockchip_set_ddrclk_params(void __iomem * params)46*4882a593Smuzhiyun void rockchip_set_ddrclk_params(void __iomem *params)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun ddr_data.params = params;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun EXPORT_SYMBOL(rockchip_set_ddrclk_params);
51*4882a593Smuzhiyun
rockchip_set_ddrclk_dmcfreq_wait_complete(int (* func)(void))52*4882a593Smuzhiyun void rockchip_set_ddrclk_dmcfreq_wait_complete(int (*func)(void))
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun ddr_data.dmcfreq_wait_complete = func;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun EXPORT_SYMBOL(rockchip_set_ddrclk_dmcfreq_wait_complete);
57*4882a593Smuzhiyun
rockchip_ddrclk_sip_set_rate(struct clk_hw * hw,unsigned long drate,unsigned long prate)58*4882a593Smuzhiyun static int rockchip_ddrclk_sip_set_rate(struct clk_hw *hw, unsigned long drate,
59*4882a593Smuzhiyun unsigned long prate)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct arm_smccc_res res;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, drate, 0,
64*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_SET_RATE,
65*4882a593Smuzhiyun 0, 0, 0, 0, &res);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (res.a0)
68*4882a593Smuzhiyun return 0;
69*4882a593Smuzhiyun else
70*4882a593Smuzhiyun return -EPERM;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static unsigned long
rockchip_ddrclk_sip_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)74*4882a593Smuzhiyun rockchip_ddrclk_sip_recalc_rate(struct clk_hw *hw,
75*4882a593Smuzhiyun unsigned long parent_rate)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct arm_smccc_res res;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
80*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_GET_RATE,
81*4882a593Smuzhiyun 0, 0, 0, 0, &res);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return res.a0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
rockchip_ddrclk_sip_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)86*4882a593Smuzhiyun static long rockchip_ddrclk_sip_round_rate(struct clk_hw *hw,
87*4882a593Smuzhiyun unsigned long rate,
88*4882a593Smuzhiyun unsigned long *prate)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct arm_smccc_res res;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, rate, 0,
93*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_ROUND_RATE,
94*4882a593Smuzhiyun 0, 0, 0, 0, &res);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return res.a0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
rockchip_ddrclk_get_parent(struct clk_hw * hw)99*4882a593Smuzhiyun static u8 rockchip_ddrclk_get_parent(struct clk_hw *hw)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct rockchip_ddrclk *ddrclk = to_rockchip_ddrclk_hw(hw);
102*4882a593Smuzhiyun u32 val;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun val = readl(ddrclk->reg_base +
105*4882a593Smuzhiyun ddrclk->mux_offset) >> ddrclk->mux_shift;
106*4882a593Smuzhiyun val &= GENMASK(ddrclk->mux_width - 1, 0);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return val;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const struct clk_ops rockchip_ddrclk_sip_ops = {
112*4882a593Smuzhiyun .recalc_rate = rockchip_ddrclk_sip_recalc_rate,
113*4882a593Smuzhiyun .set_rate = rockchip_ddrclk_sip_set_rate,
114*4882a593Smuzhiyun .round_rate = rockchip_ddrclk_sip_round_rate,
115*4882a593Smuzhiyun .get_parent = rockchip_ddrclk_get_parent,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
rockchip_ddrclk_sip_set_rate_v2(struct clk_hw * hw,unsigned long drate,unsigned long prate)118*4882a593Smuzhiyun static int rockchip_ddrclk_sip_set_rate_v2(struct clk_hw *hw,
119*4882a593Smuzhiyun unsigned long drate,
120*4882a593Smuzhiyun unsigned long prate)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct share_params_ddrclk *p;
123*4882a593Smuzhiyun struct arm_smccc_res res;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun p = (struct share_params_ddrclk *)ddr_data.params;
126*4882a593Smuzhiyun if (p)
127*4882a593Smuzhiyun p->hz = drate;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
130*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_SET_RATE);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if ((int)res.a1 == SIP_RET_SET_RATE_TIMEOUT) {
133*4882a593Smuzhiyun if (ddr_data.dmcfreq_wait_complete)
134*4882a593Smuzhiyun ddr_data.dmcfreq_wait_complete();
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return res.a0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
rockchip_ddrclk_sip_recalc_rate_v2(struct clk_hw * hw,unsigned long parent_rate)140*4882a593Smuzhiyun static unsigned long rockchip_ddrclk_sip_recalc_rate_v2
141*4882a593Smuzhiyun (struct clk_hw *hw, unsigned long parent_rate)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct arm_smccc_res res;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
146*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_GET_RATE);
147*4882a593Smuzhiyun if (!res.a0)
148*4882a593Smuzhiyun return res.a1;
149*4882a593Smuzhiyun else
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
rockchip_ddrclk_sip_round_rate_v2(struct clk_hw * hw,unsigned long rate,unsigned long * prate)153*4882a593Smuzhiyun static long rockchip_ddrclk_sip_round_rate_v2(struct clk_hw *hw,
154*4882a593Smuzhiyun unsigned long rate,
155*4882a593Smuzhiyun unsigned long *prate)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct share_params_ddrclk *p;
158*4882a593Smuzhiyun struct arm_smccc_res res;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun p = (struct share_params_ddrclk *)ddr_data.params;
161*4882a593Smuzhiyun if (p)
162*4882a593Smuzhiyun p->hz = rate;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
165*4882a593Smuzhiyun ROCKCHIP_SIP_CONFIG_DRAM_ROUND_RATE);
166*4882a593Smuzhiyun if (!res.a0)
167*4882a593Smuzhiyun return res.a1;
168*4882a593Smuzhiyun else
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const struct clk_ops rockchip_ddrclk_sip_ops_v2 = {
173*4882a593Smuzhiyun .recalc_rate = rockchip_ddrclk_sip_recalc_rate_v2,
174*4882a593Smuzhiyun .set_rate = rockchip_ddrclk_sip_set_rate_v2,
175*4882a593Smuzhiyun .round_rate = rockchip_ddrclk_sip_round_rate_v2,
176*4882a593Smuzhiyun .get_parent = rockchip_ddrclk_get_parent,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
rockchip_clk_register_ddrclk(const char * name,int flags,const char * const * parent_names,u8 num_parents,int mux_offset,int mux_shift,int mux_width,int div_shift,int div_width,int ddr_flag,void __iomem * reg_base)179*4882a593Smuzhiyun struct clk *rockchip_clk_register_ddrclk(const char *name, int flags,
180*4882a593Smuzhiyun const char *const *parent_names,
181*4882a593Smuzhiyun u8 num_parents, int mux_offset,
182*4882a593Smuzhiyun int mux_shift, int mux_width,
183*4882a593Smuzhiyun int div_shift, int div_width,
184*4882a593Smuzhiyun int ddr_flag, void __iomem *reg_base)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct rockchip_ddrclk *ddrclk;
187*4882a593Smuzhiyun struct clk_init_data init;
188*4882a593Smuzhiyun struct clk *clk;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #ifdef CONFIG_ARM
191*4882a593Smuzhiyun if (!psci_smp_available())
192*4882a593Smuzhiyun return NULL;
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ddrclk = kzalloc(sizeof(*ddrclk), GFP_KERNEL);
196*4882a593Smuzhiyun if (!ddrclk)
197*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun init.name = name;
200*4882a593Smuzhiyun init.parent_names = parent_names;
201*4882a593Smuzhiyun init.num_parents = num_parents;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun init.flags = flags;
204*4882a593Smuzhiyun init.flags |= CLK_SET_RATE_NO_REPARENT;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun switch (ddr_flag) {
207*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_DDRCLK_SIP
208*4882a593Smuzhiyun case ROCKCHIP_DDRCLK_SIP:
209*4882a593Smuzhiyun init.ops = &rockchip_ddrclk_sip_ops;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_DDRCLK_SIP_V2
213*4882a593Smuzhiyun case ROCKCHIP_DDRCLK_SIP_V2:
214*4882a593Smuzhiyun init.ops = &rockchip_ddrclk_sip_ops_v2;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun pr_err("%s: unsupported ddrclk type %d\n", __func__, ddr_flag);
219*4882a593Smuzhiyun kfree(ddrclk);
220*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ddrclk->reg_base = reg_base;
224*4882a593Smuzhiyun ddrclk->hw.init = &init;
225*4882a593Smuzhiyun ddrclk->mux_offset = mux_offset;
226*4882a593Smuzhiyun ddrclk->mux_shift = mux_shift;
227*4882a593Smuzhiyun ddrclk->mux_width = mux_width;
228*4882a593Smuzhiyun ddrclk->div_shift = div_shift;
229*4882a593Smuzhiyun ddrclk->div_width = div_width;
230*4882a593Smuzhiyun ddrclk->ddr_flag = ddr_flag;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun clk = clk_register(NULL, &ddrclk->hw);
233*4882a593Smuzhiyun if (IS_ERR(clk))
234*4882a593Smuzhiyun kfree(ddrclk);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return clk;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rockchip_clk_register_ddrclk);
239