1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * R-Car Gen2 Clock Pulse Generator
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Cogent Embedded Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bug.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/sys_soc.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
19*4882a593Smuzhiyun #include "rcar-gen2-cpg.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define CPG_FRQCRB 0x0004
22*4882a593Smuzhiyun #define CPG_FRQCRB_KICK BIT(31)
23*4882a593Smuzhiyun #define CPG_SDCKCR 0x0074
24*4882a593Smuzhiyun #define CPG_PLL0CR 0x00d8
25*4882a593Smuzhiyun #define CPG_PLL0CR_STC_SHIFT 24
26*4882a593Smuzhiyun #define CPG_PLL0CR_STC_MASK (0x7f << CPG_PLL0CR_STC_SHIFT)
27*4882a593Smuzhiyun #define CPG_FRQCRC 0x00e0
28*4882a593Smuzhiyun #define CPG_FRQCRC_ZFC_SHIFT 8
29*4882a593Smuzhiyun #define CPG_FRQCRC_ZFC_MASK (0x1f << CPG_FRQCRC_ZFC_SHIFT)
30*4882a593Smuzhiyun #define CPG_ADSPCKCR 0x025c
31*4882a593Smuzhiyun #define CPG_RCANCKCR 0x0270
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static spinlock_t cpg_lock;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * Z Clock
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * Traits of this clock:
39*4882a593Smuzhiyun * prepare - clk_prepare only ensures that parents are prepared
40*4882a593Smuzhiyun * enable - clk_enable only ensures that parents are enabled
41*4882a593Smuzhiyun * rate - rate is adjustable. clk->rate = parent->rate * mult / 32
42*4882a593Smuzhiyun * parent - fixed parent. No clk_set_parent support
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct cpg_z_clk {
46*4882a593Smuzhiyun struct clk_hw hw;
47*4882a593Smuzhiyun void __iomem *reg;
48*4882a593Smuzhiyun void __iomem *kick_reg;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define to_z_clk(_hw) container_of(_hw, struct cpg_z_clk, hw)
52*4882a593Smuzhiyun
cpg_z_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)53*4882a593Smuzhiyun static unsigned long cpg_z_clk_recalc_rate(struct clk_hw *hw,
54*4882a593Smuzhiyun unsigned long parent_rate)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct cpg_z_clk *zclk = to_z_clk(hw);
57*4882a593Smuzhiyun unsigned int mult;
58*4882a593Smuzhiyun unsigned int val;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun val = (readl(zclk->reg) & CPG_FRQCRC_ZFC_MASK) >> CPG_FRQCRC_ZFC_SHIFT;
61*4882a593Smuzhiyun mult = 32 - val;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun return div_u64((u64)parent_rate * mult, 32);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
cpg_z_clk_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)66*4882a593Smuzhiyun static int cpg_z_clk_determine_rate(struct clk_hw *hw,
67*4882a593Smuzhiyun struct clk_rate_request *req)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun unsigned long prate = req->best_parent_rate;
70*4882a593Smuzhiyun unsigned int min_mult, max_mult, mult;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun min_mult = max(div64_ul(req->min_rate * 32ULL, prate), 1ULL);
73*4882a593Smuzhiyun max_mult = min(div64_ul(req->max_rate * 32ULL, prate), 32ULL);
74*4882a593Smuzhiyun if (max_mult < min_mult)
75*4882a593Smuzhiyun return -EINVAL;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun mult = div64_ul(req->rate * 32ULL, prate);
78*4882a593Smuzhiyun mult = clamp(mult, min_mult, max_mult);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun req->rate = div_u64((u64)prate * mult, 32);
81*4882a593Smuzhiyun return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
cpg_z_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)84*4882a593Smuzhiyun static int cpg_z_clk_set_rate(struct clk_hw *hw, unsigned long rate,
85*4882a593Smuzhiyun unsigned long parent_rate)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct cpg_z_clk *zclk = to_z_clk(hw);
88*4882a593Smuzhiyun unsigned int mult;
89*4882a593Smuzhiyun u32 val, kick;
90*4882a593Smuzhiyun unsigned int i;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun mult = div64_ul(rate * 32ULL, parent_rate);
93*4882a593Smuzhiyun mult = clamp(mult, 1U, 32U);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (readl(zclk->kick_reg) & CPG_FRQCRB_KICK)
96*4882a593Smuzhiyun return -EBUSY;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun val = readl(zclk->reg);
99*4882a593Smuzhiyun val &= ~CPG_FRQCRC_ZFC_MASK;
100*4882a593Smuzhiyun val |= (32 - mult) << CPG_FRQCRC_ZFC_SHIFT;
101*4882a593Smuzhiyun writel(val, zclk->reg);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * Set KICK bit in FRQCRB to update hardware setting and wait for
105*4882a593Smuzhiyun * clock change completion.
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun kick = readl(zclk->kick_reg);
108*4882a593Smuzhiyun kick |= CPG_FRQCRB_KICK;
109*4882a593Smuzhiyun writel(kick, zclk->kick_reg);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Note: There is no HW information about the worst case latency.
113*4882a593Smuzhiyun *
114*4882a593Smuzhiyun * Using experimental measurements, it seems that no more than
115*4882a593Smuzhiyun * ~10 iterations are needed, independently of the CPU rate.
116*4882a593Smuzhiyun * Since this value might be dependent on external xtal rate, pll1
117*4882a593Smuzhiyun * rate or even the other emulation clocks rate, use 1000 as a
118*4882a593Smuzhiyun * "super" safe value.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun for (i = 1000; i; i--) {
121*4882a593Smuzhiyun if (!(readl(zclk->kick_reg) & CPG_FRQCRB_KICK))
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun cpu_relax();
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return -ETIMEDOUT;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct clk_ops cpg_z_clk_ops = {
131*4882a593Smuzhiyun .recalc_rate = cpg_z_clk_recalc_rate,
132*4882a593Smuzhiyun .determine_rate = cpg_z_clk_determine_rate,
133*4882a593Smuzhiyun .set_rate = cpg_z_clk_set_rate,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
cpg_z_clk_register(const char * name,const char * parent_name,void __iomem * base)136*4882a593Smuzhiyun static struct clk * __init cpg_z_clk_register(const char *name,
137*4882a593Smuzhiyun const char *parent_name,
138*4882a593Smuzhiyun void __iomem *base)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct clk_init_data init;
141*4882a593Smuzhiyun struct cpg_z_clk *zclk;
142*4882a593Smuzhiyun struct clk *clk;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun zclk = kzalloc(sizeof(*zclk), GFP_KERNEL);
145*4882a593Smuzhiyun if (!zclk)
146*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun init.name = name;
149*4882a593Smuzhiyun init.ops = &cpg_z_clk_ops;
150*4882a593Smuzhiyun init.flags = 0;
151*4882a593Smuzhiyun init.parent_names = &parent_name;
152*4882a593Smuzhiyun init.num_parents = 1;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun zclk->reg = base + CPG_FRQCRC;
155*4882a593Smuzhiyun zclk->kick_reg = base + CPG_FRQCRB;
156*4882a593Smuzhiyun zclk->hw.init = &init;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun clk = clk_register(NULL, &zclk->hw);
159*4882a593Smuzhiyun if (IS_ERR(clk))
160*4882a593Smuzhiyun kfree(zclk);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return clk;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
cpg_rcan_clk_register(const char * name,const char * parent_name,void __iomem * base)165*4882a593Smuzhiyun static struct clk * __init cpg_rcan_clk_register(const char *name,
166*4882a593Smuzhiyun const char *parent_name,
167*4882a593Smuzhiyun void __iomem *base)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct clk_fixed_factor *fixed;
170*4882a593Smuzhiyun struct clk_gate *gate;
171*4882a593Smuzhiyun struct clk *clk;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun fixed = kzalloc(sizeof(*fixed), GFP_KERNEL);
174*4882a593Smuzhiyun if (!fixed)
175*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun fixed->mult = 1;
178*4882a593Smuzhiyun fixed->div = 6;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun gate = kzalloc(sizeof(*gate), GFP_KERNEL);
181*4882a593Smuzhiyun if (!gate) {
182*4882a593Smuzhiyun kfree(fixed);
183*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun gate->reg = base + CPG_RCANCKCR;
187*4882a593Smuzhiyun gate->bit_idx = 8;
188*4882a593Smuzhiyun gate->flags = CLK_GATE_SET_TO_DISABLE;
189*4882a593Smuzhiyun gate->lock = &cpg_lock;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun clk = clk_register_composite(NULL, name, &parent_name, 1, NULL, NULL,
192*4882a593Smuzhiyun &fixed->hw, &clk_fixed_factor_ops,
193*4882a593Smuzhiyun &gate->hw, &clk_gate_ops, 0);
194*4882a593Smuzhiyun if (IS_ERR(clk)) {
195*4882a593Smuzhiyun kfree(gate);
196*4882a593Smuzhiyun kfree(fixed);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return clk;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* ADSP divisors */
203*4882a593Smuzhiyun static const struct clk_div_table cpg_adsp_div_table[] = {
204*4882a593Smuzhiyun { 1, 3 }, { 2, 4 }, { 3, 6 }, { 4, 8 },
205*4882a593Smuzhiyun { 5, 12 }, { 6, 16 }, { 7, 18 }, { 8, 24 },
206*4882a593Smuzhiyun { 10, 36 }, { 11, 48 }, { 0, 0 },
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
cpg_adsp_clk_register(const char * name,const char * parent_name,void __iomem * base)209*4882a593Smuzhiyun static struct clk * __init cpg_adsp_clk_register(const char *name,
210*4882a593Smuzhiyun const char *parent_name,
211*4882a593Smuzhiyun void __iomem *base)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct clk_divider *div;
214*4882a593Smuzhiyun struct clk_gate *gate;
215*4882a593Smuzhiyun struct clk *clk;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun div = kzalloc(sizeof(*div), GFP_KERNEL);
218*4882a593Smuzhiyun if (!div)
219*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun div->reg = base + CPG_ADSPCKCR;
222*4882a593Smuzhiyun div->width = 4;
223*4882a593Smuzhiyun div->table = cpg_adsp_div_table;
224*4882a593Smuzhiyun div->lock = &cpg_lock;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun gate = kzalloc(sizeof(*gate), GFP_KERNEL);
227*4882a593Smuzhiyun if (!gate) {
228*4882a593Smuzhiyun kfree(div);
229*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun gate->reg = base + CPG_ADSPCKCR;
233*4882a593Smuzhiyun gate->bit_idx = 8;
234*4882a593Smuzhiyun gate->flags = CLK_GATE_SET_TO_DISABLE;
235*4882a593Smuzhiyun gate->lock = &cpg_lock;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun clk = clk_register_composite(NULL, name, &parent_name, 1, NULL, NULL,
238*4882a593Smuzhiyun &div->hw, &clk_divider_ops,
239*4882a593Smuzhiyun &gate->hw, &clk_gate_ops, 0);
240*4882a593Smuzhiyun if (IS_ERR(clk)) {
241*4882a593Smuzhiyun kfree(gate);
242*4882a593Smuzhiyun kfree(div);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return clk;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* SDHI divisors */
249*4882a593Smuzhiyun static const struct clk_div_table cpg_sdh_div_table[] = {
250*4882a593Smuzhiyun { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 },
251*4882a593Smuzhiyun { 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
252*4882a593Smuzhiyun { 8, 24 }, { 10, 36 }, { 11, 48 }, { 0, 0 },
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const struct clk_div_table cpg_sd01_div_table[] = {
256*4882a593Smuzhiyun { 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
257*4882a593Smuzhiyun { 8, 24 }, { 10, 36 }, { 11, 48 }, { 12, 10 },
258*4882a593Smuzhiyun { 0, 0 },
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct rcar_gen2_cpg_pll_config *cpg_pll_config __initdata;
262*4882a593Smuzhiyun static unsigned int cpg_pll0_div __initdata;
263*4882a593Smuzhiyun static u32 cpg_mode __initdata;
264*4882a593Smuzhiyun static u32 cpg_quirks __initdata;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define SD_SKIP_FIRST BIT(0) /* Skip first clock in SD table */
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct soc_device_attribute cpg_quirks_match[] __initconst = {
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun .soc_id = "r8a77470",
271*4882a593Smuzhiyun .data = (void *)SD_SKIP_FIRST,
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun { /* sentinel */ }
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
rcar_gen2_cpg_clk_register(struct device * dev,const struct cpg_core_clk * core,const struct cpg_mssr_info * info,struct clk ** clks,void __iomem * base,struct raw_notifier_head * notifiers)276*4882a593Smuzhiyun struct clk * __init rcar_gen2_cpg_clk_register(struct device *dev,
277*4882a593Smuzhiyun const struct cpg_core_clk *core, const struct cpg_mssr_info *info,
278*4882a593Smuzhiyun struct clk **clks, void __iomem *base,
279*4882a593Smuzhiyun struct raw_notifier_head *notifiers)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun const struct clk_div_table *table = NULL;
282*4882a593Smuzhiyun const struct clk *parent;
283*4882a593Smuzhiyun const char *parent_name;
284*4882a593Smuzhiyun unsigned int mult = 1;
285*4882a593Smuzhiyun unsigned int div = 1;
286*4882a593Smuzhiyun unsigned int shift;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun parent = clks[core->parent];
289*4882a593Smuzhiyun if (IS_ERR(parent))
290*4882a593Smuzhiyun return ERR_CAST(parent);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun parent_name = __clk_get_name(parent);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun switch (core->type) {
295*4882a593Smuzhiyun /* R-Car Gen2 */
296*4882a593Smuzhiyun case CLK_TYPE_GEN2_MAIN:
297*4882a593Smuzhiyun div = cpg_pll_config->extal_div;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun case CLK_TYPE_GEN2_PLL0:
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * PLL0 is a configurable multiplier clock except on R-Car
303*4882a593Smuzhiyun * V2H/E2. Register the PLL0 clock as a fixed factor clock for
304*4882a593Smuzhiyun * now as there's no generic multiplier clock implementation and
305*4882a593Smuzhiyun * we currently have no need to change the multiplier value.
306*4882a593Smuzhiyun */
307*4882a593Smuzhiyun mult = cpg_pll_config->pll0_mult;
308*4882a593Smuzhiyun div = cpg_pll0_div;
309*4882a593Smuzhiyun if (!mult) {
310*4882a593Smuzhiyun u32 pll0cr = readl(base + CPG_PLL0CR);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun mult = (((pll0cr & CPG_PLL0CR_STC_MASK) >>
313*4882a593Smuzhiyun CPG_PLL0CR_STC_SHIFT) + 1) * 2;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun case CLK_TYPE_GEN2_PLL1:
318*4882a593Smuzhiyun mult = cpg_pll_config->pll1_mult / 2;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun case CLK_TYPE_GEN2_PLL3:
322*4882a593Smuzhiyun mult = cpg_pll_config->pll3_mult;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun case CLK_TYPE_GEN2_Z:
326*4882a593Smuzhiyun return cpg_z_clk_register(core->name, parent_name, base);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun case CLK_TYPE_GEN2_LB:
329*4882a593Smuzhiyun div = cpg_mode & BIT(18) ? 36 : 24;
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun case CLK_TYPE_GEN2_ADSP:
333*4882a593Smuzhiyun return cpg_adsp_clk_register(core->name, parent_name, base);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun case CLK_TYPE_GEN2_SDH:
336*4882a593Smuzhiyun table = cpg_sdh_div_table;
337*4882a593Smuzhiyun shift = 8;
338*4882a593Smuzhiyun break;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun case CLK_TYPE_GEN2_SD0:
341*4882a593Smuzhiyun table = cpg_sd01_div_table;
342*4882a593Smuzhiyun if (cpg_quirks & SD_SKIP_FIRST)
343*4882a593Smuzhiyun table++;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun shift = 4;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun case CLK_TYPE_GEN2_SD1:
349*4882a593Smuzhiyun table = cpg_sd01_div_table;
350*4882a593Smuzhiyun if (cpg_quirks & SD_SKIP_FIRST)
351*4882a593Smuzhiyun table++;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun shift = 0;
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun case CLK_TYPE_GEN2_QSPI:
357*4882a593Smuzhiyun div = (cpg_mode & (BIT(3) | BIT(2) | BIT(1))) == BIT(2) ?
358*4882a593Smuzhiyun 8 : 10;
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun case CLK_TYPE_GEN2_RCAN:
362*4882a593Smuzhiyun return cpg_rcan_clk_register(core->name, parent_name, base);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun default:
365*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!table)
369*4882a593Smuzhiyun return clk_register_fixed_factor(NULL, core->name, parent_name,
370*4882a593Smuzhiyun 0, mult, div);
371*4882a593Smuzhiyun else
372*4882a593Smuzhiyun return clk_register_divider_table(NULL, core->name,
373*4882a593Smuzhiyun parent_name, 0,
374*4882a593Smuzhiyun base + CPG_SDCKCR, shift, 4,
375*4882a593Smuzhiyun 0, table, &cpg_lock);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
rcar_gen2_cpg_init(const struct rcar_gen2_cpg_pll_config * config,unsigned int pll0_div,u32 mode)378*4882a593Smuzhiyun int __init rcar_gen2_cpg_init(const struct rcar_gen2_cpg_pll_config *config,
379*4882a593Smuzhiyun unsigned int pll0_div, u32 mode)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun const struct soc_device_attribute *attr;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun cpg_pll_config = config;
384*4882a593Smuzhiyun cpg_pll0_div = pll0_div;
385*4882a593Smuzhiyun cpg_mode = mode;
386*4882a593Smuzhiyun attr = soc_device_match(cpg_quirks_match);
387*4882a593Smuzhiyun if (attr)
388*4882a593Smuzhiyun cpg_quirks = (uintptr_t)attr->data;
389*4882a593Smuzhiyun pr_debug("%s: mode = 0x%x quirks = 0x%x\n", __func__, mode, cpg_quirks);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun spin_lock_init(&cpg_lock);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return 0;
394*4882a593Smuzhiyun }
395