xref: /OK3568_Linux_fs/kernel/drivers/clk/renesas/r8a779a0-cpg-mssr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r8a779a0 Clock Pulse Generator / Module Standby and Software Reset
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Renesas Electronics Corp.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on r8a7795-cpg-mssr.c
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2015 Glider bvba
10*4882a593Smuzhiyun  * Copyright (C) 2015 Renesas Electronics Corp.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/bug.h>
14*4882a593Smuzhiyun #include <linux/bitfield.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/clk-provider.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/pm.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <dt-bindings/clock/r8a779a0-cpg-mssr.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum rcar_r8a779a0_clk_types {
31*4882a593Smuzhiyun 	CLK_TYPE_R8A779A0_MAIN = CLK_TYPE_CUSTOM,
32*4882a593Smuzhiyun 	CLK_TYPE_R8A779A0_PLL1,
33*4882a593Smuzhiyun 	CLK_TYPE_R8A779A0_PLL2X_3X,	/* PLL[23][01] */
34*4882a593Smuzhiyun 	CLK_TYPE_R8A779A0_PLL5,
35*4882a593Smuzhiyun 	CLK_TYPE_R8A779A0_MDSEL,	/* Select parent/divider using mode pin */
36*4882a593Smuzhiyun 	CLK_TYPE_R8A779A0_OSC,	/* OSC EXTAL predivider and fixed divider */
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct rcar_r8a779a0_cpg_pll_config {
40*4882a593Smuzhiyun 	u8 extal_div;
41*4882a593Smuzhiyun 	u8 pll1_mult;
42*4882a593Smuzhiyun 	u8 pll1_div;
43*4882a593Smuzhiyun 	u8 pll5_mult;
44*4882a593Smuzhiyun 	u8 pll5_div;
45*4882a593Smuzhiyun 	u8 osc_prediv;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun enum clk_ids {
49*4882a593Smuzhiyun 	/* Core Clock Outputs exported to DT */
50*4882a593Smuzhiyun 	LAST_DT_CORE_CLK = R8A779A0_CLK_OSC,
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/* External Input Clocks */
53*4882a593Smuzhiyun 	CLK_EXTAL,
54*4882a593Smuzhiyun 	CLK_EXTALR,
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* Internal Core Clocks */
57*4882a593Smuzhiyun 	CLK_MAIN,
58*4882a593Smuzhiyun 	CLK_PLL1,
59*4882a593Smuzhiyun 	CLK_PLL20,
60*4882a593Smuzhiyun 	CLK_PLL21,
61*4882a593Smuzhiyun 	CLK_PLL30,
62*4882a593Smuzhiyun 	CLK_PLL31,
63*4882a593Smuzhiyun 	CLK_PLL5,
64*4882a593Smuzhiyun 	CLK_PLL1_DIV2,
65*4882a593Smuzhiyun 	CLK_PLL20_DIV2,
66*4882a593Smuzhiyun 	CLK_PLL21_DIV2,
67*4882a593Smuzhiyun 	CLK_PLL30_DIV2,
68*4882a593Smuzhiyun 	CLK_PLL31_DIV2,
69*4882a593Smuzhiyun 	CLK_PLL5_DIV2,
70*4882a593Smuzhiyun 	CLK_PLL5_DIV4,
71*4882a593Smuzhiyun 	CLK_S1,
72*4882a593Smuzhiyun 	CLK_S3,
73*4882a593Smuzhiyun 	CLK_SDSRC,
74*4882a593Smuzhiyun 	CLK_RPCSRC,
75*4882a593Smuzhiyun 	CLK_OCO,
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* Module Clocks */
78*4882a593Smuzhiyun 	MOD_CLK_BASE
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define DEF_PLL(_name, _id, _offset)	\
82*4882a593Smuzhiyun 	DEF_BASE(_name, _id, CLK_TYPE_R8A779A0_PLL2X_3X, CLK_MAIN, \
83*4882a593Smuzhiyun 		 .offset = _offset)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define DEF_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \
86*4882a593Smuzhiyun 	DEF_BASE(_name, _id, CLK_TYPE_R8A779A0_MDSEL,	\
87*4882a593Smuzhiyun 		 (_parent0) << 16 | (_parent1),		\
88*4882a593Smuzhiyun 		 .div = (_div0) << 16 | (_div1), .offset = _md)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define DEF_OSC(_name, _id, _parent, _div)		\
91*4882a593Smuzhiyun 	DEF_BASE(_name, _id, CLK_TYPE_R8A779A0_OSC, _parent, .div = _div)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static const struct cpg_core_clk r8a779a0_core_clks[] __initconst = {
94*4882a593Smuzhiyun 	/* External Clock Inputs */
95*4882a593Smuzhiyun 	DEF_INPUT("extal",  CLK_EXTAL),
96*4882a593Smuzhiyun 	DEF_INPUT("extalr", CLK_EXTALR),
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* Internal Core Clocks */
99*4882a593Smuzhiyun 	DEF_BASE(".main", CLK_MAIN,	CLK_TYPE_R8A779A0_MAIN, CLK_EXTAL),
100*4882a593Smuzhiyun 	DEF_BASE(".pll1", CLK_PLL1,	CLK_TYPE_R8A779A0_PLL1, CLK_MAIN),
101*4882a593Smuzhiyun 	DEF_BASE(".pll5", CLK_PLL5,	CLK_TYPE_R8A779A0_PLL5, CLK_MAIN),
102*4882a593Smuzhiyun 	DEF_PLL(".pll20", CLK_PLL20,	0x0834),
103*4882a593Smuzhiyun 	DEF_PLL(".pll21", CLK_PLL21,	0x0838),
104*4882a593Smuzhiyun 	DEF_PLL(".pll30", CLK_PLL30,	0x083c),
105*4882a593Smuzhiyun 	DEF_PLL(".pll31", CLK_PLL31,	0x0840),
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	DEF_FIXED(".pll1_div2",		CLK_PLL1_DIV2,	CLK_PLL1,	2, 1),
108*4882a593Smuzhiyun 	DEF_FIXED(".pll20_div2",	CLK_PLL20_DIV2,	CLK_PLL20,	2, 1),
109*4882a593Smuzhiyun 	DEF_FIXED(".pll21_div2",	CLK_PLL21_DIV2,	CLK_PLL21,	2, 1),
110*4882a593Smuzhiyun 	DEF_FIXED(".pll30_div2",	CLK_PLL30_DIV2,	CLK_PLL30,	2, 1),
111*4882a593Smuzhiyun 	DEF_FIXED(".pll31_div2",	CLK_PLL31_DIV2,	CLK_PLL31,	2, 1),
112*4882a593Smuzhiyun 	DEF_FIXED(".pll5_div2",		CLK_PLL5_DIV2,	CLK_PLL5,	2, 1),
113*4882a593Smuzhiyun 	DEF_FIXED(".pll5_div4",		CLK_PLL5_DIV4,	CLK_PLL5_DIV2,	2, 1),
114*4882a593Smuzhiyun 	DEF_FIXED(".s1",		CLK_S1,		CLK_PLL1_DIV2,	2, 1),
115*4882a593Smuzhiyun 	DEF_FIXED(".s3",		CLK_S3,		CLK_PLL1_DIV2,	4, 1),
116*4882a593Smuzhiyun 	DEF_RATE(".oco",		CLK_OCO,	32768),
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Core Clock Outputs */
119*4882a593Smuzhiyun 	DEF_FIXED("zx",		R8A779A0_CLK_ZX,	CLK_PLL20_DIV2,	2, 1),
120*4882a593Smuzhiyun 	DEF_FIXED("s1d1",	R8A779A0_CLK_S1D1,	CLK_S1,		1, 1),
121*4882a593Smuzhiyun 	DEF_FIXED("s1d2",	R8A779A0_CLK_S1D2,	CLK_S1,		2, 1),
122*4882a593Smuzhiyun 	DEF_FIXED("s1d4",	R8A779A0_CLK_S1D4,	CLK_S1,		4, 1),
123*4882a593Smuzhiyun 	DEF_FIXED("s1d8",	R8A779A0_CLK_S1D8,	CLK_S1,		8, 1),
124*4882a593Smuzhiyun 	DEF_FIXED("s1d12",	R8A779A0_CLK_S1D12,	CLK_S1,		12, 1),
125*4882a593Smuzhiyun 	DEF_FIXED("s3d1",	R8A779A0_CLK_S3D1,	CLK_S3,		1, 1),
126*4882a593Smuzhiyun 	DEF_FIXED("s3d2",	R8A779A0_CLK_S3D2,	CLK_S3,		2, 1),
127*4882a593Smuzhiyun 	DEF_FIXED("s3d4",	R8A779A0_CLK_S3D4,	CLK_S3,		4, 1),
128*4882a593Smuzhiyun 	DEF_FIXED("zs",		R8A779A0_CLK_ZS,	CLK_PLL1_DIV2,	4, 1),
129*4882a593Smuzhiyun 	DEF_FIXED("zt",		R8A779A0_CLK_ZT,	CLK_PLL1_DIV2,	2, 1),
130*4882a593Smuzhiyun 	DEF_FIXED("ztr",	R8A779A0_CLK_ZTR,	CLK_PLL1_DIV2,	2, 1),
131*4882a593Smuzhiyun 	DEF_FIXED("zr",		R8A779A0_CLK_ZR,	CLK_PLL1_DIV2,	1, 1),
132*4882a593Smuzhiyun 	DEF_FIXED("dsi",	R8A779A0_CLK_DSI,	CLK_PLL5_DIV4,	1, 1),
133*4882a593Smuzhiyun 	DEF_FIXED("cnndsp",	R8A779A0_CLK_CNNDSP,	CLK_PLL5_DIV4,	1, 1),
134*4882a593Smuzhiyun 	DEF_FIXED("vip",	R8A779A0_CLK_VIP,	CLK_PLL5,	5, 1),
135*4882a593Smuzhiyun 	DEF_FIXED("adgh",	R8A779A0_CLK_ADGH,	CLK_PLL5_DIV4,	1, 1),
136*4882a593Smuzhiyun 	DEF_FIXED("icu",	R8A779A0_CLK_ICU,	CLK_PLL5_DIV4,	2, 1),
137*4882a593Smuzhiyun 	DEF_FIXED("icud2",	R8A779A0_CLK_ICUD2,	CLK_PLL5_DIV4,	4, 1),
138*4882a593Smuzhiyun 	DEF_FIXED("vcbus",	R8A779A0_CLK_VCBUS,	CLK_PLL5_DIV4,	1, 1),
139*4882a593Smuzhiyun 	DEF_FIXED("cbfusa",	R8A779A0_CLK_CBFUSA,	CLK_EXTAL,	2, 1),
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	DEF_DIV6P1("mso",	R8A779A0_CLK_MSO,	CLK_PLL5_DIV4,	0x87c),
142*4882a593Smuzhiyun 	DEF_DIV6P1("canfd",	R8A779A0_CLK_CANFD,	CLK_PLL5_DIV4,	0x878),
143*4882a593Smuzhiyun 	DEF_DIV6P1("csi0",	R8A779A0_CLK_CSI0,	CLK_PLL5_DIV4,	0x880),
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	DEF_OSC("osc",		R8A779A0_CLK_OSC,	CLK_EXTAL,	8),
146*4882a593Smuzhiyun 	DEF_MDSEL("r",		R8A779A0_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct mssr_mod_clk r8a779a0_mod_clks[] __initconst = {
150*4882a593Smuzhiyun 	DEF_MOD("scif0",	702,	R8A779A0_CLK_S1D8),
151*4882a593Smuzhiyun 	DEF_MOD("scif1",	703,	R8A779A0_CLK_S1D8),
152*4882a593Smuzhiyun 	DEF_MOD("scif3",	704,	R8A779A0_CLK_S1D8),
153*4882a593Smuzhiyun 	DEF_MOD("scif4",	705,	R8A779A0_CLK_S1D8),
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static spinlock_t cpg_lock;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const struct rcar_r8a779a0_cpg_pll_config *cpg_pll_config __initdata;
159*4882a593Smuzhiyun static unsigned int cpg_clk_extalr __initdata;
160*4882a593Smuzhiyun static u32 cpg_mode __initdata;
161*4882a593Smuzhiyun 
rcar_r8a779a0_cpg_clk_register(struct device * dev,const struct cpg_core_clk * core,const struct cpg_mssr_info * info,struct clk ** clks,void __iomem * base,struct raw_notifier_head * notifiers)162*4882a593Smuzhiyun struct clk * __init rcar_r8a779a0_cpg_clk_register(struct device *dev,
163*4882a593Smuzhiyun 	const struct cpg_core_clk *core, const struct cpg_mssr_info *info,
164*4882a593Smuzhiyun 	struct clk **clks, void __iomem *base,
165*4882a593Smuzhiyun 	struct raw_notifier_head *notifiers)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	const struct clk *parent;
168*4882a593Smuzhiyun 	unsigned int mult = 1;
169*4882a593Smuzhiyun 	unsigned int div = 1;
170*4882a593Smuzhiyun 	u32 value;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	parent = clks[core->parent & 0xffff];	/* some types use high bits */
173*4882a593Smuzhiyun 	if (IS_ERR(parent))
174*4882a593Smuzhiyun 		return ERR_CAST(parent);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	switch (core->type) {
177*4882a593Smuzhiyun 	case CLK_TYPE_R8A779A0_MAIN:
178*4882a593Smuzhiyun 		div = cpg_pll_config->extal_div;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	case CLK_TYPE_R8A779A0_PLL1:
182*4882a593Smuzhiyun 		mult = cpg_pll_config->pll1_mult;
183*4882a593Smuzhiyun 		div = cpg_pll_config->pll1_div;
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	case CLK_TYPE_R8A779A0_PLL2X_3X:
187*4882a593Smuzhiyun 		value = readl(base + core->offset);
188*4882a593Smuzhiyun 		mult = (((value >> 24) & 0x7f) + 1) * 2;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	case CLK_TYPE_R8A779A0_PLL5:
192*4882a593Smuzhiyun 		mult = cpg_pll_config->pll5_mult;
193*4882a593Smuzhiyun 		div = cpg_pll_config->pll5_div;
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	case CLK_TYPE_R8A779A0_MDSEL:
197*4882a593Smuzhiyun 		/*
198*4882a593Smuzhiyun 		 * Clock selectable between two parents and two fixed dividers
199*4882a593Smuzhiyun 		 * using a mode pin
200*4882a593Smuzhiyun 		 */
201*4882a593Smuzhiyun 		if (cpg_mode & BIT(core->offset)) {
202*4882a593Smuzhiyun 			div = core->div & 0xffff;
203*4882a593Smuzhiyun 		} else {
204*4882a593Smuzhiyun 			parent = clks[core->parent >> 16];
205*4882a593Smuzhiyun 			if (IS_ERR(parent))
206*4882a593Smuzhiyun 				return ERR_CAST(parent);
207*4882a593Smuzhiyun 			div = core->div >> 16;
208*4882a593Smuzhiyun 		}
209*4882a593Smuzhiyun 		mult = 1;
210*4882a593Smuzhiyun 		break;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	case CLK_TYPE_R8A779A0_OSC:
213*4882a593Smuzhiyun 		/*
214*4882a593Smuzhiyun 		 * Clock combining OSC EXTAL predivider and a fixed divider
215*4882a593Smuzhiyun 		 */
216*4882a593Smuzhiyun 		div = cpg_pll_config->osc_prediv * core->div;
217*4882a593Smuzhiyun 		break;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	default:
220*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return clk_register_fixed_factor(NULL, core->name,
224*4882a593Smuzhiyun 					 __clk_get_name(parent), 0, mult, div);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * CPG Clock Data
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun  *   MD	 EXTAL		PLL1	PLL20	PLL30	PLL4	PLL5	OSC
232*4882a593Smuzhiyun  * 14 13 (MHz)			   21	   31
233*4882a593Smuzhiyun  * --------------------------------------------------------
234*4882a593Smuzhiyun  * 0  0	 16.66 x 1	x128	x216	x128	x144	x192	/16
235*4882a593Smuzhiyun  * 0  1	 20    x 1	x106	x180	x106	x120	x160	/19
236*4882a593Smuzhiyun  * 1  0	 Prohibited setting
237*4882a593Smuzhiyun  * 1  1	 33.33 / 2	x128	x216	x128	x144	x192	/32
238*4882a593Smuzhiyun  */
239*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 13) | \
240*4882a593Smuzhiyun 					 (((md) & BIT(13)) >> 13))
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const struct rcar_r8a779a0_cpg_pll_config cpg_pll_configs[4] = {
243*4882a593Smuzhiyun 	/* EXTAL div	PLL1 mult/div	PLL5 mult/div	OSC prediv */
244*4882a593Smuzhiyun 	{ 1,		128,	1,	192,	1,	16,	},
245*4882a593Smuzhiyun 	{ 1,		106,	1,	160,	1,	19,	},
246*4882a593Smuzhiyun 	{ 0,		0,	0,	0,	0,	0,	},
247*4882a593Smuzhiyun 	{ 2,		128,	1,	192,	1,	32,	},
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
r8a779a0_cpg_mssr_init(struct device * dev)250*4882a593Smuzhiyun static int __init r8a779a0_cpg_mssr_init(struct device *dev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	int error;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	error = rcar_rst_read_mode_pins(&cpg_mode);
255*4882a593Smuzhiyun 	if (error)
256*4882a593Smuzhiyun 		return error;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
259*4882a593Smuzhiyun 	cpg_clk_extalr = CLK_EXTALR;
260*4882a593Smuzhiyun 	spin_lock_init(&cpg_lock);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun const struct cpg_mssr_info r8a779a0_cpg_mssr_info __initconst = {
266*4882a593Smuzhiyun 	/* Core Clocks */
267*4882a593Smuzhiyun 	.core_clks = r8a779a0_core_clks,
268*4882a593Smuzhiyun 	.num_core_clks = ARRAY_SIZE(r8a779a0_core_clks),
269*4882a593Smuzhiyun 	.last_dt_core_clk = LAST_DT_CORE_CLK,
270*4882a593Smuzhiyun 	.num_total_core_clks = MOD_CLK_BASE,
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Module Clocks */
273*4882a593Smuzhiyun 	.mod_clks = r8a779a0_mod_clks,
274*4882a593Smuzhiyun 	.num_mod_clks = ARRAY_SIZE(r8a779a0_mod_clks),
275*4882a593Smuzhiyun 	.num_hw_mod_clks = 15 * 32,
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Callbacks */
278*4882a593Smuzhiyun 	.init = r8a779a0_cpg_mssr_init,
279*4882a593Smuzhiyun 	.cpg_clk_register = rcar_r8a779a0_cpg_clk_register,
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	.reg_layout = CLK_REG_LAYOUT_RCAR_V3U,
282*4882a593Smuzhiyun };
283