xref: /OK3568_Linux_fs/kernel/drivers/clk/renesas/r8a77995-cpg-mssr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r8a77995 Clock Pulse Generator / Module Standby and Software Reset
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Glider bvba
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on r8a7795-cpg-mssr.c
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2015 Glider bvba
10*4882a593Smuzhiyun  * Copyright (C) 2015 Renesas Electronics Corp.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <dt-bindings/clock/r8a77995-cpg-mssr.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
21*4882a593Smuzhiyun #include "rcar-gen3-cpg.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum clk_ids {
24*4882a593Smuzhiyun 	/* Core Clock Outputs exported to DT */
25*4882a593Smuzhiyun 	LAST_DT_CORE_CLK = R8A77995_CLK_CPEX,
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	/* External Input Clocks */
28*4882a593Smuzhiyun 	CLK_EXTAL,
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	/* Internal Core Clocks */
31*4882a593Smuzhiyun 	CLK_MAIN,
32*4882a593Smuzhiyun 	CLK_PLL0,
33*4882a593Smuzhiyun 	CLK_PLL1,
34*4882a593Smuzhiyun 	CLK_PLL3,
35*4882a593Smuzhiyun 	CLK_PLL0D2,
36*4882a593Smuzhiyun 	CLK_PLL0D3,
37*4882a593Smuzhiyun 	CLK_PLL0D5,
38*4882a593Smuzhiyun 	CLK_PLL1D2,
39*4882a593Smuzhiyun 	CLK_PE,
40*4882a593Smuzhiyun 	CLK_S0,
41*4882a593Smuzhiyun 	CLK_S1,
42*4882a593Smuzhiyun 	CLK_S2,
43*4882a593Smuzhiyun 	CLK_S3,
44*4882a593Smuzhiyun 	CLK_SDSRC,
45*4882a593Smuzhiyun 	CLK_RINT,
46*4882a593Smuzhiyun 	CLK_OCO,
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* Module Clocks */
49*4882a593Smuzhiyun 	MOD_CLK_BASE
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const struct cpg_core_clk r8a77995_core_clks[] __initconst = {
53*4882a593Smuzhiyun 	/* External Clock Inputs */
54*4882a593Smuzhiyun 	DEF_INPUT("extal",     CLK_EXTAL),
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* Internal Core Clocks */
57*4882a593Smuzhiyun 	DEF_BASE(".main",      CLK_MAIN, CLK_TYPE_GEN3_MAIN,       CLK_EXTAL),
58*4882a593Smuzhiyun 	DEF_BASE(".pll1",      CLK_PLL1, CLK_TYPE_GEN3_PLL1,       CLK_MAIN),
59*4882a593Smuzhiyun 	DEF_BASE(".pll3",      CLK_PLL3, CLK_TYPE_GEN3_PLL3,       CLK_MAIN),
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	DEF_FIXED(".pll0",     CLK_PLL0,           CLK_MAIN,	   4, 250),
62*4882a593Smuzhiyun 	DEF_FIXED(".pll0d2",   CLK_PLL0D2,         CLK_PLL0,       2, 1),
63*4882a593Smuzhiyun 	DEF_FIXED(".pll0d3",   CLK_PLL0D3,         CLK_PLL0,       3, 1),
64*4882a593Smuzhiyun 	DEF_FIXED(".pll0d5",   CLK_PLL0D5,         CLK_PLL0,       5, 1),
65*4882a593Smuzhiyun 	DEF_FIXED(".pll1d2",   CLK_PLL1D2,         CLK_PLL1,       2, 1),
66*4882a593Smuzhiyun 	DEF_FIXED(".pe",       CLK_PE,             CLK_PLL0D3,     4, 1),
67*4882a593Smuzhiyun 	DEF_FIXED(".s0",       CLK_S0,             CLK_PLL1,       2, 1),
68*4882a593Smuzhiyun 	DEF_FIXED(".s1",       CLK_S1,             CLK_PLL1,       3, 1),
69*4882a593Smuzhiyun 	DEF_FIXED(".s2",       CLK_S2,             CLK_PLL1,       4, 1),
70*4882a593Smuzhiyun 	DEF_FIXED(".s3",       CLK_S3,             CLK_PLL1,       6, 1),
71*4882a593Smuzhiyun 	DEF_FIXED(".sdsrc",    CLK_SDSRC,          CLK_PLL1,       2, 1),
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	DEF_DIV6_RO(".r",      CLK_RINT,           CLK_EXTAL, CPG_RCKCR, 32),
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	DEF_RATE(".oco",       CLK_OCO,            8 * 1000 * 1000),
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* Core Clock Outputs */
78*4882a593Smuzhiyun 	DEF_FIXED("za2",       R8A77995_CLK_ZA2,   CLK_PLL0D3,     2, 1),
79*4882a593Smuzhiyun 	DEF_FIXED("z2",        R8A77995_CLK_Z2,    CLK_PLL0D3,     1, 1),
80*4882a593Smuzhiyun 	DEF_FIXED("ztr",       R8A77995_CLK_ZTR,   CLK_PLL1,       6, 1),
81*4882a593Smuzhiyun 	DEF_FIXED("zt",        R8A77995_CLK_ZT,    CLK_PLL1,       4, 1),
82*4882a593Smuzhiyun 	DEF_FIXED("zx",        R8A77995_CLK_ZX,    CLK_PLL1,       3, 1),
83*4882a593Smuzhiyun 	DEF_FIXED("s0d1",      R8A77995_CLK_S0D1,  CLK_S0,         1, 1),
84*4882a593Smuzhiyun 	DEF_FIXED("s1d1",      R8A77995_CLK_S1D1,  CLK_S1,         1, 1),
85*4882a593Smuzhiyun 	DEF_FIXED("s1d2",      R8A77995_CLK_S1D2,  CLK_S1,         2, 1),
86*4882a593Smuzhiyun 	DEF_FIXED("s1d4",      R8A77995_CLK_S1D4,  CLK_S1,         4, 1),
87*4882a593Smuzhiyun 	DEF_FIXED("s2d1",      R8A77995_CLK_S2D1,  CLK_S2,         1, 1),
88*4882a593Smuzhiyun 	DEF_FIXED("s2d2",      R8A77995_CLK_S2D2,  CLK_S2,         2, 1),
89*4882a593Smuzhiyun 	DEF_FIXED("s2d4",      R8A77995_CLK_S2D4,  CLK_S2,         4, 1),
90*4882a593Smuzhiyun 	DEF_FIXED("s3d1",      R8A77995_CLK_S3D1,  CLK_S3,         1, 1),
91*4882a593Smuzhiyun 	DEF_FIXED("s3d2",      R8A77995_CLK_S3D2,  CLK_S3,         2, 1),
92*4882a593Smuzhiyun 	DEF_FIXED("s3d4",      R8A77995_CLK_S3D4,  CLK_S3,         4, 1),
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	DEF_FIXED("cl",        R8A77995_CLK_CL,    CLK_PLL1,      48, 1),
95*4882a593Smuzhiyun 	DEF_FIXED("cr",        R8A77995_CLK_CR,    CLK_PLL1D2,     2, 1),
96*4882a593Smuzhiyun 	DEF_FIXED("cp",        R8A77995_CLK_CP,    CLK_EXTAL,      2, 1),
97*4882a593Smuzhiyun 	DEF_FIXED("cpex",      R8A77995_CLK_CPEX,  CLK_EXTAL,      4, 1),
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	DEF_DIV6_RO("osc",     R8A77995_CLK_OSC,   CLK_EXTAL, CPG_RCKCR,  8),
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	DEF_GEN3_PE("s1d4c",   R8A77995_CLK_S1D4C, CLK_S1, 4, CLK_PE, 2),
102*4882a593Smuzhiyun 	DEF_GEN3_PE("s3d1c",   R8A77995_CLK_S3D1C, CLK_S3, 1, CLK_PE, 1),
103*4882a593Smuzhiyun 	DEF_GEN3_PE("s3d2c",   R8A77995_CLK_S3D2C, CLK_S3, 2, CLK_PE, 2),
104*4882a593Smuzhiyun 	DEF_GEN3_PE("s3d4c",   R8A77995_CLK_S3D4C, CLK_S3, 4, CLK_PE, 4),
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	DEF_GEN3_SD("sd0",     R8A77995_CLK_SD0,   CLK_SDSRC,     0x268),
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	DEF_DIV6P1("canfd",    R8A77995_CLK_CANFD, CLK_PLL0D3,    0x244),
109*4882a593Smuzhiyun 	DEF_DIV6P1("mso",      R8A77995_CLK_MSO,   CLK_PLL1D2,    0x014),
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	DEF_GEN3_RCKSEL("r",   R8A77995_CLK_R, CLK_RINT, 1, CLK_OCO, 61 * 4),
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct mssr_mod_clk r8a77995_mod_clks[] __initconst = {
115*4882a593Smuzhiyun 	DEF_MOD("scif5",		 202,	R8A77995_CLK_S3D4C),
116*4882a593Smuzhiyun 	DEF_MOD("scif4",		 203,	R8A77995_CLK_S3D4C),
117*4882a593Smuzhiyun 	DEF_MOD("scif3",		 204,	R8A77995_CLK_S3D4C),
118*4882a593Smuzhiyun 	DEF_MOD("scif1",		 206,	R8A77995_CLK_S3D4C),
119*4882a593Smuzhiyun 	DEF_MOD("scif0",		 207,	R8A77995_CLK_S3D4C),
120*4882a593Smuzhiyun 	DEF_MOD("msiof3",		 208,	R8A77995_CLK_MSO),
121*4882a593Smuzhiyun 	DEF_MOD("msiof2",		 209,	R8A77995_CLK_MSO),
122*4882a593Smuzhiyun 	DEF_MOD("msiof1",		 210,	R8A77995_CLK_MSO),
123*4882a593Smuzhiyun 	DEF_MOD("msiof0",		 211,	R8A77995_CLK_MSO),
124*4882a593Smuzhiyun 	DEF_MOD("sys-dmac2",		 217,	R8A77995_CLK_S3D1),
125*4882a593Smuzhiyun 	DEF_MOD("sys-dmac1",		 218,	R8A77995_CLK_S3D1),
126*4882a593Smuzhiyun 	DEF_MOD("sys-dmac0",		 219,	R8A77995_CLK_S3D1),
127*4882a593Smuzhiyun 	DEF_MOD("sceg-pub",		 229,	R8A77995_CLK_CR),
128*4882a593Smuzhiyun 	DEF_MOD("cmt3",			 300,	R8A77995_CLK_R),
129*4882a593Smuzhiyun 	DEF_MOD("cmt2",			 301,	R8A77995_CLK_R),
130*4882a593Smuzhiyun 	DEF_MOD("cmt1",			 302,	R8A77995_CLK_R),
131*4882a593Smuzhiyun 	DEF_MOD("cmt0",			 303,	R8A77995_CLK_R),
132*4882a593Smuzhiyun 	DEF_MOD("scif2",		 310,	R8A77995_CLK_S3D4C),
133*4882a593Smuzhiyun 	DEF_MOD("emmc0",		 312,	R8A77995_CLK_SD0),
134*4882a593Smuzhiyun 	DEF_MOD("usb-dmac0",		 330,	R8A77995_CLK_S3D1),
135*4882a593Smuzhiyun 	DEF_MOD("usb-dmac1",		 331,	R8A77995_CLK_S3D1),
136*4882a593Smuzhiyun 	DEF_MOD("rwdt",			 402,	R8A77995_CLK_R),
137*4882a593Smuzhiyun 	DEF_MOD("intc-ex",		 407,	R8A77995_CLK_CP),
138*4882a593Smuzhiyun 	DEF_MOD("intc-ap",		 408,	R8A77995_CLK_S1D2),
139*4882a593Smuzhiyun 	DEF_MOD("audmac0",		 502,	R8A77995_CLK_S1D2),
140*4882a593Smuzhiyun 	DEF_MOD("hscif3",		 517,	R8A77995_CLK_S3D1C),
141*4882a593Smuzhiyun 	DEF_MOD("hscif0",		 520,	R8A77995_CLK_S3D1C),
142*4882a593Smuzhiyun 	DEF_MOD("thermal",		 522,	R8A77995_CLK_CP),
143*4882a593Smuzhiyun 	DEF_MOD("pwm",			 523,	R8A77995_CLK_S3D4C),
144*4882a593Smuzhiyun 	DEF_MOD("fcpvd1",		 602,	R8A77995_CLK_S1D2),
145*4882a593Smuzhiyun 	DEF_MOD("fcpvd0",		 603,	R8A77995_CLK_S1D2),
146*4882a593Smuzhiyun 	DEF_MOD("fcpvbs",		 607,	R8A77995_CLK_S0D1),
147*4882a593Smuzhiyun 	DEF_MOD("vspd1",		 622,	R8A77995_CLK_S1D2),
148*4882a593Smuzhiyun 	DEF_MOD("vspd0",		 623,	R8A77995_CLK_S1D2),
149*4882a593Smuzhiyun 	DEF_MOD("vspbs",		 627,	R8A77995_CLK_S0D1),
150*4882a593Smuzhiyun 	DEF_MOD("ehci0",		 703,	R8A77995_CLK_S3D2),
151*4882a593Smuzhiyun 	DEF_MOD("hsusb",		 704,	R8A77995_CLK_S3D2),
152*4882a593Smuzhiyun 	DEF_MOD("cmm1",			 710,	R8A77995_CLK_S1D1),
153*4882a593Smuzhiyun 	DEF_MOD("cmm0",			 711,	R8A77995_CLK_S1D1),
154*4882a593Smuzhiyun 	DEF_MOD("du1",			 723,	R8A77995_CLK_S1D1),
155*4882a593Smuzhiyun 	DEF_MOD("du0",			 724,	R8A77995_CLK_S1D1),
156*4882a593Smuzhiyun 	DEF_MOD("lvds",			 727,	R8A77995_CLK_S2D1),
157*4882a593Smuzhiyun 	DEF_MOD("vin4",			 807,	R8A77995_CLK_S1D2),
158*4882a593Smuzhiyun 	DEF_MOD("etheravb",		 812,	R8A77995_CLK_S3D2),
159*4882a593Smuzhiyun 	DEF_MOD("imr0",			 823,	R8A77995_CLK_S1D2),
160*4882a593Smuzhiyun 	DEF_MOD("gpio6",		 906,	R8A77995_CLK_S3D4),
161*4882a593Smuzhiyun 	DEF_MOD("gpio5",		 907,	R8A77995_CLK_S3D4),
162*4882a593Smuzhiyun 	DEF_MOD("gpio4",		 908,	R8A77995_CLK_S3D4),
163*4882a593Smuzhiyun 	DEF_MOD("gpio3",		 909,	R8A77995_CLK_S3D4),
164*4882a593Smuzhiyun 	DEF_MOD("gpio2",		 910,	R8A77995_CLK_S3D4),
165*4882a593Smuzhiyun 	DEF_MOD("gpio1",		 911,	R8A77995_CLK_S3D4),
166*4882a593Smuzhiyun 	DEF_MOD("gpio0",		 912,	R8A77995_CLK_S3D4),
167*4882a593Smuzhiyun 	DEF_MOD("can-fd",		 914,	R8A77995_CLK_S3D2),
168*4882a593Smuzhiyun 	DEF_MOD("can-if1",		 915,	R8A77995_CLK_S3D4),
169*4882a593Smuzhiyun 	DEF_MOD("can-if0",		 916,	R8A77995_CLK_S3D4),
170*4882a593Smuzhiyun 	DEF_MOD("i2c3",			 928,	R8A77995_CLK_S3D2),
171*4882a593Smuzhiyun 	DEF_MOD("i2c2",			 929,	R8A77995_CLK_S3D2),
172*4882a593Smuzhiyun 	DEF_MOD("i2c1",			 930,	R8A77995_CLK_S3D2),
173*4882a593Smuzhiyun 	DEF_MOD("i2c0",			 931,	R8A77995_CLK_S3D2),
174*4882a593Smuzhiyun 	DEF_MOD("ssi-all",		1005,	R8A77995_CLK_S3D4),
175*4882a593Smuzhiyun 	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
176*4882a593Smuzhiyun 	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
177*4882a593Smuzhiyun 	DEF_MOD("scu-all",		1017,	R8A77995_CLK_S3D4),
178*4882a593Smuzhiyun 	DEF_MOD("scu-dvc1",		1018,	MOD_CLK_ID(1017)),
179*4882a593Smuzhiyun 	DEF_MOD("scu-dvc0",		1019,	MOD_CLK_ID(1017)),
180*4882a593Smuzhiyun 	DEF_MOD("scu-ctu1-mix1",	1020,	MOD_CLK_ID(1017)),
181*4882a593Smuzhiyun 	DEF_MOD("scu-ctu0-mix0",	1021,	MOD_CLK_ID(1017)),
182*4882a593Smuzhiyun 	DEF_MOD("scu-src6",		1025,	MOD_CLK_ID(1017)),
183*4882a593Smuzhiyun 	DEF_MOD("scu-src5",		1026,	MOD_CLK_ID(1017)),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static const unsigned int r8a77995_crit_mod_clks[] __initconst = {
187*4882a593Smuzhiyun 	MOD_CLK_ID(402),	/* RWDT */
188*4882a593Smuzhiyun 	MOD_CLK_ID(408),	/* INTC-AP (GIC) */
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun  * CPG Clock Data
193*4882a593Smuzhiyun  */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun  * MD19		EXTAL (MHz)	PLL0		PLL1		PLL3
197*4882a593Smuzhiyun  *--------------------------------------------------------------------
198*4882a593Smuzhiyun  * 0		48 x 1		x250/4		x100/3		x100/3
199*4882a593Smuzhiyun  * 1		48 x 1		x250/4		x100/3		x58/3
200*4882a593Smuzhiyun  */
201*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md)	(((md) & BIT(19)) >> 19)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[2] __initconst = {
204*4882a593Smuzhiyun 	/* EXTAL div	PLL1 mult/div	PLL3 mult/div */
205*4882a593Smuzhiyun 	{ 1,		100,	3,	100,	3,	},
206*4882a593Smuzhiyun 	{ 1,		100,	3,	58,	3,	},
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
r8a77995_cpg_mssr_init(struct device * dev)209*4882a593Smuzhiyun static int __init r8a77995_cpg_mssr_init(struct device *dev)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
212*4882a593Smuzhiyun 	u32 cpg_mode;
213*4882a593Smuzhiyun 	int error;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	error = rcar_rst_read_mode_pins(&cpg_mode);
216*4882a593Smuzhiyun 	if (error)
217*4882a593Smuzhiyun 		return error;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return rcar_gen3_cpg_init(cpg_pll_config, 0, cpg_mode);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun const struct cpg_mssr_info r8a77995_cpg_mssr_info __initconst = {
225*4882a593Smuzhiyun 	/* Core Clocks */
226*4882a593Smuzhiyun 	.core_clks = r8a77995_core_clks,
227*4882a593Smuzhiyun 	.num_core_clks = ARRAY_SIZE(r8a77995_core_clks),
228*4882a593Smuzhiyun 	.last_dt_core_clk = LAST_DT_CORE_CLK,
229*4882a593Smuzhiyun 	.num_total_core_clks = MOD_CLK_BASE,
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Module Clocks */
232*4882a593Smuzhiyun 	.mod_clks = r8a77995_mod_clks,
233*4882a593Smuzhiyun 	.num_mod_clks = ARRAY_SIZE(r8a77995_mod_clks),
234*4882a593Smuzhiyun 	.num_hw_mod_clks = 12 * 32,
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Critical Module Clocks */
237*4882a593Smuzhiyun 	.crit_mod_clks = r8a77995_crit_mod_clks,
238*4882a593Smuzhiyun 	.num_crit_mod_clks = ARRAY_SIZE(r8a77995_crit_mod_clks),
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Callbacks */
241*4882a593Smuzhiyun 	.init = r8a77995_cpg_mssr_init,
242*4882a593Smuzhiyun 	.cpg_clk_register = rcar_gen3_cpg_clk_register,
243*4882a593Smuzhiyun };
244