1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8a77990 Clock Pulse Generator / Module Standby and Software Reset
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018-2019 Renesas Electronics Corp.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on r8a7795-cpg-mssr.c
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (C) 2015 Glider bvba
10*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Corp.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/clock/r8a77990-cpg-mssr.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
21*4882a593Smuzhiyun #include "rcar-gen3-cpg.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum clk_ids {
24*4882a593Smuzhiyun /* Core Clock Outputs exported to DT */
25*4882a593Smuzhiyun LAST_DT_CORE_CLK = R8A77990_CLK_CPEX,
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* External Input Clocks */
28*4882a593Smuzhiyun CLK_EXTAL,
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Internal Core Clocks */
31*4882a593Smuzhiyun CLK_MAIN,
32*4882a593Smuzhiyun CLK_PLL0,
33*4882a593Smuzhiyun CLK_PLL1,
34*4882a593Smuzhiyun CLK_PLL3,
35*4882a593Smuzhiyun CLK_PLL0D4,
36*4882a593Smuzhiyun CLK_PLL0D6,
37*4882a593Smuzhiyun CLK_PLL0D8,
38*4882a593Smuzhiyun CLK_PLL0D20,
39*4882a593Smuzhiyun CLK_PLL0D24,
40*4882a593Smuzhiyun CLK_PLL1D2,
41*4882a593Smuzhiyun CLK_PE,
42*4882a593Smuzhiyun CLK_S0,
43*4882a593Smuzhiyun CLK_S1,
44*4882a593Smuzhiyun CLK_S2,
45*4882a593Smuzhiyun CLK_S3,
46*4882a593Smuzhiyun CLK_SDSRC,
47*4882a593Smuzhiyun CLK_RINT,
48*4882a593Smuzhiyun CLK_OCO,
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Module Clocks */
51*4882a593Smuzhiyun MOD_CLK_BASE
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const struct cpg_core_clk r8a77990_core_clks[] __initconst = {
55*4882a593Smuzhiyun /* External Clock Inputs */
56*4882a593Smuzhiyun DEF_INPUT("extal", CLK_EXTAL),
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Internal Core Clocks */
59*4882a593Smuzhiyun DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
60*4882a593Smuzhiyun DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
61*4882a593Smuzhiyun DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun DEF_FIXED(".pll0", CLK_PLL0, CLK_MAIN, 1, 100),
64*4882a593Smuzhiyun DEF_FIXED(".pll0d4", CLK_PLL0D4, CLK_PLL0, 4, 1),
65*4882a593Smuzhiyun DEF_FIXED(".pll0d6", CLK_PLL0D6, CLK_PLL0, 6, 1),
66*4882a593Smuzhiyun DEF_FIXED(".pll0d8", CLK_PLL0D8, CLK_PLL0, 8, 1),
67*4882a593Smuzhiyun DEF_FIXED(".pll0d20", CLK_PLL0D20, CLK_PLL0, 20, 1),
68*4882a593Smuzhiyun DEF_FIXED(".pll0d24", CLK_PLL0D24, CLK_PLL0, 24, 1),
69*4882a593Smuzhiyun DEF_FIXED(".pll1d2", CLK_PLL1D2, CLK_PLL1, 2, 1),
70*4882a593Smuzhiyun DEF_FIXED(".pe", CLK_PE, CLK_PLL0D20, 1, 1),
71*4882a593Smuzhiyun DEF_FIXED(".s0", CLK_S0, CLK_PLL1, 2, 1),
72*4882a593Smuzhiyun DEF_FIXED(".s1", CLK_S1, CLK_PLL1, 3, 1),
73*4882a593Smuzhiyun DEF_FIXED(".s2", CLK_S2, CLK_PLL1, 4, 1),
74*4882a593Smuzhiyun DEF_FIXED(".s3", CLK_S3, CLK_PLL1, 6, 1),
75*4882a593Smuzhiyun DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1, 2, 1),
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun DEF_DIV6_RO(".r", CLK_RINT, CLK_EXTAL, CPG_RCKCR, 32),
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun DEF_RATE(".oco", CLK_OCO, 8 * 1000 * 1000),
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Core Clock Outputs */
82*4882a593Smuzhiyun DEF_FIXED("za2", R8A77990_CLK_ZA2, CLK_PLL0D24, 1, 1),
83*4882a593Smuzhiyun DEF_FIXED("za8", R8A77990_CLK_ZA8, CLK_PLL0D8, 1, 1),
84*4882a593Smuzhiyun DEF_GEN3_Z("z2", R8A77990_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL0, 4, 8),
85*4882a593Smuzhiyun DEF_FIXED("ztr", R8A77990_CLK_ZTR, CLK_PLL1, 6, 1),
86*4882a593Smuzhiyun DEF_FIXED("zt", R8A77990_CLK_ZT, CLK_PLL1, 4, 1),
87*4882a593Smuzhiyun DEF_FIXED("zx", R8A77990_CLK_ZX, CLK_PLL1, 3, 1),
88*4882a593Smuzhiyun DEF_FIXED("s0d1", R8A77990_CLK_S0D1, CLK_S0, 1, 1),
89*4882a593Smuzhiyun DEF_FIXED("s0d3", R8A77990_CLK_S0D3, CLK_S0, 3, 1),
90*4882a593Smuzhiyun DEF_FIXED("s0d6", R8A77990_CLK_S0D6, CLK_S0, 6, 1),
91*4882a593Smuzhiyun DEF_FIXED("s0d12", R8A77990_CLK_S0D12, CLK_S0, 12, 1),
92*4882a593Smuzhiyun DEF_FIXED("s0d24", R8A77990_CLK_S0D24, CLK_S0, 24, 1),
93*4882a593Smuzhiyun DEF_FIXED("s1d1", R8A77990_CLK_S1D1, CLK_S1, 1, 1),
94*4882a593Smuzhiyun DEF_FIXED("s1d2", R8A77990_CLK_S1D2, CLK_S1, 2, 1),
95*4882a593Smuzhiyun DEF_FIXED("s1d4", R8A77990_CLK_S1D4, CLK_S1, 4, 1),
96*4882a593Smuzhiyun DEF_FIXED("s2d1", R8A77990_CLK_S2D1, CLK_S2, 1, 1),
97*4882a593Smuzhiyun DEF_FIXED("s2d2", R8A77990_CLK_S2D2, CLK_S2, 2, 1),
98*4882a593Smuzhiyun DEF_FIXED("s2d4", R8A77990_CLK_S2D4, CLK_S2, 4, 1),
99*4882a593Smuzhiyun DEF_FIXED("s3d1", R8A77990_CLK_S3D1, CLK_S3, 1, 1),
100*4882a593Smuzhiyun DEF_FIXED("s3d2", R8A77990_CLK_S3D2, CLK_S3, 2, 1),
101*4882a593Smuzhiyun DEF_FIXED("s3d4", R8A77990_CLK_S3D4, CLK_S3, 4, 1),
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun DEF_GEN3_SD("sd0", R8A77990_CLK_SD0, CLK_SDSRC, 0x0074),
104*4882a593Smuzhiyun DEF_GEN3_SD("sd1", R8A77990_CLK_SD1, CLK_SDSRC, 0x0078),
105*4882a593Smuzhiyun DEF_GEN3_SD("sd3", R8A77990_CLK_SD3, CLK_SDSRC, 0x026c),
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun DEF_FIXED("cl", R8A77990_CLK_CL, CLK_PLL1, 48, 1),
108*4882a593Smuzhiyun DEF_FIXED("cr", R8A77990_CLK_CR, CLK_PLL1D2, 2, 1),
109*4882a593Smuzhiyun DEF_FIXED("cp", R8A77990_CLK_CP, CLK_EXTAL, 2, 1),
110*4882a593Smuzhiyun DEF_FIXED("cpex", R8A77990_CLK_CPEX, CLK_EXTAL, 4, 1),
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun DEF_DIV6_RO("osc", R8A77990_CLK_OSC, CLK_EXTAL, CPG_RCKCR, 8),
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun DEF_GEN3_PE("s0d6c", R8A77990_CLK_S0D6C, CLK_S0, 6, CLK_PE, 2),
115*4882a593Smuzhiyun DEF_GEN3_PE("s3d1c", R8A77990_CLK_S3D1C, CLK_S3, 1, CLK_PE, 1),
116*4882a593Smuzhiyun DEF_GEN3_PE("s3d2c", R8A77990_CLK_S3D2C, CLK_S3, 2, CLK_PE, 2),
117*4882a593Smuzhiyun DEF_GEN3_PE("s3d4c", R8A77990_CLK_S3D4C, CLK_S3, 4, CLK_PE, 4),
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun DEF_DIV6P1("canfd", R8A77990_CLK_CANFD, CLK_PLL0D6, 0x244),
120*4882a593Smuzhiyun DEF_DIV6P1("csi0", R8A77990_CLK_CSI0, CLK_PLL1D2, 0x00c),
121*4882a593Smuzhiyun DEF_DIV6P1("mso", R8A77990_CLK_MSO, CLK_PLL1D2, 0x014),
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun DEF_GEN3_RCKSEL("r", R8A77990_CLK_R, CLK_RINT, 1, CLK_OCO, 61 * 4),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct mssr_mod_clk r8a77990_mod_clks[] __initconst = {
127*4882a593Smuzhiyun DEF_MOD("scif5", 202, R8A77990_CLK_S3D4C),
128*4882a593Smuzhiyun DEF_MOD("scif4", 203, R8A77990_CLK_S3D4C),
129*4882a593Smuzhiyun DEF_MOD("scif3", 204, R8A77990_CLK_S3D4C),
130*4882a593Smuzhiyun DEF_MOD("scif1", 206, R8A77990_CLK_S3D4C),
131*4882a593Smuzhiyun DEF_MOD("scif0", 207, R8A77990_CLK_S3D4C),
132*4882a593Smuzhiyun DEF_MOD("msiof3", 208, R8A77990_CLK_MSO),
133*4882a593Smuzhiyun DEF_MOD("msiof2", 209, R8A77990_CLK_MSO),
134*4882a593Smuzhiyun DEF_MOD("msiof1", 210, R8A77990_CLK_MSO),
135*4882a593Smuzhiyun DEF_MOD("msiof0", 211, R8A77990_CLK_MSO),
136*4882a593Smuzhiyun DEF_MOD("sys-dmac2", 217, R8A77990_CLK_S3D1),
137*4882a593Smuzhiyun DEF_MOD("sys-dmac1", 218, R8A77990_CLK_S3D1),
138*4882a593Smuzhiyun DEF_MOD("sys-dmac0", 219, R8A77990_CLK_S3D1),
139*4882a593Smuzhiyun DEF_MOD("sceg-pub", 229, R8A77990_CLK_CR),
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun DEF_MOD("cmt3", 300, R8A77990_CLK_R),
142*4882a593Smuzhiyun DEF_MOD("cmt2", 301, R8A77990_CLK_R),
143*4882a593Smuzhiyun DEF_MOD("cmt1", 302, R8A77990_CLK_R),
144*4882a593Smuzhiyun DEF_MOD("cmt0", 303, R8A77990_CLK_R),
145*4882a593Smuzhiyun DEF_MOD("scif2", 310, R8A77990_CLK_S3D4C),
146*4882a593Smuzhiyun DEF_MOD("sdif3", 311, R8A77990_CLK_SD3),
147*4882a593Smuzhiyun DEF_MOD("sdif1", 313, R8A77990_CLK_SD1),
148*4882a593Smuzhiyun DEF_MOD("sdif0", 314, R8A77990_CLK_SD0),
149*4882a593Smuzhiyun DEF_MOD("pcie0", 319, R8A77990_CLK_S3D1),
150*4882a593Smuzhiyun DEF_MOD("usb3-if0", 328, R8A77990_CLK_S3D1),
151*4882a593Smuzhiyun DEF_MOD("usb-dmac0", 330, R8A77990_CLK_S3D1),
152*4882a593Smuzhiyun DEF_MOD("usb-dmac1", 331, R8A77990_CLK_S3D1),
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun DEF_MOD("rwdt", 402, R8A77990_CLK_R),
155*4882a593Smuzhiyun DEF_MOD("intc-ex", 407, R8A77990_CLK_CP),
156*4882a593Smuzhiyun DEF_MOD("intc-ap", 408, R8A77990_CLK_S0D3),
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun DEF_MOD("audmac0", 502, R8A77990_CLK_S1D2),
159*4882a593Smuzhiyun DEF_MOD("drif31", 508, R8A77990_CLK_S3D2),
160*4882a593Smuzhiyun DEF_MOD("drif30", 509, R8A77990_CLK_S3D2),
161*4882a593Smuzhiyun DEF_MOD("drif21", 510, R8A77990_CLK_S3D2),
162*4882a593Smuzhiyun DEF_MOD("drif20", 511, R8A77990_CLK_S3D2),
163*4882a593Smuzhiyun DEF_MOD("drif11", 512, R8A77990_CLK_S3D2),
164*4882a593Smuzhiyun DEF_MOD("drif10", 513, R8A77990_CLK_S3D2),
165*4882a593Smuzhiyun DEF_MOD("drif01", 514, R8A77990_CLK_S3D2),
166*4882a593Smuzhiyun DEF_MOD("drif00", 515, R8A77990_CLK_S3D2),
167*4882a593Smuzhiyun DEF_MOD("hscif4", 516, R8A77990_CLK_S3D1C),
168*4882a593Smuzhiyun DEF_MOD("hscif3", 517, R8A77990_CLK_S3D1C),
169*4882a593Smuzhiyun DEF_MOD("hscif2", 518, R8A77990_CLK_S3D1C),
170*4882a593Smuzhiyun DEF_MOD("hscif1", 519, R8A77990_CLK_S3D1C),
171*4882a593Smuzhiyun DEF_MOD("hscif0", 520, R8A77990_CLK_S3D1C),
172*4882a593Smuzhiyun DEF_MOD("thermal", 522, R8A77990_CLK_CP),
173*4882a593Smuzhiyun DEF_MOD("pwm", 523, R8A77990_CLK_S3D4C),
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun DEF_MOD("fcpvd1", 602, R8A77990_CLK_S1D2),
176*4882a593Smuzhiyun DEF_MOD("fcpvd0", 603, R8A77990_CLK_S1D2),
177*4882a593Smuzhiyun DEF_MOD("fcpvb0", 607, R8A77990_CLK_S0D1),
178*4882a593Smuzhiyun DEF_MOD("fcpvi0", 611, R8A77990_CLK_S0D1),
179*4882a593Smuzhiyun DEF_MOD("fcpf0", 615, R8A77990_CLK_S0D1),
180*4882a593Smuzhiyun DEF_MOD("fcpcs", 619, R8A77990_CLK_S0D1),
181*4882a593Smuzhiyun DEF_MOD("vspd1", 622, R8A77990_CLK_S1D2),
182*4882a593Smuzhiyun DEF_MOD("vspd0", 623, R8A77990_CLK_S1D2),
183*4882a593Smuzhiyun DEF_MOD("vspb", 626, R8A77990_CLK_S0D1),
184*4882a593Smuzhiyun DEF_MOD("vspi0", 631, R8A77990_CLK_S0D1),
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun DEF_MOD("ehci0", 703, R8A77990_CLK_S3D2),
187*4882a593Smuzhiyun DEF_MOD("hsusb", 704, R8A77990_CLK_S3D2),
188*4882a593Smuzhiyun DEF_MOD("cmm1", 710, R8A77990_CLK_S1D1),
189*4882a593Smuzhiyun DEF_MOD("cmm0", 711, R8A77990_CLK_S1D1),
190*4882a593Smuzhiyun DEF_MOD("csi40", 716, R8A77990_CLK_CSI0),
191*4882a593Smuzhiyun DEF_MOD("du1", 723, R8A77990_CLK_S1D1),
192*4882a593Smuzhiyun DEF_MOD("du0", 724, R8A77990_CLK_S1D1),
193*4882a593Smuzhiyun DEF_MOD("lvds", 727, R8A77990_CLK_S2D1),
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun DEF_MOD("vin5", 806, R8A77990_CLK_S1D2),
196*4882a593Smuzhiyun DEF_MOD("vin4", 807, R8A77990_CLK_S1D2),
197*4882a593Smuzhiyun DEF_MOD("etheravb", 812, R8A77990_CLK_S3D2),
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun DEF_MOD("gpio6", 906, R8A77990_CLK_S3D4),
200*4882a593Smuzhiyun DEF_MOD("gpio5", 907, R8A77990_CLK_S3D4),
201*4882a593Smuzhiyun DEF_MOD("gpio4", 908, R8A77990_CLK_S3D4),
202*4882a593Smuzhiyun DEF_MOD("gpio3", 909, R8A77990_CLK_S3D4),
203*4882a593Smuzhiyun DEF_MOD("gpio2", 910, R8A77990_CLK_S3D4),
204*4882a593Smuzhiyun DEF_MOD("gpio1", 911, R8A77990_CLK_S3D4),
205*4882a593Smuzhiyun DEF_MOD("gpio0", 912, R8A77990_CLK_S3D4),
206*4882a593Smuzhiyun DEF_MOD("can-fd", 914, R8A77990_CLK_S3D2),
207*4882a593Smuzhiyun DEF_MOD("can-if1", 915, R8A77990_CLK_S3D4),
208*4882a593Smuzhiyun DEF_MOD("can-if0", 916, R8A77990_CLK_S3D4),
209*4882a593Smuzhiyun DEF_MOD("i2c6", 918, R8A77990_CLK_S3D2),
210*4882a593Smuzhiyun DEF_MOD("i2c5", 919, R8A77990_CLK_S3D2),
211*4882a593Smuzhiyun DEF_MOD("i2c-dvfs", 926, R8A77990_CLK_CP),
212*4882a593Smuzhiyun DEF_MOD("i2c4", 927, R8A77990_CLK_S3D2),
213*4882a593Smuzhiyun DEF_MOD("i2c3", 928, R8A77990_CLK_S3D2),
214*4882a593Smuzhiyun DEF_MOD("i2c2", 929, R8A77990_CLK_S3D2),
215*4882a593Smuzhiyun DEF_MOD("i2c1", 930, R8A77990_CLK_S3D2),
216*4882a593Smuzhiyun DEF_MOD("i2c0", 931, R8A77990_CLK_S3D2),
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun DEF_MOD("i2c7", 1003, R8A77990_CLK_S3D2),
219*4882a593Smuzhiyun DEF_MOD("ssi-all", 1005, R8A77990_CLK_S3D4),
220*4882a593Smuzhiyun DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
221*4882a593Smuzhiyun DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
222*4882a593Smuzhiyun DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
223*4882a593Smuzhiyun DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
224*4882a593Smuzhiyun DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
225*4882a593Smuzhiyun DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
226*4882a593Smuzhiyun DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
227*4882a593Smuzhiyun DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
228*4882a593Smuzhiyun DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
229*4882a593Smuzhiyun DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
230*4882a593Smuzhiyun DEF_MOD("scu-all", 1017, R8A77990_CLK_S3D4),
231*4882a593Smuzhiyun DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
232*4882a593Smuzhiyun DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
233*4882a593Smuzhiyun DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
234*4882a593Smuzhiyun DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
235*4882a593Smuzhiyun DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
236*4882a593Smuzhiyun DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
237*4882a593Smuzhiyun DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
238*4882a593Smuzhiyun DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
239*4882a593Smuzhiyun DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
240*4882a593Smuzhiyun DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
241*4882a593Smuzhiyun DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
242*4882a593Smuzhiyun DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
243*4882a593Smuzhiyun DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
244*4882a593Smuzhiyun DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const unsigned int r8a77990_crit_mod_clks[] __initconst = {
248*4882a593Smuzhiyun MOD_CLK_ID(402), /* RWDT */
249*4882a593Smuzhiyun MOD_CLK_ID(408), /* INTC-AP (GIC) */
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun * CPG Clock Data
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun * MD19 EXTAL (MHz) PLL0 PLL1 PLL3
258*4882a593Smuzhiyun *--------------------------------------------------------------------
259*4882a593Smuzhiyun * 0 48 x 1 x100/1 x100/3 x100/3
260*4882a593Smuzhiyun * 1 48 x 1 x100/1 x100/3 x58/3
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md) (((md) & BIT(19)) >> 19)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[2] __initconst = {
265*4882a593Smuzhiyun /* EXTAL div PLL1 mult/div PLL3 mult/div */
266*4882a593Smuzhiyun { 1, 100, 3, 100, 3, },
267*4882a593Smuzhiyun { 1, 100, 3, 58, 3, },
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
r8a77990_cpg_mssr_init(struct device * dev)270*4882a593Smuzhiyun static int __init r8a77990_cpg_mssr_init(struct device *dev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
273*4882a593Smuzhiyun u32 cpg_mode;
274*4882a593Smuzhiyun int error;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun error = rcar_rst_read_mode_pins(&cpg_mode);
277*4882a593Smuzhiyun if (error)
278*4882a593Smuzhiyun return error;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return rcar_gen3_cpg_init(cpg_pll_config, 0, cpg_mode);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun const struct cpg_mssr_info r8a77990_cpg_mssr_info __initconst = {
286*4882a593Smuzhiyun /* Core Clocks */
287*4882a593Smuzhiyun .core_clks = r8a77990_core_clks,
288*4882a593Smuzhiyun .num_core_clks = ARRAY_SIZE(r8a77990_core_clks),
289*4882a593Smuzhiyun .last_dt_core_clk = LAST_DT_CORE_CLK,
290*4882a593Smuzhiyun .num_total_core_clks = MOD_CLK_BASE,
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Module Clocks */
293*4882a593Smuzhiyun .mod_clks = r8a77990_mod_clks,
294*4882a593Smuzhiyun .num_mod_clks = ARRAY_SIZE(r8a77990_mod_clks),
295*4882a593Smuzhiyun .num_hw_mod_clks = 12 * 32,
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Critical Module Clocks */
298*4882a593Smuzhiyun .crit_mod_clks = r8a77990_crit_mod_clks,
299*4882a593Smuzhiyun .num_crit_mod_clks = ARRAY_SIZE(r8a77990_crit_mod_clks),
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Callbacks */
302*4882a593Smuzhiyun .init = r8a77990_cpg_mssr_init,
303*4882a593Smuzhiyun .cpg_clk_register = rcar_gen3_cpg_clk_register,
304*4882a593Smuzhiyun };
305