1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8a77980 Clock Pulse Generator / Module Standby and Software Reset
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics Corp.
6*4882a593Smuzhiyun * Copyright (C) 2018 Cogent Embedded, Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on r8a7795-cpg-mssr.c
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2015 Glider bvba
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
17*4882a593Smuzhiyun #include <linux/sys_soc.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <dt-bindings/clock/r8a77980-cpg-mssr.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
22*4882a593Smuzhiyun #include "rcar-gen3-cpg.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum clk_ids {
25*4882a593Smuzhiyun /* Core Clock Outputs exported to DT */
26*4882a593Smuzhiyun LAST_DT_CORE_CLK = R8A77980_CLK_OSC,
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* External Input Clocks */
29*4882a593Smuzhiyun CLK_EXTAL,
30*4882a593Smuzhiyun CLK_EXTALR,
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Internal Core Clocks */
33*4882a593Smuzhiyun CLK_MAIN,
34*4882a593Smuzhiyun CLK_PLL1,
35*4882a593Smuzhiyun CLK_PLL2,
36*4882a593Smuzhiyun CLK_PLL3,
37*4882a593Smuzhiyun CLK_PLL1_DIV2,
38*4882a593Smuzhiyun CLK_PLL1_DIV4,
39*4882a593Smuzhiyun CLK_S0,
40*4882a593Smuzhiyun CLK_S1,
41*4882a593Smuzhiyun CLK_S2,
42*4882a593Smuzhiyun CLK_S3,
43*4882a593Smuzhiyun CLK_SDSRC,
44*4882a593Smuzhiyun CLK_RPCSRC,
45*4882a593Smuzhiyun CLK_OCO,
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Module Clocks */
48*4882a593Smuzhiyun MOD_CLK_BASE
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const struct cpg_core_clk r8a77980_core_clks[] __initconst = {
52*4882a593Smuzhiyun /* External Clock Inputs */
53*4882a593Smuzhiyun DEF_INPUT("extal", CLK_EXTAL),
54*4882a593Smuzhiyun DEF_INPUT("extalr", CLK_EXTALR),
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Internal Core Clocks */
57*4882a593Smuzhiyun DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
58*4882a593Smuzhiyun DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
59*4882a593Smuzhiyun DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
60*4882a593Smuzhiyun DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
63*4882a593Smuzhiyun DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
64*4882a593Smuzhiyun DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
65*4882a593Smuzhiyun DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
66*4882a593Smuzhiyun DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
67*4882a593Smuzhiyun DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
68*4882a593Smuzhiyun DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
69*4882a593Smuzhiyun DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN3_RPCSRC, CLK_PLL1),
70*4882a593Smuzhiyun DEF_RATE(".oco", CLK_OCO, 32768),
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun DEF_BASE("rpc", R8A77980_CLK_RPC, CLK_TYPE_GEN3_RPC,
73*4882a593Smuzhiyun CLK_RPCSRC),
74*4882a593Smuzhiyun DEF_BASE("rpcd2", R8A77980_CLK_RPCD2, CLK_TYPE_GEN3_RPCD2,
75*4882a593Smuzhiyun R8A77980_CLK_RPC),
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Core Clock Outputs */
78*4882a593Smuzhiyun DEF_FIXED("ztr", R8A77980_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
79*4882a593Smuzhiyun DEF_FIXED("ztrd2", R8A77980_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
80*4882a593Smuzhiyun DEF_FIXED("zt", R8A77980_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
81*4882a593Smuzhiyun DEF_FIXED("zx", R8A77980_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
82*4882a593Smuzhiyun DEF_FIXED("s0d1", R8A77980_CLK_S0D1, CLK_S0, 1, 1),
83*4882a593Smuzhiyun DEF_FIXED("s0d2", R8A77980_CLK_S0D2, CLK_S0, 2, 1),
84*4882a593Smuzhiyun DEF_FIXED("s0d3", R8A77980_CLK_S0D3, CLK_S0, 3, 1),
85*4882a593Smuzhiyun DEF_FIXED("s0d4", R8A77980_CLK_S0D4, CLK_S0, 4, 1),
86*4882a593Smuzhiyun DEF_FIXED("s0d6", R8A77980_CLK_S0D6, CLK_S0, 6, 1),
87*4882a593Smuzhiyun DEF_FIXED("s0d12", R8A77980_CLK_S0D12, CLK_S0, 12, 1),
88*4882a593Smuzhiyun DEF_FIXED("s0d24", R8A77980_CLK_S0D24, CLK_S0, 24, 1),
89*4882a593Smuzhiyun DEF_FIXED("s1d1", R8A77980_CLK_S1D1, CLK_S1, 1, 1),
90*4882a593Smuzhiyun DEF_FIXED("s1d2", R8A77980_CLK_S1D2, CLK_S1, 2, 1),
91*4882a593Smuzhiyun DEF_FIXED("s1d4", R8A77980_CLK_S1D4, CLK_S1, 4, 1),
92*4882a593Smuzhiyun DEF_FIXED("s2d1", R8A77980_CLK_S2D1, CLK_S2, 1, 1),
93*4882a593Smuzhiyun DEF_FIXED("s2d2", R8A77980_CLK_S2D2, CLK_S2, 2, 1),
94*4882a593Smuzhiyun DEF_FIXED("s2d4", R8A77980_CLK_S2D4, CLK_S2, 4, 1),
95*4882a593Smuzhiyun DEF_FIXED("s3d1", R8A77980_CLK_S3D1, CLK_S3, 1, 1),
96*4882a593Smuzhiyun DEF_FIXED("s3d2", R8A77980_CLK_S3D2, CLK_S3, 2, 1),
97*4882a593Smuzhiyun DEF_FIXED("s3d4", R8A77980_CLK_S3D4, CLK_S3, 4, 1),
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun DEF_GEN3_SD("sd0", R8A77980_CLK_SD0, CLK_SDSRC, 0x0074),
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun DEF_FIXED("cl", R8A77980_CLK_CL, CLK_PLL1_DIV2, 48, 1),
102*4882a593Smuzhiyun DEF_FIXED("cp", R8A77980_CLK_CP, CLK_EXTAL, 2, 1),
103*4882a593Smuzhiyun DEF_FIXED("cpex", R8A77980_CLK_CPEX, CLK_EXTAL, 2, 1),
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun DEF_DIV6P1("canfd", R8A77980_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
106*4882a593Smuzhiyun DEF_DIV6P1("csi0", R8A77980_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
107*4882a593Smuzhiyun DEF_DIV6P1("mso", R8A77980_CLK_MSO, CLK_PLL1_DIV4, 0x014),
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun DEF_GEN3_OSC("osc", R8A77980_CLK_OSC, CLK_EXTAL, 8),
110*4882a593Smuzhiyun DEF_GEN3_MDSEL("r", R8A77980_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct mssr_mod_clk r8a77980_mod_clks[] __initconst = {
114*4882a593Smuzhiyun DEF_MOD("tmu4", 121, R8A77980_CLK_S0D6),
115*4882a593Smuzhiyun DEF_MOD("tmu3", 122, R8A77980_CLK_S0D6),
116*4882a593Smuzhiyun DEF_MOD("tmu2", 123, R8A77980_CLK_S0D6),
117*4882a593Smuzhiyun DEF_MOD("tmu1", 124, R8A77980_CLK_S0D6),
118*4882a593Smuzhiyun DEF_MOD("tmu0", 125, R8A77980_CLK_CP),
119*4882a593Smuzhiyun DEF_MOD("scif4", 203, R8A77980_CLK_S3D4),
120*4882a593Smuzhiyun DEF_MOD("scif3", 204, R8A77980_CLK_S3D4),
121*4882a593Smuzhiyun DEF_MOD("scif1", 206, R8A77980_CLK_S3D4),
122*4882a593Smuzhiyun DEF_MOD("scif0", 207, R8A77980_CLK_S3D4),
123*4882a593Smuzhiyun DEF_MOD("msiof3", 208, R8A77980_CLK_MSO),
124*4882a593Smuzhiyun DEF_MOD("msiof2", 209, R8A77980_CLK_MSO),
125*4882a593Smuzhiyun DEF_MOD("msiof1", 210, R8A77980_CLK_MSO),
126*4882a593Smuzhiyun DEF_MOD("msiof0", 211, R8A77980_CLK_MSO),
127*4882a593Smuzhiyun DEF_MOD("sys-dmac2", 217, R8A77980_CLK_S0D3),
128*4882a593Smuzhiyun DEF_MOD("sys-dmac1", 218, R8A77980_CLK_S0D3),
129*4882a593Smuzhiyun DEF_MOD("cmt3", 300, R8A77980_CLK_R),
130*4882a593Smuzhiyun DEF_MOD("cmt2", 301, R8A77980_CLK_R),
131*4882a593Smuzhiyun DEF_MOD("cmt1", 302, R8A77980_CLK_R),
132*4882a593Smuzhiyun DEF_MOD("cmt0", 303, R8A77980_CLK_R),
133*4882a593Smuzhiyun DEF_MOD("tpu0", 304, R8A77980_CLK_S3D4),
134*4882a593Smuzhiyun DEF_MOD("sdif", 314, R8A77980_CLK_SD0),
135*4882a593Smuzhiyun DEF_MOD("pciec0", 319, R8A77980_CLK_S2D2),
136*4882a593Smuzhiyun DEF_MOD("rwdt", 402, R8A77980_CLK_R),
137*4882a593Smuzhiyun DEF_MOD("intc-ex", 407, R8A77980_CLK_CP),
138*4882a593Smuzhiyun DEF_MOD("intc-ap", 408, R8A77980_CLK_S0D3),
139*4882a593Smuzhiyun DEF_MOD("hscif3", 517, R8A77980_CLK_S3D1),
140*4882a593Smuzhiyun DEF_MOD("hscif2", 518, R8A77980_CLK_S3D1),
141*4882a593Smuzhiyun DEF_MOD("hscif1", 519, R8A77980_CLK_S3D1),
142*4882a593Smuzhiyun DEF_MOD("hscif0", 520, R8A77980_CLK_S3D1),
143*4882a593Smuzhiyun DEF_MOD("imp4", 521, R8A77980_CLK_S1D1),
144*4882a593Smuzhiyun DEF_MOD("thermal", 522, R8A77980_CLK_CP),
145*4882a593Smuzhiyun DEF_MOD("pwm", 523, R8A77980_CLK_S0D12),
146*4882a593Smuzhiyun DEF_MOD("impdma1", 526, R8A77980_CLK_S1D1),
147*4882a593Smuzhiyun DEF_MOD("impdma0", 527, R8A77980_CLK_S1D1),
148*4882a593Smuzhiyun DEF_MOD("imp-ocv4", 528, R8A77980_CLK_S1D1),
149*4882a593Smuzhiyun DEF_MOD("imp-ocv3", 529, R8A77980_CLK_S1D1),
150*4882a593Smuzhiyun DEF_MOD("imp-ocv2", 531, R8A77980_CLK_S1D1),
151*4882a593Smuzhiyun DEF_MOD("fcpvd0", 603, R8A77980_CLK_S3D1),
152*4882a593Smuzhiyun DEF_MOD("vspd0", 623, R8A77980_CLK_S3D1),
153*4882a593Smuzhiyun DEF_MOD("csi41", 715, R8A77980_CLK_CSI0),
154*4882a593Smuzhiyun DEF_MOD("csi40", 716, R8A77980_CLK_CSI0),
155*4882a593Smuzhiyun DEF_MOD("du0", 724, R8A77980_CLK_S2D1),
156*4882a593Smuzhiyun DEF_MOD("lvds", 727, R8A77980_CLK_S2D1),
157*4882a593Smuzhiyun DEF_MOD("etheravb", 812, R8A77980_CLK_S3D2),
158*4882a593Smuzhiyun DEF_MOD("gether", 813, R8A77980_CLK_S3D2),
159*4882a593Smuzhiyun DEF_MOD("imp3", 824, R8A77980_CLK_S1D1),
160*4882a593Smuzhiyun DEF_MOD("imp2", 825, R8A77980_CLK_S1D1),
161*4882a593Smuzhiyun DEF_MOD("imp1", 826, R8A77980_CLK_S1D1),
162*4882a593Smuzhiyun DEF_MOD("imp0", 827, R8A77980_CLK_S1D1),
163*4882a593Smuzhiyun DEF_MOD("imp-ocv1", 828, R8A77980_CLK_S1D1),
164*4882a593Smuzhiyun DEF_MOD("imp-ocv0", 829, R8A77980_CLK_S1D1),
165*4882a593Smuzhiyun DEF_MOD("impram", 830, R8A77980_CLK_S1D1),
166*4882a593Smuzhiyun DEF_MOD("impcnn", 831, R8A77980_CLK_S1D1),
167*4882a593Smuzhiyun DEF_MOD("gpio5", 907, R8A77980_CLK_CP),
168*4882a593Smuzhiyun DEF_MOD("gpio4", 908, R8A77980_CLK_CP),
169*4882a593Smuzhiyun DEF_MOD("gpio3", 909, R8A77980_CLK_CP),
170*4882a593Smuzhiyun DEF_MOD("gpio2", 910, R8A77980_CLK_CP),
171*4882a593Smuzhiyun DEF_MOD("gpio1", 911, R8A77980_CLK_CP),
172*4882a593Smuzhiyun DEF_MOD("gpio0", 912, R8A77980_CLK_CP),
173*4882a593Smuzhiyun DEF_MOD("can-fd", 914, R8A77980_CLK_S3D2),
174*4882a593Smuzhiyun DEF_MOD("rpc-if", 917, R8A77980_CLK_RPCD2),
175*4882a593Smuzhiyun DEF_MOD("i2c4", 927, R8A77980_CLK_S0D6),
176*4882a593Smuzhiyun DEF_MOD("i2c3", 928, R8A77980_CLK_S0D6),
177*4882a593Smuzhiyun DEF_MOD("i2c2", 929, R8A77980_CLK_S3D2),
178*4882a593Smuzhiyun DEF_MOD("i2c1", 930, R8A77980_CLK_S3D2),
179*4882a593Smuzhiyun DEF_MOD("i2c0", 931, R8A77980_CLK_S3D2),
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static const unsigned int r8a77980_crit_mod_clks[] __initconst = {
183*4882a593Smuzhiyun MOD_CLK_ID(402), /* RWDT */
184*4882a593Smuzhiyun MOD_CLK_ID(408), /* INTC-AP (GIC) */
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * CPG Clock Data
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * MD EXTAL PLL2 PLL1 PLL3 OSC
193*4882a593Smuzhiyun * 14 13 (MHz)
194*4882a593Smuzhiyun * --------------------------------------------------------
195*4882a593Smuzhiyun * 0 0 16.66 x 1 x240 x192 x192 /16
196*4882a593Smuzhiyun * 0 1 20 x 1 x200 x160 x160 /19
197*4882a593Smuzhiyun * 1 0 27 x 1 x148 x118 x118 /26
198*4882a593Smuzhiyun * 1 1 33.33 / 2 x240 x192 x192 /32
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \
201*4882a593Smuzhiyun (((md) & BIT(13)) >> 13))
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[4] __initconst = {
204*4882a593Smuzhiyun /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
205*4882a593Smuzhiyun { 1, 192, 1, 192, 1, 16, },
206*4882a593Smuzhiyun { 1, 160, 1, 160, 1, 19, },
207*4882a593Smuzhiyun { 1, 118, 1, 118, 1, 26, },
208*4882a593Smuzhiyun { 2, 192, 1, 192, 1, 32, },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
r8a77980_cpg_mssr_init(struct device * dev)211*4882a593Smuzhiyun static int __init r8a77980_cpg_mssr_init(struct device *dev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
214*4882a593Smuzhiyun u32 cpg_mode;
215*4882a593Smuzhiyun int error;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun error = rcar_rst_read_mode_pins(&cpg_mode);
218*4882a593Smuzhiyun if (error)
219*4882a593Smuzhiyun return error;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun const struct cpg_mssr_info r8a77980_cpg_mssr_info __initconst = {
227*4882a593Smuzhiyun /* Core Clocks */
228*4882a593Smuzhiyun .core_clks = r8a77980_core_clks,
229*4882a593Smuzhiyun .num_core_clks = ARRAY_SIZE(r8a77980_core_clks),
230*4882a593Smuzhiyun .last_dt_core_clk = LAST_DT_CORE_CLK,
231*4882a593Smuzhiyun .num_total_core_clks = MOD_CLK_BASE,
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Module Clocks */
234*4882a593Smuzhiyun .mod_clks = r8a77980_mod_clks,
235*4882a593Smuzhiyun .num_mod_clks = ARRAY_SIZE(r8a77980_mod_clks),
236*4882a593Smuzhiyun .num_hw_mod_clks = 12 * 32,
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Critical Module Clocks */
239*4882a593Smuzhiyun .crit_mod_clks = r8a77980_crit_mod_clks,
240*4882a593Smuzhiyun .num_crit_mod_clks = ARRAY_SIZE(r8a77980_crit_mod_clks),
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Callbacks */
243*4882a593Smuzhiyun .init = r8a77980_cpg_mssr_init,
244*4882a593Smuzhiyun .cpg_clk_register = rcar_gen3_cpg_clk_register,
245*4882a593Smuzhiyun };
246