xref: /OK3568_Linux_fs/kernel/drivers/clk/renesas/r8a77970-cpg-mssr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r8a77970 Clock Pulse Generator / Module Standby and Software Reset
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017-2018 Cogent Embedded Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on r8a7795-cpg-mssr.c
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2015 Glider bvba
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <dt-bindings/clock/r8a77970-cpg-mssr.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
21*4882a593Smuzhiyun #include "rcar-gen3-cpg.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CPG_SD0CKCR		0x0074
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum r8a77970_clk_types {
26*4882a593Smuzhiyun 	CLK_TYPE_R8A77970_SD0H = CLK_TYPE_GEN3_SOC_BASE,
27*4882a593Smuzhiyun 	CLK_TYPE_R8A77970_SD0,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum clk_ids {
31*4882a593Smuzhiyun 	/* Core Clock Outputs exported to DT */
32*4882a593Smuzhiyun 	LAST_DT_CORE_CLK = R8A77970_CLK_OSC,
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	/* External Input Clocks */
35*4882a593Smuzhiyun 	CLK_EXTAL,
36*4882a593Smuzhiyun 	CLK_EXTALR,
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* Internal Core Clocks */
39*4882a593Smuzhiyun 	CLK_MAIN,
40*4882a593Smuzhiyun 	CLK_PLL0,
41*4882a593Smuzhiyun 	CLK_PLL1,
42*4882a593Smuzhiyun 	CLK_PLL3,
43*4882a593Smuzhiyun 	CLK_PLL1_DIV2,
44*4882a593Smuzhiyun 	CLK_PLL1_DIV4,
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	/* Module Clocks */
47*4882a593Smuzhiyun 	MOD_CLK_BASE
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static spinlock_t cpg_lock;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const struct clk_div_table cpg_sd0h_div_table[] = {
53*4882a593Smuzhiyun 	{  0,  2 }, {  1,  3 }, {  2,  4 }, {  3,  6 },
54*4882a593Smuzhiyun 	{  4,  8 }, {  5, 12 }, {  6, 16 }, {  7, 18 },
55*4882a593Smuzhiyun 	{  8, 24 }, { 10, 36 }, { 11, 48 }, {  0,  0 },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const struct clk_div_table cpg_sd0_div_table[] = {
59*4882a593Smuzhiyun 	{  4,  8 }, {  5, 12 }, {  6, 16 }, {  7, 18 },
60*4882a593Smuzhiyun 	{  8, 24 }, { 10, 36 }, { 11, 48 }, { 12, 10 },
61*4882a593Smuzhiyun 	{  0,  0 },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const struct cpg_core_clk r8a77970_core_clks[] __initconst = {
65*4882a593Smuzhiyun 	/* External Clock Inputs */
66*4882a593Smuzhiyun 	DEF_INPUT("extal",	CLK_EXTAL),
67*4882a593Smuzhiyun 	DEF_INPUT("extalr",	CLK_EXTALR),
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Internal Core Clocks */
70*4882a593Smuzhiyun 	DEF_BASE(".main",	CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
71*4882a593Smuzhiyun 	DEF_BASE(".pll0",	CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
72*4882a593Smuzhiyun 	DEF_BASE(".pll1",	CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
73*4882a593Smuzhiyun 	DEF_BASE(".pll3",	CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	DEF_FIXED(".pll1_div2",	CLK_PLL1_DIV2,	CLK_PLL1,	2, 1),
76*4882a593Smuzhiyun 	DEF_FIXED(".pll1_div4",	CLK_PLL1_DIV4,	CLK_PLL1_DIV2,	2, 1),
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Core Clock Outputs */
79*4882a593Smuzhiyun 	DEF_FIXED("ztr",	R8A77970_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
80*4882a593Smuzhiyun 	DEF_FIXED("ztrd2",	R8A77970_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
81*4882a593Smuzhiyun 	DEF_FIXED("zt",		R8A77970_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
82*4882a593Smuzhiyun 	DEF_FIXED("zx",		R8A77970_CLK_ZX,    CLK_PLL1_DIV2,  3, 1),
83*4882a593Smuzhiyun 	DEF_FIXED("s1d1",	R8A77970_CLK_S1D1,  CLK_PLL1_DIV2,  4, 1),
84*4882a593Smuzhiyun 	DEF_FIXED("s1d2",	R8A77970_CLK_S1D2,  CLK_PLL1_DIV2,  8, 1),
85*4882a593Smuzhiyun 	DEF_FIXED("s1d4",	R8A77970_CLK_S1D4,  CLK_PLL1_DIV2, 16, 1),
86*4882a593Smuzhiyun 	DEF_FIXED("s2d1",	R8A77970_CLK_S2D1,  CLK_PLL1_DIV2,  6, 1),
87*4882a593Smuzhiyun 	DEF_FIXED("s2d2",	R8A77970_CLK_S2D2,  CLK_PLL1_DIV2, 12, 1),
88*4882a593Smuzhiyun 	DEF_FIXED("s2d4",	R8A77970_CLK_S2D4,  CLK_PLL1_DIV2, 24, 1),
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	DEF_BASE("sd0h", R8A77970_CLK_SD0H, CLK_TYPE_R8A77970_SD0H,
91*4882a593Smuzhiyun 		 CLK_PLL1_DIV2),
92*4882a593Smuzhiyun 	DEF_BASE("sd0",	R8A77970_CLK_SD0, CLK_TYPE_R8A77970_SD0, CLK_PLL1_DIV2),
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	DEF_FIXED("rpc",	R8A77970_CLK_RPC,   CLK_PLL1_DIV2,  5, 1),
95*4882a593Smuzhiyun 	DEF_FIXED("rpcd2",	R8A77970_CLK_RPCD2, CLK_PLL1_DIV2, 10, 1),
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	DEF_FIXED("cl",		R8A77970_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
98*4882a593Smuzhiyun 	DEF_FIXED("cp",		R8A77970_CLK_CP,    CLK_EXTAL,	    2, 1),
99*4882a593Smuzhiyun 	DEF_FIXED("cpex",	R8A77970_CLK_CPEX,  CLK_EXTAL,	    2, 1),
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	DEF_DIV6P1("canfd",	R8A77970_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
102*4882a593Smuzhiyun 	DEF_DIV6P1("mso",	R8A77970_CLK_MSO,   CLK_PLL1_DIV4, 0x014),
103*4882a593Smuzhiyun 	DEF_DIV6P1("csi0",	R8A77970_CLK_CSI0,  CLK_PLL1_DIV4, 0x00c),
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	DEF_FIXED("osc",	R8A77970_CLK_OSC,   CLK_PLL1_DIV2, 12*1024, 1),
106*4882a593Smuzhiyun 	DEF_FIXED("r",		R8A77970_CLK_R,	    CLK_EXTALR,	   1, 1),
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const struct mssr_mod_clk r8a77970_mod_clks[] __initconst = {
110*4882a593Smuzhiyun 	DEF_MOD("tmu4",			 121,	R8A77970_CLK_S2D2),
111*4882a593Smuzhiyun 	DEF_MOD("tmu3",			 122,	R8A77970_CLK_S2D2),
112*4882a593Smuzhiyun 	DEF_MOD("tmu2",			 123,	R8A77970_CLK_S2D2),
113*4882a593Smuzhiyun 	DEF_MOD("tmu1",			 124,	R8A77970_CLK_S2D2),
114*4882a593Smuzhiyun 	DEF_MOD("tmu0",			 125,	R8A77970_CLK_CP),
115*4882a593Smuzhiyun 	DEF_MOD("ivcp1e",		 127,	R8A77970_CLK_S2D1),
116*4882a593Smuzhiyun 	DEF_MOD("scif4",		 203,	R8A77970_CLK_S2D4),
117*4882a593Smuzhiyun 	DEF_MOD("scif3",		 204,	R8A77970_CLK_S2D4),
118*4882a593Smuzhiyun 	DEF_MOD("scif1",		 206,	R8A77970_CLK_S2D4),
119*4882a593Smuzhiyun 	DEF_MOD("scif0",		 207,	R8A77970_CLK_S2D4),
120*4882a593Smuzhiyun 	DEF_MOD("msiof3",		 208,	R8A77970_CLK_MSO),
121*4882a593Smuzhiyun 	DEF_MOD("msiof2",		 209,	R8A77970_CLK_MSO),
122*4882a593Smuzhiyun 	DEF_MOD("msiof1",		 210,	R8A77970_CLK_MSO),
123*4882a593Smuzhiyun 	DEF_MOD("msiof0",		 211,	R8A77970_CLK_MSO),
124*4882a593Smuzhiyun 	DEF_MOD("mfis",			 213,	R8A77970_CLK_S2D2),
125*4882a593Smuzhiyun 	DEF_MOD("sys-dmac2",		 217,	R8A77970_CLK_S2D1),
126*4882a593Smuzhiyun 	DEF_MOD("sys-dmac1",		 218,	R8A77970_CLK_S2D1),
127*4882a593Smuzhiyun 	DEF_MOD("cmt3",			 300,	R8A77970_CLK_R),
128*4882a593Smuzhiyun 	DEF_MOD("cmt2",			 301,	R8A77970_CLK_R),
129*4882a593Smuzhiyun 	DEF_MOD("cmt1",			 302,	R8A77970_CLK_R),
130*4882a593Smuzhiyun 	DEF_MOD("cmt0",			 303,	R8A77970_CLK_R),
131*4882a593Smuzhiyun 	DEF_MOD("tpu0",			 304,	R8A77970_CLK_S2D4),
132*4882a593Smuzhiyun 	DEF_MOD("sd-if",		 314,	R8A77970_CLK_SD0),
133*4882a593Smuzhiyun 	DEF_MOD("rwdt",			 402,	R8A77970_CLK_R),
134*4882a593Smuzhiyun 	DEF_MOD("intc-ex",		 407,	R8A77970_CLK_CP),
135*4882a593Smuzhiyun 	DEF_MOD("intc-ap",		 408,	R8A77970_CLK_S2D1),
136*4882a593Smuzhiyun 	DEF_MOD("hscif3",		 517,	R8A77970_CLK_S2D1),
137*4882a593Smuzhiyun 	DEF_MOD("hscif2",		 518,	R8A77970_CLK_S2D1),
138*4882a593Smuzhiyun 	DEF_MOD("hscif1",		 519,	R8A77970_CLK_S2D1),
139*4882a593Smuzhiyun 	DEF_MOD("hscif0",		 520,	R8A77970_CLK_S2D1),
140*4882a593Smuzhiyun 	DEF_MOD("thermal",		 522,	R8A77970_CLK_CP),
141*4882a593Smuzhiyun 	DEF_MOD("pwm",			 523,	R8A77970_CLK_S2D4),
142*4882a593Smuzhiyun 	DEF_MOD("fcpvd0",		 603,	R8A77970_CLK_S2D1),
143*4882a593Smuzhiyun 	DEF_MOD("vspd0",		 623,	R8A77970_CLK_S2D1),
144*4882a593Smuzhiyun 	DEF_MOD("csi40",		 716,	R8A77970_CLK_CSI0),
145*4882a593Smuzhiyun 	DEF_MOD("du0",			 724,	R8A77970_CLK_S2D1),
146*4882a593Smuzhiyun 	DEF_MOD("lvds",			 727,	R8A77970_CLK_S2D1),
147*4882a593Smuzhiyun 	DEF_MOD("vin3",			 808,	R8A77970_CLK_S2D1),
148*4882a593Smuzhiyun 	DEF_MOD("vin2",			 809,	R8A77970_CLK_S2D1),
149*4882a593Smuzhiyun 	DEF_MOD("vin1",			 810,	R8A77970_CLK_S2D1),
150*4882a593Smuzhiyun 	DEF_MOD("vin0",			 811,	R8A77970_CLK_S2D1),
151*4882a593Smuzhiyun 	DEF_MOD("etheravb",		 812,	R8A77970_CLK_S2D2),
152*4882a593Smuzhiyun 	DEF_MOD("gpio5",		 907,	R8A77970_CLK_CP),
153*4882a593Smuzhiyun 	DEF_MOD("gpio4",		 908,	R8A77970_CLK_CP),
154*4882a593Smuzhiyun 	DEF_MOD("gpio3",		 909,	R8A77970_CLK_CP),
155*4882a593Smuzhiyun 	DEF_MOD("gpio2",		 910,	R8A77970_CLK_CP),
156*4882a593Smuzhiyun 	DEF_MOD("gpio1",		 911,	R8A77970_CLK_CP),
157*4882a593Smuzhiyun 	DEF_MOD("gpio0",		 912,	R8A77970_CLK_CP),
158*4882a593Smuzhiyun 	DEF_MOD("can-fd",		 914,	R8A77970_CLK_S2D2),
159*4882a593Smuzhiyun 	DEF_MOD("rpc-if",		 917,	R8A77970_CLK_RPC),
160*4882a593Smuzhiyun 	DEF_MOD("i2c4",			 927,	R8A77970_CLK_S2D2),
161*4882a593Smuzhiyun 	DEF_MOD("i2c3",			 928,	R8A77970_CLK_S2D2),
162*4882a593Smuzhiyun 	DEF_MOD("i2c2",			 929,	R8A77970_CLK_S2D2),
163*4882a593Smuzhiyun 	DEF_MOD("i2c1",			 930,	R8A77970_CLK_S2D2),
164*4882a593Smuzhiyun 	DEF_MOD("i2c0",			 931,	R8A77970_CLK_S2D2),
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const unsigned int r8a77970_crit_mod_clks[] __initconst = {
168*4882a593Smuzhiyun 	MOD_CLK_ID(402),	/* RWDT */
169*4882a593Smuzhiyun 	MOD_CLK_ID(408),	/* INTC-AP (GIC) */
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * CPG Clock Data
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  *   MD		EXTAL		PLL0	PLL1	PLL3
178*4882a593Smuzhiyun  * 14 13 19	(MHz)
179*4882a593Smuzhiyun  *-------------------------------------------------
180*4882a593Smuzhiyun  * 0  0  0	16.66 x 1	x192	x192	x96
181*4882a593Smuzhiyun  * 0  0  1	16.66 x 1	x192	x192	x80
182*4882a593Smuzhiyun  * 0  1  0	20    x 1	x160	x160	x80
183*4882a593Smuzhiyun  * 0  1  1	20    x 1	x160	x160	x66
184*4882a593Smuzhiyun  * 1  0  0	27    / 2	x236	x236	x118
185*4882a593Smuzhiyun  * 1  0  1	27    / 2	x236	x236	x98
186*4882a593Smuzhiyun  * 1  1  0	33.33 / 2	x192	x192	x96
187*4882a593Smuzhiyun  * 1  1  1	33.33 / 2	x192	x192	x80
188*4882a593Smuzhiyun  */
189*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 12) | \
190*4882a593Smuzhiyun 					 (((md) & BIT(13)) >> 12) | \
191*4882a593Smuzhiyun 					 (((md) & BIT(19)) >> 19))
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[8] __initconst = {
194*4882a593Smuzhiyun 	/* EXTAL div	PLL1 mult/div	PLL3 mult/div */
195*4882a593Smuzhiyun 	{ 1,		192,	1,	96,	1,	},
196*4882a593Smuzhiyun 	{ 1,		192,	1,	80,	1,	},
197*4882a593Smuzhiyun 	{ 1,		160,	1,	80,	1,	},
198*4882a593Smuzhiyun 	{ 1,		160,	1,	66,	1,	},
199*4882a593Smuzhiyun 	{ 2,		236,	1,	118,	1,	},
200*4882a593Smuzhiyun 	{ 2,		236,	1,	98,	1,	},
201*4882a593Smuzhiyun 	{ 2,		192,	1,	96,	1,	},
202*4882a593Smuzhiyun 	{ 2,		192,	1,	80,	1,	},
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
r8a77970_cpg_mssr_init(struct device * dev)205*4882a593Smuzhiyun static int __init r8a77970_cpg_mssr_init(struct device *dev)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
208*4882a593Smuzhiyun 	u32 cpg_mode;
209*4882a593Smuzhiyun 	int error;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	error = rcar_rst_read_mode_pins(&cpg_mode);
212*4882a593Smuzhiyun 	if (error)
213*4882a593Smuzhiyun 		return error;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	spin_lock_init(&cpg_lock);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
r8a77970_cpg_clk_register(struct device * dev,const struct cpg_core_clk * core,const struct cpg_mssr_info * info,struct clk ** clks,void __iomem * base,struct raw_notifier_head * notifiers)222*4882a593Smuzhiyun static struct clk * __init r8a77970_cpg_clk_register(struct device *dev,
223*4882a593Smuzhiyun 	const struct cpg_core_clk *core, const struct cpg_mssr_info *info,
224*4882a593Smuzhiyun 	struct clk **clks, void __iomem *base,
225*4882a593Smuzhiyun 	struct raw_notifier_head *notifiers)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	const struct clk_div_table *table;
228*4882a593Smuzhiyun 	const struct clk *parent;
229*4882a593Smuzhiyun 	unsigned int shift;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	switch (core->type) {
232*4882a593Smuzhiyun 	case CLK_TYPE_R8A77970_SD0H:
233*4882a593Smuzhiyun 		table = cpg_sd0h_div_table;
234*4882a593Smuzhiyun 		shift = 8;
235*4882a593Smuzhiyun 		break;
236*4882a593Smuzhiyun 	case CLK_TYPE_R8A77970_SD0:
237*4882a593Smuzhiyun 		table = cpg_sd0_div_table;
238*4882a593Smuzhiyun 		shift = 4;
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 	default:
241*4882a593Smuzhiyun 		return rcar_gen3_cpg_clk_register(dev, core, info, clks, base,
242*4882a593Smuzhiyun 						  notifiers);
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	parent = clks[core->parent];
246*4882a593Smuzhiyun 	if (IS_ERR(parent))
247*4882a593Smuzhiyun 		return ERR_CAST(parent);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return clk_register_divider_table(NULL, core->name,
250*4882a593Smuzhiyun 					  __clk_get_name(parent), 0,
251*4882a593Smuzhiyun 					  base + CPG_SD0CKCR,
252*4882a593Smuzhiyun 					  shift, 4, 0, table, &cpg_lock);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun const struct cpg_mssr_info r8a77970_cpg_mssr_info __initconst = {
256*4882a593Smuzhiyun 	/* Core Clocks */
257*4882a593Smuzhiyun 	.core_clks = r8a77970_core_clks,
258*4882a593Smuzhiyun 	.num_core_clks = ARRAY_SIZE(r8a77970_core_clks),
259*4882a593Smuzhiyun 	.last_dt_core_clk = LAST_DT_CORE_CLK,
260*4882a593Smuzhiyun 	.num_total_core_clks = MOD_CLK_BASE,
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Module Clocks */
263*4882a593Smuzhiyun 	.mod_clks = r8a77970_mod_clks,
264*4882a593Smuzhiyun 	.num_mod_clks = ARRAY_SIZE(r8a77970_mod_clks),
265*4882a593Smuzhiyun 	.num_hw_mod_clks = 12 * 32,
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Critical Module Clocks */
268*4882a593Smuzhiyun 	.crit_mod_clks = r8a77970_crit_mod_clks,
269*4882a593Smuzhiyun 	.num_crit_mod_clks = ARRAY_SIZE(r8a77970_crit_mod_clks),
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Callbacks */
272*4882a593Smuzhiyun 	.init = r8a77970_cpg_mssr_init,
273*4882a593Smuzhiyun 	.cpg_clk_register = r8a77970_cpg_clk_register,
274*4882a593Smuzhiyun };
275