xref: /OK3568_Linux_fs/kernel/drivers/clk/renesas/r8a7792-cpg-mssr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r8a7792 Clock Pulse Generator / Module Standby and Software Reset
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Glider bvba
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on clk-rcar-gen2.c
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2013 Ideas On Board SPRL
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/r8a7792-cpg-mssr.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
20*4882a593Smuzhiyun #include "rcar-gen2-cpg.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum clk_ids {
23*4882a593Smuzhiyun 	/* Core Clock Outputs exported to DT */
24*4882a593Smuzhiyun 	LAST_DT_CORE_CLK = R8A7792_CLK_OSC,
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	/* External Input Clocks */
27*4882a593Smuzhiyun 	CLK_EXTAL,
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	/* Internal Core Clocks */
30*4882a593Smuzhiyun 	CLK_MAIN,
31*4882a593Smuzhiyun 	CLK_PLL0,
32*4882a593Smuzhiyun 	CLK_PLL1,
33*4882a593Smuzhiyun 	CLK_PLL3,
34*4882a593Smuzhiyun 	CLK_PLL1_DIV2,
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* Module Clocks */
37*4882a593Smuzhiyun 	MOD_CLK_BASE
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const struct cpg_core_clk r8a7792_core_clks[] __initconst = {
41*4882a593Smuzhiyun 	/* External Clock Inputs */
42*4882a593Smuzhiyun 	DEF_INPUT("extal",     CLK_EXTAL),
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* Internal Core Clocks */
45*4882a593Smuzhiyun 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN2_MAIN, CLK_EXTAL),
46*4882a593Smuzhiyun 	DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN2_PLL0, CLK_MAIN),
47*4882a593Smuzhiyun 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN2_PLL1, CLK_MAIN),
48*4882a593Smuzhiyun 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/* Core Clock Outputs */
53*4882a593Smuzhiyun 	DEF_BASE("qspi", R8A7792_CLK_QSPI, CLK_TYPE_GEN2_QSPI, CLK_PLL1_DIV2),
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	DEF_FIXED("z",      R8A7792_CLK_Z,     CLK_PLL0,          1, 1),
56*4882a593Smuzhiyun 	DEF_FIXED("zg",     R8A7792_CLK_ZG,    CLK_PLL1,          5, 1),
57*4882a593Smuzhiyun 	DEF_FIXED("zx",     R8A7792_CLK_ZX,    CLK_PLL1,          3, 1),
58*4882a593Smuzhiyun 	DEF_FIXED("zs",     R8A7792_CLK_ZS,    CLK_PLL1,          6, 1),
59*4882a593Smuzhiyun 	DEF_FIXED("hp",     R8A7792_CLK_HP,    CLK_PLL1,         12, 1),
60*4882a593Smuzhiyun 	DEF_FIXED("i",      R8A7792_CLK_I,     CLK_PLL1,          3, 1),
61*4882a593Smuzhiyun 	DEF_FIXED("b",      R8A7792_CLK_B,     CLK_PLL1,         12, 1),
62*4882a593Smuzhiyun 	DEF_FIXED("lb",     R8A7792_CLK_LB,    CLK_PLL1,         24, 1),
63*4882a593Smuzhiyun 	DEF_FIXED("p",      R8A7792_CLK_P,     CLK_PLL1,         24, 1),
64*4882a593Smuzhiyun 	DEF_FIXED("cl",     R8A7792_CLK_CL,    CLK_PLL1,         48, 1),
65*4882a593Smuzhiyun 	DEF_FIXED("m2",     R8A7792_CLK_M2,    CLK_PLL1,          8, 1),
66*4882a593Smuzhiyun 	DEF_FIXED("imp",    R8A7792_CLK_IMP,   CLK_PLL1,          4, 1),
67*4882a593Smuzhiyun 	DEF_FIXED("zb3",    R8A7792_CLK_ZB3,   CLK_PLL3,          4, 1),
68*4882a593Smuzhiyun 	DEF_FIXED("zb3d2",  R8A7792_CLK_ZB3D2, CLK_PLL3,          8, 1),
69*4882a593Smuzhiyun 	DEF_FIXED("ddr",    R8A7792_CLK_DDR,   CLK_PLL3,          8, 1),
70*4882a593Smuzhiyun 	DEF_FIXED("sd",     R8A7792_CLK_SD,    CLK_PLL1_DIV2,     8, 1),
71*4882a593Smuzhiyun 	DEF_FIXED("mp",     R8A7792_CLK_MP,    CLK_PLL1_DIV2,    15, 1),
72*4882a593Smuzhiyun 	DEF_FIXED("cp",     R8A7792_CLK_CP,    CLK_PLL1,         48, 1),
73*4882a593Smuzhiyun 	DEF_FIXED("cpex",   R8A7792_CLK_CPEX,  CLK_EXTAL,         2, 1),
74*4882a593Smuzhiyun 	DEF_FIXED("rcan",   R8A7792_CLK_RCAN,  CLK_PLL1_DIV2,    49, 1),
75*4882a593Smuzhiyun 	DEF_FIXED("r",      R8A7792_CLK_R,     CLK_PLL1,      49152, 1),
76*4882a593Smuzhiyun 	DEF_FIXED("osc",    R8A7792_CLK_OSC,   CLK_PLL1,      12288, 1),
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static const struct mssr_mod_clk r8a7792_mod_clks[] __initconst = {
80*4882a593Smuzhiyun 	DEF_MOD("msiof0",		   0,	R8A7792_CLK_MP),
81*4882a593Smuzhiyun 	DEF_MOD("jpu",			 106,	R8A7792_CLK_M2),
82*4882a593Smuzhiyun 	DEF_MOD("tmu1",			 111,	R8A7792_CLK_P),
83*4882a593Smuzhiyun 	DEF_MOD("3dg",			 112,	R8A7792_CLK_ZG),
84*4882a593Smuzhiyun 	DEF_MOD("2d-dmac",		 115,	R8A7792_CLK_ZS),
85*4882a593Smuzhiyun 	DEF_MOD("tmu3",			 121,	R8A7792_CLK_P),
86*4882a593Smuzhiyun 	DEF_MOD("tmu2",			 122,	R8A7792_CLK_P),
87*4882a593Smuzhiyun 	DEF_MOD("cmt0",			 124,	R8A7792_CLK_R),
88*4882a593Smuzhiyun 	DEF_MOD("tmu0",			 125,	R8A7792_CLK_CP),
89*4882a593Smuzhiyun 	DEF_MOD("vsp1du1",		 127,	R8A7792_CLK_ZS),
90*4882a593Smuzhiyun 	DEF_MOD("vsp1du0",		 128,	R8A7792_CLK_ZS),
91*4882a593Smuzhiyun 	DEF_MOD("vsps",			 131,	R8A7792_CLK_ZS),
92*4882a593Smuzhiyun 	DEF_MOD("msiof1",		 208,	R8A7792_CLK_MP),
93*4882a593Smuzhiyun 	DEF_MOD("sys-dmac1",		 218,	R8A7792_CLK_ZS),
94*4882a593Smuzhiyun 	DEF_MOD("sys-dmac0",		 219,	R8A7792_CLK_ZS),
95*4882a593Smuzhiyun 	DEF_MOD("tpu0",			 304,	R8A7792_CLK_CP),
96*4882a593Smuzhiyun 	DEF_MOD("sdhi0",		 314,	R8A7792_CLK_SD),
97*4882a593Smuzhiyun 	DEF_MOD("cmt1",			 329,	R8A7792_CLK_R),
98*4882a593Smuzhiyun 	DEF_MOD("rwdt",			 402,	R8A7792_CLK_R),
99*4882a593Smuzhiyun 	DEF_MOD("irqc",			 407,	R8A7792_CLK_CP),
100*4882a593Smuzhiyun 	DEF_MOD("intc-sys",		 408,	R8A7792_CLK_ZS),
101*4882a593Smuzhiyun 	DEF_MOD("audio-dmac0",		 502,	R8A7792_CLK_HP),
102*4882a593Smuzhiyun 	DEF_MOD("thermal",		 522,	CLK_EXTAL),
103*4882a593Smuzhiyun 	DEF_MOD("pwm",			 523,	R8A7792_CLK_P),
104*4882a593Smuzhiyun 	DEF_MOD("hscif1",		 716,	R8A7792_CLK_ZS),
105*4882a593Smuzhiyun 	DEF_MOD("hscif0",		 717,	R8A7792_CLK_ZS),
106*4882a593Smuzhiyun 	DEF_MOD("scif3",		 718,	R8A7792_CLK_P),
107*4882a593Smuzhiyun 	DEF_MOD("scif2",		 719,	R8A7792_CLK_P),
108*4882a593Smuzhiyun 	DEF_MOD("scif1",		 720,	R8A7792_CLK_P),
109*4882a593Smuzhiyun 	DEF_MOD("scif0",		 721,	R8A7792_CLK_P),
110*4882a593Smuzhiyun 	DEF_MOD("du1",			 723,	R8A7792_CLK_ZX),
111*4882a593Smuzhiyun 	DEF_MOD("du0",			 724,	R8A7792_CLK_ZX),
112*4882a593Smuzhiyun 	DEF_MOD("vin5",			 804,	R8A7792_CLK_ZG),
113*4882a593Smuzhiyun 	DEF_MOD("vin4",			 805,	R8A7792_CLK_ZG),
114*4882a593Smuzhiyun 	DEF_MOD("vin3",			 808,	R8A7792_CLK_ZG),
115*4882a593Smuzhiyun 	DEF_MOD("vin2",			 809,	R8A7792_CLK_ZG),
116*4882a593Smuzhiyun 	DEF_MOD("vin1",			 810,	R8A7792_CLK_ZG),
117*4882a593Smuzhiyun 	DEF_MOD("vin0",			 811,	R8A7792_CLK_ZG),
118*4882a593Smuzhiyun 	DEF_MOD("etheravb",		 812,	R8A7792_CLK_HP),
119*4882a593Smuzhiyun 	DEF_MOD("imr-lx3",		 821,	R8A7792_CLK_ZG),
120*4882a593Smuzhiyun 	DEF_MOD("imr-lsx3-1",		 822,	R8A7792_CLK_ZG),
121*4882a593Smuzhiyun 	DEF_MOD("imr-lsx3-0",		 823,	R8A7792_CLK_ZG),
122*4882a593Smuzhiyun 	DEF_MOD("imr-lsx3-5",		 825,	R8A7792_CLK_ZG),
123*4882a593Smuzhiyun 	DEF_MOD("imr-lsx3-4",		 826,	R8A7792_CLK_ZG),
124*4882a593Smuzhiyun 	DEF_MOD("imr-lsx3-3",		 827,	R8A7792_CLK_ZG),
125*4882a593Smuzhiyun 	DEF_MOD("imr-lsx3-2",		 828,	R8A7792_CLK_ZG),
126*4882a593Smuzhiyun 	DEF_MOD("gyro-adc",		 901,	R8A7792_CLK_P),
127*4882a593Smuzhiyun 	DEF_MOD("gpio7",		 904,	R8A7792_CLK_CP),
128*4882a593Smuzhiyun 	DEF_MOD("gpio6",		 905,	R8A7792_CLK_CP),
129*4882a593Smuzhiyun 	DEF_MOD("gpio5",		 907,	R8A7792_CLK_CP),
130*4882a593Smuzhiyun 	DEF_MOD("gpio4",		 908,	R8A7792_CLK_CP),
131*4882a593Smuzhiyun 	DEF_MOD("gpio3",		 909,	R8A7792_CLK_CP),
132*4882a593Smuzhiyun 	DEF_MOD("gpio2",		 910,	R8A7792_CLK_CP),
133*4882a593Smuzhiyun 	DEF_MOD("gpio1",		 911,	R8A7792_CLK_CP),
134*4882a593Smuzhiyun 	DEF_MOD("gpio0",		 912,	R8A7792_CLK_CP),
135*4882a593Smuzhiyun 	DEF_MOD("gpio11",		 913,	R8A7792_CLK_CP),
136*4882a593Smuzhiyun 	DEF_MOD("gpio10",		 914,	R8A7792_CLK_CP),
137*4882a593Smuzhiyun 	DEF_MOD("can1",			 915,	R8A7792_CLK_P),
138*4882a593Smuzhiyun 	DEF_MOD("can0",			 916,	R8A7792_CLK_P),
139*4882a593Smuzhiyun 	DEF_MOD("qspi_mod",		 917,	R8A7792_CLK_QSPI),
140*4882a593Smuzhiyun 	DEF_MOD("gpio9",		 919,	R8A7792_CLK_CP),
141*4882a593Smuzhiyun 	DEF_MOD("gpio8",		 921,	R8A7792_CLK_CP),
142*4882a593Smuzhiyun 	DEF_MOD("i2c5",			 925,	R8A7792_CLK_HP),
143*4882a593Smuzhiyun 	DEF_MOD("iicdvfs",		 926,	R8A7792_CLK_CP),
144*4882a593Smuzhiyun 	DEF_MOD("i2c4",			 927,	R8A7792_CLK_HP),
145*4882a593Smuzhiyun 	DEF_MOD("i2c3",			 928,	R8A7792_CLK_HP),
146*4882a593Smuzhiyun 	DEF_MOD("i2c2",			 929,	R8A7792_CLK_HP),
147*4882a593Smuzhiyun 	DEF_MOD("i2c1",			 930,	R8A7792_CLK_HP),
148*4882a593Smuzhiyun 	DEF_MOD("i2c0",			 931,	R8A7792_CLK_HP),
149*4882a593Smuzhiyun 	DEF_MOD("ssi-all",		1005,	R8A7792_CLK_P),
150*4882a593Smuzhiyun 	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
151*4882a593Smuzhiyun 	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const unsigned int r8a7792_crit_mod_clks[] __initconst = {
155*4882a593Smuzhiyun 	MOD_CLK_ID(402),	/* RWDT */
156*4882a593Smuzhiyun 	MOD_CLK_ID(408),	/* INTC-SYS (GIC) */
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * CPG Clock Data
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  *   MD		EXTAL		PLL0	PLL1	PLL3
165*4882a593Smuzhiyun  * 14 13 19	(MHz)		*1	*2
166*4882a593Smuzhiyun  *---------------------------------------------------
167*4882a593Smuzhiyun  * 0  0  0	15		x200/3	x208/2	x106
168*4882a593Smuzhiyun  * 0  0  1	15		x200/3	x208/2	x88
169*4882a593Smuzhiyun  * 0  1  0	20		x150/3	x156/2	x80
170*4882a593Smuzhiyun  * 0  1  1	20		x150/3	x156/2	x66
171*4882a593Smuzhiyun  * 1  0  0	26 / 2		x230/3	x240/2	x122
172*4882a593Smuzhiyun  * 1  0  1	26 / 2		x230/3	x240/2	x102
173*4882a593Smuzhiyun  * 1  1  0	30 / 2		x200/3	x208/2	x106
174*4882a593Smuzhiyun  * 1  1  1	30 / 2		x200/3	x208/2	x88
175*4882a593Smuzhiyun  *
176*4882a593Smuzhiyun  * *1 :	Table 7.5b indicates VCO output (PLL0 = VCO/3)
177*4882a593Smuzhiyun  * *2 :	Table 7.5b indicates VCO output (PLL1 = VCO/2)
178*4882a593Smuzhiyun  */
179*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 12) | \
180*4882a593Smuzhiyun 					 (((md) & BIT(13)) >> 12) | \
181*4882a593Smuzhiyun 					 (((md) & BIT(19)) >> 19))
182*4882a593Smuzhiyun static const struct rcar_gen2_cpg_pll_config cpg_pll_configs[8] __initconst = {
183*4882a593Smuzhiyun 	{ 1, 208, 106, 200 },
184*4882a593Smuzhiyun 	{ 1, 208,  88, 200 },
185*4882a593Smuzhiyun 	{ 1, 156,  80, 150 },
186*4882a593Smuzhiyun 	{ 1, 156,  66, 150 },
187*4882a593Smuzhiyun 	{ 2, 240, 122, 230 },
188*4882a593Smuzhiyun 	{ 2, 240, 102, 230 },
189*4882a593Smuzhiyun 	{ 2, 208, 106, 200 },
190*4882a593Smuzhiyun 	{ 2, 208,  88, 200 },
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
r8a7792_cpg_mssr_init(struct device * dev)193*4882a593Smuzhiyun static int __init r8a7792_cpg_mssr_init(struct device *dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	const struct rcar_gen2_cpg_pll_config *cpg_pll_config;
196*4882a593Smuzhiyun 	u32 cpg_mode;
197*4882a593Smuzhiyun 	int error;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	error = rcar_rst_read_mode_pins(&cpg_mode);
200*4882a593Smuzhiyun 	if (error)
201*4882a593Smuzhiyun 		return error;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return rcar_gen2_cpg_init(cpg_pll_config, 3, cpg_mode);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun const struct cpg_mssr_info r8a7792_cpg_mssr_info __initconst = {
209*4882a593Smuzhiyun 	/* Core Clocks */
210*4882a593Smuzhiyun 	.core_clks = r8a7792_core_clks,
211*4882a593Smuzhiyun 	.num_core_clks = ARRAY_SIZE(r8a7792_core_clks),
212*4882a593Smuzhiyun 	.last_dt_core_clk = LAST_DT_CORE_CLK,
213*4882a593Smuzhiyun 	.num_total_core_clks = MOD_CLK_BASE,
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Module Clocks */
216*4882a593Smuzhiyun 	.mod_clks = r8a7792_mod_clks,
217*4882a593Smuzhiyun 	.num_mod_clks = ARRAY_SIZE(r8a7792_mod_clks),
218*4882a593Smuzhiyun 	.num_hw_mod_clks = 12 * 32,
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Critical Module Clocks */
221*4882a593Smuzhiyun 	.crit_mod_clks = r8a7792_crit_mod_clks,
222*4882a593Smuzhiyun 	.num_crit_mod_clks = ARRAY_SIZE(r8a7792_crit_mod_clks),
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Callbacks */
225*4882a593Smuzhiyun 	.init = r8a7792_cpg_mssr_init,
226*4882a593Smuzhiyun 	.cpg_clk_register = rcar_gen2_cpg_clk_register,
227*4882a593Smuzhiyun };
228