1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8a7745 Clock Pulse Generator / Module Standby and Software Reset
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Cogent Embedded Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <dt-bindings/clock/r8a7745-cpg-mssr.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "renesas-cpg-mssr.h"
16*4882a593Smuzhiyun #include "rcar-gen2-cpg.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun enum clk_ids {
19*4882a593Smuzhiyun /* Core Clock Outputs exported to DT */
20*4882a593Smuzhiyun LAST_DT_CORE_CLK = R8A7745_CLK_OSC,
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* External Input Clocks */
23*4882a593Smuzhiyun CLK_EXTAL,
24*4882a593Smuzhiyun CLK_USB_EXTAL,
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Internal Core Clocks */
27*4882a593Smuzhiyun CLK_MAIN,
28*4882a593Smuzhiyun CLK_PLL0,
29*4882a593Smuzhiyun CLK_PLL1,
30*4882a593Smuzhiyun CLK_PLL3,
31*4882a593Smuzhiyun CLK_PLL1_DIV2,
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Module Clocks */
34*4882a593Smuzhiyun MOD_CLK_BASE
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const struct cpg_core_clk r8a7745_core_clks[] __initconst = {
38*4882a593Smuzhiyun /* External Clock Inputs */
39*4882a593Smuzhiyun DEF_INPUT("extal", CLK_EXTAL),
40*4882a593Smuzhiyun DEF_INPUT("usb_extal", CLK_USB_EXTAL),
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Internal Core Clocks */
43*4882a593Smuzhiyun DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN2_MAIN, CLK_EXTAL),
44*4882a593Smuzhiyun DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN2_PLL0, CLK_MAIN),
45*4882a593Smuzhiyun DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN2_PLL1, CLK_MAIN),
46*4882a593Smuzhiyun DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Core Clock Outputs */
51*4882a593Smuzhiyun DEF_BASE("sdh", R8A7745_CLK_SDH, CLK_TYPE_GEN2_SDH, CLK_PLL1),
52*4882a593Smuzhiyun DEF_BASE("sd0", R8A7745_CLK_SD0, CLK_TYPE_GEN2_SD0, CLK_PLL1),
53*4882a593Smuzhiyun DEF_BASE("qspi", R8A7745_CLK_QSPI, CLK_TYPE_GEN2_QSPI, CLK_PLL1_DIV2),
54*4882a593Smuzhiyun DEF_BASE("rcan", R8A7745_CLK_RCAN, CLK_TYPE_GEN2_RCAN, CLK_USB_EXTAL),
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun DEF_FIXED("z2", R8A7745_CLK_Z2, CLK_PLL0, 1, 1),
57*4882a593Smuzhiyun DEF_FIXED("zg", R8A7745_CLK_ZG, CLK_PLL1, 6, 1),
58*4882a593Smuzhiyun DEF_FIXED("zx", R8A7745_CLK_ZX, CLK_PLL1, 3, 1),
59*4882a593Smuzhiyun DEF_FIXED("zs", R8A7745_CLK_ZS, CLK_PLL1, 6, 1),
60*4882a593Smuzhiyun DEF_FIXED("hp", R8A7745_CLK_HP, CLK_PLL1, 12, 1),
61*4882a593Smuzhiyun DEF_FIXED("b", R8A7745_CLK_B, CLK_PLL1, 12, 1),
62*4882a593Smuzhiyun DEF_FIXED("lb", R8A7745_CLK_LB, CLK_PLL1, 24, 1),
63*4882a593Smuzhiyun DEF_FIXED("p", R8A7745_CLK_P, CLK_PLL1, 24, 1),
64*4882a593Smuzhiyun DEF_FIXED("cl", R8A7745_CLK_CL, CLK_PLL1, 48, 1),
65*4882a593Smuzhiyun DEF_FIXED("cp", R8A7745_CLK_CP, CLK_PLL1, 48, 1),
66*4882a593Smuzhiyun DEF_FIXED("m2", R8A7745_CLK_M2, CLK_PLL1, 8, 1),
67*4882a593Smuzhiyun DEF_FIXED("zb3", R8A7745_CLK_ZB3, CLK_PLL3, 4, 1),
68*4882a593Smuzhiyun DEF_FIXED("zb3d2", R8A7745_CLK_ZB3D2, CLK_PLL3, 8, 1),
69*4882a593Smuzhiyun DEF_FIXED("ddr", R8A7745_CLK_DDR, CLK_PLL3, 8, 1),
70*4882a593Smuzhiyun DEF_FIXED("mp", R8A7745_CLK_MP, CLK_PLL1_DIV2, 15, 1),
71*4882a593Smuzhiyun DEF_FIXED("cpex", R8A7745_CLK_CPEX, CLK_EXTAL, 2, 1),
72*4882a593Smuzhiyun DEF_FIXED("r", R8A7745_CLK_R, CLK_PLL1, 49152, 1),
73*4882a593Smuzhiyun DEF_FIXED("osc", R8A7745_CLK_OSC, CLK_PLL1, 12288, 1),
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun DEF_DIV6P1("sd2", R8A7745_CLK_SD2, CLK_PLL1_DIV2, 0x078),
76*4882a593Smuzhiyun DEF_DIV6P1("sd3", R8A7745_CLK_SD3, CLK_PLL1_DIV2, 0x26c),
77*4882a593Smuzhiyun DEF_DIV6P1("mmc0", R8A7745_CLK_MMC0, CLK_PLL1_DIV2, 0x240),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const struct mssr_mod_clk r8a7745_mod_clks[] __initconst = {
81*4882a593Smuzhiyun DEF_MOD("msiof0", 0, R8A7745_CLK_MP),
82*4882a593Smuzhiyun DEF_MOD("vcp0", 101, R8A7745_CLK_ZS),
83*4882a593Smuzhiyun DEF_MOD("vpc0", 103, R8A7745_CLK_ZS),
84*4882a593Smuzhiyun DEF_MOD("tmu1", 111, R8A7745_CLK_P),
85*4882a593Smuzhiyun DEF_MOD("3dg", 112, R8A7745_CLK_ZG),
86*4882a593Smuzhiyun DEF_MOD("2d-dmac", 115, R8A7745_CLK_ZS),
87*4882a593Smuzhiyun DEF_MOD("fdp1-0", 119, R8A7745_CLK_ZS),
88*4882a593Smuzhiyun DEF_MOD("tmu3", 121, R8A7745_CLK_P),
89*4882a593Smuzhiyun DEF_MOD("tmu2", 122, R8A7745_CLK_P),
90*4882a593Smuzhiyun DEF_MOD("cmt0", 124, R8A7745_CLK_R),
91*4882a593Smuzhiyun DEF_MOD("tmu0", 125, R8A7745_CLK_CP),
92*4882a593Smuzhiyun DEF_MOD("vsp1du0", 128, R8A7745_CLK_ZS),
93*4882a593Smuzhiyun DEF_MOD("vsps", 131, R8A7745_CLK_ZS),
94*4882a593Smuzhiyun DEF_MOD("scifa2", 202, R8A7745_CLK_MP),
95*4882a593Smuzhiyun DEF_MOD("scifa1", 203, R8A7745_CLK_MP),
96*4882a593Smuzhiyun DEF_MOD("scifa0", 204, R8A7745_CLK_MP),
97*4882a593Smuzhiyun DEF_MOD("msiof2", 205, R8A7745_CLK_MP),
98*4882a593Smuzhiyun DEF_MOD("scifb0", 206, R8A7745_CLK_MP),
99*4882a593Smuzhiyun DEF_MOD("scifb1", 207, R8A7745_CLK_MP),
100*4882a593Smuzhiyun DEF_MOD("msiof1", 208, R8A7745_CLK_MP),
101*4882a593Smuzhiyun DEF_MOD("scifb2", 216, R8A7745_CLK_MP),
102*4882a593Smuzhiyun DEF_MOD("sys-dmac1", 218, R8A7745_CLK_ZS),
103*4882a593Smuzhiyun DEF_MOD("sys-dmac0", 219, R8A7745_CLK_ZS),
104*4882a593Smuzhiyun DEF_MOD("tpu0", 304, R8A7745_CLK_CP),
105*4882a593Smuzhiyun DEF_MOD("sdhi3", 311, R8A7745_CLK_SD3),
106*4882a593Smuzhiyun DEF_MOD("sdhi2", 312, R8A7745_CLK_SD2),
107*4882a593Smuzhiyun DEF_MOD("sdhi0", 314, R8A7745_CLK_SD0),
108*4882a593Smuzhiyun DEF_MOD("mmcif0", 315, R8A7745_CLK_MMC0),
109*4882a593Smuzhiyun DEF_MOD("iic0", 318, R8A7745_CLK_HP),
110*4882a593Smuzhiyun DEF_MOD("iic1", 323, R8A7745_CLK_HP),
111*4882a593Smuzhiyun DEF_MOD("cmt1", 329, R8A7745_CLK_R),
112*4882a593Smuzhiyun DEF_MOD("usbhs-dmac0", 330, R8A7745_CLK_HP),
113*4882a593Smuzhiyun DEF_MOD("usbhs-dmac1", 331, R8A7745_CLK_HP),
114*4882a593Smuzhiyun DEF_MOD("rwdt", 402, R8A7745_CLK_R),
115*4882a593Smuzhiyun DEF_MOD("irqc", 407, R8A7745_CLK_CP),
116*4882a593Smuzhiyun DEF_MOD("intc-sys", 408, R8A7745_CLK_ZS),
117*4882a593Smuzhiyun DEF_MOD("audio-dmac0", 502, R8A7745_CLK_HP),
118*4882a593Smuzhiyun DEF_MOD("pwm", 523, R8A7745_CLK_P),
119*4882a593Smuzhiyun DEF_MOD("usb-ehci", 703, R8A7745_CLK_MP),
120*4882a593Smuzhiyun DEF_MOD("usbhs", 704, R8A7745_CLK_HP),
121*4882a593Smuzhiyun DEF_MOD("hscif2", 713, R8A7745_CLK_ZS),
122*4882a593Smuzhiyun DEF_MOD("scif5", 714, R8A7745_CLK_P),
123*4882a593Smuzhiyun DEF_MOD("scif4", 715, R8A7745_CLK_P),
124*4882a593Smuzhiyun DEF_MOD("hscif1", 716, R8A7745_CLK_ZS),
125*4882a593Smuzhiyun DEF_MOD("hscif0", 717, R8A7745_CLK_ZS),
126*4882a593Smuzhiyun DEF_MOD("scif3", 718, R8A7745_CLK_P),
127*4882a593Smuzhiyun DEF_MOD("scif2", 719, R8A7745_CLK_P),
128*4882a593Smuzhiyun DEF_MOD("scif1", 720, R8A7745_CLK_P),
129*4882a593Smuzhiyun DEF_MOD("scif0", 721, R8A7745_CLK_P),
130*4882a593Smuzhiyun DEF_MOD("du1", 723, R8A7745_CLK_ZX),
131*4882a593Smuzhiyun DEF_MOD("du0", 724, R8A7745_CLK_ZX),
132*4882a593Smuzhiyun DEF_MOD("ipmmu-sgx", 800, R8A7745_CLK_ZX),
133*4882a593Smuzhiyun DEF_MOD("vin1", 810, R8A7745_CLK_ZG),
134*4882a593Smuzhiyun DEF_MOD("vin0", 811, R8A7745_CLK_ZG),
135*4882a593Smuzhiyun DEF_MOD("etheravb", 812, R8A7745_CLK_HP),
136*4882a593Smuzhiyun DEF_MOD("ether", 813, R8A7745_CLK_P),
137*4882a593Smuzhiyun DEF_MOD("gpio6", 905, R8A7745_CLK_CP),
138*4882a593Smuzhiyun DEF_MOD("gpio5", 907, R8A7745_CLK_CP),
139*4882a593Smuzhiyun DEF_MOD("gpio4", 908, R8A7745_CLK_CP),
140*4882a593Smuzhiyun DEF_MOD("gpio3", 909, R8A7745_CLK_CP),
141*4882a593Smuzhiyun DEF_MOD("gpio2", 910, R8A7745_CLK_CP),
142*4882a593Smuzhiyun DEF_MOD("gpio1", 911, R8A7745_CLK_CP),
143*4882a593Smuzhiyun DEF_MOD("gpio0", 912, R8A7745_CLK_CP),
144*4882a593Smuzhiyun DEF_MOD("can1", 915, R8A7745_CLK_P),
145*4882a593Smuzhiyun DEF_MOD("can0", 916, R8A7745_CLK_P),
146*4882a593Smuzhiyun DEF_MOD("qspi_mod", 917, R8A7745_CLK_QSPI),
147*4882a593Smuzhiyun DEF_MOD("i2c5", 925, R8A7745_CLK_HP),
148*4882a593Smuzhiyun DEF_MOD("i2c4", 927, R8A7745_CLK_HP),
149*4882a593Smuzhiyun DEF_MOD("i2c3", 928, R8A7745_CLK_HP),
150*4882a593Smuzhiyun DEF_MOD("i2c2", 929, R8A7745_CLK_HP),
151*4882a593Smuzhiyun DEF_MOD("i2c1", 930, R8A7745_CLK_HP),
152*4882a593Smuzhiyun DEF_MOD("i2c0", 931, R8A7745_CLK_HP),
153*4882a593Smuzhiyun DEF_MOD("ssi-all", 1005, R8A7745_CLK_P),
154*4882a593Smuzhiyun DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
155*4882a593Smuzhiyun DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
156*4882a593Smuzhiyun DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
157*4882a593Smuzhiyun DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
158*4882a593Smuzhiyun DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
159*4882a593Smuzhiyun DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
160*4882a593Smuzhiyun DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
161*4882a593Smuzhiyun DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
162*4882a593Smuzhiyun DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
163*4882a593Smuzhiyun DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
164*4882a593Smuzhiyun DEF_MOD("scu-all", 1017, R8A7745_CLK_P),
165*4882a593Smuzhiyun DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
166*4882a593Smuzhiyun DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
167*4882a593Smuzhiyun DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
168*4882a593Smuzhiyun DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
169*4882a593Smuzhiyun DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
170*4882a593Smuzhiyun DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
171*4882a593Smuzhiyun DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
172*4882a593Smuzhiyun DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
173*4882a593Smuzhiyun DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
174*4882a593Smuzhiyun DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
175*4882a593Smuzhiyun DEF_MOD("scifa3", 1106, R8A7745_CLK_MP),
176*4882a593Smuzhiyun DEF_MOD("scifa4", 1107, R8A7745_CLK_MP),
177*4882a593Smuzhiyun DEF_MOD("scifa5", 1108, R8A7745_CLK_MP),
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const unsigned int r8a7745_crit_mod_clks[] __initconst = {
181*4882a593Smuzhiyun MOD_CLK_ID(402), /* RWDT */
182*4882a593Smuzhiyun MOD_CLK_ID(408), /* INTC-SYS (GIC) */
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun * CPG Clock Data
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * MD EXTAL PLL0 PLL1 PLL3
191*4882a593Smuzhiyun * 14 13 19 (MHz) *1 *2
192*4882a593Smuzhiyun *---------------------------------------------------
193*4882a593Smuzhiyun * 0 0 1 15 x200/3 x208/2 x88
194*4882a593Smuzhiyun * 0 1 1 20 x150/3 x156/2 x66
195*4882a593Smuzhiyun * 1 0 1 26 / 2 x230/3 x240/2 x102
196*4882a593Smuzhiyun * 1 1 1 30 / 2 x200/3 x208/2 x88
197*4882a593Smuzhiyun *
198*4882a593Smuzhiyun * *1 : Table 7.5b indicates VCO output (PLL0 = VCO/3)
199*4882a593Smuzhiyun * *2 : Table 7.5b indicates VCO output (PLL1 = VCO/2)
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \
202*4882a593Smuzhiyun (((md) & BIT(13)) >> 13))
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const struct rcar_gen2_cpg_pll_config cpg_pll_configs[8] __initconst = {
205*4882a593Smuzhiyun /* EXTAL div PLL1 mult PLL3 mult PLL0 mult */
206*4882a593Smuzhiyun { 1, 208, 88, 200 },
207*4882a593Smuzhiyun { 1, 156, 66, 150 },
208*4882a593Smuzhiyun { 2, 240, 102, 230 },
209*4882a593Smuzhiyun { 2, 208, 88, 200 },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
r8a7745_cpg_mssr_init(struct device * dev)212*4882a593Smuzhiyun static int __init r8a7745_cpg_mssr_init(struct device *dev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun const struct rcar_gen2_cpg_pll_config *cpg_pll_config;
215*4882a593Smuzhiyun u32 cpg_mode;
216*4882a593Smuzhiyun int error;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun error = rcar_rst_read_mode_pins(&cpg_mode);
219*4882a593Smuzhiyun if (error)
220*4882a593Smuzhiyun return error;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return rcar_gen2_cpg_init(cpg_pll_config, 3, cpg_mode);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun const struct cpg_mssr_info r8a7745_cpg_mssr_info __initconst = {
228*4882a593Smuzhiyun /* Core Clocks */
229*4882a593Smuzhiyun .core_clks = r8a7745_core_clks,
230*4882a593Smuzhiyun .num_core_clks = ARRAY_SIZE(r8a7745_core_clks),
231*4882a593Smuzhiyun .last_dt_core_clk = LAST_DT_CORE_CLK,
232*4882a593Smuzhiyun .num_total_core_clks = MOD_CLK_BASE,
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Module Clocks */
235*4882a593Smuzhiyun .mod_clks = r8a7745_mod_clks,
236*4882a593Smuzhiyun .num_mod_clks = ARRAY_SIZE(r8a7745_mod_clks),
237*4882a593Smuzhiyun .num_hw_mod_clks = 12 * 32,
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Critical Module Clocks */
240*4882a593Smuzhiyun .crit_mod_clks = r8a7745_crit_mod_clks,
241*4882a593Smuzhiyun .num_crit_mod_clks = ARRAY_SIZE(r8a7745_crit_mod_clks),
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Callbacks */
244*4882a593Smuzhiyun .init = r8a7745_cpg_mssr_init,
245*4882a593Smuzhiyun .cpg_clk_register = rcar_gen2_cpg_clk_register,
246*4882a593Smuzhiyun };
247