1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sh73a0 Core CPG Clocks
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Ulrich Hecht
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/renesas.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct sh73a0_cpg {
19*4882a593Smuzhiyun struct clk_onecell_data data;
20*4882a593Smuzhiyun spinlock_t lock;
21*4882a593Smuzhiyun void __iomem *reg;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CPG_FRQCRA 0x00
25*4882a593Smuzhiyun #define CPG_FRQCRB 0x04
26*4882a593Smuzhiyun #define CPG_SD0CKCR 0x74
27*4882a593Smuzhiyun #define CPG_SD1CKCR 0x78
28*4882a593Smuzhiyun #define CPG_SD2CKCR 0x7c
29*4882a593Smuzhiyun #define CPG_PLLECR 0xd0
30*4882a593Smuzhiyun #define CPG_PLL0CR 0xd8
31*4882a593Smuzhiyun #define CPG_PLL1CR 0x28
32*4882a593Smuzhiyun #define CPG_PLL2CR 0x2c
33*4882a593Smuzhiyun #define CPG_PLL3CR 0xdc
34*4882a593Smuzhiyun #define CPG_CKSCR 0xc0
35*4882a593Smuzhiyun #define CPG_DSI0PHYCR 0x6c
36*4882a593Smuzhiyun #define CPG_DSI1PHYCR 0x70
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CLK_ENABLE_ON_INIT BIT(0)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct div4_clk {
41*4882a593Smuzhiyun const char *name;
42*4882a593Smuzhiyun const char *parent;
43*4882a593Smuzhiyun unsigned int reg;
44*4882a593Smuzhiyun unsigned int shift;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct div4_clk div4_clks[] = {
48*4882a593Smuzhiyun { "zg", "pll0", CPG_FRQCRA, 16 },
49*4882a593Smuzhiyun { "m3", "pll1", CPG_FRQCRA, 12 },
50*4882a593Smuzhiyun { "b", "pll1", CPG_FRQCRA, 8 },
51*4882a593Smuzhiyun { "m1", "pll1", CPG_FRQCRA, 4 },
52*4882a593Smuzhiyun { "m2", "pll1", CPG_FRQCRA, 0 },
53*4882a593Smuzhiyun { "zx", "pll1", CPG_FRQCRB, 12 },
54*4882a593Smuzhiyun { "hp", "pll1", CPG_FRQCRB, 4 },
55*4882a593Smuzhiyun { NULL, NULL, 0, 0 },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static const struct clk_div_table div4_div_table[] = {
59*4882a593Smuzhiyun { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, { 4, 8 }, { 5, 12 },
60*4882a593Smuzhiyun { 6, 16 }, { 7, 18 }, { 8, 24 }, { 10, 36 }, { 11, 48 },
61*4882a593Smuzhiyun { 12, 7 }, { 0, 0 }
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const struct clk_div_table z_div_table[] = {
65*4882a593Smuzhiyun /* ZSEL == 0 */
66*4882a593Smuzhiyun { 0, 1 }, { 1, 1 }, { 2, 1 }, { 3, 1 }, { 4, 1 }, { 5, 1 },
67*4882a593Smuzhiyun { 6, 1 }, { 7, 1 }, { 8, 1 }, { 9, 1 }, { 10, 1 }, { 11, 1 },
68*4882a593Smuzhiyun { 12, 1 }, { 13, 1 }, { 14, 1 }, { 15, 1 },
69*4882a593Smuzhiyun /* ZSEL == 1 */
70*4882a593Smuzhiyun { 16, 2 }, { 17, 3 }, { 18, 4 }, { 19, 6 }, { 20, 8 }, { 21, 12 },
71*4882a593Smuzhiyun { 22, 16 }, { 24, 24 }, { 27, 48 }, { 0, 0 }
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct clk * __init
sh73a0_cpg_register_clock(struct device_node * np,struct sh73a0_cpg * cpg,const char * name)75*4882a593Smuzhiyun sh73a0_cpg_register_clock(struct device_node *np, struct sh73a0_cpg *cpg,
76*4882a593Smuzhiyun const char *name)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun const struct clk_div_table *table = NULL;
79*4882a593Smuzhiyun unsigned int shift, reg, width;
80*4882a593Smuzhiyun const char *parent_name = NULL;
81*4882a593Smuzhiyun unsigned int mult = 1;
82*4882a593Smuzhiyun unsigned int div = 1;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (!strcmp(name, "main")) {
85*4882a593Smuzhiyun /* extal1, extal1_div2, extal2, extal2_div2 */
86*4882a593Smuzhiyun u32 parent_idx = (readl(cpg->reg + CPG_CKSCR) >> 28) & 3;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, parent_idx >> 1);
89*4882a593Smuzhiyun div = (parent_idx & 1) + 1;
90*4882a593Smuzhiyun } else if (!strncmp(name, "pll", 3)) {
91*4882a593Smuzhiyun void __iomem *enable_reg = cpg->reg;
92*4882a593Smuzhiyun u32 enable_bit = name[3] - '0';
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun parent_name = "main";
95*4882a593Smuzhiyun switch (enable_bit) {
96*4882a593Smuzhiyun case 0:
97*4882a593Smuzhiyun enable_reg += CPG_PLL0CR;
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun case 1:
100*4882a593Smuzhiyun enable_reg += CPG_PLL1CR;
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun case 2:
103*4882a593Smuzhiyun enable_reg += CPG_PLL2CR;
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun case 3:
106*4882a593Smuzhiyun enable_reg += CPG_PLL3CR;
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun default:
109*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun if (readl(cpg->reg + CPG_PLLECR) & BIT(enable_bit)) {
112*4882a593Smuzhiyun mult = ((readl(enable_reg) >> 24) & 0x3f) + 1;
113*4882a593Smuzhiyun /* handle CFG bit for PLL1 and PLL2 */
114*4882a593Smuzhiyun if (enable_bit == 1 || enable_bit == 2)
115*4882a593Smuzhiyun if (readl(enable_reg) & BIT(20))
116*4882a593Smuzhiyun mult *= 2;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun } else if (!strcmp(name, "dsi0phy") || !strcmp(name, "dsi1phy")) {
119*4882a593Smuzhiyun u32 phy_no = name[3] - '0';
120*4882a593Smuzhiyun void __iomem *dsi_reg = cpg->reg +
121*4882a593Smuzhiyun (phy_no ? CPG_DSI1PHYCR : CPG_DSI0PHYCR);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun parent_name = phy_no ? "dsi1pck" : "dsi0pck";
124*4882a593Smuzhiyun mult = __raw_readl(dsi_reg);
125*4882a593Smuzhiyun if (!(mult & 0x8000))
126*4882a593Smuzhiyun mult = 1;
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun mult = (mult & 0x3f) + 1;
129*4882a593Smuzhiyun } else if (!strcmp(name, "z")) {
130*4882a593Smuzhiyun parent_name = "pll0";
131*4882a593Smuzhiyun table = z_div_table;
132*4882a593Smuzhiyun reg = CPG_FRQCRB;
133*4882a593Smuzhiyun shift = 24;
134*4882a593Smuzhiyun width = 5;
135*4882a593Smuzhiyun } else {
136*4882a593Smuzhiyun const struct div4_clk *c;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun for (c = div4_clks; c->name; c++) {
139*4882a593Smuzhiyun if (!strcmp(name, c->name)) {
140*4882a593Smuzhiyun parent_name = c->parent;
141*4882a593Smuzhiyun table = div4_div_table;
142*4882a593Smuzhiyun reg = c->reg;
143*4882a593Smuzhiyun shift = c->shift;
144*4882a593Smuzhiyun width = 4;
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun if (!c->name)
149*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (!table) {
153*4882a593Smuzhiyun return clk_register_fixed_factor(NULL, name, parent_name, 0,
154*4882a593Smuzhiyun mult, div);
155*4882a593Smuzhiyun } else {
156*4882a593Smuzhiyun return clk_register_divider_table(NULL, name, parent_name, 0,
157*4882a593Smuzhiyun cpg->reg + reg, shift, width, 0,
158*4882a593Smuzhiyun table, &cpg->lock);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
sh73a0_cpg_clocks_init(struct device_node * np)162*4882a593Smuzhiyun static void __init sh73a0_cpg_clocks_init(struct device_node *np)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct sh73a0_cpg *cpg;
165*4882a593Smuzhiyun struct clk **clks;
166*4882a593Smuzhiyun unsigned int i;
167*4882a593Smuzhiyun int num_clks;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun num_clks = of_property_count_strings(np, "clock-output-names");
170*4882a593Smuzhiyun if (num_clks < 0) {
171*4882a593Smuzhiyun pr_err("%s: failed to count clocks\n", __func__);
172*4882a593Smuzhiyun return;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
176*4882a593Smuzhiyun clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
177*4882a593Smuzhiyun if (cpg == NULL || clks == NULL) {
178*4882a593Smuzhiyun /* We're leaking memory on purpose, there's no point in cleaning
179*4882a593Smuzhiyun * up as the system won't boot anyway.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun return;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun spin_lock_init(&cpg->lock);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun cpg->data.clks = clks;
187*4882a593Smuzhiyun cpg->data.clk_num = num_clks;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun cpg->reg = of_iomap(np, 0);
190*4882a593Smuzhiyun if (WARN_ON(cpg->reg == NULL))
191*4882a593Smuzhiyun return;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Set SDHI clocks to a known state */
194*4882a593Smuzhiyun writel(0x108, cpg->reg + CPG_SD0CKCR);
195*4882a593Smuzhiyun writel(0x108, cpg->reg + CPG_SD1CKCR);
196*4882a593Smuzhiyun writel(0x108, cpg->reg + CPG_SD2CKCR);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun for (i = 0; i < num_clks; ++i) {
199*4882a593Smuzhiyun const char *name;
200*4882a593Smuzhiyun struct clk *clk;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun of_property_read_string_index(np, "clock-output-names", i,
203*4882a593Smuzhiyun &name);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun clk = sh73a0_cpg_register_clock(np, cpg, name);
206*4882a593Smuzhiyun if (IS_ERR(clk))
207*4882a593Smuzhiyun pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
208*4882a593Smuzhiyun __func__, np, name, PTR_ERR(clk));
209*4882a593Smuzhiyun else
210*4882a593Smuzhiyun cpg->data.clks[i] = clk;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun CLK_OF_DECLARE(sh73a0_cpg_clks, "renesas,sh73a0-cpg-clocks",
216*4882a593Smuzhiyun sh73a0_cpg_clocks_init);
217