1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8a7778 Core CPG Clocks
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Ulrich Hecht
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/renesas.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/soc/renesas/rcar-rst.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun struct r8a7778_cpg {
15*4882a593Smuzhiyun struct clk_onecell_data data;
16*4882a593Smuzhiyun spinlock_t lock;
17*4882a593Smuzhiyun void __iomem *reg;
18*4882a593Smuzhiyun };
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* PLL multipliers per bits 11, 12, and 18 of MODEMR */
21*4882a593Smuzhiyun static const struct {
22*4882a593Smuzhiyun unsigned long plla_mult;
23*4882a593Smuzhiyun unsigned long pllb_mult;
24*4882a593Smuzhiyun } r8a7778_rates[] __initconst = {
25*4882a593Smuzhiyun [0] = { 21, 21 },
26*4882a593Smuzhiyun [1] = { 24, 24 },
27*4882a593Smuzhiyun [2] = { 28, 28 },
28*4882a593Smuzhiyun [3] = { 32, 32 },
29*4882a593Smuzhiyun [5] = { 24, 21 },
30*4882a593Smuzhiyun [6] = { 28, 21 },
31*4882a593Smuzhiyun [7] = { 32, 24 },
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Clock dividers per bits 1 and 2 of MODEMR */
35*4882a593Smuzhiyun static const struct {
36*4882a593Smuzhiyun const char *name;
37*4882a593Smuzhiyun unsigned int div[4];
38*4882a593Smuzhiyun } r8a7778_divs[6] __initconst = {
39*4882a593Smuzhiyun { "b", { 12, 12, 16, 18 } },
40*4882a593Smuzhiyun { "out", { 12, 12, 16, 18 } },
41*4882a593Smuzhiyun { "p", { 16, 12, 16, 12 } },
42*4882a593Smuzhiyun { "s", { 4, 3, 4, 3 } },
43*4882a593Smuzhiyun { "s1", { 8, 6, 8, 6 } },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static u32 cpg_mode_rates __initdata;
47*4882a593Smuzhiyun static u32 cpg_mode_divs __initdata;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct clk * __init
r8a7778_cpg_register_clock(struct device_node * np,struct r8a7778_cpg * cpg,const char * name)50*4882a593Smuzhiyun r8a7778_cpg_register_clock(struct device_node *np, struct r8a7778_cpg *cpg,
51*4882a593Smuzhiyun const char *name)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun if (!strcmp(name, "plla")) {
54*4882a593Smuzhiyun return clk_register_fixed_factor(NULL, "plla",
55*4882a593Smuzhiyun of_clk_get_parent_name(np, 0), 0,
56*4882a593Smuzhiyun r8a7778_rates[cpg_mode_rates].plla_mult, 1);
57*4882a593Smuzhiyun } else if (!strcmp(name, "pllb")) {
58*4882a593Smuzhiyun return clk_register_fixed_factor(NULL, "pllb",
59*4882a593Smuzhiyun of_clk_get_parent_name(np, 0), 0,
60*4882a593Smuzhiyun r8a7778_rates[cpg_mode_rates].pllb_mult, 1);
61*4882a593Smuzhiyun } else {
62*4882a593Smuzhiyun unsigned int i;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(r8a7778_divs); i++) {
65*4882a593Smuzhiyun if (!strcmp(name, r8a7778_divs[i].name)) {
66*4882a593Smuzhiyun return clk_register_fixed_factor(NULL,
67*4882a593Smuzhiyun r8a7778_divs[i].name,
68*4882a593Smuzhiyun "plla", 0, 1,
69*4882a593Smuzhiyun r8a7778_divs[i].div[cpg_mode_divs]);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun
r8a7778_cpg_clocks_init(struct device_node * np)78*4882a593Smuzhiyun static void __init r8a7778_cpg_clocks_init(struct device_node *np)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct r8a7778_cpg *cpg;
81*4882a593Smuzhiyun struct clk **clks;
82*4882a593Smuzhiyun unsigned int i;
83*4882a593Smuzhiyun int num_clks;
84*4882a593Smuzhiyun u32 mode;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (rcar_rst_read_mode_pins(&mode))
87*4882a593Smuzhiyun return;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun BUG_ON(!(mode & BIT(19)));
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun cpg_mode_rates = (!!(mode & BIT(18)) << 2) |
92*4882a593Smuzhiyun (!!(mode & BIT(12)) << 1) |
93*4882a593Smuzhiyun (!!(mode & BIT(11)));
94*4882a593Smuzhiyun cpg_mode_divs = (!!(mode & BIT(2)) << 1) |
95*4882a593Smuzhiyun (!!(mode & BIT(1)));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun num_clks = of_property_count_strings(np, "clock-output-names");
98*4882a593Smuzhiyun if (num_clks < 0) {
99*4882a593Smuzhiyun pr_err("%s: failed to count clocks\n", __func__);
100*4882a593Smuzhiyun return;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
104*4882a593Smuzhiyun clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
105*4882a593Smuzhiyun if (cpg == NULL || clks == NULL) {
106*4882a593Smuzhiyun /* We're leaking memory on purpose, there's no point in cleaning
107*4882a593Smuzhiyun * up as the system won't boot anyway.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun return;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun spin_lock_init(&cpg->lock);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun cpg->data.clks = clks;
115*4882a593Smuzhiyun cpg->data.clk_num = num_clks;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun cpg->reg = of_iomap(np, 0);
118*4882a593Smuzhiyun if (WARN_ON(cpg->reg == NULL))
119*4882a593Smuzhiyun return;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun for (i = 0; i < num_clks; ++i) {
122*4882a593Smuzhiyun const char *name;
123*4882a593Smuzhiyun struct clk *clk;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun of_property_read_string_index(np, "clock-output-names", i,
126*4882a593Smuzhiyun &name);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun clk = r8a7778_cpg_register_clock(np, cpg, name);
129*4882a593Smuzhiyun if (IS_ERR(clk))
130*4882a593Smuzhiyun pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
131*4882a593Smuzhiyun __func__, np, name, PTR_ERR(clk));
132*4882a593Smuzhiyun else
133*4882a593Smuzhiyun cpg->data.clks[i] = clk;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun cpg_mstp_add_clk_domain(np);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun CLK_OF_DECLARE(r8a7778_cpg_clks, "renesas,r8a7778-cpg-clocks",
142*4882a593Smuzhiyun r8a7778_cpg_clocks_init);
143