1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8a7740 Core CPG Clocks
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Ulrich Hecht
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/renesas.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct r8a7740_cpg {
19*4882a593Smuzhiyun struct clk_onecell_data data;
20*4882a593Smuzhiyun spinlock_t lock;
21*4882a593Smuzhiyun void __iomem *reg;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CPG_FRQCRA 0x00
25*4882a593Smuzhiyun #define CPG_FRQCRB 0x04
26*4882a593Smuzhiyun #define CPG_PLLC2CR 0x2c
27*4882a593Smuzhiyun #define CPG_USBCKCR 0x8c
28*4882a593Smuzhiyun #define CPG_FRQCRC 0xe0
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define CLK_ENABLE_ON_INIT BIT(0)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct div4_clk {
33*4882a593Smuzhiyun const char *name;
34*4882a593Smuzhiyun unsigned int reg;
35*4882a593Smuzhiyun unsigned int shift;
36*4882a593Smuzhiyun int flags;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static struct div4_clk div4_clks[] = {
40*4882a593Smuzhiyun { "i", CPG_FRQCRA, 20, CLK_ENABLE_ON_INIT },
41*4882a593Smuzhiyun { "zg", CPG_FRQCRA, 16, CLK_ENABLE_ON_INIT },
42*4882a593Smuzhiyun { "b", CPG_FRQCRA, 8, CLK_ENABLE_ON_INIT },
43*4882a593Smuzhiyun { "m1", CPG_FRQCRA, 4, CLK_ENABLE_ON_INIT },
44*4882a593Smuzhiyun { "hp", CPG_FRQCRB, 4, 0 },
45*4882a593Smuzhiyun { "hpp", CPG_FRQCRC, 20, 0 },
46*4882a593Smuzhiyun { "usbp", CPG_FRQCRC, 16, 0 },
47*4882a593Smuzhiyun { "s", CPG_FRQCRC, 12, 0 },
48*4882a593Smuzhiyun { "zb", CPG_FRQCRC, 8, 0 },
49*4882a593Smuzhiyun { "m3", CPG_FRQCRC, 4, 0 },
50*4882a593Smuzhiyun { "cp", CPG_FRQCRC, 0, 0 },
51*4882a593Smuzhiyun { NULL, 0, 0, 0 },
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const struct clk_div_table div4_div_table[] = {
55*4882a593Smuzhiyun { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, { 4, 8 }, { 5, 12 },
56*4882a593Smuzhiyun { 6, 16 }, { 7, 18 }, { 8, 24 }, { 9, 32 }, { 10, 36 }, { 11, 48 },
57*4882a593Smuzhiyun { 13, 72 }, { 14, 96 }, { 0, 0 }
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static u32 cpg_mode __initdata;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct clk * __init
r8a7740_cpg_register_clock(struct device_node * np,struct r8a7740_cpg * cpg,const char * name)63*4882a593Smuzhiyun r8a7740_cpg_register_clock(struct device_node *np, struct r8a7740_cpg *cpg,
64*4882a593Smuzhiyun const char *name)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun const struct clk_div_table *table = NULL;
67*4882a593Smuzhiyun const char *parent_name;
68*4882a593Smuzhiyun unsigned int shift, reg;
69*4882a593Smuzhiyun unsigned int mult = 1;
70*4882a593Smuzhiyun unsigned int div = 1;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (!strcmp(name, "r")) {
73*4882a593Smuzhiyun switch (cpg_mode & (BIT(2) | BIT(1))) {
74*4882a593Smuzhiyun case BIT(1) | BIT(2):
75*4882a593Smuzhiyun /* extal1 */
76*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
77*4882a593Smuzhiyun div = 2048;
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun case BIT(2):
80*4882a593Smuzhiyun /* extal1 */
81*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
82*4882a593Smuzhiyun div = 1024;
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun default:
85*4882a593Smuzhiyun /* extalr */
86*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 2);
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun } else if (!strcmp(name, "system")) {
90*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
91*4882a593Smuzhiyun if (cpg_mode & BIT(1))
92*4882a593Smuzhiyun div = 2;
93*4882a593Smuzhiyun } else if (!strcmp(name, "pllc0")) {
94*4882a593Smuzhiyun /* PLLC0/1 are configurable multiplier clocks. Register them as
95*4882a593Smuzhiyun * fixed factor clocks for now as there's no generic multiplier
96*4882a593Smuzhiyun * clock implementation and we currently have no need to change
97*4882a593Smuzhiyun * the multiplier value.
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun u32 value = readl(cpg->reg + CPG_FRQCRC);
100*4882a593Smuzhiyun parent_name = "system";
101*4882a593Smuzhiyun mult = ((value >> 24) & 0x7f) + 1;
102*4882a593Smuzhiyun } else if (!strcmp(name, "pllc1")) {
103*4882a593Smuzhiyun u32 value = readl(cpg->reg + CPG_FRQCRA);
104*4882a593Smuzhiyun parent_name = "system";
105*4882a593Smuzhiyun mult = ((value >> 24) & 0x7f) + 1;
106*4882a593Smuzhiyun div = 2;
107*4882a593Smuzhiyun } else if (!strcmp(name, "pllc2")) {
108*4882a593Smuzhiyun u32 value = readl(cpg->reg + CPG_PLLC2CR);
109*4882a593Smuzhiyun parent_name = "system";
110*4882a593Smuzhiyun mult = ((value >> 24) & 0x3f) + 1;
111*4882a593Smuzhiyun } else if (!strcmp(name, "usb24s")) {
112*4882a593Smuzhiyun u32 value = readl(cpg->reg + CPG_USBCKCR);
113*4882a593Smuzhiyun if (value & BIT(7))
114*4882a593Smuzhiyun /* extal2 */
115*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 1);
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun parent_name = "system";
118*4882a593Smuzhiyun if (!(value & BIT(6)))
119*4882a593Smuzhiyun div = 2;
120*4882a593Smuzhiyun } else {
121*4882a593Smuzhiyun struct div4_clk *c;
122*4882a593Smuzhiyun for (c = div4_clks; c->name; c++) {
123*4882a593Smuzhiyun if (!strcmp(name, c->name)) {
124*4882a593Smuzhiyun parent_name = "pllc1";
125*4882a593Smuzhiyun table = div4_div_table;
126*4882a593Smuzhiyun reg = c->reg;
127*4882a593Smuzhiyun shift = c->shift;
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun if (!c->name)
132*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (!table) {
136*4882a593Smuzhiyun return clk_register_fixed_factor(NULL, name, parent_name, 0,
137*4882a593Smuzhiyun mult, div);
138*4882a593Smuzhiyun } else {
139*4882a593Smuzhiyun return clk_register_divider_table(NULL, name, parent_name, 0,
140*4882a593Smuzhiyun cpg->reg + reg, shift, 4, 0,
141*4882a593Smuzhiyun table, &cpg->lock);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
r8a7740_cpg_clocks_init(struct device_node * np)145*4882a593Smuzhiyun static void __init r8a7740_cpg_clocks_init(struct device_node *np)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct r8a7740_cpg *cpg;
148*4882a593Smuzhiyun struct clk **clks;
149*4882a593Smuzhiyun unsigned int i;
150*4882a593Smuzhiyun int num_clks;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (of_property_read_u32(np, "renesas,mode", &cpg_mode))
153*4882a593Smuzhiyun pr_warn("%s: missing renesas,mode property\n", __func__);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun num_clks = of_property_count_strings(np, "clock-output-names");
156*4882a593Smuzhiyun if (num_clks < 0) {
157*4882a593Smuzhiyun pr_err("%s: failed to count clocks\n", __func__);
158*4882a593Smuzhiyun return;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
162*4882a593Smuzhiyun clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
163*4882a593Smuzhiyun if (cpg == NULL || clks == NULL) {
164*4882a593Smuzhiyun /* We're leaking memory on purpose, there's no point in cleaning
165*4882a593Smuzhiyun * up as the system won't boot anyway.
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun return;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun spin_lock_init(&cpg->lock);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun cpg->data.clks = clks;
173*4882a593Smuzhiyun cpg->data.clk_num = num_clks;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun cpg->reg = of_iomap(np, 0);
176*4882a593Smuzhiyun if (WARN_ON(cpg->reg == NULL))
177*4882a593Smuzhiyun return;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun for (i = 0; i < num_clks; ++i) {
180*4882a593Smuzhiyun const char *name;
181*4882a593Smuzhiyun struct clk *clk;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun of_property_read_string_index(np, "clock-output-names", i,
184*4882a593Smuzhiyun &name);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun clk = r8a7740_cpg_register_clock(np, cpg, name);
187*4882a593Smuzhiyun if (IS_ERR(clk))
188*4882a593Smuzhiyun pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
189*4882a593Smuzhiyun __func__, np, name, PTR_ERR(clk));
190*4882a593Smuzhiyun else
191*4882a593Smuzhiyun cpg->data.clks[i] = clk;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun CLK_OF_DECLARE(r8a7740_cpg_clks, "renesas,r8a7740-cpg-clocks",
197*4882a593Smuzhiyun r8a7740_cpg_clocks_init);
198