xref: /OK3568_Linux_fs/kernel/drivers/clk/renesas/clk-r8a73a4.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r8a73a4 Core CPG Clocks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014  Ulrich Hecht
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/renesas.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct r8a73a4_cpg {
19*4882a593Smuzhiyun 	struct clk_onecell_data data;
20*4882a593Smuzhiyun 	spinlock_t lock;
21*4882a593Smuzhiyun 	void __iomem *reg;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CPG_CKSCR	0xc0
25*4882a593Smuzhiyun #define CPG_FRQCRA	0x00
26*4882a593Smuzhiyun #define CPG_FRQCRB	0x04
27*4882a593Smuzhiyun #define CPG_FRQCRC	0xe0
28*4882a593Smuzhiyun #define CPG_PLL0CR	0xd8
29*4882a593Smuzhiyun #define CPG_PLL1CR	0x28
30*4882a593Smuzhiyun #define CPG_PLL2CR	0x2c
31*4882a593Smuzhiyun #define CPG_PLL2HCR	0xe4
32*4882a593Smuzhiyun #define CPG_PLL2SCR	0xf4
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define CLK_ENABLE_ON_INIT BIT(0)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct div4_clk {
37*4882a593Smuzhiyun 	const char *name;
38*4882a593Smuzhiyun 	unsigned int reg;
39*4882a593Smuzhiyun 	unsigned int shift;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static struct div4_clk div4_clks[] = {
43*4882a593Smuzhiyun 	{ "i",	CPG_FRQCRA, 20 },
44*4882a593Smuzhiyun 	{ "m3", CPG_FRQCRA, 12 },
45*4882a593Smuzhiyun 	{ "b",	CPG_FRQCRA,  8 },
46*4882a593Smuzhiyun 	{ "m1", CPG_FRQCRA,  4 },
47*4882a593Smuzhiyun 	{ "m2", CPG_FRQCRA,  0 },
48*4882a593Smuzhiyun 	{ "zx", CPG_FRQCRB, 12 },
49*4882a593Smuzhiyun 	{ "zs", CPG_FRQCRB,  8 },
50*4882a593Smuzhiyun 	{ "hp", CPG_FRQCRB,  4 },
51*4882a593Smuzhiyun 	{ NULL, 0, 0 },
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const struct clk_div_table div4_div_table[] = {
55*4882a593Smuzhiyun 	{ 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, { 4, 8 }, { 5, 12 },
56*4882a593Smuzhiyun 	{ 6, 16 }, { 7, 18 }, { 8, 24 }, { 10, 36 }, { 11, 48 },
57*4882a593Smuzhiyun 	{ 12, 10 }, { 0, 0 }
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static struct clk * __init
r8a73a4_cpg_register_clock(struct device_node * np,struct r8a73a4_cpg * cpg,const char * name)61*4882a593Smuzhiyun r8a73a4_cpg_register_clock(struct device_node *np, struct r8a73a4_cpg *cpg,
62*4882a593Smuzhiyun 			     const char *name)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	const struct clk_div_table *table = NULL;
65*4882a593Smuzhiyun 	const char *parent_name;
66*4882a593Smuzhiyun 	unsigned int shift, reg;
67*4882a593Smuzhiyun 	unsigned int mult = 1;
68*4882a593Smuzhiyun 	unsigned int div = 1;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (!strcmp(name, "main")) {
72*4882a593Smuzhiyun 		u32 ckscr = readl(cpg->reg + CPG_CKSCR);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 		switch ((ckscr >> 28) & 3) {
75*4882a593Smuzhiyun 		case 0:	/* extal1 */
76*4882a593Smuzhiyun 			parent_name = of_clk_get_parent_name(np, 0);
77*4882a593Smuzhiyun 			break;
78*4882a593Smuzhiyun 		case 1:	/* extal1 / 2 */
79*4882a593Smuzhiyun 			parent_name = of_clk_get_parent_name(np, 0);
80*4882a593Smuzhiyun 			div = 2;
81*4882a593Smuzhiyun 			break;
82*4882a593Smuzhiyun 		case 2: /* extal2 */
83*4882a593Smuzhiyun 			parent_name = of_clk_get_parent_name(np, 1);
84*4882a593Smuzhiyun 			break;
85*4882a593Smuzhiyun 		case 3: /* extal2 / 2 */
86*4882a593Smuzhiyun 			parent_name = of_clk_get_parent_name(np, 1);
87*4882a593Smuzhiyun 			div = 2;
88*4882a593Smuzhiyun 			break;
89*4882a593Smuzhiyun 		}
90*4882a593Smuzhiyun 	} else if (!strcmp(name, "pll0")) {
91*4882a593Smuzhiyun 		/* PLL0/1 are configurable multiplier clocks. Register them as
92*4882a593Smuzhiyun 		 * fixed factor clocks for now as there's no generic multiplier
93*4882a593Smuzhiyun 		 * clock implementation and we currently have no need to change
94*4882a593Smuzhiyun 		 * the multiplier value.
95*4882a593Smuzhiyun 		 */
96*4882a593Smuzhiyun 		u32 value = readl(cpg->reg + CPG_PLL0CR);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		parent_name = "main";
99*4882a593Smuzhiyun 		mult = ((value >> 24) & 0x7f) + 1;
100*4882a593Smuzhiyun 		if (value & BIT(20))
101*4882a593Smuzhiyun 			div = 2;
102*4882a593Smuzhiyun 	} else if (!strcmp(name, "pll1")) {
103*4882a593Smuzhiyun 		u32 value = readl(cpg->reg + CPG_PLL1CR);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		parent_name = "main";
106*4882a593Smuzhiyun 		/* XXX: enable bit? */
107*4882a593Smuzhiyun 		mult = ((value >> 24) & 0x7f) + 1;
108*4882a593Smuzhiyun 		if (value & BIT(7))
109*4882a593Smuzhiyun 			div = 2;
110*4882a593Smuzhiyun 	} else if (!strncmp(name, "pll2", 4)) {
111*4882a593Smuzhiyun 		u32 value, cr;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 		switch (name[4]) {
114*4882a593Smuzhiyun 		case 0:
115*4882a593Smuzhiyun 			cr = CPG_PLL2CR;
116*4882a593Smuzhiyun 			break;
117*4882a593Smuzhiyun 		case 's':
118*4882a593Smuzhiyun 			cr = CPG_PLL2SCR;
119*4882a593Smuzhiyun 			break;
120*4882a593Smuzhiyun 		case 'h':
121*4882a593Smuzhiyun 			cr = CPG_PLL2HCR;
122*4882a593Smuzhiyun 			break;
123*4882a593Smuzhiyun 		default:
124*4882a593Smuzhiyun 			return ERR_PTR(-EINVAL);
125*4882a593Smuzhiyun 		}
126*4882a593Smuzhiyun 		value = readl(cpg->reg + cr);
127*4882a593Smuzhiyun 		switch ((value >> 5) & 7) {
128*4882a593Smuzhiyun 		case 0:
129*4882a593Smuzhiyun 			parent_name = "main";
130*4882a593Smuzhiyun 			div = 2;
131*4882a593Smuzhiyun 			break;
132*4882a593Smuzhiyun 		case 1:
133*4882a593Smuzhiyun 			parent_name = "extal2";
134*4882a593Smuzhiyun 			div = 2;
135*4882a593Smuzhiyun 			break;
136*4882a593Smuzhiyun 		case 3:
137*4882a593Smuzhiyun 			parent_name = "extal2";
138*4882a593Smuzhiyun 			div = 4;
139*4882a593Smuzhiyun 			break;
140*4882a593Smuzhiyun 		case 4:
141*4882a593Smuzhiyun 			parent_name = "main";
142*4882a593Smuzhiyun 			break;
143*4882a593Smuzhiyun 		case 5:
144*4882a593Smuzhiyun 			parent_name = "extal2";
145*4882a593Smuzhiyun 			break;
146*4882a593Smuzhiyun 		default:
147*4882a593Smuzhiyun 			pr_warn("%s: unexpected parent of %s\n", __func__,
148*4882a593Smuzhiyun 				name);
149*4882a593Smuzhiyun 			return ERR_PTR(-EINVAL);
150*4882a593Smuzhiyun 		}
151*4882a593Smuzhiyun 		/* XXX: enable bit? */
152*4882a593Smuzhiyun 		mult = ((value >> 24) & 0x7f) + 1;
153*4882a593Smuzhiyun 	} else if (!strcmp(name, "z") || !strcmp(name, "z2")) {
154*4882a593Smuzhiyun 		u32 shift = 8;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		parent_name = "pll0";
157*4882a593Smuzhiyun 		if (name[1] == '2') {
158*4882a593Smuzhiyun 			div = 2;
159*4882a593Smuzhiyun 			shift = 0;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 		div *= 32;
162*4882a593Smuzhiyun 		mult = 0x20 - ((readl(cpg->reg + CPG_FRQCRC) >> shift) & 0x1f);
163*4882a593Smuzhiyun 	} else {
164*4882a593Smuzhiyun 		struct div4_clk *c;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 		for (c = div4_clks; c->name; c++) {
167*4882a593Smuzhiyun 			if (!strcmp(name, c->name))
168*4882a593Smuzhiyun 				break;
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 		if (!c->name)
171*4882a593Smuzhiyun 			return ERR_PTR(-EINVAL);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		parent_name = "pll1";
174*4882a593Smuzhiyun 		table = div4_div_table;
175*4882a593Smuzhiyun 		reg = c->reg;
176*4882a593Smuzhiyun 		shift = c->shift;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (!table) {
180*4882a593Smuzhiyun 		return clk_register_fixed_factor(NULL, name, parent_name, 0,
181*4882a593Smuzhiyun 						 mult, div);
182*4882a593Smuzhiyun 	} else {
183*4882a593Smuzhiyun 		return clk_register_divider_table(NULL, name, parent_name, 0,
184*4882a593Smuzhiyun 						  cpg->reg + reg, shift, 4, 0,
185*4882a593Smuzhiyun 						  table, &cpg->lock);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
r8a73a4_cpg_clocks_init(struct device_node * np)189*4882a593Smuzhiyun static void __init r8a73a4_cpg_clocks_init(struct device_node *np)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct r8a73a4_cpg *cpg;
192*4882a593Smuzhiyun 	struct clk **clks;
193*4882a593Smuzhiyun 	unsigned int i;
194*4882a593Smuzhiyun 	int num_clks;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	num_clks = of_property_count_strings(np, "clock-output-names");
197*4882a593Smuzhiyun 	if (num_clks < 0) {
198*4882a593Smuzhiyun 		pr_err("%s: failed to count clocks\n", __func__);
199*4882a593Smuzhiyun 		return;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
203*4882a593Smuzhiyun 	clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
204*4882a593Smuzhiyun 	if (cpg == NULL || clks == NULL) {
205*4882a593Smuzhiyun 		/* We're leaking memory on purpose, there's no point in cleaning
206*4882a593Smuzhiyun 		 * up as the system won't boot anyway.
207*4882a593Smuzhiyun 		 */
208*4882a593Smuzhiyun 		return;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	spin_lock_init(&cpg->lock);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	cpg->data.clks = clks;
214*4882a593Smuzhiyun 	cpg->data.clk_num = num_clks;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	cpg->reg = of_iomap(np, 0);
217*4882a593Smuzhiyun 	if (WARN_ON(cpg->reg == NULL))
218*4882a593Smuzhiyun 		return;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	for (i = 0; i < num_clks; ++i) {
221*4882a593Smuzhiyun 		const char *name;
222*4882a593Smuzhiyun 		struct clk *clk;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		of_property_read_string_index(np, "clock-output-names", i,
225*4882a593Smuzhiyun 					      &name);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		clk = r8a73a4_cpg_register_clock(np, cpg, name);
228*4882a593Smuzhiyun 		if (IS_ERR(clk))
229*4882a593Smuzhiyun 			pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
230*4882a593Smuzhiyun 			       __func__, np, name, PTR_ERR(clk));
231*4882a593Smuzhiyun 		else
232*4882a593Smuzhiyun 			cpg->data.clks[i] = clk;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun CLK_OF_DECLARE(r8a73a4_cpg_clks, "renesas,r8a73a4-cpg-clocks",
238*4882a593Smuzhiyun 	       r8a73a4_cpg_clocks_init);
239