xref: /OK3568_Linux_fs/kernel/drivers/clk/renesas/clk-mstp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * R-Car MSTP clocks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Ideas On Board SPRL
6*4882a593Smuzhiyun  * Copyright (C) 2015 Glider bvba
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Contact: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/clkdev.h>
14*4882a593Smuzhiyun #include <linux/clk/renesas.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/pm_clock.h>
20*4882a593Smuzhiyun #include <linux/pm_domain.h>
21*4882a593Smuzhiyun #include <linux/spinlock.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * MSTP clocks. We can't use standard gate clocks as we need to poll on the
25*4882a593Smuzhiyun  * status register when enabling the clock.
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MSTP_MAX_CLOCKS		32
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /**
31*4882a593Smuzhiyun  * struct mstp_clock_group - MSTP gating clocks group
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  * @data: clock specifier translation for clocks in this group
34*4882a593Smuzhiyun  * @smstpcr: module stop control register
35*4882a593Smuzhiyun  * @mstpsr: module stop status register (optional)
36*4882a593Smuzhiyun  * @lock: protects writes to SMSTPCR
37*4882a593Smuzhiyun  * @width_8bit: registers are 8-bit, not 32-bit
38*4882a593Smuzhiyun  * @clks: clocks in this group
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun struct mstp_clock_group {
41*4882a593Smuzhiyun 	struct clk_onecell_data data;
42*4882a593Smuzhiyun 	void __iomem *smstpcr;
43*4882a593Smuzhiyun 	void __iomem *mstpsr;
44*4882a593Smuzhiyun 	spinlock_t lock;
45*4882a593Smuzhiyun 	bool width_8bit;
46*4882a593Smuzhiyun 	struct clk *clks[];
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /**
50*4882a593Smuzhiyun  * struct mstp_clock - MSTP gating clock
51*4882a593Smuzhiyun  * @hw: handle between common and hardware-specific interfaces
52*4882a593Smuzhiyun  * @bit_index: control bit index
53*4882a593Smuzhiyun  * @group: MSTP clocks group
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun struct mstp_clock {
56*4882a593Smuzhiyun 	struct clk_hw hw;
57*4882a593Smuzhiyun 	u32 bit_index;
58*4882a593Smuzhiyun 	struct mstp_clock_group *group;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw)
62*4882a593Smuzhiyun 
cpg_mstp_read(struct mstp_clock_group * group,u32 __iomem * reg)63*4882a593Smuzhiyun static inline u32 cpg_mstp_read(struct mstp_clock_group *group,
64*4882a593Smuzhiyun 				u32 __iomem *reg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	return group->width_8bit ? readb(reg) : readl(reg);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
cpg_mstp_write(struct mstp_clock_group * group,u32 val,u32 __iomem * reg)69*4882a593Smuzhiyun static inline void cpg_mstp_write(struct mstp_clock_group *group, u32 val,
70*4882a593Smuzhiyun 				  u32 __iomem *reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	group->width_8bit ? writeb(val, reg) : writel(val, reg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
cpg_mstp_clock_endisable(struct clk_hw * hw,bool enable)75*4882a593Smuzhiyun static int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct mstp_clock *clock = to_mstp_clock(hw);
78*4882a593Smuzhiyun 	struct mstp_clock_group *group = clock->group;
79*4882a593Smuzhiyun 	u32 bitmask = BIT(clock->bit_index);
80*4882a593Smuzhiyun 	unsigned long flags;
81*4882a593Smuzhiyun 	unsigned int i;
82*4882a593Smuzhiyun 	u32 value;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	spin_lock_irqsave(&group->lock, flags);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	value = cpg_mstp_read(group, group->smstpcr);
87*4882a593Smuzhiyun 	if (enable)
88*4882a593Smuzhiyun 		value &= ~bitmask;
89*4882a593Smuzhiyun 	else
90*4882a593Smuzhiyun 		value |= bitmask;
91*4882a593Smuzhiyun 	cpg_mstp_write(group, value, group->smstpcr);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (!group->mstpsr) {
94*4882a593Smuzhiyun 		/* dummy read to ensure write has completed */
95*4882a593Smuzhiyun 		cpg_mstp_read(group, group->smstpcr);
96*4882a593Smuzhiyun 		barrier_data(group->smstpcr);
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	spin_unlock_irqrestore(&group->lock, flags);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (!enable || !group->mstpsr)
102*4882a593Smuzhiyun 		return 0;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	for (i = 1000; i > 0; --i) {
105*4882a593Smuzhiyun 		if (!(cpg_mstp_read(group, group->mstpsr) & bitmask))
106*4882a593Smuzhiyun 			break;
107*4882a593Smuzhiyun 		cpu_relax();
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (!i) {
111*4882a593Smuzhiyun 		pr_err("%s: failed to enable %p[%d]\n", __func__,
112*4882a593Smuzhiyun 		       group->smstpcr, clock->bit_index);
113*4882a593Smuzhiyun 		return -ETIMEDOUT;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
cpg_mstp_clock_enable(struct clk_hw * hw)119*4882a593Smuzhiyun static int cpg_mstp_clock_enable(struct clk_hw *hw)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	return cpg_mstp_clock_endisable(hw, true);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
cpg_mstp_clock_disable(struct clk_hw * hw)124*4882a593Smuzhiyun static void cpg_mstp_clock_disable(struct clk_hw *hw)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	cpg_mstp_clock_endisable(hw, false);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
cpg_mstp_clock_is_enabled(struct clk_hw * hw)129*4882a593Smuzhiyun static int cpg_mstp_clock_is_enabled(struct clk_hw *hw)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct mstp_clock *clock = to_mstp_clock(hw);
132*4882a593Smuzhiyun 	struct mstp_clock_group *group = clock->group;
133*4882a593Smuzhiyun 	u32 value;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (group->mstpsr)
136*4882a593Smuzhiyun 		value = cpg_mstp_read(group, group->mstpsr);
137*4882a593Smuzhiyun 	else
138*4882a593Smuzhiyun 		value = cpg_mstp_read(group, group->smstpcr);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return !(value & BIT(clock->bit_index));
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const struct clk_ops cpg_mstp_clock_ops = {
144*4882a593Smuzhiyun 	.enable = cpg_mstp_clock_enable,
145*4882a593Smuzhiyun 	.disable = cpg_mstp_clock_disable,
146*4882a593Smuzhiyun 	.is_enabled = cpg_mstp_clock_is_enabled,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
cpg_mstp_clock_register(const char * name,const char * parent_name,unsigned int index,struct mstp_clock_group * group)149*4882a593Smuzhiyun static struct clk * __init cpg_mstp_clock_register(const char *name,
150*4882a593Smuzhiyun 	const char *parent_name, unsigned int index,
151*4882a593Smuzhiyun 	struct mstp_clock_group *group)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct clk_init_data init;
154*4882a593Smuzhiyun 	struct mstp_clock *clock;
155*4882a593Smuzhiyun 	struct clk *clk;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	clock = kzalloc(sizeof(*clock), GFP_KERNEL);
158*4882a593Smuzhiyun 	if (!clock)
159*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	init.name = name;
162*4882a593Smuzhiyun 	init.ops = &cpg_mstp_clock_ops;
163*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_PARENT;
164*4882a593Smuzhiyun 	/* INTC-SYS is the module clock of the GIC, and must not be disabled */
165*4882a593Smuzhiyun 	if (!strcmp(name, "intc-sys")) {
166*4882a593Smuzhiyun 		pr_debug("MSTP %s setting CLK_IS_CRITICAL\n", name);
167*4882a593Smuzhiyun 		init.flags |= CLK_IS_CRITICAL;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 	init.parent_names = &parent_name;
170*4882a593Smuzhiyun 	init.num_parents = 1;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	clock->bit_index = index;
173*4882a593Smuzhiyun 	clock->group = group;
174*4882a593Smuzhiyun 	clock->hw.init = &init;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	clk = clk_register(NULL, &clock->hw);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (IS_ERR(clk))
179*4882a593Smuzhiyun 		kfree(clock);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return clk;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
cpg_mstp_clocks_init(struct device_node * np)184*4882a593Smuzhiyun static void __init cpg_mstp_clocks_init(struct device_node *np)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct mstp_clock_group *group;
187*4882a593Smuzhiyun 	const char *idxname;
188*4882a593Smuzhiyun 	struct clk **clks;
189*4882a593Smuzhiyun 	unsigned int i;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	group = kzalloc(struct_size(group, clks, MSTP_MAX_CLOCKS), GFP_KERNEL);
192*4882a593Smuzhiyun 	if (!group)
193*4882a593Smuzhiyun 		return;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	clks = group->clks;
196*4882a593Smuzhiyun 	spin_lock_init(&group->lock);
197*4882a593Smuzhiyun 	group->data.clks = clks;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	group->smstpcr = of_iomap(np, 0);
200*4882a593Smuzhiyun 	group->mstpsr = of_iomap(np, 1);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (group->smstpcr == NULL) {
203*4882a593Smuzhiyun 		pr_err("%s: failed to remap SMSTPCR\n", __func__);
204*4882a593Smuzhiyun 		kfree(group);
205*4882a593Smuzhiyun 		return;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "renesas,r7s72100-mstp-clocks"))
209*4882a593Smuzhiyun 		group->width_8bit = true;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	for (i = 0; i < MSTP_MAX_CLOCKS; ++i)
212*4882a593Smuzhiyun 		clks[i] = ERR_PTR(-ENOENT);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (of_find_property(np, "clock-indices", &i))
215*4882a593Smuzhiyun 		idxname = "clock-indices";
216*4882a593Smuzhiyun 	else
217*4882a593Smuzhiyun 		idxname = "renesas,clock-indices";
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	for (i = 0; i < MSTP_MAX_CLOCKS; ++i) {
220*4882a593Smuzhiyun 		const char *parent_name;
221*4882a593Smuzhiyun 		const char *name;
222*4882a593Smuzhiyun 		u32 clkidx;
223*4882a593Smuzhiyun 		int ret;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		/* Skip clocks with no name. */
226*4882a593Smuzhiyun 		ret = of_property_read_string_index(np, "clock-output-names",
227*4882a593Smuzhiyun 						    i, &name);
228*4882a593Smuzhiyun 		if (ret < 0 || strlen(name) == 0)
229*4882a593Smuzhiyun 			continue;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		parent_name = of_clk_get_parent_name(np, i);
232*4882a593Smuzhiyun 		ret = of_property_read_u32_index(np, idxname, i, &clkidx);
233*4882a593Smuzhiyun 		if (parent_name == NULL || ret < 0)
234*4882a593Smuzhiyun 			break;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		if (clkidx >= MSTP_MAX_CLOCKS) {
237*4882a593Smuzhiyun 			pr_err("%s: invalid clock %pOFn %s index %u\n",
238*4882a593Smuzhiyun 			       __func__, np, name, clkidx);
239*4882a593Smuzhiyun 			continue;
240*4882a593Smuzhiyun 		}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		clks[clkidx] = cpg_mstp_clock_register(name, parent_name,
243*4882a593Smuzhiyun 						       clkidx, group);
244*4882a593Smuzhiyun 		if (!IS_ERR(clks[clkidx])) {
245*4882a593Smuzhiyun 			group->data.clk_num = max(group->data.clk_num,
246*4882a593Smuzhiyun 						  clkidx + 1);
247*4882a593Smuzhiyun 			/*
248*4882a593Smuzhiyun 			 * Register a clkdev to let board code retrieve the
249*4882a593Smuzhiyun 			 * clock by name and register aliases for non-DT
250*4882a593Smuzhiyun 			 * devices.
251*4882a593Smuzhiyun 			 *
252*4882a593Smuzhiyun 			 * FIXME: Remove this when all devices that require a
253*4882a593Smuzhiyun 			 * clock will be instantiated from DT.
254*4882a593Smuzhiyun 			 */
255*4882a593Smuzhiyun 			clk_register_clkdev(clks[clkidx], name, NULL);
256*4882a593Smuzhiyun 		} else {
257*4882a593Smuzhiyun 			pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
258*4882a593Smuzhiyun 			       __func__, np, name, PTR_ERR(clks[clkidx]));
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_onecell_get, &group->data);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun CLK_OF_DECLARE(cpg_mstp_clks, "renesas,cpg-mstp-clocks", cpg_mstp_clocks_init);
265*4882a593Smuzhiyun 
cpg_mstp_attach_dev(struct generic_pm_domain * unused,struct device * dev)266*4882a593Smuzhiyun int cpg_mstp_attach_dev(struct generic_pm_domain *unused, struct device *dev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
269*4882a593Smuzhiyun 	struct of_phandle_args clkspec;
270*4882a593Smuzhiyun 	struct clk *clk;
271*4882a593Smuzhiyun 	int i = 0;
272*4882a593Smuzhiyun 	int error;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i,
275*4882a593Smuzhiyun 					   &clkspec)) {
276*4882a593Smuzhiyun 		if (of_device_is_compatible(clkspec.np,
277*4882a593Smuzhiyun 					    "renesas,cpg-mstp-clocks"))
278*4882a593Smuzhiyun 			goto found;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		/* BSC on r8a73a4/sh73a0 uses zb_clk instead of an mstp clock */
281*4882a593Smuzhiyun 		if (of_node_name_eq(clkspec.np, "zb_clk"))
282*4882a593Smuzhiyun 			goto found;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		of_node_put(clkspec.np);
285*4882a593Smuzhiyun 		i++;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun found:
291*4882a593Smuzhiyun 	clk = of_clk_get_from_provider(&clkspec);
292*4882a593Smuzhiyun 	of_node_put(clkspec.np);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (IS_ERR(clk))
295*4882a593Smuzhiyun 		return PTR_ERR(clk);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	error = pm_clk_create(dev);
298*4882a593Smuzhiyun 	if (error)
299*4882a593Smuzhiyun 		goto fail_put;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	error = pm_clk_add_clk(dev, clk);
302*4882a593Smuzhiyun 	if (error)
303*4882a593Smuzhiyun 		goto fail_destroy;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun fail_destroy:
308*4882a593Smuzhiyun 	pm_clk_destroy(dev);
309*4882a593Smuzhiyun fail_put:
310*4882a593Smuzhiyun 	clk_put(clk);
311*4882a593Smuzhiyun 	return error;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
cpg_mstp_detach_dev(struct generic_pm_domain * unused,struct device * dev)314*4882a593Smuzhiyun void cpg_mstp_detach_dev(struct generic_pm_domain *unused, struct device *dev)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	if (!pm_clk_no_clocks(dev))
317*4882a593Smuzhiyun 		pm_clk_destroy(dev);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
cpg_mstp_add_clk_domain(struct device_node * np)320*4882a593Smuzhiyun void __init cpg_mstp_add_clk_domain(struct device_node *np)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct generic_pm_domain *pd;
323*4882a593Smuzhiyun 	u32 ncells;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (of_property_read_u32(np, "#power-domain-cells", &ncells)) {
326*4882a593Smuzhiyun 		pr_warn("%pOF lacks #power-domain-cells\n", np);
327*4882a593Smuzhiyun 		return;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
331*4882a593Smuzhiyun 	if (!pd)
332*4882a593Smuzhiyun 		return;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	pd->name = np->name;
335*4882a593Smuzhiyun 	pd->flags = GENPD_FLAG_PM_CLK | GENPD_FLAG_ALWAYS_ON |
336*4882a593Smuzhiyun 		    GENPD_FLAG_ACTIVE_WAKEUP;
337*4882a593Smuzhiyun 	pd->attach_dev = cpg_mstp_attach_dev;
338*4882a593Smuzhiyun 	pd->detach_dev = cpg_mstp_detach_dev;
339*4882a593Smuzhiyun 	pm_genpd_init(pd, &pm_domain_always_on_gov, false);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	of_genpd_add_provider_simple(np, pd);
342*4882a593Smuzhiyun }
343