1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,videocc-sm8250.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "clk-alpha-pll.h"
14*4882a593Smuzhiyun #include "clk-branch.h"
15*4882a593Smuzhiyun #include "clk-rcg.h"
16*4882a593Smuzhiyun #include "clk-regmap.h"
17*4882a593Smuzhiyun #include "clk-regmap-divider.h"
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun #include "reset.h"
20*4882a593Smuzhiyun #include "gdsc.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun P_BI_TCXO,
24*4882a593Smuzhiyun P_CHIP_SLEEP_CLK,
25*4882a593Smuzhiyun P_CORE_BI_PLL_TEST_SE,
26*4882a593Smuzhiyun P_VIDEO_PLL0_OUT_MAIN,
27*4882a593Smuzhiyun P_VIDEO_PLL1_OUT_MAIN,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static struct pll_vco lucid_vco[] = {
31*4882a593Smuzhiyun { 249600000, 2000000000, 0 },
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static const struct alpha_pll_config video_pll0_config = {
35*4882a593Smuzhiyun .l = 0x25,
36*4882a593Smuzhiyun .alpha = 0x8000,
37*4882a593Smuzhiyun .config_ctl_val = 0x20485699,
38*4882a593Smuzhiyun .config_ctl_hi_val = 0x00002261,
39*4882a593Smuzhiyun .config_ctl_hi1_val = 0x329A699C,
40*4882a593Smuzhiyun .user_ctl_val = 0x00000000,
41*4882a593Smuzhiyun .user_ctl_hi_val = 0x00000805,
42*4882a593Smuzhiyun .user_ctl_hi1_val = 0x00000000,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static struct clk_alpha_pll video_pll0 = {
46*4882a593Smuzhiyun .offset = 0x42c,
47*4882a593Smuzhiyun .vco_table = lucid_vco,
48*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(lucid_vco),
49*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
50*4882a593Smuzhiyun .clkr = {
51*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
52*4882a593Smuzhiyun .name = "video_pll0",
53*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
54*4882a593Smuzhiyun .fw_name = "bi_tcxo",
55*4882a593Smuzhiyun },
56*4882a593Smuzhiyun .num_parents = 1,
57*4882a593Smuzhiyun .ops = &clk_alpha_pll_lucid_ops,
58*4882a593Smuzhiyun },
59*4882a593Smuzhiyun },
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const struct alpha_pll_config video_pll1_config = {
63*4882a593Smuzhiyun .l = 0x2B,
64*4882a593Smuzhiyun .alpha = 0xC000,
65*4882a593Smuzhiyun .config_ctl_val = 0x20485699,
66*4882a593Smuzhiyun .config_ctl_hi_val = 0x00002261,
67*4882a593Smuzhiyun .config_ctl_hi1_val = 0x329A699C,
68*4882a593Smuzhiyun .user_ctl_val = 0x00000000,
69*4882a593Smuzhiyun .user_ctl_hi_val = 0x00000805,
70*4882a593Smuzhiyun .user_ctl_hi1_val = 0x00000000,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct clk_alpha_pll video_pll1 = {
74*4882a593Smuzhiyun .offset = 0x7d0,
75*4882a593Smuzhiyun .vco_table = lucid_vco,
76*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(lucid_vco),
77*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
78*4882a593Smuzhiyun .clkr = {
79*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
80*4882a593Smuzhiyun .name = "video_pll1",
81*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
82*4882a593Smuzhiyun .fw_name = "bi_tcxo",
83*4882a593Smuzhiyun },
84*4882a593Smuzhiyun .num_parents = 1,
85*4882a593Smuzhiyun .ops = &clk_alpha_pll_lucid_ops,
86*4882a593Smuzhiyun },
87*4882a593Smuzhiyun },
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct parent_map video_cc_parent_map_1[] = {
91*4882a593Smuzhiyun { P_BI_TCXO, 0 },
92*4882a593Smuzhiyun { P_VIDEO_PLL0_OUT_MAIN, 1 },
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const struct clk_parent_data video_cc_parent_data_1[] = {
96*4882a593Smuzhiyun { .fw_name = "bi_tcxo" },
97*4882a593Smuzhiyun { .hw = &video_pll0.clkr.hw },
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const struct parent_map video_cc_parent_map_2[] = {
101*4882a593Smuzhiyun { P_BI_TCXO, 0 },
102*4882a593Smuzhiyun { P_VIDEO_PLL1_OUT_MAIN, 1 },
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static const struct clk_parent_data video_cc_parent_data_2[] = {
106*4882a593Smuzhiyun { .fw_name = "bi_tcxo" },
107*4882a593Smuzhiyun { .hw = &video_pll1.clkr.hw },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const struct freq_tbl ftbl_video_cc_mvs0_clk_src[] = {
111*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
112*4882a593Smuzhiyun F(720000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
113*4882a593Smuzhiyun F(1014000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
114*4882a593Smuzhiyun F(1098000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
115*4882a593Smuzhiyun F(1332000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
116*4882a593Smuzhiyun { }
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct clk_rcg2 video_cc_mvs0_clk_src = {
120*4882a593Smuzhiyun .cmd_rcgr = 0xb94,
121*4882a593Smuzhiyun .mnd_width = 0,
122*4882a593Smuzhiyun .hid_width = 5,
123*4882a593Smuzhiyun .parent_map = video_cc_parent_map_1,
124*4882a593Smuzhiyun .freq_tbl = ftbl_video_cc_mvs0_clk_src,
125*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
126*4882a593Smuzhiyun .name = "video_cc_mvs0_clk_src",
127*4882a593Smuzhiyun .parent_data = video_cc_parent_data_1,
128*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(video_cc_parent_data_1),
129*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
130*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const struct freq_tbl ftbl_video_cc_mvs1_clk_src[] = {
135*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
136*4882a593Smuzhiyun F(840000000, P_VIDEO_PLL1_OUT_MAIN, 1, 0, 0),
137*4882a593Smuzhiyun F(1098000000, P_VIDEO_PLL1_OUT_MAIN, 1, 0, 0),
138*4882a593Smuzhiyun F(1332000000, P_VIDEO_PLL1_OUT_MAIN, 1, 0, 0),
139*4882a593Smuzhiyun { }
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static struct clk_rcg2 video_cc_mvs1_clk_src = {
143*4882a593Smuzhiyun .cmd_rcgr = 0xbb4,
144*4882a593Smuzhiyun .mnd_width = 0,
145*4882a593Smuzhiyun .hid_width = 5,
146*4882a593Smuzhiyun .parent_map = video_cc_parent_map_2,
147*4882a593Smuzhiyun .freq_tbl = ftbl_video_cc_mvs1_clk_src,
148*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
149*4882a593Smuzhiyun .name = "video_cc_mvs1_clk_src",
150*4882a593Smuzhiyun .parent_data = video_cc_parent_data_2,
151*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(video_cc_parent_data_2),
152*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
153*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
154*4882a593Smuzhiyun },
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct clk_regmap_div video_cc_mvs0c_div2_div_clk_src = {
158*4882a593Smuzhiyun .reg = 0xc54,
159*4882a593Smuzhiyun .shift = 0,
160*4882a593Smuzhiyun .width = 2,
161*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data) {
162*4882a593Smuzhiyun .name = "video_cc_mvs0c_div2_div_clk_src",
163*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
164*4882a593Smuzhiyun .hw = &video_cc_mvs0_clk_src.clkr.hw,
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun .num_parents = 1,
167*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
168*4882a593Smuzhiyun .ops = &clk_regmap_div_ro_ops,
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static struct clk_regmap_div video_cc_mvs1c_div2_div_clk_src = {
173*4882a593Smuzhiyun .reg = 0xcf4,
174*4882a593Smuzhiyun .shift = 0,
175*4882a593Smuzhiyun .width = 2,
176*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data) {
177*4882a593Smuzhiyun .name = "video_cc_mvs1c_div2_div_clk_src",
178*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
179*4882a593Smuzhiyun .hw = &video_cc_mvs1_clk_src.clkr.hw,
180*4882a593Smuzhiyun },
181*4882a593Smuzhiyun .num_parents = 1,
182*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
183*4882a593Smuzhiyun .ops = &clk_regmap_div_ro_ops,
184*4882a593Smuzhiyun },
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static struct clk_branch video_cc_mvs0c_clk = {
188*4882a593Smuzhiyun .halt_reg = 0xc34,
189*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
190*4882a593Smuzhiyun .clkr = {
191*4882a593Smuzhiyun .enable_reg = 0xc34,
192*4882a593Smuzhiyun .enable_mask = BIT(0),
193*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
194*4882a593Smuzhiyun .name = "video_cc_mvs0c_clk",
195*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
196*4882a593Smuzhiyun .hw = &video_cc_mvs0c_div2_div_clk_src.clkr.hw,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun .num_parents = 1,
199*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
200*4882a593Smuzhiyun .ops = &clk_branch2_ops,
201*4882a593Smuzhiyun },
202*4882a593Smuzhiyun },
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static struct clk_branch video_cc_mvs1_div2_clk = {
206*4882a593Smuzhiyun .halt_reg = 0xdf4,
207*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
208*4882a593Smuzhiyun .clkr = {
209*4882a593Smuzhiyun .enable_reg = 0xdf4,
210*4882a593Smuzhiyun .enable_mask = BIT(0),
211*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
212*4882a593Smuzhiyun .name = "video_cc_mvs1_div2_clk",
213*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
214*4882a593Smuzhiyun .hw = &video_cc_mvs1c_div2_div_clk_src.clkr.hw,
215*4882a593Smuzhiyun },
216*4882a593Smuzhiyun .num_parents = 1,
217*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
218*4882a593Smuzhiyun .ops = &clk_branch2_ops,
219*4882a593Smuzhiyun },
220*4882a593Smuzhiyun },
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static struct clk_branch video_cc_mvs1c_clk = {
224*4882a593Smuzhiyun .halt_reg = 0xcd4,
225*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
226*4882a593Smuzhiyun .clkr = {
227*4882a593Smuzhiyun .enable_reg = 0xcd4,
228*4882a593Smuzhiyun .enable_mask = BIT(0),
229*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
230*4882a593Smuzhiyun .name = "video_cc_mvs1c_clk",
231*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
232*4882a593Smuzhiyun .hw = &video_cc_mvs1c_div2_div_clk_src.clkr.hw,
233*4882a593Smuzhiyun },
234*4882a593Smuzhiyun .num_parents = 1,
235*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
236*4882a593Smuzhiyun .ops = &clk_branch2_ops,
237*4882a593Smuzhiyun },
238*4882a593Smuzhiyun },
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static struct gdsc mvs0c_gdsc = {
242*4882a593Smuzhiyun .gdscr = 0xbf8,
243*4882a593Smuzhiyun .pd = {
244*4882a593Smuzhiyun .name = "mvs0c_gdsc",
245*4882a593Smuzhiyun },
246*4882a593Smuzhiyun .flags = 0,
247*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static struct gdsc mvs1c_gdsc = {
251*4882a593Smuzhiyun .gdscr = 0xc98,
252*4882a593Smuzhiyun .pd = {
253*4882a593Smuzhiyun .name = "mvs1c_gdsc",
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun .flags = 0,
256*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static struct gdsc mvs0_gdsc = {
260*4882a593Smuzhiyun .gdscr = 0xd18,
261*4882a593Smuzhiyun .pd = {
262*4882a593Smuzhiyun .name = "mvs0_gdsc",
263*4882a593Smuzhiyun },
264*4882a593Smuzhiyun .flags = HW_CTRL,
265*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct gdsc mvs1_gdsc = {
269*4882a593Smuzhiyun .gdscr = 0xd98,
270*4882a593Smuzhiyun .pd = {
271*4882a593Smuzhiyun .name = "mvs1_gdsc",
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun .flags = HW_CTRL,
274*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct clk_regmap *video_cc_sm8250_clocks[] = {
278*4882a593Smuzhiyun [VIDEO_CC_MVS0_CLK_SRC] = &video_cc_mvs0_clk_src.clkr,
279*4882a593Smuzhiyun [VIDEO_CC_MVS0C_CLK] = &video_cc_mvs0c_clk.clkr,
280*4882a593Smuzhiyun [VIDEO_CC_MVS0C_DIV2_DIV_CLK_SRC] = &video_cc_mvs0c_div2_div_clk_src.clkr,
281*4882a593Smuzhiyun [VIDEO_CC_MVS1_CLK_SRC] = &video_cc_mvs1_clk_src.clkr,
282*4882a593Smuzhiyun [VIDEO_CC_MVS1_DIV2_CLK] = &video_cc_mvs1_div2_clk.clkr,
283*4882a593Smuzhiyun [VIDEO_CC_MVS1C_CLK] = &video_cc_mvs1c_clk.clkr,
284*4882a593Smuzhiyun [VIDEO_CC_MVS1C_DIV2_DIV_CLK_SRC] = &video_cc_mvs1c_div2_div_clk_src.clkr,
285*4882a593Smuzhiyun [VIDEO_CC_PLL0] = &video_pll0.clkr,
286*4882a593Smuzhiyun [VIDEO_CC_PLL1] = &video_pll1.clkr,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const struct qcom_reset_map video_cc_sm8250_resets[] = {
290*4882a593Smuzhiyun [VIDEO_CC_CVP_INTERFACE_BCR] = { 0xe54 },
291*4882a593Smuzhiyun [VIDEO_CC_CVP_MVS0_BCR] = { 0xd14 },
292*4882a593Smuzhiyun [VIDEO_CC_MVS0C_CLK_ARES] = { 0xc34, 2 },
293*4882a593Smuzhiyun [VIDEO_CC_CVP_MVS0C_BCR] = { 0xbf4 },
294*4882a593Smuzhiyun [VIDEO_CC_CVP_MVS1_BCR] = { 0xd94 },
295*4882a593Smuzhiyun [VIDEO_CC_MVS1C_CLK_ARES] = { 0xcd4, 2 },
296*4882a593Smuzhiyun [VIDEO_CC_CVP_MVS1C_BCR] = { 0xc94 },
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static struct gdsc *video_cc_sm8250_gdscs[] = {
300*4882a593Smuzhiyun [MVS0C_GDSC] = &mvs0c_gdsc,
301*4882a593Smuzhiyun [MVS1C_GDSC] = &mvs1c_gdsc,
302*4882a593Smuzhiyun [MVS0_GDSC] = &mvs0_gdsc,
303*4882a593Smuzhiyun [MVS1_GDSC] = &mvs1_gdsc,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static const struct regmap_config video_cc_sm8250_regmap_config = {
307*4882a593Smuzhiyun .reg_bits = 32,
308*4882a593Smuzhiyun .reg_stride = 4,
309*4882a593Smuzhiyun .val_bits = 32,
310*4882a593Smuzhiyun .max_register = 0xf4c,
311*4882a593Smuzhiyun .fast_io = true,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const struct qcom_cc_desc video_cc_sm8250_desc = {
315*4882a593Smuzhiyun .config = &video_cc_sm8250_regmap_config,
316*4882a593Smuzhiyun .clks = video_cc_sm8250_clocks,
317*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(video_cc_sm8250_clocks),
318*4882a593Smuzhiyun .resets = video_cc_sm8250_resets,
319*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(video_cc_sm8250_resets),
320*4882a593Smuzhiyun .gdscs = video_cc_sm8250_gdscs,
321*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(video_cc_sm8250_gdscs),
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static const struct of_device_id video_cc_sm8250_match_table[] = {
325*4882a593Smuzhiyun { .compatible = "qcom,sm8250-videocc" },
326*4882a593Smuzhiyun { }
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, video_cc_sm8250_match_table);
329*4882a593Smuzhiyun
video_cc_sm8250_probe(struct platform_device * pdev)330*4882a593Smuzhiyun static int video_cc_sm8250_probe(struct platform_device *pdev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct regmap *regmap;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &video_cc_sm8250_desc);
335*4882a593Smuzhiyun if (IS_ERR(regmap))
336*4882a593Smuzhiyun return PTR_ERR(regmap);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun clk_lucid_pll_configure(&video_pll0, regmap, &video_pll0_config);
339*4882a593Smuzhiyun clk_lucid_pll_configure(&video_pll1, regmap, &video_pll1_config);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Keep VIDEO_CC_AHB_CLK and VIDEO_CC_XO_CLK ALWAYS-ON */
342*4882a593Smuzhiyun regmap_update_bits(regmap, 0xe58, BIT(0), BIT(0));
343*4882a593Smuzhiyun regmap_update_bits(regmap, 0xeec, BIT(0), BIT(0));
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &video_cc_sm8250_desc, regmap);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun static struct platform_driver video_cc_sm8250_driver = {
349*4882a593Smuzhiyun .probe = video_cc_sm8250_probe,
350*4882a593Smuzhiyun .driver = {
351*4882a593Smuzhiyun .name = "sm8250-videocc",
352*4882a593Smuzhiyun .of_match_table = video_cc_sm8250_match_table,
353*4882a593Smuzhiyun },
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
video_cc_sm8250_init(void)356*4882a593Smuzhiyun static int __init video_cc_sm8250_init(void)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun return platform_driver_register(&video_cc_sm8250_driver);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun subsys_initcall(video_cc_sm8250_init);
361*4882a593Smuzhiyun
video_cc_sm8250_exit(void)362*4882a593Smuzhiyun static void __exit video_cc_sm8250_exit(void)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun platform_driver_unregister(&video_cc_sm8250_driver);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun module_exit(video_cc_sm8250_exit);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
369*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI VIDEOCC SM8250 Driver");
370