1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,videocc-sm8150.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun #include "clk-alpha-pll.h"
15*4882a593Smuzhiyun #include "clk-branch.h"
16*4882a593Smuzhiyun #include "clk-rcg.h"
17*4882a593Smuzhiyun #include "clk-regmap.h"
18*4882a593Smuzhiyun #include "reset.h"
19*4882a593Smuzhiyun #include "gdsc.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun enum {
22*4882a593Smuzhiyun P_BI_TCXO,
23*4882a593Smuzhiyun P_CHIP_SLEEP_CLK,
24*4882a593Smuzhiyun P_CORE_BI_PLL_TEST_SE,
25*4882a593Smuzhiyun P_VIDEO_PLL0_OUT_EVEN,
26*4882a593Smuzhiyun P_VIDEO_PLL0_OUT_MAIN,
27*4882a593Smuzhiyun P_VIDEO_PLL0_OUT_ODD,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static struct pll_vco trion_vco[] = {
31*4882a593Smuzhiyun { 249600000, 2000000000, 0 },
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static struct alpha_pll_config video_pll0_config = {
35*4882a593Smuzhiyun .l = 0x14,
36*4882a593Smuzhiyun .alpha = 0xD555,
37*4882a593Smuzhiyun .config_ctl_val = 0x20485699,
38*4882a593Smuzhiyun .config_ctl_hi_val = 0x00002267,
39*4882a593Smuzhiyun .config_ctl_hi1_val = 0x00000024,
40*4882a593Smuzhiyun .user_ctl_val = 0x00000000,
41*4882a593Smuzhiyun .user_ctl_hi_val = 0x00000805,
42*4882a593Smuzhiyun .user_ctl_hi1_val = 0x000000D0,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static struct clk_alpha_pll video_pll0 = {
46*4882a593Smuzhiyun .offset = 0x42c,
47*4882a593Smuzhiyun .vco_table = trion_vco,
48*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(trion_vco),
49*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
50*4882a593Smuzhiyun .clkr = {
51*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
52*4882a593Smuzhiyun .name = "video_pll0",
53*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
54*4882a593Smuzhiyun .fw_name = "bi_tcxo",
55*4882a593Smuzhiyun },
56*4882a593Smuzhiyun .num_parents = 1,
57*4882a593Smuzhiyun .ops = &clk_alpha_pll_trion_ops,
58*4882a593Smuzhiyun },
59*4882a593Smuzhiyun },
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const struct parent_map video_cc_parent_map_0[] = {
63*4882a593Smuzhiyun { P_BI_TCXO, 0 },
64*4882a593Smuzhiyun { P_VIDEO_PLL0_OUT_MAIN, 1 },
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct clk_parent_data video_cc_parent_data_0[] = {
68*4882a593Smuzhiyun { .fw_name = "bi_tcxo" },
69*4882a593Smuzhiyun { .hw = &video_pll0.clkr.hw },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static const struct freq_tbl ftbl_video_cc_iris_clk_src[] = {
73*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
74*4882a593Smuzhiyun F(200000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
75*4882a593Smuzhiyun F(240000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
76*4882a593Smuzhiyun F(338000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
77*4882a593Smuzhiyun F(365000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
78*4882a593Smuzhiyun F(444000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
79*4882a593Smuzhiyun F(533000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
80*4882a593Smuzhiyun { }
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct clk_rcg2 video_cc_iris_clk_src = {
84*4882a593Smuzhiyun .cmd_rcgr = 0x7f0,
85*4882a593Smuzhiyun .mnd_width = 0,
86*4882a593Smuzhiyun .hid_width = 5,
87*4882a593Smuzhiyun .parent_map = video_cc_parent_map_0,
88*4882a593Smuzhiyun .freq_tbl = ftbl_video_cc_iris_clk_src,
89*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
90*4882a593Smuzhiyun .name = "video_cc_iris_clk_src",
91*4882a593Smuzhiyun .parent_data = video_cc_parent_data_0,
92*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(video_cc_parent_data_0),
93*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
94*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static struct clk_branch video_cc_iris_ahb_clk = {
99*4882a593Smuzhiyun .halt_reg = 0x8f4,
100*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
101*4882a593Smuzhiyun .clkr = {
102*4882a593Smuzhiyun .enable_reg = 0x8f4,
103*4882a593Smuzhiyun .enable_mask = BIT(0),
104*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
105*4882a593Smuzhiyun .name = "video_cc_iris_ahb_clk",
106*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
107*4882a593Smuzhiyun .hw = &video_cc_iris_clk_src.clkr.hw,
108*4882a593Smuzhiyun },
109*4882a593Smuzhiyun .num_parents = 1,
110*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
111*4882a593Smuzhiyun .ops = &clk_branch2_ops,
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun },
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static struct clk_branch video_cc_mvs0_core_clk = {
117*4882a593Smuzhiyun .halt_reg = 0x890,
118*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
119*4882a593Smuzhiyun .clkr = {
120*4882a593Smuzhiyun .enable_reg = 0x890,
121*4882a593Smuzhiyun .enable_mask = BIT(0),
122*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
123*4882a593Smuzhiyun .name = "video_cc_mvs0_core_clk",
124*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
125*4882a593Smuzhiyun .hw = &video_cc_iris_clk_src.clkr.hw,
126*4882a593Smuzhiyun },
127*4882a593Smuzhiyun .num_parents = 1,
128*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
129*4882a593Smuzhiyun .ops = &clk_branch2_ops,
130*4882a593Smuzhiyun },
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static struct clk_branch video_cc_mvs1_core_clk = {
135*4882a593Smuzhiyun .halt_reg = 0x8d0,
136*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
137*4882a593Smuzhiyun .clkr = {
138*4882a593Smuzhiyun .enable_reg = 0x8d0,
139*4882a593Smuzhiyun .enable_mask = BIT(0),
140*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
141*4882a593Smuzhiyun .name = "video_cc_mvs1_core_clk",
142*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
143*4882a593Smuzhiyun .hw = &video_cc_iris_clk_src.clkr.hw,
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun .num_parents = 1,
146*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
147*4882a593Smuzhiyun .ops = &clk_branch2_ops,
148*4882a593Smuzhiyun },
149*4882a593Smuzhiyun },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static struct clk_branch video_cc_mvsc_core_clk = {
153*4882a593Smuzhiyun .halt_reg = 0x850,
154*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
155*4882a593Smuzhiyun .clkr = {
156*4882a593Smuzhiyun .enable_reg = 0x850,
157*4882a593Smuzhiyun .enable_mask = BIT(0),
158*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
159*4882a593Smuzhiyun .name = "video_cc_mvsc_core_clk",
160*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
161*4882a593Smuzhiyun .hw = &video_cc_iris_clk_src.clkr.hw,
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun .num_parents = 1,
164*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
165*4882a593Smuzhiyun .ops = &clk_branch2_ops,
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static struct gdsc venus_gdsc = {
171*4882a593Smuzhiyun .gdscr = 0x814,
172*4882a593Smuzhiyun .pd = {
173*4882a593Smuzhiyun .name = "venus_gdsc",
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun .flags = 0,
176*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct gdsc vcodec0_gdsc = {
180*4882a593Smuzhiyun .gdscr = 0x874,
181*4882a593Smuzhiyun .pd = {
182*4882a593Smuzhiyun .name = "vcodec0_gdsc",
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun .flags = HW_CTRL,
185*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static struct gdsc vcodec1_gdsc = {
189*4882a593Smuzhiyun .gdscr = 0x8b4,
190*4882a593Smuzhiyun .pd = {
191*4882a593Smuzhiyun .name = "vcodec1_gdsc",
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun .flags = HW_CTRL,
194*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun static struct clk_regmap *video_cc_sm8150_clocks[] = {
197*4882a593Smuzhiyun [VIDEO_CC_IRIS_AHB_CLK] = &video_cc_iris_ahb_clk.clkr,
198*4882a593Smuzhiyun [VIDEO_CC_IRIS_CLK_SRC] = &video_cc_iris_clk_src.clkr,
199*4882a593Smuzhiyun [VIDEO_CC_MVS0_CORE_CLK] = &video_cc_mvs0_core_clk.clkr,
200*4882a593Smuzhiyun [VIDEO_CC_MVS1_CORE_CLK] = &video_cc_mvs1_core_clk.clkr,
201*4882a593Smuzhiyun [VIDEO_CC_MVSC_CORE_CLK] = &video_cc_mvsc_core_clk.clkr,
202*4882a593Smuzhiyun [VIDEO_CC_PLL0] = &video_pll0.clkr,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static struct gdsc *video_cc_sm8150_gdscs[] = {
206*4882a593Smuzhiyun [VENUS_GDSC] = &venus_gdsc,
207*4882a593Smuzhiyun [VCODEC0_GDSC] = &vcodec0_gdsc,
208*4882a593Smuzhiyun [VCODEC1_GDSC] = &vcodec1_gdsc,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static const struct regmap_config video_cc_sm8150_regmap_config = {
212*4882a593Smuzhiyun .reg_bits = 32,
213*4882a593Smuzhiyun .reg_stride = 4,
214*4882a593Smuzhiyun .val_bits = 32,
215*4882a593Smuzhiyun .max_register = 0xb94,
216*4882a593Smuzhiyun .fast_io = true,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct qcom_reset_map video_cc_sm8150_resets[] = {
220*4882a593Smuzhiyun [VIDEO_CC_MVSC_CORE_CLK_BCR] = { 0x850, 2 },
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct qcom_cc_desc video_cc_sm8150_desc = {
224*4882a593Smuzhiyun .config = &video_cc_sm8150_regmap_config,
225*4882a593Smuzhiyun .clks = video_cc_sm8150_clocks,
226*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(video_cc_sm8150_clocks),
227*4882a593Smuzhiyun .resets = video_cc_sm8150_resets,
228*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(video_cc_sm8150_resets),
229*4882a593Smuzhiyun .gdscs = video_cc_sm8150_gdscs,
230*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(video_cc_sm8150_gdscs),
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct of_device_id video_cc_sm8150_match_table[] = {
234*4882a593Smuzhiyun { .compatible = "qcom,sm8150-videocc" },
235*4882a593Smuzhiyun { }
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, video_cc_sm8150_match_table);
238*4882a593Smuzhiyun
video_cc_sm8150_probe(struct platform_device * pdev)239*4882a593Smuzhiyun static int video_cc_sm8150_probe(struct platform_device *pdev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct regmap *regmap;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &video_cc_sm8150_desc);
244*4882a593Smuzhiyun if (IS_ERR(regmap))
245*4882a593Smuzhiyun return PTR_ERR(regmap);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun clk_trion_pll_configure(&video_pll0, regmap, &video_pll0_config);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Keep VIDEO_CC_XO_CLK ALWAYS-ON */
250*4882a593Smuzhiyun regmap_update_bits(regmap, 0x984, 0x1, 0x1);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &video_cc_sm8150_desc, regmap);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static struct platform_driver video_cc_sm8150_driver = {
256*4882a593Smuzhiyun .probe = video_cc_sm8150_probe,
257*4882a593Smuzhiyun .driver = {
258*4882a593Smuzhiyun .name = "video_cc-sm8150",
259*4882a593Smuzhiyun .of_match_table = video_cc_sm8150_match_table,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
video_cc_sm8150_init(void)263*4882a593Smuzhiyun static int __init video_cc_sm8150_init(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun return platform_driver_register(&video_cc_sm8150_driver);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun subsys_initcall(video_cc_sm8150_init);
268*4882a593Smuzhiyun
video_cc_sm8150_exit(void)269*4882a593Smuzhiyun static void __exit video_cc_sm8150_exit(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun platform_driver_unregister(&video_cc_sm8150_driver);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun module_exit(video_cc_sm8150_exit);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
276*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI VIDEOCC SM8150 Driver");
277