1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,videocc-sdm845.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun #include "clk-alpha-pll.h"
15*4882a593Smuzhiyun #include "clk-branch.h"
16*4882a593Smuzhiyun #include "clk-rcg.h"
17*4882a593Smuzhiyun #include "clk-regmap.h"
18*4882a593Smuzhiyun #include "clk-pll.h"
19*4882a593Smuzhiyun #include "gdsc.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun enum {
22*4882a593Smuzhiyun P_BI_TCXO,
23*4882a593Smuzhiyun P_CORE_BI_PLL_TEST_SE,
24*4882a593Smuzhiyun P_VIDEO_PLL0_OUT_EVEN,
25*4882a593Smuzhiyun P_VIDEO_PLL0_OUT_MAIN,
26*4882a593Smuzhiyun P_VIDEO_PLL0_OUT_ODD,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static const struct parent_map video_cc_parent_map_0[] = {
30*4882a593Smuzhiyun { P_BI_TCXO, 0 },
31*4882a593Smuzhiyun { P_VIDEO_PLL0_OUT_MAIN, 1 },
32*4882a593Smuzhiyun { P_VIDEO_PLL0_OUT_EVEN, 2 },
33*4882a593Smuzhiyun { P_VIDEO_PLL0_OUT_ODD, 3 },
34*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 4 },
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const char * const video_cc_parent_names_0[] = {
38*4882a593Smuzhiyun "bi_tcxo",
39*4882a593Smuzhiyun "video_pll0",
40*4882a593Smuzhiyun "video_pll0_out_even",
41*4882a593Smuzhiyun "video_pll0_out_odd",
42*4882a593Smuzhiyun "core_bi_pll_test_se",
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct alpha_pll_config video_pll0_config = {
46*4882a593Smuzhiyun .l = 0x10,
47*4882a593Smuzhiyun .alpha = 0xaaab,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct clk_alpha_pll video_pll0 = {
51*4882a593Smuzhiyun .offset = 0x42c,
52*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
53*4882a593Smuzhiyun .clkr = {
54*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
55*4882a593Smuzhiyun .name = "video_pll0",
56*4882a593Smuzhiyun .parent_names = (const char *[]){ "bi_tcxo" },
57*4882a593Smuzhiyun .num_parents = 1,
58*4882a593Smuzhiyun .ops = &clk_alpha_pll_fabia_ops,
59*4882a593Smuzhiyun },
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const struct freq_tbl ftbl_video_cc_venus_clk_src[] = {
64*4882a593Smuzhiyun F(100000000, P_VIDEO_PLL0_OUT_MAIN, 4, 0, 0),
65*4882a593Smuzhiyun F(200000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
66*4882a593Smuzhiyun F(330000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
67*4882a593Smuzhiyun F(404000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
68*4882a593Smuzhiyun F(444000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
69*4882a593Smuzhiyun F(533000000, P_VIDEO_PLL0_OUT_MAIN, 1, 0, 0),
70*4882a593Smuzhiyun { }
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct clk_rcg2 video_cc_venus_clk_src = {
74*4882a593Smuzhiyun .cmd_rcgr = 0x7f0,
75*4882a593Smuzhiyun .mnd_width = 0,
76*4882a593Smuzhiyun .hid_width = 5,
77*4882a593Smuzhiyun .parent_map = video_cc_parent_map_0,
78*4882a593Smuzhiyun .freq_tbl = ftbl_video_cc_venus_clk_src,
79*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
80*4882a593Smuzhiyun .name = "video_cc_venus_clk_src",
81*4882a593Smuzhiyun .parent_names = video_cc_parent_names_0,
82*4882a593Smuzhiyun .num_parents = 5,
83*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
84*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct clk_branch video_cc_apb_clk = {
89*4882a593Smuzhiyun .halt_reg = 0x990,
90*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
91*4882a593Smuzhiyun .clkr = {
92*4882a593Smuzhiyun .enable_reg = 0x990,
93*4882a593Smuzhiyun .enable_mask = BIT(0),
94*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
95*4882a593Smuzhiyun .name = "video_cc_apb_clk",
96*4882a593Smuzhiyun .ops = &clk_branch2_ops,
97*4882a593Smuzhiyun },
98*4882a593Smuzhiyun },
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static struct clk_branch video_cc_at_clk = {
102*4882a593Smuzhiyun .halt_reg = 0x9f0,
103*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
104*4882a593Smuzhiyun .clkr = {
105*4882a593Smuzhiyun .enable_reg = 0x9f0,
106*4882a593Smuzhiyun .enable_mask = BIT(0),
107*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
108*4882a593Smuzhiyun .name = "video_cc_at_clk",
109*4882a593Smuzhiyun .ops = &clk_branch2_ops,
110*4882a593Smuzhiyun },
111*4882a593Smuzhiyun },
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static struct clk_branch video_cc_qdss_trig_clk = {
115*4882a593Smuzhiyun .halt_reg = 0x970,
116*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
117*4882a593Smuzhiyun .clkr = {
118*4882a593Smuzhiyun .enable_reg = 0x970,
119*4882a593Smuzhiyun .enable_mask = BIT(0),
120*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
121*4882a593Smuzhiyun .name = "video_cc_qdss_trig_clk",
122*4882a593Smuzhiyun .ops = &clk_branch2_ops,
123*4882a593Smuzhiyun },
124*4882a593Smuzhiyun },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static struct clk_branch video_cc_qdss_tsctr_div8_clk = {
128*4882a593Smuzhiyun .halt_reg = 0x9d0,
129*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
130*4882a593Smuzhiyun .clkr = {
131*4882a593Smuzhiyun .enable_reg = 0x9d0,
132*4882a593Smuzhiyun .enable_mask = BIT(0),
133*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
134*4882a593Smuzhiyun .name = "video_cc_qdss_tsctr_div8_clk",
135*4882a593Smuzhiyun .ops = &clk_branch2_ops,
136*4882a593Smuzhiyun },
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static struct clk_branch video_cc_vcodec0_axi_clk = {
141*4882a593Smuzhiyun .halt_reg = 0x930,
142*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
143*4882a593Smuzhiyun .clkr = {
144*4882a593Smuzhiyun .enable_reg = 0x930,
145*4882a593Smuzhiyun .enable_mask = BIT(0),
146*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
147*4882a593Smuzhiyun .name = "video_cc_vcodec0_axi_clk",
148*4882a593Smuzhiyun .ops = &clk_branch2_ops,
149*4882a593Smuzhiyun },
150*4882a593Smuzhiyun },
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static struct clk_branch video_cc_vcodec0_core_clk = {
154*4882a593Smuzhiyun .halt_reg = 0x890,
155*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
156*4882a593Smuzhiyun .clkr = {
157*4882a593Smuzhiyun .enable_reg = 0x890,
158*4882a593Smuzhiyun .enable_mask = BIT(0),
159*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
160*4882a593Smuzhiyun .name = "video_cc_vcodec0_core_clk",
161*4882a593Smuzhiyun .parent_names = (const char *[]){
162*4882a593Smuzhiyun "video_cc_venus_clk_src",
163*4882a593Smuzhiyun },
164*4882a593Smuzhiyun .num_parents = 1,
165*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
166*4882a593Smuzhiyun .ops = &clk_branch2_ops,
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun },
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct clk_branch video_cc_vcodec1_axi_clk = {
172*4882a593Smuzhiyun .halt_reg = 0x950,
173*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
174*4882a593Smuzhiyun .clkr = {
175*4882a593Smuzhiyun .enable_reg = 0x950,
176*4882a593Smuzhiyun .enable_mask = BIT(0),
177*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
178*4882a593Smuzhiyun .name = "video_cc_vcodec1_axi_clk",
179*4882a593Smuzhiyun .ops = &clk_branch2_ops,
180*4882a593Smuzhiyun },
181*4882a593Smuzhiyun },
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct clk_branch video_cc_vcodec1_core_clk = {
185*4882a593Smuzhiyun .halt_reg = 0x8d0,
186*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
187*4882a593Smuzhiyun .clkr = {
188*4882a593Smuzhiyun .enable_reg = 0x8d0,
189*4882a593Smuzhiyun .enable_mask = BIT(0),
190*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
191*4882a593Smuzhiyun .name = "video_cc_vcodec1_core_clk",
192*4882a593Smuzhiyun .parent_names = (const char *[]){
193*4882a593Smuzhiyun "video_cc_venus_clk_src",
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun .num_parents = 1,
196*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
197*4882a593Smuzhiyun .ops = &clk_branch2_ops,
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct clk_branch video_cc_venus_ahb_clk = {
203*4882a593Smuzhiyun .halt_reg = 0x9b0,
204*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
205*4882a593Smuzhiyun .clkr = {
206*4882a593Smuzhiyun .enable_reg = 0x9b0,
207*4882a593Smuzhiyun .enable_mask = BIT(0),
208*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
209*4882a593Smuzhiyun .name = "video_cc_venus_ahb_clk",
210*4882a593Smuzhiyun .ops = &clk_branch2_ops,
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static struct clk_branch video_cc_venus_ctl_axi_clk = {
216*4882a593Smuzhiyun .halt_reg = 0x910,
217*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
218*4882a593Smuzhiyun .clkr = {
219*4882a593Smuzhiyun .enable_reg = 0x910,
220*4882a593Smuzhiyun .enable_mask = BIT(0),
221*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
222*4882a593Smuzhiyun .name = "video_cc_venus_ctl_axi_clk",
223*4882a593Smuzhiyun .ops = &clk_branch2_ops,
224*4882a593Smuzhiyun },
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct clk_branch video_cc_venus_ctl_core_clk = {
229*4882a593Smuzhiyun .halt_reg = 0x850,
230*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
231*4882a593Smuzhiyun .clkr = {
232*4882a593Smuzhiyun .enable_reg = 0x850,
233*4882a593Smuzhiyun .enable_mask = BIT(0),
234*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
235*4882a593Smuzhiyun .name = "video_cc_venus_ctl_core_clk",
236*4882a593Smuzhiyun .parent_names = (const char *[]){
237*4882a593Smuzhiyun "video_cc_venus_clk_src",
238*4882a593Smuzhiyun },
239*4882a593Smuzhiyun .num_parents = 1,
240*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
241*4882a593Smuzhiyun .ops = &clk_branch2_ops,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun },
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static struct gdsc venus_gdsc = {
247*4882a593Smuzhiyun .gdscr = 0x814,
248*4882a593Smuzhiyun .pd = {
249*4882a593Smuzhiyun .name = "venus_gdsc",
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x850, 0x910 },
252*4882a593Smuzhiyun .cxc_count = 2,
253*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
254*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static struct gdsc vcodec0_gdsc = {
258*4882a593Smuzhiyun .gdscr = 0x874,
259*4882a593Smuzhiyun .pd = {
260*4882a593Smuzhiyun .name = "vcodec0_gdsc",
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x890, 0x930 },
263*4882a593Smuzhiyun .cxc_count = 2,
264*4882a593Smuzhiyun .flags = HW_CTRL | POLL_CFG_GDSCR,
265*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct gdsc vcodec1_gdsc = {
269*4882a593Smuzhiyun .gdscr = 0x8b4,
270*4882a593Smuzhiyun .pd = {
271*4882a593Smuzhiyun .name = "vcodec1_gdsc",
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x8d0, 0x950 },
274*4882a593Smuzhiyun .cxc_count = 2,
275*4882a593Smuzhiyun .flags = HW_CTRL | POLL_CFG_GDSCR,
276*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static struct clk_regmap *video_cc_sdm845_clocks[] = {
280*4882a593Smuzhiyun [VIDEO_CC_APB_CLK] = &video_cc_apb_clk.clkr,
281*4882a593Smuzhiyun [VIDEO_CC_AT_CLK] = &video_cc_at_clk.clkr,
282*4882a593Smuzhiyun [VIDEO_CC_QDSS_TRIG_CLK] = &video_cc_qdss_trig_clk.clkr,
283*4882a593Smuzhiyun [VIDEO_CC_QDSS_TSCTR_DIV8_CLK] = &video_cc_qdss_tsctr_div8_clk.clkr,
284*4882a593Smuzhiyun [VIDEO_CC_VCODEC0_AXI_CLK] = &video_cc_vcodec0_axi_clk.clkr,
285*4882a593Smuzhiyun [VIDEO_CC_VCODEC0_CORE_CLK] = &video_cc_vcodec0_core_clk.clkr,
286*4882a593Smuzhiyun [VIDEO_CC_VCODEC1_AXI_CLK] = &video_cc_vcodec1_axi_clk.clkr,
287*4882a593Smuzhiyun [VIDEO_CC_VCODEC1_CORE_CLK] = &video_cc_vcodec1_core_clk.clkr,
288*4882a593Smuzhiyun [VIDEO_CC_VENUS_AHB_CLK] = &video_cc_venus_ahb_clk.clkr,
289*4882a593Smuzhiyun [VIDEO_CC_VENUS_CLK_SRC] = &video_cc_venus_clk_src.clkr,
290*4882a593Smuzhiyun [VIDEO_CC_VENUS_CTL_AXI_CLK] = &video_cc_venus_ctl_axi_clk.clkr,
291*4882a593Smuzhiyun [VIDEO_CC_VENUS_CTL_CORE_CLK] = &video_cc_venus_ctl_core_clk.clkr,
292*4882a593Smuzhiyun [VIDEO_PLL0] = &video_pll0.clkr,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static struct gdsc *video_cc_sdm845_gdscs[] = {
296*4882a593Smuzhiyun [VENUS_GDSC] = &venus_gdsc,
297*4882a593Smuzhiyun [VCODEC0_GDSC] = &vcodec0_gdsc,
298*4882a593Smuzhiyun [VCODEC1_GDSC] = &vcodec1_gdsc,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const struct regmap_config video_cc_sdm845_regmap_config = {
302*4882a593Smuzhiyun .reg_bits = 32,
303*4882a593Smuzhiyun .reg_stride = 4,
304*4882a593Smuzhiyun .val_bits = 32,
305*4882a593Smuzhiyun .max_register = 0xb90,
306*4882a593Smuzhiyun .fast_io = true,
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static const struct qcom_cc_desc video_cc_sdm845_desc = {
310*4882a593Smuzhiyun .config = &video_cc_sdm845_regmap_config,
311*4882a593Smuzhiyun .clks = video_cc_sdm845_clocks,
312*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(video_cc_sdm845_clocks),
313*4882a593Smuzhiyun .gdscs = video_cc_sdm845_gdscs,
314*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(video_cc_sdm845_gdscs),
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const struct of_device_id video_cc_sdm845_match_table[] = {
318*4882a593Smuzhiyun { .compatible = "qcom,sdm845-videocc" },
319*4882a593Smuzhiyun { }
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, video_cc_sdm845_match_table);
322*4882a593Smuzhiyun
video_cc_sdm845_probe(struct platform_device * pdev)323*4882a593Smuzhiyun static int video_cc_sdm845_probe(struct platform_device *pdev)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct regmap *regmap;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &video_cc_sdm845_desc);
328*4882a593Smuzhiyun if (IS_ERR(regmap))
329*4882a593Smuzhiyun return PTR_ERR(regmap);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun clk_fabia_pll_configure(&video_pll0, regmap, &video_pll0_config);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &video_cc_sdm845_desc, regmap);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static struct platform_driver video_cc_sdm845_driver = {
337*4882a593Smuzhiyun .probe = video_cc_sdm845_probe,
338*4882a593Smuzhiyun .driver = {
339*4882a593Smuzhiyun .name = "sdm845-videocc",
340*4882a593Smuzhiyun .of_match_table = video_cc_sdm845_match_table,
341*4882a593Smuzhiyun .sync_state = clk_sync_state,
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
video_cc_sdm845_init(void)345*4882a593Smuzhiyun static int __init video_cc_sdm845_init(void)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun return platform_driver_register(&video_cc_sdm845_driver);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun subsys_initcall(video_cc_sdm845_init);
350*4882a593Smuzhiyun
video_cc_sdm845_exit(void)351*4882a593Smuzhiyun static void __exit video_cc_sdm845_exit(void)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun platform_driver_unregister(&video_cc_sdm845_driver);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun module_exit(video_cc_sdm845_exit);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
358