xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/videocc-sc7180.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,videocc-sc7180.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "clk-alpha-pll.h"
14*4882a593Smuzhiyun #include "clk-branch.h"
15*4882a593Smuzhiyun #include "clk-rcg.h"
16*4882a593Smuzhiyun #include "clk-regmap.h"
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun #include "gdsc.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun enum {
21*4882a593Smuzhiyun 	P_BI_TCXO,
22*4882a593Smuzhiyun 	P_CHIP_SLEEP_CLK,
23*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
24*4882a593Smuzhiyun 	P_VIDEO_PLL0_OUT_EVEN,
25*4882a593Smuzhiyun 	P_VIDEO_PLL0_OUT_MAIN,
26*4882a593Smuzhiyun 	P_VIDEO_PLL0_OUT_ODD,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const struct pll_vco fabia_vco[] = {
30*4882a593Smuzhiyun 	{ 249600000, 2000000000, 0 },
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static struct clk_alpha_pll video_pll0 = {
34*4882a593Smuzhiyun 	.offset = 0x42c,
35*4882a593Smuzhiyun 	.vco_table = fabia_vco,
36*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
37*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
38*4882a593Smuzhiyun 	.clkr = {
39*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
40*4882a593Smuzhiyun 			.name = "video_pll0",
41*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
42*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
43*4882a593Smuzhiyun 			},
44*4882a593Smuzhiyun 			.num_parents = 1,
45*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
46*4882a593Smuzhiyun 		},
47*4882a593Smuzhiyun 	},
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const struct parent_map video_cc_parent_map_1[] = {
51*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
52*4882a593Smuzhiyun 	{ P_VIDEO_PLL0_OUT_MAIN, 1 },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct clk_parent_data video_cc_parent_data_1[] = {
56*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
57*4882a593Smuzhiyun 	{ .hw = &video_pll0.clkr.hw },
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const struct freq_tbl ftbl_video_cc_venus_clk_src[] = {
61*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
62*4882a593Smuzhiyun 	F(150000000, P_VIDEO_PLL0_OUT_MAIN, 4, 0, 0),
63*4882a593Smuzhiyun 	F(270000000, P_VIDEO_PLL0_OUT_MAIN, 2.5, 0, 0),
64*4882a593Smuzhiyun 	F(340000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
65*4882a593Smuzhiyun 	F(434000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
66*4882a593Smuzhiyun 	F(500000000, P_VIDEO_PLL0_OUT_MAIN, 2, 0, 0),
67*4882a593Smuzhiyun 	{ }
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static struct clk_rcg2 video_cc_venus_clk_src = {
71*4882a593Smuzhiyun 	.cmd_rcgr = 0x7f0,
72*4882a593Smuzhiyun 	.mnd_width = 0,
73*4882a593Smuzhiyun 	.hid_width = 5,
74*4882a593Smuzhiyun 	.parent_map = video_cc_parent_map_1,
75*4882a593Smuzhiyun 	.freq_tbl = ftbl_video_cc_venus_clk_src,
76*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
77*4882a593Smuzhiyun 		.name = "video_cc_venus_clk_src",
78*4882a593Smuzhiyun 		.parent_data = video_cc_parent_data_1,
79*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(video_cc_parent_data_1),
80*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
81*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
82*4882a593Smuzhiyun 	},
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static struct clk_branch video_cc_vcodec0_axi_clk = {
86*4882a593Smuzhiyun 	.halt_reg = 0x9ec,
87*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
88*4882a593Smuzhiyun 	.clkr = {
89*4882a593Smuzhiyun 		.enable_reg = 0x9ec,
90*4882a593Smuzhiyun 		.enable_mask = BIT(0),
91*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
92*4882a593Smuzhiyun 			.name = "video_cc_vcodec0_axi_clk",
93*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
94*4882a593Smuzhiyun 		},
95*4882a593Smuzhiyun 	},
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static struct clk_branch video_cc_vcodec0_core_clk = {
99*4882a593Smuzhiyun 	.halt_reg = 0x890,
100*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
101*4882a593Smuzhiyun 	.clkr = {
102*4882a593Smuzhiyun 		.enable_reg = 0x890,
103*4882a593Smuzhiyun 		.enable_mask = BIT(0),
104*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
105*4882a593Smuzhiyun 			.name = "video_cc_vcodec0_core_clk",
106*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
107*4882a593Smuzhiyun 				.hw = &video_cc_venus_clk_src.clkr.hw,
108*4882a593Smuzhiyun 			},
109*4882a593Smuzhiyun 			.num_parents = 1,
110*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
111*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
112*4882a593Smuzhiyun 		},
113*4882a593Smuzhiyun 	},
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static struct clk_branch video_cc_venus_ahb_clk = {
117*4882a593Smuzhiyun 	.halt_reg = 0xa4c,
118*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
119*4882a593Smuzhiyun 	.clkr = {
120*4882a593Smuzhiyun 		.enable_reg = 0xa4c,
121*4882a593Smuzhiyun 		.enable_mask = BIT(0),
122*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
123*4882a593Smuzhiyun 			.name = "video_cc_venus_ahb_clk",
124*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
125*4882a593Smuzhiyun 		},
126*4882a593Smuzhiyun 	},
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static struct clk_branch video_cc_venus_ctl_axi_clk = {
130*4882a593Smuzhiyun 	.halt_reg = 0x9cc,
131*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
132*4882a593Smuzhiyun 	.clkr = {
133*4882a593Smuzhiyun 		.enable_reg = 0x9cc,
134*4882a593Smuzhiyun 		.enable_mask = BIT(0),
135*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
136*4882a593Smuzhiyun 			.name = "video_cc_venus_ctl_axi_clk",
137*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
138*4882a593Smuzhiyun 		},
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static struct clk_branch video_cc_venus_ctl_core_clk = {
143*4882a593Smuzhiyun 	.halt_reg = 0x850,
144*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
145*4882a593Smuzhiyun 	.clkr = {
146*4882a593Smuzhiyun 		.enable_reg = 0x850,
147*4882a593Smuzhiyun 		.enable_mask = BIT(0),
148*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
149*4882a593Smuzhiyun 			.name = "video_cc_venus_ctl_core_clk",
150*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
151*4882a593Smuzhiyun 				.hw = &video_cc_venus_clk_src.clkr.hw,
152*4882a593Smuzhiyun 			},
153*4882a593Smuzhiyun 			.num_parents = 1,
154*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
155*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
156*4882a593Smuzhiyun 		},
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static struct gdsc venus_gdsc = {
161*4882a593Smuzhiyun 	.gdscr = 0x814,
162*4882a593Smuzhiyun 	.pd = {
163*4882a593Smuzhiyun 		.name = "venus_gdsc",
164*4882a593Smuzhiyun 	},
165*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static struct gdsc vcodec0_gdsc = {
169*4882a593Smuzhiyun 	.gdscr = 0x874,
170*4882a593Smuzhiyun 	.pd = {
171*4882a593Smuzhiyun 		.name = "vcodec0_gdsc",
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	.flags = HW_CTRL,
174*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static struct clk_regmap *video_cc_sc7180_clocks[] = {
178*4882a593Smuzhiyun 	[VIDEO_CC_VCODEC0_AXI_CLK] = &video_cc_vcodec0_axi_clk.clkr,
179*4882a593Smuzhiyun 	[VIDEO_CC_VCODEC0_CORE_CLK] = &video_cc_vcodec0_core_clk.clkr,
180*4882a593Smuzhiyun 	[VIDEO_CC_VENUS_AHB_CLK] = &video_cc_venus_ahb_clk.clkr,
181*4882a593Smuzhiyun 	[VIDEO_CC_VENUS_CLK_SRC] = &video_cc_venus_clk_src.clkr,
182*4882a593Smuzhiyun 	[VIDEO_CC_VENUS_CTL_AXI_CLK] = &video_cc_venus_ctl_axi_clk.clkr,
183*4882a593Smuzhiyun 	[VIDEO_CC_VENUS_CTL_CORE_CLK] = &video_cc_venus_ctl_core_clk.clkr,
184*4882a593Smuzhiyun 	[VIDEO_PLL0] = &video_pll0.clkr,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static struct gdsc *video_cc_sc7180_gdscs[] = {
188*4882a593Smuzhiyun 	[VENUS_GDSC] = &venus_gdsc,
189*4882a593Smuzhiyun 	[VCODEC0_GDSC] = &vcodec0_gdsc,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const struct regmap_config video_cc_sc7180_regmap_config = {
193*4882a593Smuzhiyun 	.reg_bits = 32,
194*4882a593Smuzhiyun 	.reg_stride = 4,
195*4882a593Smuzhiyun 	.val_bits = 32,
196*4882a593Smuzhiyun 	.max_register = 0xb94,
197*4882a593Smuzhiyun 	.fast_io = true,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static const struct qcom_cc_desc video_cc_sc7180_desc = {
201*4882a593Smuzhiyun 	.config = &video_cc_sc7180_regmap_config,
202*4882a593Smuzhiyun 	.clks = video_cc_sc7180_clocks,
203*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(video_cc_sc7180_clocks),
204*4882a593Smuzhiyun 	.gdscs = video_cc_sc7180_gdscs,
205*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(video_cc_sc7180_gdscs),
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const struct of_device_id video_cc_sc7180_match_table[] = {
209*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-videocc" },
210*4882a593Smuzhiyun 	{ }
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, video_cc_sc7180_match_table);
213*4882a593Smuzhiyun 
video_cc_sc7180_probe(struct platform_device * pdev)214*4882a593Smuzhiyun static int video_cc_sc7180_probe(struct platform_device *pdev)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct regmap *regmap;
217*4882a593Smuzhiyun 	struct alpha_pll_config video_pll0_config = {};
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &video_cc_sc7180_desc);
220*4882a593Smuzhiyun 	if (IS_ERR(regmap))
221*4882a593Smuzhiyun 		return PTR_ERR(regmap);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	video_pll0_config.l = 0x1f;
224*4882a593Smuzhiyun 	video_pll0_config.alpha = 0x4000;
225*4882a593Smuzhiyun 	video_pll0_config.user_ctl_val = 0x00000001;
226*4882a593Smuzhiyun 	video_pll0_config.user_ctl_hi_val = 0x00004805;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	clk_fabia_pll_configure(&video_pll0, regmap, &video_pll0_config);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Keep VIDEO_CC_XO_CLK ALWAYS-ON */
231*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x984, 0x1, 0x1);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &video_cc_sc7180_desc, regmap);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static struct platform_driver video_cc_sc7180_driver = {
237*4882a593Smuzhiyun 	.probe = video_cc_sc7180_probe,
238*4882a593Smuzhiyun 	.driver = {
239*4882a593Smuzhiyun 		.name = "sc7180-videocc",
240*4882a593Smuzhiyun 		.of_match_table = video_cc_sc7180_match_table,
241*4882a593Smuzhiyun 	},
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
video_cc_sc7180_init(void)244*4882a593Smuzhiyun static int __init video_cc_sc7180_init(void)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	return platform_driver_register(&video_cc_sc7180_driver);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun subsys_initcall(video_cc_sc7180_init);
249*4882a593Smuzhiyun 
video_cc_sc7180_exit(void)250*4882a593Smuzhiyun static void __exit video_cc_sc7180_exit(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	platform_driver_unregister(&video_cc_sc7180_driver);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun module_exit(video_cc_sc7180_exit);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
257*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI VIDEOCC SC7180 Driver");
258