xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/turingcc-qcs404.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019, Linaro Ltd.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bitops.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/pm_clock.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,turingcc-qcs404.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "clk-regmap.h"
18*4882a593Smuzhiyun #include "clk-branch.h"
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun #include "reset.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static struct clk_branch turing_wrapper_aon_cbcr = {
23*4882a593Smuzhiyun 	.halt_reg = 0x5098,
24*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
25*4882a593Smuzhiyun 	.clkr = {
26*4882a593Smuzhiyun 		.enable_reg = 0x5098,
27*4882a593Smuzhiyun 		.enable_mask = BIT(0),
28*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data) {
29*4882a593Smuzhiyun 			.name = "turing_wrapper_aon_clk",
30*4882a593Smuzhiyun 			.ops = &clk_branch2_aon_ops,
31*4882a593Smuzhiyun 		},
32*4882a593Smuzhiyun 	},
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static struct clk_branch turing_q6ss_ahbm_aon_cbcr = {
36*4882a593Smuzhiyun 	.halt_reg = 0x9000,
37*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
38*4882a593Smuzhiyun 	.clkr = {
39*4882a593Smuzhiyun 		.enable_reg = 0x9000,
40*4882a593Smuzhiyun 		.enable_mask = BIT(0),
41*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data) {
42*4882a593Smuzhiyun 			.name = "turing_q6ss_ahbm_aon_cbcr",
43*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
44*4882a593Smuzhiyun 		},
45*4882a593Smuzhiyun 	},
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct clk_branch turing_q6ss_q6_axim_clk = {
49*4882a593Smuzhiyun 	.halt_reg = 0xb000,
50*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
51*4882a593Smuzhiyun 	.clkr = {
52*4882a593Smuzhiyun 		.enable_reg = 0xb000,
53*4882a593Smuzhiyun 		.enable_mask = BIT(0),
54*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data) {
55*4882a593Smuzhiyun 			.name = "turing_q6ss_q6_axim_clk",
56*4882a593Smuzhiyun 			.ops = &clk_branch2_aon_ops,
57*4882a593Smuzhiyun 		},
58*4882a593Smuzhiyun 	},
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static struct clk_branch turing_q6ss_ahbs_aon_cbcr = {
62*4882a593Smuzhiyun 	.halt_reg = 0x10000,
63*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
64*4882a593Smuzhiyun 	.clkr = {
65*4882a593Smuzhiyun 		.enable_reg = 0x10000,
66*4882a593Smuzhiyun 		.enable_mask = BIT(0),
67*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data) {
68*4882a593Smuzhiyun 			.name = "turing_q6ss_ahbs_aon_clk",
69*4882a593Smuzhiyun 			.ops = &clk_branch2_aon_ops,
70*4882a593Smuzhiyun 		},
71*4882a593Smuzhiyun 	},
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct clk_branch turing_wrapper_qos_ahbs_aon_cbcr = {
75*4882a593Smuzhiyun 	.halt_reg = 0x11014,
76*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
77*4882a593Smuzhiyun 	.clkr = {
78*4882a593Smuzhiyun 		.enable_reg = 0x11014,
79*4882a593Smuzhiyun 		.enable_mask = BIT(0),
80*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data) {
81*4882a593Smuzhiyun 			.name = "turing_wrapper_qos_ahbs_aon_clk",
82*4882a593Smuzhiyun 			.ops = &clk_branch2_aon_ops,
83*4882a593Smuzhiyun 		},
84*4882a593Smuzhiyun 	},
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static struct clk_regmap *turingcc_clocks[] = {
88*4882a593Smuzhiyun 	[TURING_WRAPPER_AON_CLK] = &turing_wrapper_aon_cbcr.clkr,
89*4882a593Smuzhiyun 	[TURING_Q6SS_AHBM_AON_CLK] = &turing_q6ss_ahbm_aon_cbcr.clkr,
90*4882a593Smuzhiyun 	[TURING_Q6SS_Q6_AXIM_CLK] = &turing_q6ss_q6_axim_clk.clkr,
91*4882a593Smuzhiyun 	[TURING_Q6SS_AHBS_AON_CLK] = &turing_q6ss_ahbs_aon_cbcr.clkr,
92*4882a593Smuzhiyun 	[TURING_WRAPPER_QOS_AHBS_AON_CLK] = &turing_wrapper_qos_ahbs_aon_cbcr.clkr,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static const struct regmap_config turingcc_regmap_config = {
96*4882a593Smuzhiyun 	.reg_bits	= 32,
97*4882a593Smuzhiyun 	.reg_stride	= 4,
98*4882a593Smuzhiyun 	.val_bits	= 32,
99*4882a593Smuzhiyun 	.max_register	= 0x23004,
100*4882a593Smuzhiyun 	.fast_io	= true,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const struct qcom_cc_desc turingcc_desc = {
104*4882a593Smuzhiyun 	.config = &turingcc_regmap_config,
105*4882a593Smuzhiyun 	.clks = turingcc_clocks,
106*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(turingcc_clocks),
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
turingcc_probe(struct platform_device * pdev)109*4882a593Smuzhiyun static int turingcc_probe(struct platform_device *pdev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	int ret;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
114*4882a593Smuzhiyun 	ret = pm_clk_create(&pdev->dev);
115*4882a593Smuzhiyun 	if (ret)
116*4882a593Smuzhiyun 		goto disable_pm_runtime;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	ret = pm_clk_add(&pdev->dev, NULL);
119*4882a593Smuzhiyun 	if (ret < 0) {
120*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to acquire iface clock\n");
121*4882a593Smuzhiyun 		goto destroy_pm_clk;
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	ret = qcom_cc_probe(pdev, &turingcc_desc);
125*4882a593Smuzhiyun 	if (ret < 0)
126*4882a593Smuzhiyun 		goto destroy_pm_clk;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun destroy_pm_clk:
131*4882a593Smuzhiyun 	pm_clk_destroy(&pdev->dev);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun disable_pm_runtime:
134*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return ret;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
turingcc_remove(struct platform_device * pdev)139*4882a593Smuzhiyun static int turingcc_remove(struct platform_device *pdev)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	pm_clk_destroy(&pdev->dev);
142*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static const struct dev_pm_ops turingcc_pm_ops = {
148*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL)
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct of_device_id turingcc_match_table[] = {
152*4882a593Smuzhiyun 	{ .compatible = "qcom,qcs404-turingcc" },
153*4882a593Smuzhiyun 	{ }
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, turingcc_match_table);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static struct platform_driver turingcc_driver = {
158*4882a593Smuzhiyun 	.probe		= turingcc_probe,
159*4882a593Smuzhiyun 	.remove		= turingcc_remove,
160*4882a593Smuzhiyun 	.driver		= {
161*4882a593Smuzhiyun 		.name	= "qcs404-turingcc",
162*4882a593Smuzhiyun 		.of_match_table = turingcc_match_table,
163*4882a593Smuzhiyun 		.pm = &turingcc_pm_ops,
164*4882a593Smuzhiyun 	},
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun module_platform_driver(turingcc_driver);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm QCS404 Turing Clock Controller");
170*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
171