1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/bitops.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/pm_clock.h>
11*4882a593Smuzhiyun #include <linux/pm_runtime.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,q6sstopcc-qcs404.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk-regmap.h"
17*4882a593Smuzhiyun #include "clk-branch.h"
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun #include "reset.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static struct clk_branch lcc_ahbfabric_cbc_clk = {
22*4882a593Smuzhiyun .halt_reg = 0x1b004,
23*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
24*4882a593Smuzhiyun .clkr = {
25*4882a593Smuzhiyun .enable_reg = 0x1b004,
26*4882a593Smuzhiyun .enable_mask = BIT(0),
27*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
28*4882a593Smuzhiyun .name = "lcc_ahbfabric_cbc_clk",
29*4882a593Smuzhiyun .ops = &clk_branch2_ops,
30*4882a593Smuzhiyun },
31*4882a593Smuzhiyun },
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static struct clk_branch lcc_q6ss_ahbs_cbc_clk = {
35*4882a593Smuzhiyun .halt_reg = 0x22000,
36*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
37*4882a593Smuzhiyun .clkr = {
38*4882a593Smuzhiyun .enable_reg = 0x22000,
39*4882a593Smuzhiyun .enable_mask = BIT(0),
40*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
41*4882a593Smuzhiyun .name = "lcc_q6ss_ahbs_cbc_clk",
42*4882a593Smuzhiyun .ops = &clk_branch2_ops,
43*4882a593Smuzhiyun },
44*4882a593Smuzhiyun },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static struct clk_branch lcc_q6ss_tcm_slave_cbc_clk = {
48*4882a593Smuzhiyun .halt_reg = 0x1c000,
49*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
50*4882a593Smuzhiyun .clkr = {
51*4882a593Smuzhiyun .enable_reg = 0x1c000,
52*4882a593Smuzhiyun .enable_mask = BIT(0),
53*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
54*4882a593Smuzhiyun .name = "lcc_q6ss_tcm_slave_cbc_clk",
55*4882a593Smuzhiyun .ops = &clk_branch2_ops,
56*4882a593Smuzhiyun },
57*4882a593Smuzhiyun },
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static struct clk_branch lcc_q6ss_ahbm_cbc_clk = {
61*4882a593Smuzhiyun .halt_reg = 0x22004,
62*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
63*4882a593Smuzhiyun .clkr = {
64*4882a593Smuzhiyun .enable_reg = 0x22004,
65*4882a593Smuzhiyun .enable_mask = BIT(0),
66*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
67*4882a593Smuzhiyun .name = "lcc_q6ss_ahbm_cbc_clk",
68*4882a593Smuzhiyun .ops = &clk_branch2_ops,
69*4882a593Smuzhiyun },
70*4882a593Smuzhiyun },
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct clk_branch lcc_q6ss_axim_cbc_clk = {
74*4882a593Smuzhiyun .halt_reg = 0x1c004,
75*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
76*4882a593Smuzhiyun .clkr = {
77*4882a593Smuzhiyun .enable_reg = 0x1c004,
78*4882a593Smuzhiyun .enable_mask = BIT(0),
79*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
80*4882a593Smuzhiyun .name = "lcc_q6ss_axim_cbc_clk",
81*4882a593Smuzhiyun .ops = &clk_branch2_ops,
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static struct clk_branch lcc_q6ss_bcr_sleep_clk = {
87*4882a593Smuzhiyun .halt_reg = 0x6004,
88*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
89*4882a593Smuzhiyun .clkr = {
90*4882a593Smuzhiyun .enable_reg = 0x6004,
91*4882a593Smuzhiyun .enable_mask = BIT(0),
92*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
93*4882a593Smuzhiyun .name = "lcc_q6ss_bcr_sleep_clk",
94*4882a593Smuzhiyun .ops = &clk_branch2_ops,
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun },
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* TCSR clock */
100*4882a593Smuzhiyun static struct clk_branch tcsr_lcc_csr_cbcr_clk = {
101*4882a593Smuzhiyun .halt_reg = 0x8008,
102*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
103*4882a593Smuzhiyun .clkr = {
104*4882a593Smuzhiyun .enable_reg = 0x8008,
105*4882a593Smuzhiyun .enable_mask = BIT(0),
106*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
107*4882a593Smuzhiyun .name = "tcsr_lcc_csr_cbcr_clk",
108*4882a593Smuzhiyun .ops = &clk_branch2_ops,
109*4882a593Smuzhiyun },
110*4882a593Smuzhiyun },
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct regmap_config q6sstop_regmap_config = {
114*4882a593Smuzhiyun .reg_bits = 32,
115*4882a593Smuzhiyun .reg_stride = 4,
116*4882a593Smuzhiyun .val_bits = 32,
117*4882a593Smuzhiyun .fast_io = true,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static struct clk_regmap *q6sstop_qcs404_clocks[] = {
121*4882a593Smuzhiyun [LCC_AHBFABRIC_CBC_CLK] = &lcc_ahbfabric_cbc_clk.clkr,
122*4882a593Smuzhiyun [LCC_Q6SS_AHBS_CBC_CLK] = &lcc_q6ss_ahbs_cbc_clk.clkr,
123*4882a593Smuzhiyun [LCC_Q6SS_TCM_SLAVE_CBC_CLK] = &lcc_q6ss_tcm_slave_cbc_clk.clkr,
124*4882a593Smuzhiyun [LCC_Q6SS_AHBM_CBC_CLK] = &lcc_q6ss_ahbm_cbc_clk.clkr,
125*4882a593Smuzhiyun [LCC_Q6SS_AXIM_CBC_CLK] = &lcc_q6ss_axim_cbc_clk.clkr,
126*4882a593Smuzhiyun [LCC_Q6SS_BCR_SLEEP_CLK] = &lcc_q6ss_bcr_sleep_clk.clkr,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const struct qcom_reset_map q6sstop_qcs404_resets[] = {
130*4882a593Smuzhiyun [Q6SSTOP_BCR_RESET] = { 0x6000 },
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const struct qcom_cc_desc q6sstop_qcs404_desc = {
134*4882a593Smuzhiyun .config = &q6sstop_regmap_config,
135*4882a593Smuzhiyun .clks = q6sstop_qcs404_clocks,
136*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(q6sstop_qcs404_clocks),
137*4882a593Smuzhiyun .resets = q6sstop_qcs404_resets,
138*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(q6sstop_qcs404_resets),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static struct clk_regmap *tcsr_qcs404_clocks[] = {
142*4882a593Smuzhiyun [TCSR_Q6SS_LCC_CBCR_CLK] = &tcsr_lcc_csr_cbcr_clk.clkr,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static const struct qcom_cc_desc tcsr_qcs404_desc = {
146*4882a593Smuzhiyun .config = &q6sstop_regmap_config,
147*4882a593Smuzhiyun .clks = tcsr_qcs404_clocks,
148*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(tcsr_qcs404_clocks),
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static const struct of_device_id q6sstopcc_qcs404_match_table[] = {
152*4882a593Smuzhiyun { .compatible = "qcom,qcs404-q6sstopcc" },
153*4882a593Smuzhiyun { }
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, q6sstopcc_qcs404_match_table);
156*4882a593Smuzhiyun
q6sstopcc_qcs404_probe(struct platform_device * pdev)157*4882a593Smuzhiyun static int q6sstopcc_qcs404_probe(struct platform_device *pdev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun const struct qcom_cc_desc *desc;
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
163*4882a593Smuzhiyun ret = pm_clk_create(&pdev->dev);
164*4882a593Smuzhiyun if (ret)
165*4882a593Smuzhiyun goto disable_pm_runtime;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = pm_clk_add(&pdev->dev, NULL);
168*4882a593Smuzhiyun if (ret < 0) {
169*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to acquire iface clock\n");
170*4882a593Smuzhiyun goto destroy_pm_clk;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun q6sstop_regmap_config.name = "q6sstop_tcsr";
174*4882a593Smuzhiyun desc = &tcsr_qcs404_desc;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ret = qcom_cc_probe_by_index(pdev, 1, desc);
177*4882a593Smuzhiyun if (ret)
178*4882a593Smuzhiyun goto destroy_pm_clk;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun q6sstop_regmap_config.name = "q6sstop_cc";
181*4882a593Smuzhiyun desc = &q6sstop_qcs404_desc;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = qcom_cc_probe_by_index(pdev, 0, desc);
184*4882a593Smuzhiyun if (ret)
185*4882a593Smuzhiyun goto destroy_pm_clk;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun destroy_pm_clk:
190*4882a593Smuzhiyun pm_clk_destroy(&pdev->dev);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun disable_pm_runtime:
193*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return ret;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
q6sstopcc_qcs404_remove(struct platform_device * pdev)198*4882a593Smuzhiyun static int q6sstopcc_qcs404_remove(struct platform_device *pdev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun pm_clk_destroy(&pdev->dev);
201*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const struct dev_pm_ops q6sstopcc_pm_ops = {
207*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL)
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static struct platform_driver q6sstopcc_qcs404_driver = {
211*4882a593Smuzhiyun .probe = q6sstopcc_qcs404_probe,
212*4882a593Smuzhiyun .remove = q6sstopcc_qcs404_remove,
213*4882a593Smuzhiyun .driver = {
214*4882a593Smuzhiyun .name = "qcs404-q6sstopcc",
215*4882a593Smuzhiyun .of_match_table = q6sstopcc_qcs404_match_table,
216*4882a593Smuzhiyun .pm = &q6sstopcc_pm_ops,
217*4882a593Smuzhiyun },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun module_platform_driver(q6sstopcc_qcs404_driver);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI QCS404 Q6SSTOP Clock Controller Driver");
223*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
224