1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*x
3*4882a593Smuzhiyun * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,mmcc-msm8996.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-regmap-divider.h"
23*4882a593Smuzhiyun #include "clk-alpha-pll.h"
24*4882a593Smuzhiyun #include "clk-rcg.h"
25*4882a593Smuzhiyun #include "clk-branch.h"
26*4882a593Smuzhiyun #include "reset.h"
27*4882a593Smuzhiyun #include "gdsc.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun enum {
30*4882a593Smuzhiyun P_XO,
31*4882a593Smuzhiyun P_MMPLL0,
32*4882a593Smuzhiyun P_GPLL0,
33*4882a593Smuzhiyun P_GPLL0_DIV,
34*4882a593Smuzhiyun P_MMPLL1,
35*4882a593Smuzhiyun P_MMPLL9,
36*4882a593Smuzhiyun P_MMPLL2,
37*4882a593Smuzhiyun P_MMPLL8,
38*4882a593Smuzhiyun P_MMPLL3,
39*4882a593Smuzhiyun P_DSI0PLL,
40*4882a593Smuzhiyun P_DSI1PLL,
41*4882a593Smuzhiyun P_MMPLL5,
42*4882a593Smuzhiyun P_HDMIPLL,
43*4882a593Smuzhiyun P_DSI0PLL_BYTE,
44*4882a593Smuzhiyun P_DSI1PLL_BYTE,
45*4882a593Smuzhiyun P_MMPLL4,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct parent_map mmss_xo_hdmi_map[] = {
49*4882a593Smuzhiyun { P_XO, 0 },
50*4882a593Smuzhiyun { P_HDMIPLL, 1 }
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const char * const mmss_xo_hdmi[] = {
54*4882a593Smuzhiyun "xo",
55*4882a593Smuzhiyun "hdmipll"
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
59*4882a593Smuzhiyun { P_XO, 0 },
60*4882a593Smuzhiyun { P_DSI0PLL, 1 },
61*4882a593Smuzhiyun { P_DSI1PLL, 2 }
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const char * const mmss_xo_dsi0pll_dsi1pll[] = {
65*4882a593Smuzhiyun "xo",
66*4882a593Smuzhiyun "dsi0pll",
67*4882a593Smuzhiyun "dsi1pll"
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
71*4882a593Smuzhiyun { P_XO, 0 },
72*4882a593Smuzhiyun { P_GPLL0, 5 },
73*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const char * const mmss_xo_gpll0_gpll0_div[] = {
77*4882a593Smuzhiyun "xo",
78*4882a593Smuzhiyun "gpll0",
79*4882a593Smuzhiyun "gpll0_div"
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const struct parent_map mmss_xo_dsibyte_map[] = {
83*4882a593Smuzhiyun { P_XO, 0 },
84*4882a593Smuzhiyun { P_DSI0PLL_BYTE, 1 },
85*4882a593Smuzhiyun { P_DSI1PLL_BYTE, 2 }
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const char * const mmss_xo_dsibyte[] = {
89*4882a593Smuzhiyun "xo",
90*4882a593Smuzhiyun "dsi0pllbyte",
91*4882a593Smuzhiyun "dsi1pllbyte"
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
95*4882a593Smuzhiyun { P_XO, 0 },
96*4882a593Smuzhiyun { P_MMPLL0, 1 },
97*4882a593Smuzhiyun { P_GPLL0, 5 },
98*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_gpll0_gpll0_div[] = {
102*4882a593Smuzhiyun "xo",
103*4882a593Smuzhiyun "mmpll0",
104*4882a593Smuzhiyun "gpll0",
105*4882a593Smuzhiyun "gpll0_div"
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
109*4882a593Smuzhiyun { P_XO, 0 },
110*4882a593Smuzhiyun { P_MMPLL0, 1 },
111*4882a593Smuzhiyun { P_MMPLL1, 2 },
112*4882a593Smuzhiyun { P_GPLL0, 5 },
113*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
117*4882a593Smuzhiyun "xo",
118*4882a593Smuzhiyun "mmpll0",
119*4882a593Smuzhiyun "mmpll1",
120*4882a593Smuzhiyun "gpll0",
121*4882a593Smuzhiyun "gpll0_div"
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map[] = {
125*4882a593Smuzhiyun { P_XO, 0 },
126*4882a593Smuzhiyun { P_MMPLL0, 1 },
127*4882a593Smuzhiyun { P_MMPLL3, 3 },
128*4882a593Smuzhiyun { P_GPLL0, 5 },
129*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div[] = {
133*4882a593Smuzhiyun "xo",
134*4882a593Smuzhiyun "mmpll0",
135*4882a593Smuzhiyun "mmpll3",
136*4882a593Smuzhiyun "gpll0",
137*4882a593Smuzhiyun "gpll0_div"
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
141*4882a593Smuzhiyun { P_XO, 0 },
142*4882a593Smuzhiyun { P_MMPLL0, 1 },
143*4882a593Smuzhiyun { P_MMPLL5, 2 },
144*4882a593Smuzhiyun { P_GPLL0, 5 },
145*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
149*4882a593Smuzhiyun "xo",
150*4882a593Smuzhiyun "mmpll0",
151*4882a593Smuzhiyun "mmpll5",
152*4882a593Smuzhiyun "gpll0",
153*4882a593Smuzhiyun "gpll0_div"
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map[] = {
157*4882a593Smuzhiyun { P_XO, 0 },
158*4882a593Smuzhiyun { P_MMPLL0, 1 },
159*4882a593Smuzhiyun { P_MMPLL4, 3 },
160*4882a593Smuzhiyun { P_GPLL0, 5 },
161*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div[] = {
165*4882a593Smuzhiyun "xo",
166*4882a593Smuzhiyun "mmpll0",
167*4882a593Smuzhiyun "mmpll4",
168*4882a593Smuzhiyun "gpll0",
169*4882a593Smuzhiyun "gpll0_div"
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map[] = {
173*4882a593Smuzhiyun { P_XO, 0 },
174*4882a593Smuzhiyun { P_MMPLL0, 1 },
175*4882a593Smuzhiyun { P_MMPLL9, 2 },
176*4882a593Smuzhiyun { P_MMPLL2, 3 },
177*4882a593Smuzhiyun { P_MMPLL8, 4 },
178*4882a593Smuzhiyun { P_GPLL0, 5 }
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0[] = {
182*4882a593Smuzhiyun "xo",
183*4882a593Smuzhiyun "mmpll0",
184*4882a593Smuzhiyun "mmpll9",
185*4882a593Smuzhiyun "mmpll2",
186*4882a593Smuzhiyun "mmpll8",
187*4882a593Smuzhiyun "gpll0"
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map[] = {
191*4882a593Smuzhiyun { P_XO, 0 },
192*4882a593Smuzhiyun { P_MMPLL0, 1 },
193*4882a593Smuzhiyun { P_MMPLL9, 2 },
194*4882a593Smuzhiyun { P_MMPLL2, 3 },
195*4882a593Smuzhiyun { P_MMPLL8, 4 },
196*4882a593Smuzhiyun { P_GPLL0, 5 },
197*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div[] = {
201*4882a593Smuzhiyun "xo",
202*4882a593Smuzhiyun "mmpll0",
203*4882a593Smuzhiyun "mmpll9",
204*4882a593Smuzhiyun "mmpll2",
205*4882a593Smuzhiyun "mmpll8",
206*4882a593Smuzhiyun "gpll0",
207*4882a593Smuzhiyun "gpll0_div"
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct parent_map mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map[] = {
211*4882a593Smuzhiyun { P_XO, 0 },
212*4882a593Smuzhiyun { P_MMPLL0, 1 },
213*4882a593Smuzhiyun { P_MMPLL1, 2 },
214*4882a593Smuzhiyun { P_MMPLL4, 3 },
215*4882a593Smuzhiyun { P_MMPLL3, 4 },
216*4882a593Smuzhiyun { P_GPLL0, 5 },
217*4882a593Smuzhiyun { P_GPLL0_DIV, 6 }
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static const char * const mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div[] = {
221*4882a593Smuzhiyun "xo",
222*4882a593Smuzhiyun "mmpll0",
223*4882a593Smuzhiyun "mmpll1",
224*4882a593Smuzhiyun "mmpll4",
225*4882a593Smuzhiyun "mmpll3",
226*4882a593Smuzhiyun "gpll0",
227*4882a593Smuzhiyun "gpll0_div"
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct clk_fixed_factor gpll0_div = {
231*4882a593Smuzhiyun .mult = 1,
232*4882a593Smuzhiyun .div = 2,
233*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
234*4882a593Smuzhiyun .name = "gpll0_div",
235*4882a593Smuzhiyun .parent_names = (const char *[]){ "gpll0" },
236*4882a593Smuzhiyun .num_parents = 1,
237*4882a593Smuzhiyun .ops = &clk_fixed_factor_ops,
238*4882a593Smuzhiyun },
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static struct pll_vco mmpll_p_vco[] = {
242*4882a593Smuzhiyun { 250000000, 500000000, 3 },
243*4882a593Smuzhiyun { 500000000, 1000000000, 2 },
244*4882a593Smuzhiyun { 1000000000, 1500000000, 1 },
245*4882a593Smuzhiyun { 1500000000, 2000000000, 0 },
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static struct pll_vco mmpll_gfx_vco[] = {
249*4882a593Smuzhiyun { 400000000, 1000000000, 2 },
250*4882a593Smuzhiyun { 1000000000, 1500000000, 1 },
251*4882a593Smuzhiyun { 1500000000, 2000000000, 0 },
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static struct pll_vco mmpll_t_vco[] = {
255*4882a593Smuzhiyun { 500000000, 1500000000, 0 },
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static struct clk_alpha_pll mmpll0_early = {
259*4882a593Smuzhiyun .offset = 0x0,
260*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
261*4882a593Smuzhiyun .vco_table = mmpll_p_vco,
262*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_p_vco),
263*4882a593Smuzhiyun .clkr = {
264*4882a593Smuzhiyun .enable_reg = 0x100,
265*4882a593Smuzhiyun .enable_mask = BIT(0),
266*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
267*4882a593Smuzhiyun .name = "mmpll0_early",
268*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
269*4882a593Smuzhiyun .num_parents = 1,
270*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
271*4882a593Smuzhiyun },
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll0 = {
276*4882a593Smuzhiyun .offset = 0x0,
277*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
278*4882a593Smuzhiyun .width = 4,
279*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
280*4882a593Smuzhiyun .name = "mmpll0",
281*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll0_early" },
282*4882a593Smuzhiyun .num_parents = 1,
283*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
284*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static struct clk_alpha_pll mmpll1_early = {
289*4882a593Smuzhiyun .offset = 0x30,
290*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
291*4882a593Smuzhiyun .vco_table = mmpll_p_vco,
292*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_p_vco),
293*4882a593Smuzhiyun .clkr = {
294*4882a593Smuzhiyun .enable_reg = 0x100,
295*4882a593Smuzhiyun .enable_mask = BIT(1),
296*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
297*4882a593Smuzhiyun .name = "mmpll1_early",
298*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
299*4882a593Smuzhiyun .num_parents = 1,
300*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll1 = {
306*4882a593Smuzhiyun .offset = 0x30,
307*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
308*4882a593Smuzhiyun .width = 4,
309*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
310*4882a593Smuzhiyun .name = "mmpll1",
311*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll1_early" },
312*4882a593Smuzhiyun .num_parents = 1,
313*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
314*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
315*4882a593Smuzhiyun },
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static struct clk_alpha_pll mmpll2_early = {
319*4882a593Smuzhiyun .offset = 0x4100,
320*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
321*4882a593Smuzhiyun .vco_table = mmpll_gfx_vco,
322*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
323*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
324*4882a593Smuzhiyun .name = "mmpll2_early",
325*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
326*4882a593Smuzhiyun .num_parents = 1,
327*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
328*4882a593Smuzhiyun },
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll2 = {
332*4882a593Smuzhiyun .offset = 0x4100,
333*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
334*4882a593Smuzhiyun .width = 4,
335*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
336*4882a593Smuzhiyun .name = "mmpll2",
337*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll2_early" },
338*4882a593Smuzhiyun .num_parents = 1,
339*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
340*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
341*4882a593Smuzhiyun },
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static struct clk_alpha_pll mmpll3_early = {
345*4882a593Smuzhiyun .offset = 0x60,
346*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
347*4882a593Smuzhiyun .vco_table = mmpll_p_vco,
348*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_p_vco),
349*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
350*4882a593Smuzhiyun .name = "mmpll3_early",
351*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
352*4882a593Smuzhiyun .num_parents = 1,
353*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
354*4882a593Smuzhiyun },
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll3 = {
358*4882a593Smuzhiyun .offset = 0x60,
359*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
360*4882a593Smuzhiyun .width = 4,
361*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
362*4882a593Smuzhiyun .name = "mmpll3",
363*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll3_early" },
364*4882a593Smuzhiyun .num_parents = 1,
365*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
366*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct clk_alpha_pll mmpll4_early = {
371*4882a593Smuzhiyun .offset = 0x90,
372*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
373*4882a593Smuzhiyun .vco_table = mmpll_t_vco,
374*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_t_vco),
375*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
376*4882a593Smuzhiyun .name = "mmpll4_early",
377*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
378*4882a593Smuzhiyun .num_parents = 1,
379*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
380*4882a593Smuzhiyun },
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll4 = {
384*4882a593Smuzhiyun .offset = 0x90,
385*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
386*4882a593Smuzhiyun .width = 2,
387*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
388*4882a593Smuzhiyun .name = "mmpll4",
389*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll4_early" },
390*4882a593Smuzhiyun .num_parents = 1,
391*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
392*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
393*4882a593Smuzhiyun },
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static struct clk_alpha_pll mmpll5_early = {
397*4882a593Smuzhiyun .offset = 0xc0,
398*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
399*4882a593Smuzhiyun .vco_table = mmpll_p_vco,
400*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_p_vco),
401*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
402*4882a593Smuzhiyun .name = "mmpll5_early",
403*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
404*4882a593Smuzhiyun .num_parents = 1,
405*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll5 = {
410*4882a593Smuzhiyun .offset = 0xc0,
411*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
412*4882a593Smuzhiyun .width = 4,
413*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
414*4882a593Smuzhiyun .name = "mmpll5",
415*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll5_early" },
416*4882a593Smuzhiyun .num_parents = 1,
417*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
418*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
419*4882a593Smuzhiyun },
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static struct clk_alpha_pll mmpll8_early = {
423*4882a593Smuzhiyun .offset = 0x4130,
424*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
425*4882a593Smuzhiyun .vco_table = mmpll_gfx_vco,
426*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
427*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
428*4882a593Smuzhiyun .name = "mmpll8_early",
429*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
430*4882a593Smuzhiyun .num_parents = 1,
431*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
432*4882a593Smuzhiyun },
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll8 = {
436*4882a593Smuzhiyun .offset = 0x4130,
437*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
438*4882a593Smuzhiyun .width = 4,
439*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
440*4882a593Smuzhiyun .name = "mmpll8",
441*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll8_early" },
442*4882a593Smuzhiyun .num_parents = 1,
443*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
444*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
445*4882a593Smuzhiyun },
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static struct clk_alpha_pll mmpll9_early = {
449*4882a593Smuzhiyun .offset = 0x4200,
450*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
451*4882a593Smuzhiyun .vco_table = mmpll_t_vco,
452*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(mmpll_t_vco),
453*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
454*4882a593Smuzhiyun .name = "mmpll9_early",
455*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
456*4882a593Smuzhiyun .num_parents = 1,
457*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
458*4882a593Smuzhiyun },
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv mmpll9 = {
462*4882a593Smuzhiyun .offset = 0x4200,
463*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
464*4882a593Smuzhiyun .width = 2,
465*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
466*4882a593Smuzhiyun .name = "mmpll9",
467*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll9_early" },
468*4882a593Smuzhiyun .num_parents = 1,
469*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_ops,
470*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
471*4882a593Smuzhiyun },
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static const struct freq_tbl ftbl_ahb_clk_src[] = {
475*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
476*4882a593Smuzhiyun F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
477*4882a593Smuzhiyun F(80000000, P_MMPLL0, 10, 0, 0),
478*4882a593Smuzhiyun { }
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static struct clk_rcg2 ahb_clk_src = {
482*4882a593Smuzhiyun .cmd_rcgr = 0x5000,
483*4882a593Smuzhiyun .hid_width = 5,
484*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
485*4882a593Smuzhiyun .freq_tbl = ftbl_ahb_clk_src,
486*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
487*4882a593Smuzhiyun .name = "ahb_clk_src",
488*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
489*4882a593Smuzhiyun .num_parents = 4,
490*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
491*4882a593Smuzhiyun },
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static const struct freq_tbl ftbl_axi_clk_src[] = {
495*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
496*4882a593Smuzhiyun F(75000000, P_GPLL0_DIV, 4, 0, 0),
497*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
498*4882a593Smuzhiyun F(171430000, P_GPLL0, 3.5, 0, 0),
499*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
500*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
501*4882a593Smuzhiyun F(400000000, P_MMPLL0, 2, 0, 0),
502*4882a593Smuzhiyun { }
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static struct clk_rcg2 axi_clk_src = {
506*4882a593Smuzhiyun .cmd_rcgr = 0x5040,
507*4882a593Smuzhiyun .hid_width = 5,
508*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
509*4882a593Smuzhiyun .freq_tbl = ftbl_axi_clk_src,
510*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
511*4882a593Smuzhiyun .name = "axi_clk_src",
512*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
513*4882a593Smuzhiyun .num_parents = 5,
514*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static struct clk_rcg2 maxi_clk_src = {
519*4882a593Smuzhiyun .cmd_rcgr = 0x5090,
520*4882a593Smuzhiyun .hid_width = 5,
521*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
522*4882a593Smuzhiyun .freq_tbl = ftbl_axi_clk_src,
523*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
524*4882a593Smuzhiyun .name = "maxi_clk_src",
525*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
526*4882a593Smuzhiyun .num_parents = 5,
527*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
528*4882a593Smuzhiyun },
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static struct clk_rcg2 gfx3d_clk_src = {
532*4882a593Smuzhiyun .cmd_rcgr = 0x4000,
533*4882a593Smuzhiyun .hid_width = 5,
534*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map,
535*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
536*4882a593Smuzhiyun .name = "gfx3d_clk_src",
537*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0,
538*4882a593Smuzhiyun .num_parents = 6,
539*4882a593Smuzhiyun .ops = &clk_gfx3d_ops,
540*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
541*4882a593Smuzhiyun },
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static const struct freq_tbl ftbl_rbbmtimer_clk_src[] = {
545*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
546*4882a593Smuzhiyun { }
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun static struct clk_rcg2 rbbmtimer_clk_src = {
550*4882a593Smuzhiyun .cmd_rcgr = 0x4090,
551*4882a593Smuzhiyun .hid_width = 5,
552*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
553*4882a593Smuzhiyun .freq_tbl = ftbl_rbbmtimer_clk_src,
554*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
555*4882a593Smuzhiyun .name = "rbbmtimer_clk_src",
556*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
557*4882a593Smuzhiyun .num_parents = 4,
558*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
559*4882a593Smuzhiyun },
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun static struct clk_rcg2 isense_clk_src = {
563*4882a593Smuzhiyun .cmd_rcgr = 0x4010,
564*4882a593Smuzhiyun .hid_width = 5,
565*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map,
566*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
567*4882a593Smuzhiyun .name = "isense_clk_src",
568*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div,
569*4882a593Smuzhiyun .num_parents = 7,
570*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
571*4882a593Smuzhiyun },
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static const struct freq_tbl ftbl_rbcpr_clk_src[] = {
575*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
576*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
577*4882a593Smuzhiyun { }
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static struct clk_rcg2 rbcpr_clk_src = {
581*4882a593Smuzhiyun .cmd_rcgr = 0x4060,
582*4882a593Smuzhiyun .hid_width = 5,
583*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
584*4882a593Smuzhiyun .freq_tbl = ftbl_rbcpr_clk_src,
585*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
586*4882a593Smuzhiyun .name = "rbcpr_clk_src",
587*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
588*4882a593Smuzhiyun .num_parents = 4,
589*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
590*4882a593Smuzhiyun },
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static const struct freq_tbl ftbl_video_core_clk_src[] = {
594*4882a593Smuzhiyun F(75000000, P_GPLL0_DIV, 4, 0, 0),
595*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
596*4882a593Smuzhiyun F(346666667, P_MMPLL3, 3, 0, 0),
597*4882a593Smuzhiyun F(520000000, P_MMPLL3, 2, 0, 0),
598*4882a593Smuzhiyun { }
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static struct clk_rcg2 video_core_clk_src = {
602*4882a593Smuzhiyun .cmd_rcgr = 0x1000,
603*4882a593Smuzhiyun .mnd_width = 8,
604*4882a593Smuzhiyun .hid_width = 5,
605*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
606*4882a593Smuzhiyun .freq_tbl = ftbl_video_core_clk_src,
607*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
608*4882a593Smuzhiyun .name = "video_core_clk_src",
609*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
610*4882a593Smuzhiyun .num_parents = 5,
611*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
612*4882a593Smuzhiyun },
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static struct clk_rcg2 video_subcore0_clk_src = {
616*4882a593Smuzhiyun .cmd_rcgr = 0x1060,
617*4882a593Smuzhiyun .mnd_width = 8,
618*4882a593Smuzhiyun .hid_width = 5,
619*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
620*4882a593Smuzhiyun .freq_tbl = ftbl_video_core_clk_src,
621*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
622*4882a593Smuzhiyun .name = "video_subcore0_clk_src",
623*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
624*4882a593Smuzhiyun .num_parents = 5,
625*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
626*4882a593Smuzhiyun },
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static struct clk_rcg2 video_subcore1_clk_src = {
630*4882a593Smuzhiyun .cmd_rcgr = 0x1080,
631*4882a593Smuzhiyun .mnd_width = 8,
632*4882a593Smuzhiyun .hid_width = 5,
633*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
634*4882a593Smuzhiyun .freq_tbl = ftbl_video_core_clk_src,
635*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
636*4882a593Smuzhiyun .name = "video_subcore1_clk_src",
637*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
638*4882a593Smuzhiyun .num_parents = 5,
639*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
640*4882a593Smuzhiyun },
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun static struct clk_rcg2 pclk0_clk_src = {
644*4882a593Smuzhiyun .cmd_rcgr = 0x2000,
645*4882a593Smuzhiyun .mnd_width = 8,
646*4882a593Smuzhiyun .hid_width = 5,
647*4882a593Smuzhiyun .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
648*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
649*4882a593Smuzhiyun .name = "pclk0_clk_src",
650*4882a593Smuzhiyun .parent_names = mmss_xo_dsi0pll_dsi1pll,
651*4882a593Smuzhiyun .num_parents = 3,
652*4882a593Smuzhiyun .ops = &clk_pixel_ops,
653*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
654*4882a593Smuzhiyun },
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun static struct clk_rcg2 pclk1_clk_src = {
658*4882a593Smuzhiyun .cmd_rcgr = 0x2020,
659*4882a593Smuzhiyun .mnd_width = 8,
660*4882a593Smuzhiyun .hid_width = 5,
661*4882a593Smuzhiyun .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
662*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
663*4882a593Smuzhiyun .name = "pclk1_clk_src",
664*4882a593Smuzhiyun .parent_names = mmss_xo_dsi0pll_dsi1pll,
665*4882a593Smuzhiyun .num_parents = 3,
666*4882a593Smuzhiyun .ops = &clk_pixel_ops,
667*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
668*4882a593Smuzhiyun },
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static const struct freq_tbl ftbl_mdp_clk_src[] = {
672*4882a593Smuzhiyun F(85714286, P_GPLL0, 7, 0, 0),
673*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
674*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
675*4882a593Smuzhiyun F(171428571, P_GPLL0, 3.5, 0, 0),
676*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
677*4882a593Smuzhiyun F(275000000, P_MMPLL5, 3, 0, 0),
678*4882a593Smuzhiyun F(300000000, P_GPLL0, 2, 0, 0),
679*4882a593Smuzhiyun F(330000000, P_MMPLL5, 2.5, 0, 0),
680*4882a593Smuzhiyun F(412500000, P_MMPLL5, 2, 0, 0),
681*4882a593Smuzhiyun { }
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static struct clk_rcg2 mdp_clk_src = {
685*4882a593Smuzhiyun .cmd_rcgr = 0x2040,
686*4882a593Smuzhiyun .hid_width = 5,
687*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
688*4882a593Smuzhiyun .freq_tbl = ftbl_mdp_clk_src,
689*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
690*4882a593Smuzhiyun .name = "mdp_clk_src",
691*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
692*4882a593Smuzhiyun .num_parents = 5,
693*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
694*4882a593Smuzhiyun },
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static struct freq_tbl extpclk_freq_tbl[] = {
698*4882a593Smuzhiyun { .src = P_HDMIPLL },
699*4882a593Smuzhiyun { }
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static struct clk_rcg2 extpclk_clk_src = {
703*4882a593Smuzhiyun .cmd_rcgr = 0x2060,
704*4882a593Smuzhiyun .hid_width = 5,
705*4882a593Smuzhiyun .parent_map = mmss_xo_hdmi_map,
706*4882a593Smuzhiyun .freq_tbl = extpclk_freq_tbl,
707*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
708*4882a593Smuzhiyun .name = "extpclk_clk_src",
709*4882a593Smuzhiyun .parent_names = mmss_xo_hdmi,
710*4882a593Smuzhiyun .num_parents = 2,
711*4882a593Smuzhiyun .ops = &clk_byte_ops,
712*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
713*4882a593Smuzhiyun },
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_vsync_clk[] = {
717*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
718*4882a593Smuzhiyun { }
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun static struct clk_rcg2 vsync_clk_src = {
722*4882a593Smuzhiyun .cmd_rcgr = 0x2080,
723*4882a593Smuzhiyun .hid_width = 5,
724*4882a593Smuzhiyun .parent_map = mmss_xo_gpll0_gpll0_div_map,
725*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_vsync_clk,
726*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
727*4882a593Smuzhiyun .name = "vsync_clk_src",
728*4882a593Smuzhiyun .parent_names = mmss_xo_gpll0_gpll0_div,
729*4882a593Smuzhiyun .num_parents = 3,
730*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
731*4882a593Smuzhiyun },
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
735*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
736*4882a593Smuzhiyun { }
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static struct clk_rcg2 hdmi_clk_src = {
740*4882a593Smuzhiyun .cmd_rcgr = 0x2100,
741*4882a593Smuzhiyun .hid_width = 5,
742*4882a593Smuzhiyun .parent_map = mmss_xo_gpll0_gpll0_div_map,
743*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_hdmi_clk,
744*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
745*4882a593Smuzhiyun .name = "hdmi_clk_src",
746*4882a593Smuzhiyun .parent_names = mmss_xo_gpll0_gpll0_div,
747*4882a593Smuzhiyun .num_parents = 3,
748*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
749*4882a593Smuzhiyun },
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun static struct clk_rcg2 byte0_clk_src = {
753*4882a593Smuzhiyun .cmd_rcgr = 0x2120,
754*4882a593Smuzhiyun .hid_width = 5,
755*4882a593Smuzhiyun .parent_map = mmss_xo_dsibyte_map,
756*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
757*4882a593Smuzhiyun .name = "byte0_clk_src",
758*4882a593Smuzhiyun .parent_names = mmss_xo_dsibyte,
759*4882a593Smuzhiyun .num_parents = 3,
760*4882a593Smuzhiyun .ops = &clk_byte2_ops,
761*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
762*4882a593Smuzhiyun },
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun static struct clk_rcg2 byte1_clk_src = {
766*4882a593Smuzhiyun .cmd_rcgr = 0x2140,
767*4882a593Smuzhiyun .hid_width = 5,
768*4882a593Smuzhiyun .parent_map = mmss_xo_dsibyte_map,
769*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
770*4882a593Smuzhiyun .name = "byte1_clk_src",
771*4882a593Smuzhiyun .parent_names = mmss_xo_dsibyte,
772*4882a593Smuzhiyun .num_parents = 3,
773*4882a593Smuzhiyun .ops = &clk_byte2_ops,
774*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
775*4882a593Smuzhiyun },
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
779*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
780*4882a593Smuzhiyun { }
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static struct clk_rcg2 esc0_clk_src = {
784*4882a593Smuzhiyun .cmd_rcgr = 0x2160,
785*4882a593Smuzhiyun .hid_width = 5,
786*4882a593Smuzhiyun .parent_map = mmss_xo_dsibyte_map,
787*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_esc0_1_clk,
788*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
789*4882a593Smuzhiyun .name = "esc0_clk_src",
790*4882a593Smuzhiyun .parent_names = mmss_xo_dsibyte,
791*4882a593Smuzhiyun .num_parents = 3,
792*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
793*4882a593Smuzhiyun },
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun static struct clk_rcg2 esc1_clk_src = {
797*4882a593Smuzhiyun .cmd_rcgr = 0x2180,
798*4882a593Smuzhiyun .hid_width = 5,
799*4882a593Smuzhiyun .parent_map = mmss_xo_dsibyte_map,
800*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_esc0_1_clk,
801*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
802*4882a593Smuzhiyun .name = "esc1_clk_src",
803*4882a593Smuzhiyun .parent_names = mmss_xo_dsibyte,
804*4882a593Smuzhiyun .num_parents = 3,
805*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
806*4882a593Smuzhiyun },
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
810*4882a593Smuzhiyun F(10000, P_XO, 16, 1, 120),
811*4882a593Smuzhiyun F(24000, P_XO, 16, 1, 50),
812*4882a593Smuzhiyun F(6000000, P_GPLL0_DIV, 10, 1, 5),
813*4882a593Smuzhiyun F(12000000, P_GPLL0_DIV, 1, 1, 25),
814*4882a593Smuzhiyun F(13000000, P_GPLL0_DIV, 2, 13, 150),
815*4882a593Smuzhiyun F(24000000, P_GPLL0_DIV, 1, 2, 25),
816*4882a593Smuzhiyun { }
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun static struct clk_rcg2 camss_gp0_clk_src = {
820*4882a593Smuzhiyun .cmd_rcgr = 0x3420,
821*4882a593Smuzhiyun .mnd_width = 8,
822*4882a593Smuzhiyun .hid_width = 5,
823*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
824*4882a593Smuzhiyun .freq_tbl = ftbl_camss_gp0_clk_src,
825*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
826*4882a593Smuzhiyun .name = "camss_gp0_clk_src",
827*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
828*4882a593Smuzhiyun .num_parents = 5,
829*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
830*4882a593Smuzhiyun },
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static struct clk_rcg2 camss_gp1_clk_src = {
834*4882a593Smuzhiyun .cmd_rcgr = 0x3450,
835*4882a593Smuzhiyun .mnd_width = 8,
836*4882a593Smuzhiyun .hid_width = 5,
837*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
838*4882a593Smuzhiyun .freq_tbl = ftbl_camss_gp0_clk_src,
839*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
840*4882a593Smuzhiyun .name = "camss_gp1_clk_src",
841*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
842*4882a593Smuzhiyun .num_parents = 5,
843*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
844*4882a593Smuzhiyun },
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun static const struct freq_tbl ftbl_mclk0_clk_src[] = {
848*4882a593Smuzhiyun F(4800000, P_XO, 4, 0, 0),
849*4882a593Smuzhiyun F(6000000, P_GPLL0_DIV, 10, 1, 5),
850*4882a593Smuzhiyun F(8000000, P_GPLL0_DIV, 1, 2, 75),
851*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
852*4882a593Smuzhiyun F(16666667, P_GPLL0_DIV, 2, 1, 9),
853*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
854*4882a593Smuzhiyun F(24000000, P_GPLL0_DIV, 1, 2, 25),
855*4882a593Smuzhiyun F(33333333, P_GPLL0_DIV, 1, 1, 9),
856*4882a593Smuzhiyun F(48000000, P_GPLL0, 1, 2, 25),
857*4882a593Smuzhiyun F(66666667, P_GPLL0, 1, 1, 9),
858*4882a593Smuzhiyun { }
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static struct clk_rcg2 mclk0_clk_src = {
862*4882a593Smuzhiyun .cmd_rcgr = 0x3360,
863*4882a593Smuzhiyun .mnd_width = 8,
864*4882a593Smuzhiyun .hid_width = 5,
865*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
866*4882a593Smuzhiyun .freq_tbl = ftbl_mclk0_clk_src,
867*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
868*4882a593Smuzhiyun .name = "mclk0_clk_src",
869*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
870*4882a593Smuzhiyun .num_parents = 5,
871*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
872*4882a593Smuzhiyun },
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun static struct clk_rcg2 mclk1_clk_src = {
876*4882a593Smuzhiyun .cmd_rcgr = 0x3390,
877*4882a593Smuzhiyun .mnd_width = 8,
878*4882a593Smuzhiyun .hid_width = 5,
879*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
880*4882a593Smuzhiyun .freq_tbl = ftbl_mclk0_clk_src,
881*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
882*4882a593Smuzhiyun .name = "mclk1_clk_src",
883*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
884*4882a593Smuzhiyun .num_parents = 5,
885*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
886*4882a593Smuzhiyun },
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static struct clk_rcg2 mclk2_clk_src = {
890*4882a593Smuzhiyun .cmd_rcgr = 0x33c0,
891*4882a593Smuzhiyun .mnd_width = 8,
892*4882a593Smuzhiyun .hid_width = 5,
893*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
894*4882a593Smuzhiyun .freq_tbl = ftbl_mclk0_clk_src,
895*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
896*4882a593Smuzhiyun .name = "mclk2_clk_src",
897*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
898*4882a593Smuzhiyun .num_parents = 5,
899*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
900*4882a593Smuzhiyun },
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static struct clk_rcg2 mclk3_clk_src = {
904*4882a593Smuzhiyun .cmd_rcgr = 0x33f0,
905*4882a593Smuzhiyun .mnd_width = 8,
906*4882a593Smuzhiyun .hid_width = 5,
907*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
908*4882a593Smuzhiyun .freq_tbl = ftbl_mclk0_clk_src,
909*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
910*4882a593Smuzhiyun .name = "mclk3_clk_src",
911*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
912*4882a593Smuzhiyun .num_parents = 5,
913*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
914*4882a593Smuzhiyun },
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun static const struct freq_tbl ftbl_cci_clk_src[] = {
918*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
919*4882a593Smuzhiyun F(37500000, P_GPLL0, 16, 0, 0),
920*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
921*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
922*4882a593Smuzhiyun { }
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static struct clk_rcg2 cci_clk_src = {
926*4882a593Smuzhiyun .cmd_rcgr = 0x3300,
927*4882a593Smuzhiyun .mnd_width = 8,
928*4882a593Smuzhiyun .hid_width = 5,
929*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
930*4882a593Smuzhiyun .freq_tbl = ftbl_cci_clk_src,
931*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
932*4882a593Smuzhiyun .name = "cci_clk_src",
933*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
934*4882a593Smuzhiyun .num_parents = 5,
935*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
936*4882a593Smuzhiyun },
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
940*4882a593Smuzhiyun F(100000000, P_GPLL0_DIV, 3, 0, 0),
941*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
942*4882a593Smuzhiyun F(266666667, P_MMPLL0, 3, 0, 0),
943*4882a593Smuzhiyun { }
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static struct clk_rcg2 csi0phytimer_clk_src = {
947*4882a593Smuzhiyun .cmd_rcgr = 0x3000,
948*4882a593Smuzhiyun .hid_width = 5,
949*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
950*4882a593Smuzhiyun .freq_tbl = ftbl_csi0phytimer_clk_src,
951*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
952*4882a593Smuzhiyun .name = "csi0phytimer_clk_src",
953*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
954*4882a593Smuzhiyun .num_parents = 7,
955*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
956*4882a593Smuzhiyun },
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun static struct clk_rcg2 csi1phytimer_clk_src = {
960*4882a593Smuzhiyun .cmd_rcgr = 0x3030,
961*4882a593Smuzhiyun .hid_width = 5,
962*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
963*4882a593Smuzhiyun .freq_tbl = ftbl_csi0phytimer_clk_src,
964*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
965*4882a593Smuzhiyun .name = "csi1phytimer_clk_src",
966*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
967*4882a593Smuzhiyun .num_parents = 7,
968*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
969*4882a593Smuzhiyun },
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun static struct clk_rcg2 csi2phytimer_clk_src = {
973*4882a593Smuzhiyun .cmd_rcgr = 0x3060,
974*4882a593Smuzhiyun .hid_width = 5,
975*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
976*4882a593Smuzhiyun .freq_tbl = ftbl_csi0phytimer_clk_src,
977*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
978*4882a593Smuzhiyun .name = "csi2phytimer_clk_src",
979*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
980*4882a593Smuzhiyun .num_parents = 7,
981*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
982*4882a593Smuzhiyun },
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun static const struct freq_tbl ftbl_csiphy0_3p_clk_src[] = {
986*4882a593Smuzhiyun F(100000000, P_GPLL0_DIV, 3, 0, 0),
987*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
988*4882a593Smuzhiyun F(320000000, P_MMPLL4, 3, 0, 0),
989*4882a593Smuzhiyun F(384000000, P_MMPLL4, 2.5, 0, 0),
990*4882a593Smuzhiyun { }
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun static struct clk_rcg2 csiphy0_3p_clk_src = {
994*4882a593Smuzhiyun .cmd_rcgr = 0x3240,
995*4882a593Smuzhiyun .hid_width = 5,
996*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
997*4882a593Smuzhiyun .freq_tbl = ftbl_csiphy0_3p_clk_src,
998*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
999*4882a593Smuzhiyun .name = "csiphy0_3p_clk_src",
1000*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1001*4882a593Smuzhiyun .num_parents = 7,
1002*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1003*4882a593Smuzhiyun },
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun static struct clk_rcg2 csiphy1_3p_clk_src = {
1007*4882a593Smuzhiyun .cmd_rcgr = 0x3260,
1008*4882a593Smuzhiyun .hid_width = 5,
1009*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1010*4882a593Smuzhiyun .freq_tbl = ftbl_csiphy0_3p_clk_src,
1011*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1012*4882a593Smuzhiyun .name = "csiphy1_3p_clk_src",
1013*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1014*4882a593Smuzhiyun .num_parents = 7,
1015*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1016*4882a593Smuzhiyun },
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun static struct clk_rcg2 csiphy2_3p_clk_src = {
1020*4882a593Smuzhiyun .cmd_rcgr = 0x3280,
1021*4882a593Smuzhiyun .hid_width = 5,
1022*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1023*4882a593Smuzhiyun .freq_tbl = ftbl_csiphy0_3p_clk_src,
1024*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1025*4882a593Smuzhiyun .name = "csiphy2_3p_clk_src",
1026*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1027*4882a593Smuzhiyun .num_parents = 7,
1028*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1029*4882a593Smuzhiyun },
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
1033*4882a593Smuzhiyun F(75000000, P_GPLL0_DIV, 4, 0, 0),
1034*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
1035*4882a593Smuzhiyun F(228571429, P_MMPLL0, 3.5, 0, 0),
1036*4882a593Smuzhiyun F(266666667, P_MMPLL0, 3, 0, 0),
1037*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
1038*4882a593Smuzhiyun F(480000000, P_MMPLL4, 2, 0, 0),
1039*4882a593Smuzhiyun { }
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun static struct clk_rcg2 jpeg0_clk_src = {
1043*4882a593Smuzhiyun .cmd_rcgr = 0x3500,
1044*4882a593Smuzhiyun .hid_width = 5,
1045*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1046*4882a593Smuzhiyun .freq_tbl = ftbl_jpeg0_clk_src,
1047*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1048*4882a593Smuzhiyun .name = "jpeg0_clk_src",
1049*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1050*4882a593Smuzhiyun .num_parents = 7,
1051*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1052*4882a593Smuzhiyun },
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun static const struct freq_tbl ftbl_jpeg2_clk_src[] = {
1056*4882a593Smuzhiyun F(75000000, P_GPLL0_DIV, 4, 0, 0),
1057*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
1058*4882a593Smuzhiyun F(228571429, P_MMPLL0, 3.5, 0, 0),
1059*4882a593Smuzhiyun F(266666667, P_MMPLL0, 3, 0, 0),
1060*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
1061*4882a593Smuzhiyun { }
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static struct clk_rcg2 jpeg2_clk_src = {
1065*4882a593Smuzhiyun .cmd_rcgr = 0x3540,
1066*4882a593Smuzhiyun .hid_width = 5,
1067*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1068*4882a593Smuzhiyun .freq_tbl = ftbl_jpeg2_clk_src,
1069*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1070*4882a593Smuzhiyun .name = "jpeg2_clk_src",
1071*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1072*4882a593Smuzhiyun .num_parents = 7,
1073*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1074*4882a593Smuzhiyun },
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun static struct clk_rcg2 jpeg_dma_clk_src = {
1078*4882a593Smuzhiyun .cmd_rcgr = 0x3560,
1079*4882a593Smuzhiyun .hid_width = 5,
1080*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1081*4882a593Smuzhiyun .freq_tbl = ftbl_jpeg0_clk_src,
1082*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1083*4882a593Smuzhiyun .name = "jpeg_dma_clk_src",
1084*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1085*4882a593Smuzhiyun .num_parents = 7,
1086*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1087*4882a593Smuzhiyun },
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun static const struct freq_tbl ftbl_vfe0_clk_src[] = {
1091*4882a593Smuzhiyun F(75000000, P_GPLL0_DIV, 4, 0, 0),
1092*4882a593Smuzhiyun F(100000000, P_GPLL0_DIV, 3, 0, 0),
1093*4882a593Smuzhiyun F(300000000, P_GPLL0, 2, 0, 0),
1094*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
1095*4882a593Smuzhiyun F(480000000, P_MMPLL4, 2, 0, 0),
1096*4882a593Smuzhiyun F(600000000, P_GPLL0, 1, 0, 0),
1097*4882a593Smuzhiyun { }
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static struct clk_rcg2 vfe0_clk_src = {
1101*4882a593Smuzhiyun .cmd_rcgr = 0x3600,
1102*4882a593Smuzhiyun .hid_width = 5,
1103*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1104*4882a593Smuzhiyun .freq_tbl = ftbl_vfe0_clk_src,
1105*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1106*4882a593Smuzhiyun .name = "vfe0_clk_src",
1107*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1108*4882a593Smuzhiyun .num_parents = 7,
1109*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1110*4882a593Smuzhiyun },
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static struct clk_rcg2 vfe1_clk_src = {
1114*4882a593Smuzhiyun .cmd_rcgr = 0x3620,
1115*4882a593Smuzhiyun .hid_width = 5,
1116*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1117*4882a593Smuzhiyun .freq_tbl = ftbl_vfe0_clk_src,
1118*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1119*4882a593Smuzhiyun .name = "vfe1_clk_src",
1120*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1121*4882a593Smuzhiyun .num_parents = 7,
1122*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1123*4882a593Smuzhiyun },
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun static const struct freq_tbl ftbl_cpp_clk_src[] = {
1127*4882a593Smuzhiyun F(100000000, P_GPLL0_DIV, 3, 0, 0),
1128*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
1129*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
1130*4882a593Smuzhiyun F(480000000, P_MMPLL4, 2, 0, 0),
1131*4882a593Smuzhiyun F(640000000, P_MMPLL4, 1.5, 0, 0),
1132*4882a593Smuzhiyun { }
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun static struct clk_rcg2 cpp_clk_src = {
1136*4882a593Smuzhiyun .cmd_rcgr = 0x3640,
1137*4882a593Smuzhiyun .hid_width = 5,
1138*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1139*4882a593Smuzhiyun .freq_tbl = ftbl_cpp_clk_src,
1140*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1141*4882a593Smuzhiyun .name = "cpp_clk_src",
1142*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1143*4882a593Smuzhiyun .num_parents = 7,
1144*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1145*4882a593Smuzhiyun },
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static const struct freq_tbl ftbl_csi0_clk_src[] = {
1149*4882a593Smuzhiyun F(100000000, P_GPLL0_DIV, 3, 0, 0),
1150*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
1151*4882a593Smuzhiyun F(266666667, P_MMPLL0, 3, 0, 0),
1152*4882a593Smuzhiyun F(480000000, P_MMPLL4, 2, 0, 0),
1153*4882a593Smuzhiyun F(600000000, P_GPLL0, 1, 0, 0),
1154*4882a593Smuzhiyun { }
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun static struct clk_rcg2 csi0_clk_src = {
1158*4882a593Smuzhiyun .cmd_rcgr = 0x3090,
1159*4882a593Smuzhiyun .hid_width = 5,
1160*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1161*4882a593Smuzhiyun .freq_tbl = ftbl_csi0_clk_src,
1162*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1163*4882a593Smuzhiyun .name = "csi0_clk_src",
1164*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1165*4882a593Smuzhiyun .num_parents = 7,
1166*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1167*4882a593Smuzhiyun },
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun static struct clk_rcg2 csi1_clk_src = {
1171*4882a593Smuzhiyun .cmd_rcgr = 0x3100,
1172*4882a593Smuzhiyun .hid_width = 5,
1173*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1174*4882a593Smuzhiyun .freq_tbl = ftbl_csi0_clk_src,
1175*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1176*4882a593Smuzhiyun .name = "csi1_clk_src",
1177*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1178*4882a593Smuzhiyun .num_parents = 7,
1179*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1180*4882a593Smuzhiyun },
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun static struct clk_rcg2 csi2_clk_src = {
1184*4882a593Smuzhiyun .cmd_rcgr = 0x3160,
1185*4882a593Smuzhiyun .hid_width = 5,
1186*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1187*4882a593Smuzhiyun .freq_tbl = ftbl_csi0_clk_src,
1188*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1189*4882a593Smuzhiyun .name = "csi2_clk_src",
1190*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1191*4882a593Smuzhiyun .num_parents = 7,
1192*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1193*4882a593Smuzhiyun },
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun static struct clk_rcg2 csi3_clk_src = {
1197*4882a593Smuzhiyun .cmd_rcgr = 0x31c0,
1198*4882a593Smuzhiyun .hid_width = 5,
1199*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1200*4882a593Smuzhiyun .freq_tbl = ftbl_csi0_clk_src,
1201*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1202*4882a593Smuzhiyun .name = "csi3_clk_src",
1203*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1204*4882a593Smuzhiyun .num_parents = 7,
1205*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1206*4882a593Smuzhiyun },
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun static const struct freq_tbl ftbl_fd_core_clk_src[] = {
1210*4882a593Smuzhiyun F(100000000, P_GPLL0_DIV, 3, 0, 0),
1211*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
1212*4882a593Smuzhiyun F(400000000, P_MMPLL0, 2, 0, 0),
1213*4882a593Smuzhiyun { }
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun static struct clk_rcg2 fd_core_clk_src = {
1217*4882a593Smuzhiyun .cmd_rcgr = 0x3b00,
1218*4882a593Smuzhiyun .hid_width = 5,
1219*4882a593Smuzhiyun .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
1220*4882a593Smuzhiyun .freq_tbl = ftbl_fd_core_clk_src,
1221*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1222*4882a593Smuzhiyun .name = "fd_core_clk_src",
1223*4882a593Smuzhiyun .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
1224*4882a593Smuzhiyun .num_parents = 5,
1225*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1226*4882a593Smuzhiyun },
1227*4882a593Smuzhiyun };
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun static struct clk_branch mmss_mmagic_ahb_clk = {
1230*4882a593Smuzhiyun .halt_reg = 0x5024,
1231*4882a593Smuzhiyun .clkr = {
1232*4882a593Smuzhiyun .enable_reg = 0x5024,
1233*4882a593Smuzhiyun .enable_mask = BIT(0),
1234*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1235*4882a593Smuzhiyun .name = "mmss_mmagic_ahb_clk",
1236*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1237*4882a593Smuzhiyun .num_parents = 1,
1238*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1239*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1240*4882a593Smuzhiyun },
1241*4882a593Smuzhiyun },
1242*4882a593Smuzhiyun };
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun static struct clk_branch mmss_mmagic_cfg_ahb_clk = {
1245*4882a593Smuzhiyun .halt_reg = 0x5054,
1246*4882a593Smuzhiyun .clkr = {
1247*4882a593Smuzhiyun .enable_reg = 0x5054,
1248*4882a593Smuzhiyun .enable_mask = BIT(0),
1249*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1250*4882a593Smuzhiyun .name = "mmss_mmagic_cfg_ahb_clk",
1251*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1252*4882a593Smuzhiyun .num_parents = 1,
1253*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1254*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1255*4882a593Smuzhiyun },
1256*4882a593Smuzhiyun },
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun static struct clk_branch mmss_misc_ahb_clk = {
1260*4882a593Smuzhiyun .halt_reg = 0x5018,
1261*4882a593Smuzhiyun .clkr = {
1262*4882a593Smuzhiyun .enable_reg = 0x5018,
1263*4882a593Smuzhiyun .enable_mask = BIT(0),
1264*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1265*4882a593Smuzhiyun .name = "mmss_misc_ahb_clk",
1266*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1267*4882a593Smuzhiyun .num_parents = 1,
1268*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1269*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1270*4882a593Smuzhiyun },
1271*4882a593Smuzhiyun },
1272*4882a593Smuzhiyun };
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun static struct clk_branch mmss_misc_cxo_clk = {
1275*4882a593Smuzhiyun .halt_reg = 0x5014,
1276*4882a593Smuzhiyun .clkr = {
1277*4882a593Smuzhiyun .enable_reg = 0x5014,
1278*4882a593Smuzhiyun .enable_mask = BIT(0),
1279*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1280*4882a593Smuzhiyun .name = "mmss_misc_cxo_clk",
1281*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
1282*4882a593Smuzhiyun .num_parents = 1,
1283*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1284*4882a593Smuzhiyun },
1285*4882a593Smuzhiyun },
1286*4882a593Smuzhiyun };
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun static struct clk_branch mmss_mmagic_maxi_clk = {
1289*4882a593Smuzhiyun .halt_reg = 0x5074,
1290*4882a593Smuzhiyun .clkr = {
1291*4882a593Smuzhiyun .enable_reg = 0x5074,
1292*4882a593Smuzhiyun .enable_mask = BIT(0),
1293*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1294*4882a593Smuzhiyun .name = "mmss_mmagic_maxi_clk",
1295*4882a593Smuzhiyun .parent_names = (const char *[]){ "maxi_clk_src" },
1296*4882a593Smuzhiyun .num_parents = 1,
1297*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1298*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1299*4882a593Smuzhiyun },
1300*4882a593Smuzhiyun },
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun static struct clk_branch mmagic_camss_axi_clk = {
1304*4882a593Smuzhiyun .halt_reg = 0x3c44,
1305*4882a593Smuzhiyun .clkr = {
1306*4882a593Smuzhiyun .enable_reg = 0x3c44,
1307*4882a593Smuzhiyun .enable_mask = BIT(0),
1308*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1309*4882a593Smuzhiyun .name = "mmagic_camss_axi_clk",
1310*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1311*4882a593Smuzhiyun .num_parents = 1,
1312*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1313*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1314*4882a593Smuzhiyun },
1315*4882a593Smuzhiyun },
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun static struct clk_branch mmagic_camss_noc_cfg_ahb_clk = {
1319*4882a593Smuzhiyun .halt_reg = 0x3c48,
1320*4882a593Smuzhiyun .clkr = {
1321*4882a593Smuzhiyun .enable_reg = 0x3c48,
1322*4882a593Smuzhiyun .enable_mask = BIT(0),
1323*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1324*4882a593Smuzhiyun .name = "mmagic_camss_noc_cfg_ahb_clk",
1325*4882a593Smuzhiyun .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
1326*4882a593Smuzhiyun .num_parents = 1,
1327*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1328*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1329*4882a593Smuzhiyun },
1330*4882a593Smuzhiyun },
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun static struct clk_branch smmu_vfe_ahb_clk = {
1334*4882a593Smuzhiyun .halt_reg = 0x3c04,
1335*4882a593Smuzhiyun .clkr = {
1336*4882a593Smuzhiyun .enable_reg = 0x3c04,
1337*4882a593Smuzhiyun .enable_mask = BIT(0),
1338*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1339*4882a593Smuzhiyun .name = "smmu_vfe_ahb_clk",
1340*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1341*4882a593Smuzhiyun .num_parents = 1,
1342*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1343*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1344*4882a593Smuzhiyun },
1345*4882a593Smuzhiyun },
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun static struct clk_branch smmu_vfe_axi_clk = {
1349*4882a593Smuzhiyun .halt_reg = 0x3c08,
1350*4882a593Smuzhiyun .clkr = {
1351*4882a593Smuzhiyun .enable_reg = 0x3c08,
1352*4882a593Smuzhiyun .enable_mask = BIT(0),
1353*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1354*4882a593Smuzhiyun .name = "smmu_vfe_axi_clk",
1355*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1356*4882a593Smuzhiyun .num_parents = 1,
1357*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1358*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1359*4882a593Smuzhiyun },
1360*4882a593Smuzhiyun },
1361*4882a593Smuzhiyun };
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun static struct clk_branch smmu_cpp_ahb_clk = {
1364*4882a593Smuzhiyun .halt_reg = 0x3c14,
1365*4882a593Smuzhiyun .clkr = {
1366*4882a593Smuzhiyun .enable_reg = 0x3c14,
1367*4882a593Smuzhiyun .enable_mask = BIT(0),
1368*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1369*4882a593Smuzhiyun .name = "smmu_cpp_ahb_clk",
1370*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1371*4882a593Smuzhiyun .num_parents = 1,
1372*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1373*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1374*4882a593Smuzhiyun },
1375*4882a593Smuzhiyun },
1376*4882a593Smuzhiyun };
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun static struct clk_branch smmu_cpp_axi_clk = {
1379*4882a593Smuzhiyun .halt_reg = 0x3c18,
1380*4882a593Smuzhiyun .clkr = {
1381*4882a593Smuzhiyun .enable_reg = 0x3c18,
1382*4882a593Smuzhiyun .enable_mask = BIT(0),
1383*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1384*4882a593Smuzhiyun .name = "smmu_cpp_axi_clk",
1385*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1386*4882a593Smuzhiyun .num_parents = 1,
1387*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1388*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1389*4882a593Smuzhiyun },
1390*4882a593Smuzhiyun },
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun static struct clk_branch smmu_jpeg_ahb_clk = {
1394*4882a593Smuzhiyun .halt_reg = 0x3c24,
1395*4882a593Smuzhiyun .clkr = {
1396*4882a593Smuzhiyun .enable_reg = 0x3c24,
1397*4882a593Smuzhiyun .enable_mask = BIT(0),
1398*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1399*4882a593Smuzhiyun .name = "smmu_jpeg_ahb_clk",
1400*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1401*4882a593Smuzhiyun .num_parents = 1,
1402*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1403*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1404*4882a593Smuzhiyun },
1405*4882a593Smuzhiyun },
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun static struct clk_branch smmu_jpeg_axi_clk = {
1409*4882a593Smuzhiyun .halt_reg = 0x3c28,
1410*4882a593Smuzhiyun .clkr = {
1411*4882a593Smuzhiyun .enable_reg = 0x3c28,
1412*4882a593Smuzhiyun .enable_mask = BIT(0),
1413*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1414*4882a593Smuzhiyun .name = "smmu_jpeg_axi_clk",
1415*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1416*4882a593Smuzhiyun .num_parents = 1,
1417*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1418*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1419*4882a593Smuzhiyun },
1420*4882a593Smuzhiyun },
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun static struct clk_branch mmagic_mdss_axi_clk = {
1424*4882a593Smuzhiyun .halt_reg = 0x2474,
1425*4882a593Smuzhiyun .clkr = {
1426*4882a593Smuzhiyun .enable_reg = 0x2474,
1427*4882a593Smuzhiyun .enable_mask = BIT(0),
1428*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1429*4882a593Smuzhiyun .name = "mmagic_mdss_axi_clk",
1430*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1431*4882a593Smuzhiyun .num_parents = 1,
1432*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1433*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1434*4882a593Smuzhiyun },
1435*4882a593Smuzhiyun },
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static struct clk_branch mmagic_mdss_noc_cfg_ahb_clk = {
1439*4882a593Smuzhiyun .halt_reg = 0x2478,
1440*4882a593Smuzhiyun .clkr = {
1441*4882a593Smuzhiyun .enable_reg = 0x2478,
1442*4882a593Smuzhiyun .enable_mask = BIT(0),
1443*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1444*4882a593Smuzhiyun .name = "mmagic_mdss_noc_cfg_ahb_clk",
1445*4882a593Smuzhiyun .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
1446*4882a593Smuzhiyun .num_parents = 1,
1447*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1448*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1449*4882a593Smuzhiyun },
1450*4882a593Smuzhiyun },
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun static struct clk_branch smmu_rot_ahb_clk = {
1454*4882a593Smuzhiyun .halt_reg = 0x2444,
1455*4882a593Smuzhiyun .clkr = {
1456*4882a593Smuzhiyun .enable_reg = 0x2444,
1457*4882a593Smuzhiyun .enable_mask = BIT(0),
1458*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1459*4882a593Smuzhiyun .name = "smmu_rot_ahb_clk",
1460*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1461*4882a593Smuzhiyun .num_parents = 1,
1462*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1463*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1464*4882a593Smuzhiyun },
1465*4882a593Smuzhiyun },
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static struct clk_branch smmu_rot_axi_clk = {
1469*4882a593Smuzhiyun .halt_reg = 0x2448,
1470*4882a593Smuzhiyun .clkr = {
1471*4882a593Smuzhiyun .enable_reg = 0x2448,
1472*4882a593Smuzhiyun .enable_mask = BIT(0),
1473*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1474*4882a593Smuzhiyun .name = "smmu_rot_axi_clk",
1475*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1476*4882a593Smuzhiyun .num_parents = 1,
1477*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1478*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1479*4882a593Smuzhiyun },
1480*4882a593Smuzhiyun },
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun static struct clk_branch smmu_mdp_ahb_clk = {
1484*4882a593Smuzhiyun .halt_reg = 0x2454,
1485*4882a593Smuzhiyun .clkr = {
1486*4882a593Smuzhiyun .enable_reg = 0x2454,
1487*4882a593Smuzhiyun .enable_mask = BIT(0),
1488*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1489*4882a593Smuzhiyun .name = "smmu_mdp_ahb_clk",
1490*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1491*4882a593Smuzhiyun .num_parents = 1,
1492*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1493*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1494*4882a593Smuzhiyun },
1495*4882a593Smuzhiyun },
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static struct clk_branch smmu_mdp_axi_clk = {
1499*4882a593Smuzhiyun .halt_reg = 0x2458,
1500*4882a593Smuzhiyun .clkr = {
1501*4882a593Smuzhiyun .enable_reg = 0x2458,
1502*4882a593Smuzhiyun .enable_mask = BIT(0),
1503*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1504*4882a593Smuzhiyun .name = "smmu_mdp_axi_clk",
1505*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1506*4882a593Smuzhiyun .num_parents = 1,
1507*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1508*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1509*4882a593Smuzhiyun },
1510*4882a593Smuzhiyun },
1511*4882a593Smuzhiyun };
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun static struct clk_branch mmagic_video_axi_clk = {
1514*4882a593Smuzhiyun .halt_reg = 0x1194,
1515*4882a593Smuzhiyun .clkr = {
1516*4882a593Smuzhiyun .enable_reg = 0x1194,
1517*4882a593Smuzhiyun .enable_mask = BIT(0),
1518*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1519*4882a593Smuzhiyun .name = "mmagic_video_axi_clk",
1520*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1521*4882a593Smuzhiyun .num_parents = 1,
1522*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1523*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1524*4882a593Smuzhiyun },
1525*4882a593Smuzhiyun },
1526*4882a593Smuzhiyun };
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun static struct clk_branch mmagic_video_noc_cfg_ahb_clk = {
1529*4882a593Smuzhiyun .halt_reg = 0x1198,
1530*4882a593Smuzhiyun .clkr = {
1531*4882a593Smuzhiyun .enable_reg = 0x1198,
1532*4882a593Smuzhiyun .enable_mask = BIT(0),
1533*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1534*4882a593Smuzhiyun .name = "mmagic_video_noc_cfg_ahb_clk",
1535*4882a593Smuzhiyun .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
1536*4882a593Smuzhiyun .num_parents = 1,
1537*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1538*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1539*4882a593Smuzhiyun },
1540*4882a593Smuzhiyun },
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun static struct clk_branch smmu_video_ahb_clk = {
1544*4882a593Smuzhiyun .halt_reg = 0x1174,
1545*4882a593Smuzhiyun .clkr = {
1546*4882a593Smuzhiyun .enable_reg = 0x1174,
1547*4882a593Smuzhiyun .enable_mask = BIT(0),
1548*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1549*4882a593Smuzhiyun .name = "smmu_video_ahb_clk",
1550*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1551*4882a593Smuzhiyun .num_parents = 1,
1552*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1553*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1554*4882a593Smuzhiyun },
1555*4882a593Smuzhiyun },
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun static struct clk_branch smmu_video_axi_clk = {
1559*4882a593Smuzhiyun .halt_reg = 0x1178,
1560*4882a593Smuzhiyun .clkr = {
1561*4882a593Smuzhiyun .enable_reg = 0x1178,
1562*4882a593Smuzhiyun .enable_mask = BIT(0),
1563*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1564*4882a593Smuzhiyun .name = "smmu_video_axi_clk",
1565*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1566*4882a593Smuzhiyun .num_parents = 1,
1567*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1568*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1569*4882a593Smuzhiyun },
1570*4882a593Smuzhiyun },
1571*4882a593Smuzhiyun };
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun static struct clk_branch mmagic_bimc_noc_cfg_ahb_clk = {
1574*4882a593Smuzhiyun .halt_reg = 0x5298,
1575*4882a593Smuzhiyun .clkr = {
1576*4882a593Smuzhiyun .enable_reg = 0x5298,
1577*4882a593Smuzhiyun .enable_mask = BIT(0),
1578*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1579*4882a593Smuzhiyun .name = "mmagic_bimc_noc_cfg_ahb_clk",
1580*4882a593Smuzhiyun .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
1581*4882a593Smuzhiyun .num_parents = 1,
1582*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1583*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1584*4882a593Smuzhiyun },
1585*4882a593Smuzhiyun },
1586*4882a593Smuzhiyun };
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun static struct clk_branch gpu_gx_gfx3d_clk = {
1589*4882a593Smuzhiyun .halt_reg = 0x4028,
1590*4882a593Smuzhiyun .clkr = {
1591*4882a593Smuzhiyun .enable_reg = 0x4028,
1592*4882a593Smuzhiyun .enable_mask = BIT(0),
1593*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1594*4882a593Smuzhiyun .name = "gpu_gx_gfx3d_clk",
1595*4882a593Smuzhiyun .parent_names = (const char *[]){ "gfx3d_clk_src" },
1596*4882a593Smuzhiyun .num_parents = 1,
1597*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1598*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1599*4882a593Smuzhiyun },
1600*4882a593Smuzhiyun },
1601*4882a593Smuzhiyun };
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun static struct clk_branch gpu_gx_rbbmtimer_clk = {
1604*4882a593Smuzhiyun .halt_reg = 0x40b0,
1605*4882a593Smuzhiyun .clkr = {
1606*4882a593Smuzhiyun .enable_reg = 0x40b0,
1607*4882a593Smuzhiyun .enable_mask = BIT(0),
1608*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1609*4882a593Smuzhiyun .name = "gpu_gx_rbbmtimer_clk",
1610*4882a593Smuzhiyun .parent_names = (const char *[]){ "rbbmtimer_clk_src" },
1611*4882a593Smuzhiyun .num_parents = 1,
1612*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1613*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1614*4882a593Smuzhiyun },
1615*4882a593Smuzhiyun },
1616*4882a593Smuzhiyun };
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun static struct clk_branch gpu_ahb_clk = {
1619*4882a593Smuzhiyun .halt_reg = 0x403c,
1620*4882a593Smuzhiyun .clkr = {
1621*4882a593Smuzhiyun .enable_reg = 0x403c,
1622*4882a593Smuzhiyun .enable_mask = BIT(0),
1623*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1624*4882a593Smuzhiyun .name = "gpu_ahb_clk",
1625*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1626*4882a593Smuzhiyun .num_parents = 1,
1627*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1628*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1629*4882a593Smuzhiyun },
1630*4882a593Smuzhiyun },
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun static struct clk_branch gpu_aon_isense_clk = {
1634*4882a593Smuzhiyun .halt_reg = 0x4044,
1635*4882a593Smuzhiyun .clkr = {
1636*4882a593Smuzhiyun .enable_reg = 0x4044,
1637*4882a593Smuzhiyun .enable_mask = BIT(0),
1638*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1639*4882a593Smuzhiyun .name = "gpu_aon_isense_clk",
1640*4882a593Smuzhiyun .parent_names = (const char *[]){ "isense_clk_src" },
1641*4882a593Smuzhiyun .num_parents = 1,
1642*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1643*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1644*4882a593Smuzhiyun },
1645*4882a593Smuzhiyun },
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun static struct clk_branch vmem_maxi_clk = {
1649*4882a593Smuzhiyun .halt_reg = 0x1204,
1650*4882a593Smuzhiyun .clkr = {
1651*4882a593Smuzhiyun .enable_reg = 0x1204,
1652*4882a593Smuzhiyun .enable_mask = BIT(0),
1653*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1654*4882a593Smuzhiyun .name = "vmem_maxi_clk",
1655*4882a593Smuzhiyun .parent_names = (const char *[]){ "maxi_clk_src" },
1656*4882a593Smuzhiyun .num_parents = 1,
1657*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1658*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1659*4882a593Smuzhiyun },
1660*4882a593Smuzhiyun },
1661*4882a593Smuzhiyun };
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun static struct clk_branch vmem_ahb_clk = {
1664*4882a593Smuzhiyun .halt_reg = 0x1208,
1665*4882a593Smuzhiyun .clkr = {
1666*4882a593Smuzhiyun .enable_reg = 0x1208,
1667*4882a593Smuzhiyun .enable_mask = BIT(0),
1668*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1669*4882a593Smuzhiyun .name = "vmem_ahb_clk",
1670*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1671*4882a593Smuzhiyun .num_parents = 1,
1672*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1673*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1674*4882a593Smuzhiyun },
1675*4882a593Smuzhiyun },
1676*4882a593Smuzhiyun };
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun static struct clk_branch mmss_rbcpr_clk = {
1679*4882a593Smuzhiyun .halt_reg = 0x4084,
1680*4882a593Smuzhiyun .clkr = {
1681*4882a593Smuzhiyun .enable_reg = 0x4084,
1682*4882a593Smuzhiyun .enable_mask = BIT(0),
1683*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1684*4882a593Smuzhiyun .name = "mmss_rbcpr_clk",
1685*4882a593Smuzhiyun .parent_names = (const char *[]){ "rbcpr_clk_src" },
1686*4882a593Smuzhiyun .num_parents = 1,
1687*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1688*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1689*4882a593Smuzhiyun },
1690*4882a593Smuzhiyun },
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun static struct clk_branch mmss_rbcpr_ahb_clk = {
1694*4882a593Smuzhiyun .halt_reg = 0x4088,
1695*4882a593Smuzhiyun .clkr = {
1696*4882a593Smuzhiyun .enable_reg = 0x4088,
1697*4882a593Smuzhiyun .enable_mask = BIT(0),
1698*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1699*4882a593Smuzhiyun .name = "mmss_rbcpr_ahb_clk",
1700*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1701*4882a593Smuzhiyun .num_parents = 1,
1702*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1703*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1704*4882a593Smuzhiyun },
1705*4882a593Smuzhiyun },
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun static struct clk_branch video_core_clk = {
1709*4882a593Smuzhiyun .halt_reg = 0x1028,
1710*4882a593Smuzhiyun .clkr = {
1711*4882a593Smuzhiyun .enable_reg = 0x1028,
1712*4882a593Smuzhiyun .enable_mask = BIT(0),
1713*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1714*4882a593Smuzhiyun .name = "video_core_clk",
1715*4882a593Smuzhiyun .parent_names = (const char *[]){ "video_core_clk_src" },
1716*4882a593Smuzhiyun .num_parents = 1,
1717*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1718*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1719*4882a593Smuzhiyun },
1720*4882a593Smuzhiyun },
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun static struct clk_branch video_axi_clk = {
1724*4882a593Smuzhiyun .halt_reg = 0x1034,
1725*4882a593Smuzhiyun .clkr = {
1726*4882a593Smuzhiyun .enable_reg = 0x1034,
1727*4882a593Smuzhiyun .enable_mask = BIT(0),
1728*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1729*4882a593Smuzhiyun .name = "video_axi_clk",
1730*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1731*4882a593Smuzhiyun .num_parents = 1,
1732*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1733*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1734*4882a593Smuzhiyun },
1735*4882a593Smuzhiyun },
1736*4882a593Smuzhiyun };
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun static struct clk_branch video_maxi_clk = {
1739*4882a593Smuzhiyun .halt_reg = 0x1038,
1740*4882a593Smuzhiyun .clkr = {
1741*4882a593Smuzhiyun .enable_reg = 0x1038,
1742*4882a593Smuzhiyun .enable_mask = BIT(0),
1743*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1744*4882a593Smuzhiyun .name = "video_maxi_clk",
1745*4882a593Smuzhiyun .parent_names = (const char *[]){ "maxi_clk_src" },
1746*4882a593Smuzhiyun .num_parents = 1,
1747*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1748*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1749*4882a593Smuzhiyun },
1750*4882a593Smuzhiyun },
1751*4882a593Smuzhiyun };
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun static struct clk_branch video_ahb_clk = {
1754*4882a593Smuzhiyun .halt_reg = 0x1030,
1755*4882a593Smuzhiyun .clkr = {
1756*4882a593Smuzhiyun .enable_reg = 0x1030,
1757*4882a593Smuzhiyun .enable_mask = BIT(0),
1758*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1759*4882a593Smuzhiyun .name = "video_ahb_clk",
1760*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1761*4882a593Smuzhiyun .num_parents = 1,
1762*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1763*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1764*4882a593Smuzhiyun },
1765*4882a593Smuzhiyun },
1766*4882a593Smuzhiyun };
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun static struct clk_branch video_subcore0_clk = {
1769*4882a593Smuzhiyun .halt_reg = 0x1048,
1770*4882a593Smuzhiyun .clkr = {
1771*4882a593Smuzhiyun .enable_reg = 0x1048,
1772*4882a593Smuzhiyun .enable_mask = BIT(0),
1773*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1774*4882a593Smuzhiyun .name = "video_subcore0_clk",
1775*4882a593Smuzhiyun .parent_names = (const char *[]){ "video_subcore0_clk_src" },
1776*4882a593Smuzhiyun .num_parents = 1,
1777*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1778*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1779*4882a593Smuzhiyun },
1780*4882a593Smuzhiyun },
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun static struct clk_branch video_subcore1_clk = {
1784*4882a593Smuzhiyun .halt_reg = 0x104c,
1785*4882a593Smuzhiyun .clkr = {
1786*4882a593Smuzhiyun .enable_reg = 0x104c,
1787*4882a593Smuzhiyun .enable_mask = BIT(0),
1788*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1789*4882a593Smuzhiyun .name = "video_subcore1_clk",
1790*4882a593Smuzhiyun .parent_names = (const char *[]){ "video_subcore1_clk_src" },
1791*4882a593Smuzhiyun .num_parents = 1,
1792*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1793*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1794*4882a593Smuzhiyun },
1795*4882a593Smuzhiyun },
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun static struct clk_branch mdss_ahb_clk = {
1799*4882a593Smuzhiyun .halt_reg = 0x2308,
1800*4882a593Smuzhiyun .clkr = {
1801*4882a593Smuzhiyun .enable_reg = 0x2308,
1802*4882a593Smuzhiyun .enable_mask = BIT(0),
1803*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1804*4882a593Smuzhiyun .name = "mdss_ahb_clk",
1805*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1806*4882a593Smuzhiyun .num_parents = 1,
1807*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1808*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1809*4882a593Smuzhiyun },
1810*4882a593Smuzhiyun },
1811*4882a593Smuzhiyun };
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun static struct clk_branch mdss_hdmi_ahb_clk = {
1814*4882a593Smuzhiyun .halt_reg = 0x230c,
1815*4882a593Smuzhiyun .clkr = {
1816*4882a593Smuzhiyun .enable_reg = 0x230c,
1817*4882a593Smuzhiyun .enable_mask = BIT(0),
1818*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1819*4882a593Smuzhiyun .name = "mdss_hdmi_ahb_clk",
1820*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
1821*4882a593Smuzhiyun .num_parents = 1,
1822*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1823*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1824*4882a593Smuzhiyun },
1825*4882a593Smuzhiyun },
1826*4882a593Smuzhiyun };
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun static struct clk_branch mdss_axi_clk = {
1829*4882a593Smuzhiyun .halt_reg = 0x2310,
1830*4882a593Smuzhiyun .clkr = {
1831*4882a593Smuzhiyun .enable_reg = 0x2310,
1832*4882a593Smuzhiyun .enable_mask = BIT(0),
1833*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1834*4882a593Smuzhiyun .name = "mdss_axi_clk",
1835*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
1836*4882a593Smuzhiyun .num_parents = 1,
1837*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1838*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1839*4882a593Smuzhiyun },
1840*4882a593Smuzhiyun },
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun static struct clk_branch mdss_pclk0_clk = {
1844*4882a593Smuzhiyun .halt_reg = 0x2314,
1845*4882a593Smuzhiyun .clkr = {
1846*4882a593Smuzhiyun .enable_reg = 0x2314,
1847*4882a593Smuzhiyun .enable_mask = BIT(0),
1848*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1849*4882a593Smuzhiyun .name = "mdss_pclk0_clk",
1850*4882a593Smuzhiyun .parent_names = (const char *[]){ "pclk0_clk_src" },
1851*4882a593Smuzhiyun .num_parents = 1,
1852*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1853*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1854*4882a593Smuzhiyun },
1855*4882a593Smuzhiyun },
1856*4882a593Smuzhiyun };
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun static struct clk_branch mdss_pclk1_clk = {
1859*4882a593Smuzhiyun .halt_reg = 0x2318,
1860*4882a593Smuzhiyun .clkr = {
1861*4882a593Smuzhiyun .enable_reg = 0x2318,
1862*4882a593Smuzhiyun .enable_mask = BIT(0),
1863*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1864*4882a593Smuzhiyun .name = "mdss_pclk1_clk",
1865*4882a593Smuzhiyun .parent_names = (const char *[]){ "pclk1_clk_src" },
1866*4882a593Smuzhiyun .num_parents = 1,
1867*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1868*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1869*4882a593Smuzhiyun },
1870*4882a593Smuzhiyun },
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun static struct clk_branch mdss_mdp_clk = {
1874*4882a593Smuzhiyun .halt_reg = 0x231c,
1875*4882a593Smuzhiyun .clkr = {
1876*4882a593Smuzhiyun .enable_reg = 0x231c,
1877*4882a593Smuzhiyun .enable_mask = BIT(0),
1878*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1879*4882a593Smuzhiyun .name = "mdss_mdp_clk",
1880*4882a593Smuzhiyun .parent_names = (const char *[]){ "mdp_clk_src" },
1881*4882a593Smuzhiyun .num_parents = 1,
1882*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1883*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1884*4882a593Smuzhiyun },
1885*4882a593Smuzhiyun },
1886*4882a593Smuzhiyun };
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun static struct clk_branch mdss_extpclk_clk = {
1889*4882a593Smuzhiyun .halt_reg = 0x2324,
1890*4882a593Smuzhiyun .clkr = {
1891*4882a593Smuzhiyun .enable_reg = 0x2324,
1892*4882a593Smuzhiyun .enable_mask = BIT(0),
1893*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1894*4882a593Smuzhiyun .name = "mdss_extpclk_clk",
1895*4882a593Smuzhiyun .parent_names = (const char *[]){ "extpclk_clk_src" },
1896*4882a593Smuzhiyun .num_parents = 1,
1897*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1898*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1899*4882a593Smuzhiyun },
1900*4882a593Smuzhiyun },
1901*4882a593Smuzhiyun };
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun static struct clk_branch mdss_vsync_clk = {
1904*4882a593Smuzhiyun .halt_reg = 0x2328,
1905*4882a593Smuzhiyun .clkr = {
1906*4882a593Smuzhiyun .enable_reg = 0x2328,
1907*4882a593Smuzhiyun .enable_mask = BIT(0),
1908*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1909*4882a593Smuzhiyun .name = "mdss_vsync_clk",
1910*4882a593Smuzhiyun .parent_names = (const char *[]){ "vsync_clk_src" },
1911*4882a593Smuzhiyun .num_parents = 1,
1912*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1913*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1914*4882a593Smuzhiyun },
1915*4882a593Smuzhiyun },
1916*4882a593Smuzhiyun };
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun static struct clk_branch mdss_hdmi_clk = {
1919*4882a593Smuzhiyun .halt_reg = 0x2338,
1920*4882a593Smuzhiyun .clkr = {
1921*4882a593Smuzhiyun .enable_reg = 0x2338,
1922*4882a593Smuzhiyun .enable_mask = BIT(0),
1923*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1924*4882a593Smuzhiyun .name = "mdss_hdmi_clk",
1925*4882a593Smuzhiyun .parent_names = (const char *[]){ "hdmi_clk_src" },
1926*4882a593Smuzhiyun .num_parents = 1,
1927*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1928*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1929*4882a593Smuzhiyun },
1930*4882a593Smuzhiyun },
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun static struct clk_branch mdss_byte0_clk = {
1934*4882a593Smuzhiyun .halt_reg = 0x233c,
1935*4882a593Smuzhiyun .clkr = {
1936*4882a593Smuzhiyun .enable_reg = 0x233c,
1937*4882a593Smuzhiyun .enable_mask = BIT(0),
1938*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1939*4882a593Smuzhiyun .name = "mdss_byte0_clk",
1940*4882a593Smuzhiyun .parent_names = (const char *[]){ "byte0_clk_src" },
1941*4882a593Smuzhiyun .num_parents = 1,
1942*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1943*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1944*4882a593Smuzhiyun },
1945*4882a593Smuzhiyun },
1946*4882a593Smuzhiyun };
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun static struct clk_branch mdss_byte1_clk = {
1949*4882a593Smuzhiyun .halt_reg = 0x2340,
1950*4882a593Smuzhiyun .clkr = {
1951*4882a593Smuzhiyun .enable_reg = 0x2340,
1952*4882a593Smuzhiyun .enable_mask = BIT(0),
1953*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1954*4882a593Smuzhiyun .name = "mdss_byte1_clk",
1955*4882a593Smuzhiyun .parent_names = (const char *[]){ "byte1_clk_src" },
1956*4882a593Smuzhiyun .num_parents = 1,
1957*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1958*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1959*4882a593Smuzhiyun },
1960*4882a593Smuzhiyun },
1961*4882a593Smuzhiyun };
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun static struct clk_branch mdss_esc0_clk = {
1964*4882a593Smuzhiyun .halt_reg = 0x2344,
1965*4882a593Smuzhiyun .clkr = {
1966*4882a593Smuzhiyun .enable_reg = 0x2344,
1967*4882a593Smuzhiyun .enable_mask = BIT(0),
1968*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1969*4882a593Smuzhiyun .name = "mdss_esc0_clk",
1970*4882a593Smuzhiyun .parent_names = (const char *[]){ "esc0_clk_src" },
1971*4882a593Smuzhiyun .num_parents = 1,
1972*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1973*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1974*4882a593Smuzhiyun },
1975*4882a593Smuzhiyun },
1976*4882a593Smuzhiyun };
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun static struct clk_branch mdss_esc1_clk = {
1979*4882a593Smuzhiyun .halt_reg = 0x2348,
1980*4882a593Smuzhiyun .clkr = {
1981*4882a593Smuzhiyun .enable_reg = 0x2348,
1982*4882a593Smuzhiyun .enable_mask = BIT(0),
1983*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1984*4882a593Smuzhiyun .name = "mdss_esc1_clk",
1985*4882a593Smuzhiyun .parent_names = (const char *[]){ "esc1_clk_src" },
1986*4882a593Smuzhiyun .num_parents = 1,
1987*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1988*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1989*4882a593Smuzhiyun },
1990*4882a593Smuzhiyun },
1991*4882a593Smuzhiyun };
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun static struct clk_branch camss_top_ahb_clk = {
1994*4882a593Smuzhiyun .halt_reg = 0x3484,
1995*4882a593Smuzhiyun .clkr = {
1996*4882a593Smuzhiyun .enable_reg = 0x3484,
1997*4882a593Smuzhiyun .enable_mask = BIT(0),
1998*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1999*4882a593Smuzhiyun .name = "camss_top_ahb_clk",
2000*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2001*4882a593Smuzhiyun .num_parents = 1,
2002*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2003*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2004*4882a593Smuzhiyun },
2005*4882a593Smuzhiyun },
2006*4882a593Smuzhiyun };
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun static struct clk_branch camss_ahb_clk = {
2009*4882a593Smuzhiyun .halt_reg = 0x348c,
2010*4882a593Smuzhiyun .clkr = {
2011*4882a593Smuzhiyun .enable_reg = 0x348c,
2012*4882a593Smuzhiyun .enable_mask = BIT(0),
2013*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2014*4882a593Smuzhiyun .name = "camss_ahb_clk",
2015*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2016*4882a593Smuzhiyun .num_parents = 1,
2017*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2018*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2019*4882a593Smuzhiyun },
2020*4882a593Smuzhiyun },
2021*4882a593Smuzhiyun };
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun static struct clk_branch camss_micro_ahb_clk = {
2024*4882a593Smuzhiyun .halt_reg = 0x3494,
2025*4882a593Smuzhiyun .clkr = {
2026*4882a593Smuzhiyun .enable_reg = 0x3494,
2027*4882a593Smuzhiyun .enable_mask = BIT(0),
2028*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2029*4882a593Smuzhiyun .name = "camss_micro_ahb_clk",
2030*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2031*4882a593Smuzhiyun .num_parents = 1,
2032*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2033*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2034*4882a593Smuzhiyun },
2035*4882a593Smuzhiyun },
2036*4882a593Smuzhiyun };
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun static struct clk_branch camss_gp0_clk = {
2039*4882a593Smuzhiyun .halt_reg = 0x3444,
2040*4882a593Smuzhiyun .clkr = {
2041*4882a593Smuzhiyun .enable_reg = 0x3444,
2042*4882a593Smuzhiyun .enable_mask = BIT(0),
2043*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2044*4882a593Smuzhiyun .name = "camss_gp0_clk",
2045*4882a593Smuzhiyun .parent_names = (const char *[]){ "camss_gp0_clk_src" },
2046*4882a593Smuzhiyun .num_parents = 1,
2047*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2048*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2049*4882a593Smuzhiyun },
2050*4882a593Smuzhiyun },
2051*4882a593Smuzhiyun };
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun static struct clk_branch camss_gp1_clk = {
2054*4882a593Smuzhiyun .halt_reg = 0x3474,
2055*4882a593Smuzhiyun .clkr = {
2056*4882a593Smuzhiyun .enable_reg = 0x3474,
2057*4882a593Smuzhiyun .enable_mask = BIT(0),
2058*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2059*4882a593Smuzhiyun .name = "camss_gp1_clk",
2060*4882a593Smuzhiyun .parent_names = (const char *[]){ "camss_gp1_clk_src" },
2061*4882a593Smuzhiyun .num_parents = 1,
2062*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2063*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2064*4882a593Smuzhiyun },
2065*4882a593Smuzhiyun },
2066*4882a593Smuzhiyun };
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun static struct clk_branch camss_mclk0_clk = {
2069*4882a593Smuzhiyun .halt_reg = 0x3384,
2070*4882a593Smuzhiyun .clkr = {
2071*4882a593Smuzhiyun .enable_reg = 0x3384,
2072*4882a593Smuzhiyun .enable_mask = BIT(0),
2073*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2074*4882a593Smuzhiyun .name = "camss_mclk0_clk",
2075*4882a593Smuzhiyun .parent_names = (const char *[]){ "mclk0_clk_src" },
2076*4882a593Smuzhiyun .num_parents = 1,
2077*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2078*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2079*4882a593Smuzhiyun },
2080*4882a593Smuzhiyun },
2081*4882a593Smuzhiyun };
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun static struct clk_branch camss_mclk1_clk = {
2084*4882a593Smuzhiyun .halt_reg = 0x33b4,
2085*4882a593Smuzhiyun .clkr = {
2086*4882a593Smuzhiyun .enable_reg = 0x33b4,
2087*4882a593Smuzhiyun .enable_mask = BIT(0),
2088*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2089*4882a593Smuzhiyun .name = "camss_mclk1_clk",
2090*4882a593Smuzhiyun .parent_names = (const char *[]){ "mclk1_clk_src" },
2091*4882a593Smuzhiyun .num_parents = 1,
2092*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2093*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2094*4882a593Smuzhiyun },
2095*4882a593Smuzhiyun },
2096*4882a593Smuzhiyun };
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun static struct clk_branch camss_mclk2_clk = {
2099*4882a593Smuzhiyun .halt_reg = 0x33e4,
2100*4882a593Smuzhiyun .clkr = {
2101*4882a593Smuzhiyun .enable_reg = 0x33e4,
2102*4882a593Smuzhiyun .enable_mask = BIT(0),
2103*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2104*4882a593Smuzhiyun .name = "camss_mclk2_clk",
2105*4882a593Smuzhiyun .parent_names = (const char *[]){ "mclk2_clk_src" },
2106*4882a593Smuzhiyun .num_parents = 1,
2107*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2108*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2109*4882a593Smuzhiyun },
2110*4882a593Smuzhiyun },
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun static struct clk_branch camss_mclk3_clk = {
2114*4882a593Smuzhiyun .halt_reg = 0x3414,
2115*4882a593Smuzhiyun .clkr = {
2116*4882a593Smuzhiyun .enable_reg = 0x3414,
2117*4882a593Smuzhiyun .enable_mask = BIT(0),
2118*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2119*4882a593Smuzhiyun .name = "camss_mclk3_clk",
2120*4882a593Smuzhiyun .parent_names = (const char *[]){ "mclk3_clk_src" },
2121*4882a593Smuzhiyun .num_parents = 1,
2122*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2123*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2124*4882a593Smuzhiyun },
2125*4882a593Smuzhiyun },
2126*4882a593Smuzhiyun };
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun static struct clk_branch camss_cci_clk = {
2129*4882a593Smuzhiyun .halt_reg = 0x3344,
2130*4882a593Smuzhiyun .clkr = {
2131*4882a593Smuzhiyun .enable_reg = 0x3344,
2132*4882a593Smuzhiyun .enable_mask = BIT(0),
2133*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2134*4882a593Smuzhiyun .name = "camss_cci_clk",
2135*4882a593Smuzhiyun .parent_names = (const char *[]){ "cci_clk_src" },
2136*4882a593Smuzhiyun .num_parents = 1,
2137*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2138*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2139*4882a593Smuzhiyun },
2140*4882a593Smuzhiyun },
2141*4882a593Smuzhiyun };
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun static struct clk_branch camss_cci_ahb_clk = {
2144*4882a593Smuzhiyun .halt_reg = 0x3348,
2145*4882a593Smuzhiyun .clkr = {
2146*4882a593Smuzhiyun .enable_reg = 0x3348,
2147*4882a593Smuzhiyun .enable_mask = BIT(0),
2148*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2149*4882a593Smuzhiyun .name = "camss_cci_ahb_clk",
2150*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2151*4882a593Smuzhiyun .num_parents = 1,
2152*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2153*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2154*4882a593Smuzhiyun },
2155*4882a593Smuzhiyun },
2156*4882a593Smuzhiyun };
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun static struct clk_branch camss_csi0phytimer_clk = {
2159*4882a593Smuzhiyun .halt_reg = 0x3024,
2160*4882a593Smuzhiyun .clkr = {
2161*4882a593Smuzhiyun .enable_reg = 0x3024,
2162*4882a593Smuzhiyun .enable_mask = BIT(0),
2163*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2164*4882a593Smuzhiyun .name = "camss_csi0phytimer_clk",
2165*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi0phytimer_clk_src" },
2166*4882a593Smuzhiyun .num_parents = 1,
2167*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2168*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2169*4882a593Smuzhiyun },
2170*4882a593Smuzhiyun },
2171*4882a593Smuzhiyun };
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun static struct clk_branch camss_csi1phytimer_clk = {
2174*4882a593Smuzhiyun .halt_reg = 0x3054,
2175*4882a593Smuzhiyun .clkr = {
2176*4882a593Smuzhiyun .enable_reg = 0x3054,
2177*4882a593Smuzhiyun .enable_mask = BIT(0),
2178*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2179*4882a593Smuzhiyun .name = "camss_csi1phytimer_clk",
2180*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi1phytimer_clk_src" },
2181*4882a593Smuzhiyun .num_parents = 1,
2182*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2183*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2184*4882a593Smuzhiyun },
2185*4882a593Smuzhiyun },
2186*4882a593Smuzhiyun };
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun static struct clk_branch camss_csi2phytimer_clk = {
2189*4882a593Smuzhiyun .halt_reg = 0x3084,
2190*4882a593Smuzhiyun .clkr = {
2191*4882a593Smuzhiyun .enable_reg = 0x3084,
2192*4882a593Smuzhiyun .enable_mask = BIT(0),
2193*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2194*4882a593Smuzhiyun .name = "camss_csi2phytimer_clk",
2195*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi2phytimer_clk_src" },
2196*4882a593Smuzhiyun .num_parents = 1,
2197*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2198*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2199*4882a593Smuzhiyun },
2200*4882a593Smuzhiyun },
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun static struct clk_branch camss_csiphy0_3p_clk = {
2204*4882a593Smuzhiyun .halt_reg = 0x3234,
2205*4882a593Smuzhiyun .clkr = {
2206*4882a593Smuzhiyun .enable_reg = 0x3234,
2207*4882a593Smuzhiyun .enable_mask = BIT(0),
2208*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2209*4882a593Smuzhiyun .name = "camss_csiphy0_3p_clk",
2210*4882a593Smuzhiyun .parent_names = (const char *[]){ "csiphy0_3p_clk_src" },
2211*4882a593Smuzhiyun .num_parents = 1,
2212*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2213*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2214*4882a593Smuzhiyun },
2215*4882a593Smuzhiyun },
2216*4882a593Smuzhiyun };
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun static struct clk_branch camss_csiphy1_3p_clk = {
2219*4882a593Smuzhiyun .halt_reg = 0x3254,
2220*4882a593Smuzhiyun .clkr = {
2221*4882a593Smuzhiyun .enable_reg = 0x3254,
2222*4882a593Smuzhiyun .enable_mask = BIT(0),
2223*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2224*4882a593Smuzhiyun .name = "camss_csiphy1_3p_clk",
2225*4882a593Smuzhiyun .parent_names = (const char *[]){ "csiphy1_3p_clk_src" },
2226*4882a593Smuzhiyun .num_parents = 1,
2227*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2228*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2229*4882a593Smuzhiyun },
2230*4882a593Smuzhiyun },
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun static struct clk_branch camss_csiphy2_3p_clk = {
2234*4882a593Smuzhiyun .halt_reg = 0x3274,
2235*4882a593Smuzhiyun .clkr = {
2236*4882a593Smuzhiyun .enable_reg = 0x3274,
2237*4882a593Smuzhiyun .enable_mask = BIT(0),
2238*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2239*4882a593Smuzhiyun .name = "camss_csiphy2_3p_clk",
2240*4882a593Smuzhiyun .parent_names = (const char *[]){ "csiphy2_3p_clk_src" },
2241*4882a593Smuzhiyun .num_parents = 1,
2242*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2243*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2244*4882a593Smuzhiyun },
2245*4882a593Smuzhiyun },
2246*4882a593Smuzhiyun };
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun static struct clk_branch camss_jpeg0_clk = {
2249*4882a593Smuzhiyun .halt_reg = 0x35a8,
2250*4882a593Smuzhiyun .clkr = {
2251*4882a593Smuzhiyun .enable_reg = 0x35a8,
2252*4882a593Smuzhiyun .enable_mask = BIT(0),
2253*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2254*4882a593Smuzhiyun .name = "camss_jpeg0_clk",
2255*4882a593Smuzhiyun .parent_names = (const char *[]){ "jpeg0_clk_src" },
2256*4882a593Smuzhiyun .num_parents = 1,
2257*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2258*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2259*4882a593Smuzhiyun },
2260*4882a593Smuzhiyun },
2261*4882a593Smuzhiyun };
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun static struct clk_branch camss_jpeg2_clk = {
2264*4882a593Smuzhiyun .halt_reg = 0x35b0,
2265*4882a593Smuzhiyun .clkr = {
2266*4882a593Smuzhiyun .enable_reg = 0x35b0,
2267*4882a593Smuzhiyun .enable_mask = BIT(0),
2268*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2269*4882a593Smuzhiyun .name = "camss_jpeg2_clk",
2270*4882a593Smuzhiyun .parent_names = (const char *[]){ "jpeg2_clk_src" },
2271*4882a593Smuzhiyun .num_parents = 1,
2272*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2273*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2274*4882a593Smuzhiyun },
2275*4882a593Smuzhiyun },
2276*4882a593Smuzhiyun };
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun static struct clk_branch camss_jpeg_dma_clk = {
2279*4882a593Smuzhiyun .halt_reg = 0x35c0,
2280*4882a593Smuzhiyun .clkr = {
2281*4882a593Smuzhiyun .enable_reg = 0x35c0,
2282*4882a593Smuzhiyun .enable_mask = BIT(0),
2283*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2284*4882a593Smuzhiyun .name = "camss_jpeg_dma_clk",
2285*4882a593Smuzhiyun .parent_names = (const char *[]){ "jpeg_dma_clk_src" },
2286*4882a593Smuzhiyun .num_parents = 1,
2287*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2288*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2289*4882a593Smuzhiyun },
2290*4882a593Smuzhiyun },
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun static struct clk_branch camss_jpeg_ahb_clk = {
2294*4882a593Smuzhiyun .halt_reg = 0x35b4,
2295*4882a593Smuzhiyun .clkr = {
2296*4882a593Smuzhiyun .enable_reg = 0x35b4,
2297*4882a593Smuzhiyun .enable_mask = BIT(0),
2298*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2299*4882a593Smuzhiyun .name = "camss_jpeg_ahb_clk",
2300*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2301*4882a593Smuzhiyun .num_parents = 1,
2302*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2303*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2304*4882a593Smuzhiyun },
2305*4882a593Smuzhiyun },
2306*4882a593Smuzhiyun };
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun static struct clk_branch camss_jpeg_axi_clk = {
2309*4882a593Smuzhiyun .halt_reg = 0x35b8,
2310*4882a593Smuzhiyun .clkr = {
2311*4882a593Smuzhiyun .enable_reg = 0x35b8,
2312*4882a593Smuzhiyun .enable_mask = BIT(0),
2313*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2314*4882a593Smuzhiyun .name = "camss_jpeg_axi_clk",
2315*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
2316*4882a593Smuzhiyun .num_parents = 1,
2317*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2318*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2319*4882a593Smuzhiyun },
2320*4882a593Smuzhiyun },
2321*4882a593Smuzhiyun };
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun static struct clk_branch camss_vfe_ahb_clk = {
2324*4882a593Smuzhiyun .halt_reg = 0x36b8,
2325*4882a593Smuzhiyun .clkr = {
2326*4882a593Smuzhiyun .enable_reg = 0x36b8,
2327*4882a593Smuzhiyun .enable_mask = BIT(0),
2328*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2329*4882a593Smuzhiyun .name = "camss_vfe_ahb_clk",
2330*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2331*4882a593Smuzhiyun .num_parents = 1,
2332*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2333*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2334*4882a593Smuzhiyun },
2335*4882a593Smuzhiyun },
2336*4882a593Smuzhiyun };
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun static struct clk_branch camss_vfe_axi_clk = {
2339*4882a593Smuzhiyun .halt_reg = 0x36bc,
2340*4882a593Smuzhiyun .clkr = {
2341*4882a593Smuzhiyun .enable_reg = 0x36bc,
2342*4882a593Smuzhiyun .enable_mask = BIT(0),
2343*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2344*4882a593Smuzhiyun .name = "camss_vfe_axi_clk",
2345*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
2346*4882a593Smuzhiyun .num_parents = 1,
2347*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2348*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2349*4882a593Smuzhiyun },
2350*4882a593Smuzhiyun },
2351*4882a593Smuzhiyun };
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun static struct clk_branch camss_vfe0_clk = {
2354*4882a593Smuzhiyun .halt_reg = 0x36a8,
2355*4882a593Smuzhiyun .clkr = {
2356*4882a593Smuzhiyun .enable_reg = 0x36a8,
2357*4882a593Smuzhiyun .enable_mask = BIT(0),
2358*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2359*4882a593Smuzhiyun .name = "camss_vfe0_clk",
2360*4882a593Smuzhiyun .parent_names = (const char *[]){ "vfe0_clk_src" },
2361*4882a593Smuzhiyun .num_parents = 1,
2362*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2363*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2364*4882a593Smuzhiyun },
2365*4882a593Smuzhiyun },
2366*4882a593Smuzhiyun };
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun static struct clk_branch camss_vfe0_stream_clk = {
2369*4882a593Smuzhiyun .halt_reg = 0x3720,
2370*4882a593Smuzhiyun .clkr = {
2371*4882a593Smuzhiyun .enable_reg = 0x3720,
2372*4882a593Smuzhiyun .enable_mask = BIT(0),
2373*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2374*4882a593Smuzhiyun .name = "camss_vfe0_stream_clk",
2375*4882a593Smuzhiyun .parent_names = (const char *[]){ "vfe0_clk_src" },
2376*4882a593Smuzhiyun .num_parents = 1,
2377*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2378*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2379*4882a593Smuzhiyun },
2380*4882a593Smuzhiyun },
2381*4882a593Smuzhiyun };
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun static struct clk_branch camss_vfe0_ahb_clk = {
2384*4882a593Smuzhiyun .halt_reg = 0x3668,
2385*4882a593Smuzhiyun .clkr = {
2386*4882a593Smuzhiyun .enable_reg = 0x3668,
2387*4882a593Smuzhiyun .enable_mask = BIT(0),
2388*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2389*4882a593Smuzhiyun .name = "camss_vfe0_ahb_clk",
2390*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2391*4882a593Smuzhiyun .num_parents = 1,
2392*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2393*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2394*4882a593Smuzhiyun },
2395*4882a593Smuzhiyun },
2396*4882a593Smuzhiyun };
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun static struct clk_branch camss_vfe1_clk = {
2399*4882a593Smuzhiyun .halt_reg = 0x36ac,
2400*4882a593Smuzhiyun .clkr = {
2401*4882a593Smuzhiyun .enable_reg = 0x36ac,
2402*4882a593Smuzhiyun .enable_mask = BIT(0),
2403*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2404*4882a593Smuzhiyun .name = "camss_vfe1_clk",
2405*4882a593Smuzhiyun .parent_names = (const char *[]){ "vfe1_clk_src" },
2406*4882a593Smuzhiyun .num_parents = 1,
2407*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2408*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2409*4882a593Smuzhiyun },
2410*4882a593Smuzhiyun },
2411*4882a593Smuzhiyun };
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun static struct clk_branch camss_vfe1_stream_clk = {
2414*4882a593Smuzhiyun .halt_reg = 0x3724,
2415*4882a593Smuzhiyun .clkr = {
2416*4882a593Smuzhiyun .enable_reg = 0x3724,
2417*4882a593Smuzhiyun .enable_mask = BIT(0),
2418*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2419*4882a593Smuzhiyun .name = "camss_vfe1_stream_clk",
2420*4882a593Smuzhiyun .parent_names = (const char *[]){ "vfe1_clk_src" },
2421*4882a593Smuzhiyun .num_parents = 1,
2422*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2423*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2424*4882a593Smuzhiyun },
2425*4882a593Smuzhiyun },
2426*4882a593Smuzhiyun };
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun static struct clk_branch camss_vfe1_ahb_clk = {
2429*4882a593Smuzhiyun .halt_reg = 0x3678,
2430*4882a593Smuzhiyun .clkr = {
2431*4882a593Smuzhiyun .enable_reg = 0x3678,
2432*4882a593Smuzhiyun .enable_mask = BIT(0),
2433*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2434*4882a593Smuzhiyun .name = "camss_vfe1_ahb_clk",
2435*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2436*4882a593Smuzhiyun .num_parents = 1,
2437*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2438*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2439*4882a593Smuzhiyun },
2440*4882a593Smuzhiyun },
2441*4882a593Smuzhiyun };
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun static struct clk_branch camss_csi_vfe0_clk = {
2444*4882a593Smuzhiyun .halt_reg = 0x3704,
2445*4882a593Smuzhiyun .clkr = {
2446*4882a593Smuzhiyun .enable_reg = 0x3704,
2447*4882a593Smuzhiyun .enable_mask = BIT(0),
2448*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2449*4882a593Smuzhiyun .name = "camss_csi_vfe0_clk",
2450*4882a593Smuzhiyun .parent_names = (const char *[]){ "vfe0_clk_src" },
2451*4882a593Smuzhiyun .num_parents = 1,
2452*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2453*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2454*4882a593Smuzhiyun },
2455*4882a593Smuzhiyun },
2456*4882a593Smuzhiyun };
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun static struct clk_branch camss_csi_vfe1_clk = {
2459*4882a593Smuzhiyun .halt_reg = 0x3714,
2460*4882a593Smuzhiyun .clkr = {
2461*4882a593Smuzhiyun .enable_reg = 0x3714,
2462*4882a593Smuzhiyun .enable_mask = BIT(0),
2463*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2464*4882a593Smuzhiyun .name = "camss_csi_vfe1_clk",
2465*4882a593Smuzhiyun .parent_names = (const char *[]){ "vfe1_clk_src" },
2466*4882a593Smuzhiyun .num_parents = 1,
2467*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2468*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2469*4882a593Smuzhiyun },
2470*4882a593Smuzhiyun },
2471*4882a593Smuzhiyun };
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun static struct clk_branch camss_cpp_vbif_ahb_clk = {
2474*4882a593Smuzhiyun .halt_reg = 0x36c8,
2475*4882a593Smuzhiyun .clkr = {
2476*4882a593Smuzhiyun .enable_reg = 0x36c8,
2477*4882a593Smuzhiyun .enable_mask = BIT(0),
2478*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2479*4882a593Smuzhiyun .name = "camss_cpp_vbif_ahb_clk",
2480*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2481*4882a593Smuzhiyun .num_parents = 1,
2482*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2483*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2484*4882a593Smuzhiyun },
2485*4882a593Smuzhiyun },
2486*4882a593Smuzhiyun };
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun static struct clk_branch camss_cpp_axi_clk = {
2489*4882a593Smuzhiyun .halt_reg = 0x36c4,
2490*4882a593Smuzhiyun .clkr = {
2491*4882a593Smuzhiyun .enable_reg = 0x36c4,
2492*4882a593Smuzhiyun .enable_mask = BIT(0),
2493*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2494*4882a593Smuzhiyun .name = "camss_cpp_axi_clk",
2495*4882a593Smuzhiyun .parent_names = (const char *[]){ "axi_clk_src" },
2496*4882a593Smuzhiyun .num_parents = 1,
2497*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2498*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2499*4882a593Smuzhiyun },
2500*4882a593Smuzhiyun },
2501*4882a593Smuzhiyun };
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun static struct clk_branch camss_cpp_clk = {
2504*4882a593Smuzhiyun .halt_reg = 0x36b0,
2505*4882a593Smuzhiyun .clkr = {
2506*4882a593Smuzhiyun .enable_reg = 0x36b0,
2507*4882a593Smuzhiyun .enable_mask = BIT(0),
2508*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2509*4882a593Smuzhiyun .name = "camss_cpp_clk",
2510*4882a593Smuzhiyun .parent_names = (const char *[]){ "cpp_clk_src" },
2511*4882a593Smuzhiyun .num_parents = 1,
2512*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2513*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2514*4882a593Smuzhiyun },
2515*4882a593Smuzhiyun },
2516*4882a593Smuzhiyun };
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun static struct clk_branch camss_cpp_ahb_clk = {
2519*4882a593Smuzhiyun .halt_reg = 0x36b4,
2520*4882a593Smuzhiyun .clkr = {
2521*4882a593Smuzhiyun .enable_reg = 0x36b4,
2522*4882a593Smuzhiyun .enable_mask = BIT(0),
2523*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2524*4882a593Smuzhiyun .name = "camss_cpp_ahb_clk",
2525*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2526*4882a593Smuzhiyun .num_parents = 1,
2527*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2528*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2529*4882a593Smuzhiyun },
2530*4882a593Smuzhiyun },
2531*4882a593Smuzhiyun };
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun static struct clk_branch camss_csi0_clk = {
2534*4882a593Smuzhiyun .halt_reg = 0x30b4,
2535*4882a593Smuzhiyun .clkr = {
2536*4882a593Smuzhiyun .enable_reg = 0x30b4,
2537*4882a593Smuzhiyun .enable_mask = BIT(0),
2538*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2539*4882a593Smuzhiyun .name = "camss_csi0_clk",
2540*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi0_clk_src" },
2541*4882a593Smuzhiyun .num_parents = 1,
2542*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2543*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2544*4882a593Smuzhiyun },
2545*4882a593Smuzhiyun },
2546*4882a593Smuzhiyun };
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun static struct clk_branch camss_csi0_ahb_clk = {
2549*4882a593Smuzhiyun .halt_reg = 0x30bc,
2550*4882a593Smuzhiyun .clkr = {
2551*4882a593Smuzhiyun .enable_reg = 0x30bc,
2552*4882a593Smuzhiyun .enable_mask = BIT(0),
2553*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2554*4882a593Smuzhiyun .name = "camss_csi0_ahb_clk",
2555*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2556*4882a593Smuzhiyun .num_parents = 1,
2557*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2558*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2559*4882a593Smuzhiyun },
2560*4882a593Smuzhiyun },
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun static struct clk_branch camss_csi0phy_clk = {
2564*4882a593Smuzhiyun .halt_reg = 0x30c4,
2565*4882a593Smuzhiyun .clkr = {
2566*4882a593Smuzhiyun .enable_reg = 0x30c4,
2567*4882a593Smuzhiyun .enable_mask = BIT(0),
2568*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2569*4882a593Smuzhiyun .name = "camss_csi0phy_clk",
2570*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi0_clk_src" },
2571*4882a593Smuzhiyun .num_parents = 1,
2572*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2573*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2574*4882a593Smuzhiyun },
2575*4882a593Smuzhiyun },
2576*4882a593Smuzhiyun };
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun static struct clk_branch camss_csi0rdi_clk = {
2579*4882a593Smuzhiyun .halt_reg = 0x30d4,
2580*4882a593Smuzhiyun .clkr = {
2581*4882a593Smuzhiyun .enable_reg = 0x30d4,
2582*4882a593Smuzhiyun .enable_mask = BIT(0),
2583*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2584*4882a593Smuzhiyun .name = "camss_csi0rdi_clk",
2585*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi0_clk_src" },
2586*4882a593Smuzhiyun .num_parents = 1,
2587*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2588*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2589*4882a593Smuzhiyun },
2590*4882a593Smuzhiyun },
2591*4882a593Smuzhiyun };
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun static struct clk_branch camss_csi0pix_clk = {
2594*4882a593Smuzhiyun .halt_reg = 0x30e4,
2595*4882a593Smuzhiyun .clkr = {
2596*4882a593Smuzhiyun .enable_reg = 0x30e4,
2597*4882a593Smuzhiyun .enable_mask = BIT(0),
2598*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2599*4882a593Smuzhiyun .name = "camss_csi0pix_clk",
2600*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi0_clk_src" },
2601*4882a593Smuzhiyun .num_parents = 1,
2602*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2603*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2604*4882a593Smuzhiyun },
2605*4882a593Smuzhiyun },
2606*4882a593Smuzhiyun };
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun static struct clk_branch camss_csi1_clk = {
2609*4882a593Smuzhiyun .halt_reg = 0x3124,
2610*4882a593Smuzhiyun .clkr = {
2611*4882a593Smuzhiyun .enable_reg = 0x3124,
2612*4882a593Smuzhiyun .enable_mask = BIT(0),
2613*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2614*4882a593Smuzhiyun .name = "camss_csi1_clk",
2615*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi1_clk_src" },
2616*4882a593Smuzhiyun .num_parents = 1,
2617*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2618*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2619*4882a593Smuzhiyun },
2620*4882a593Smuzhiyun },
2621*4882a593Smuzhiyun };
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun static struct clk_branch camss_csi1_ahb_clk = {
2624*4882a593Smuzhiyun .halt_reg = 0x3128,
2625*4882a593Smuzhiyun .clkr = {
2626*4882a593Smuzhiyun .enable_reg = 0x3128,
2627*4882a593Smuzhiyun .enable_mask = BIT(0),
2628*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2629*4882a593Smuzhiyun .name = "camss_csi1_ahb_clk",
2630*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2631*4882a593Smuzhiyun .num_parents = 1,
2632*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2633*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2634*4882a593Smuzhiyun },
2635*4882a593Smuzhiyun },
2636*4882a593Smuzhiyun };
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun static struct clk_branch camss_csi1phy_clk = {
2639*4882a593Smuzhiyun .halt_reg = 0x3134,
2640*4882a593Smuzhiyun .clkr = {
2641*4882a593Smuzhiyun .enable_reg = 0x3134,
2642*4882a593Smuzhiyun .enable_mask = BIT(0),
2643*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2644*4882a593Smuzhiyun .name = "camss_csi1phy_clk",
2645*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi1_clk_src" },
2646*4882a593Smuzhiyun .num_parents = 1,
2647*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2648*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2649*4882a593Smuzhiyun },
2650*4882a593Smuzhiyun },
2651*4882a593Smuzhiyun };
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun static struct clk_branch camss_csi1rdi_clk = {
2654*4882a593Smuzhiyun .halt_reg = 0x3144,
2655*4882a593Smuzhiyun .clkr = {
2656*4882a593Smuzhiyun .enable_reg = 0x3144,
2657*4882a593Smuzhiyun .enable_mask = BIT(0),
2658*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2659*4882a593Smuzhiyun .name = "camss_csi1rdi_clk",
2660*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi1_clk_src" },
2661*4882a593Smuzhiyun .num_parents = 1,
2662*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2663*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2664*4882a593Smuzhiyun },
2665*4882a593Smuzhiyun },
2666*4882a593Smuzhiyun };
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun static struct clk_branch camss_csi1pix_clk = {
2669*4882a593Smuzhiyun .halt_reg = 0x3154,
2670*4882a593Smuzhiyun .clkr = {
2671*4882a593Smuzhiyun .enable_reg = 0x3154,
2672*4882a593Smuzhiyun .enable_mask = BIT(0),
2673*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2674*4882a593Smuzhiyun .name = "camss_csi1pix_clk",
2675*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi1_clk_src" },
2676*4882a593Smuzhiyun .num_parents = 1,
2677*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2678*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2679*4882a593Smuzhiyun },
2680*4882a593Smuzhiyun },
2681*4882a593Smuzhiyun };
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun static struct clk_branch camss_csi2_clk = {
2684*4882a593Smuzhiyun .halt_reg = 0x3184,
2685*4882a593Smuzhiyun .clkr = {
2686*4882a593Smuzhiyun .enable_reg = 0x3184,
2687*4882a593Smuzhiyun .enable_mask = BIT(0),
2688*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2689*4882a593Smuzhiyun .name = "camss_csi2_clk",
2690*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi2_clk_src" },
2691*4882a593Smuzhiyun .num_parents = 1,
2692*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2693*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2694*4882a593Smuzhiyun },
2695*4882a593Smuzhiyun },
2696*4882a593Smuzhiyun };
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun static struct clk_branch camss_csi2_ahb_clk = {
2699*4882a593Smuzhiyun .halt_reg = 0x3188,
2700*4882a593Smuzhiyun .clkr = {
2701*4882a593Smuzhiyun .enable_reg = 0x3188,
2702*4882a593Smuzhiyun .enable_mask = BIT(0),
2703*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2704*4882a593Smuzhiyun .name = "camss_csi2_ahb_clk",
2705*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2706*4882a593Smuzhiyun .num_parents = 1,
2707*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2708*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2709*4882a593Smuzhiyun },
2710*4882a593Smuzhiyun },
2711*4882a593Smuzhiyun };
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun static struct clk_branch camss_csi2phy_clk = {
2714*4882a593Smuzhiyun .halt_reg = 0x3194,
2715*4882a593Smuzhiyun .clkr = {
2716*4882a593Smuzhiyun .enable_reg = 0x3194,
2717*4882a593Smuzhiyun .enable_mask = BIT(0),
2718*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2719*4882a593Smuzhiyun .name = "camss_csi2phy_clk",
2720*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi2_clk_src" },
2721*4882a593Smuzhiyun .num_parents = 1,
2722*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2723*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2724*4882a593Smuzhiyun },
2725*4882a593Smuzhiyun },
2726*4882a593Smuzhiyun };
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun static struct clk_branch camss_csi2rdi_clk = {
2729*4882a593Smuzhiyun .halt_reg = 0x31a4,
2730*4882a593Smuzhiyun .clkr = {
2731*4882a593Smuzhiyun .enable_reg = 0x31a4,
2732*4882a593Smuzhiyun .enable_mask = BIT(0),
2733*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2734*4882a593Smuzhiyun .name = "camss_csi2rdi_clk",
2735*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi2_clk_src" },
2736*4882a593Smuzhiyun .num_parents = 1,
2737*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2738*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2739*4882a593Smuzhiyun },
2740*4882a593Smuzhiyun },
2741*4882a593Smuzhiyun };
2742*4882a593Smuzhiyun
2743*4882a593Smuzhiyun static struct clk_branch camss_csi2pix_clk = {
2744*4882a593Smuzhiyun .halt_reg = 0x31b4,
2745*4882a593Smuzhiyun .clkr = {
2746*4882a593Smuzhiyun .enable_reg = 0x31b4,
2747*4882a593Smuzhiyun .enable_mask = BIT(0),
2748*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2749*4882a593Smuzhiyun .name = "camss_csi2pix_clk",
2750*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi2_clk_src" },
2751*4882a593Smuzhiyun .num_parents = 1,
2752*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2753*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2754*4882a593Smuzhiyun },
2755*4882a593Smuzhiyun },
2756*4882a593Smuzhiyun };
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun static struct clk_branch camss_csi3_clk = {
2759*4882a593Smuzhiyun .halt_reg = 0x31e4,
2760*4882a593Smuzhiyun .clkr = {
2761*4882a593Smuzhiyun .enable_reg = 0x31e4,
2762*4882a593Smuzhiyun .enable_mask = BIT(0),
2763*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2764*4882a593Smuzhiyun .name = "camss_csi3_clk",
2765*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi3_clk_src" },
2766*4882a593Smuzhiyun .num_parents = 1,
2767*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2768*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2769*4882a593Smuzhiyun },
2770*4882a593Smuzhiyun },
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun static struct clk_branch camss_csi3_ahb_clk = {
2774*4882a593Smuzhiyun .halt_reg = 0x31e8,
2775*4882a593Smuzhiyun .clkr = {
2776*4882a593Smuzhiyun .enable_reg = 0x31e8,
2777*4882a593Smuzhiyun .enable_mask = BIT(0),
2778*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2779*4882a593Smuzhiyun .name = "camss_csi3_ahb_clk",
2780*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2781*4882a593Smuzhiyun .num_parents = 1,
2782*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2783*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2784*4882a593Smuzhiyun },
2785*4882a593Smuzhiyun },
2786*4882a593Smuzhiyun };
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun static struct clk_branch camss_csi3phy_clk = {
2789*4882a593Smuzhiyun .halt_reg = 0x31f4,
2790*4882a593Smuzhiyun .clkr = {
2791*4882a593Smuzhiyun .enable_reg = 0x31f4,
2792*4882a593Smuzhiyun .enable_mask = BIT(0),
2793*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2794*4882a593Smuzhiyun .name = "camss_csi3phy_clk",
2795*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi3_clk_src" },
2796*4882a593Smuzhiyun .num_parents = 1,
2797*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2798*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2799*4882a593Smuzhiyun },
2800*4882a593Smuzhiyun },
2801*4882a593Smuzhiyun };
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun static struct clk_branch camss_csi3rdi_clk = {
2804*4882a593Smuzhiyun .halt_reg = 0x3204,
2805*4882a593Smuzhiyun .clkr = {
2806*4882a593Smuzhiyun .enable_reg = 0x3204,
2807*4882a593Smuzhiyun .enable_mask = BIT(0),
2808*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2809*4882a593Smuzhiyun .name = "camss_csi3rdi_clk",
2810*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi3_clk_src" },
2811*4882a593Smuzhiyun .num_parents = 1,
2812*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2813*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2814*4882a593Smuzhiyun },
2815*4882a593Smuzhiyun },
2816*4882a593Smuzhiyun };
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun static struct clk_branch camss_csi3pix_clk = {
2819*4882a593Smuzhiyun .halt_reg = 0x3214,
2820*4882a593Smuzhiyun .clkr = {
2821*4882a593Smuzhiyun .enable_reg = 0x3214,
2822*4882a593Smuzhiyun .enable_mask = BIT(0),
2823*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2824*4882a593Smuzhiyun .name = "camss_csi3pix_clk",
2825*4882a593Smuzhiyun .parent_names = (const char *[]){ "csi3_clk_src" },
2826*4882a593Smuzhiyun .num_parents = 1,
2827*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2828*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2829*4882a593Smuzhiyun },
2830*4882a593Smuzhiyun },
2831*4882a593Smuzhiyun };
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun static struct clk_branch camss_ispif_ahb_clk = {
2834*4882a593Smuzhiyun .halt_reg = 0x3224,
2835*4882a593Smuzhiyun .clkr = {
2836*4882a593Smuzhiyun .enable_reg = 0x3224,
2837*4882a593Smuzhiyun .enable_mask = BIT(0),
2838*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2839*4882a593Smuzhiyun .name = "camss_ispif_ahb_clk",
2840*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2841*4882a593Smuzhiyun .num_parents = 1,
2842*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2843*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2844*4882a593Smuzhiyun },
2845*4882a593Smuzhiyun },
2846*4882a593Smuzhiyun };
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun static struct clk_branch fd_core_clk = {
2849*4882a593Smuzhiyun .halt_reg = 0x3b68,
2850*4882a593Smuzhiyun .clkr = {
2851*4882a593Smuzhiyun .enable_reg = 0x3b68,
2852*4882a593Smuzhiyun .enable_mask = BIT(0),
2853*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2854*4882a593Smuzhiyun .name = "fd_core_clk",
2855*4882a593Smuzhiyun .parent_names = (const char *[]){ "fd_core_clk_src" },
2856*4882a593Smuzhiyun .num_parents = 1,
2857*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2858*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2859*4882a593Smuzhiyun },
2860*4882a593Smuzhiyun },
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun static struct clk_branch fd_core_uar_clk = {
2864*4882a593Smuzhiyun .halt_reg = 0x3b6c,
2865*4882a593Smuzhiyun .clkr = {
2866*4882a593Smuzhiyun .enable_reg = 0x3b6c,
2867*4882a593Smuzhiyun .enable_mask = BIT(0),
2868*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2869*4882a593Smuzhiyun .name = "fd_core_uar_clk",
2870*4882a593Smuzhiyun .parent_names = (const char *[]){ "fd_core_clk_src" },
2871*4882a593Smuzhiyun .num_parents = 1,
2872*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2873*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2874*4882a593Smuzhiyun },
2875*4882a593Smuzhiyun },
2876*4882a593Smuzhiyun };
2877*4882a593Smuzhiyun
2878*4882a593Smuzhiyun static struct clk_branch fd_ahb_clk = {
2879*4882a593Smuzhiyun .halt_reg = 0x3ba74,
2880*4882a593Smuzhiyun .clkr = {
2881*4882a593Smuzhiyun .enable_reg = 0x3ba74,
2882*4882a593Smuzhiyun .enable_mask = BIT(0),
2883*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2884*4882a593Smuzhiyun .name = "fd_ahb_clk",
2885*4882a593Smuzhiyun .parent_names = (const char *[]){ "ahb_clk_src" },
2886*4882a593Smuzhiyun .num_parents = 1,
2887*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2888*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2889*4882a593Smuzhiyun },
2890*4882a593Smuzhiyun },
2891*4882a593Smuzhiyun };
2892*4882a593Smuzhiyun
2893*4882a593Smuzhiyun static struct clk_hw *mmcc_msm8996_hws[] = {
2894*4882a593Smuzhiyun &gpll0_div.hw,
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun static struct gdsc mmagic_bimc_gdsc = {
2898*4882a593Smuzhiyun .gdscr = 0x529c,
2899*4882a593Smuzhiyun .pd = {
2900*4882a593Smuzhiyun .name = "mmagic_bimc",
2901*4882a593Smuzhiyun },
2902*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2903*4882a593Smuzhiyun .flags = ALWAYS_ON,
2904*4882a593Smuzhiyun };
2905*4882a593Smuzhiyun
2906*4882a593Smuzhiyun static struct gdsc mmagic_video_gdsc = {
2907*4882a593Smuzhiyun .gdscr = 0x119c,
2908*4882a593Smuzhiyun .gds_hw_ctrl = 0x120c,
2909*4882a593Smuzhiyun .pd = {
2910*4882a593Smuzhiyun .name = "mmagic_video",
2911*4882a593Smuzhiyun },
2912*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2913*4882a593Smuzhiyun .flags = VOTABLE | ALWAYS_ON,
2914*4882a593Smuzhiyun };
2915*4882a593Smuzhiyun
2916*4882a593Smuzhiyun static struct gdsc mmagic_mdss_gdsc = {
2917*4882a593Smuzhiyun .gdscr = 0x247c,
2918*4882a593Smuzhiyun .gds_hw_ctrl = 0x2480,
2919*4882a593Smuzhiyun .pd = {
2920*4882a593Smuzhiyun .name = "mmagic_mdss",
2921*4882a593Smuzhiyun },
2922*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2923*4882a593Smuzhiyun .flags = VOTABLE | ALWAYS_ON,
2924*4882a593Smuzhiyun };
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun static struct gdsc mmagic_camss_gdsc = {
2927*4882a593Smuzhiyun .gdscr = 0x3c4c,
2928*4882a593Smuzhiyun .gds_hw_ctrl = 0x3c50,
2929*4882a593Smuzhiyun .pd = {
2930*4882a593Smuzhiyun .name = "mmagic_camss",
2931*4882a593Smuzhiyun },
2932*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2933*4882a593Smuzhiyun .flags = VOTABLE | ALWAYS_ON,
2934*4882a593Smuzhiyun };
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun static struct gdsc venus_gdsc = {
2937*4882a593Smuzhiyun .gdscr = 0x1024,
2938*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x1028, 0x1034, 0x1038 },
2939*4882a593Smuzhiyun .cxc_count = 3,
2940*4882a593Smuzhiyun .pd = {
2941*4882a593Smuzhiyun .name = "venus",
2942*4882a593Smuzhiyun },
2943*4882a593Smuzhiyun .parent = &mmagic_video_gdsc.pd,
2944*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2945*4882a593Smuzhiyun };
2946*4882a593Smuzhiyun
2947*4882a593Smuzhiyun static struct gdsc venus_core0_gdsc = {
2948*4882a593Smuzhiyun .gdscr = 0x1040,
2949*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x1048 },
2950*4882a593Smuzhiyun .cxc_count = 1,
2951*4882a593Smuzhiyun .pd = {
2952*4882a593Smuzhiyun .name = "venus_core0",
2953*4882a593Smuzhiyun },
2954*4882a593Smuzhiyun .parent = &venus_gdsc.pd,
2955*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2956*4882a593Smuzhiyun .flags = HW_CTRL,
2957*4882a593Smuzhiyun };
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun static struct gdsc venus_core1_gdsc = {
2960*4882a593Smuzhiyun .gdscr = 0x1044,
2961*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x104c },
2962*4882a593Smuzhiyun .cxc_count = 1,
2963*4882a593Smuzhiyun .pd = {
2964*4882a593Smuzhiyun .name = "venus_core1",
2965*4882a593Smuzhiyun },
2966*4882a593Smuzhiyun .parent = &venus_gdsc.pd,
2967*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2968*4882a593Smuzhiyun .flags = HW_CTRL,
2969*4882a593Smuzhiyun };
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun static struct gdsc camss_gdsc = {
2972*4882a593Smuzhiyun .gdscr = 0x34a0,
2973*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x36bc, 0x36c4 },
2974*4882a593Smuzhiyun .cxc_count = 2,
2975*4882a593Smuzhiyun .pd = {
2976*4882a593Smuzhiyun .name = "camss",
2977*4882a593Smuzhiyun },
2978*4882a593Smuzhiyun .parent = &mmagic_camss_gdsc.pd,
2979*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2980*4882a593Smuzhiyun };
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun static struct gdsc vfe0_gdsc = {
2983*4882a593Smuzhiyun .gdscr = 0x3664,
2984*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x36a8 },
2985*4882a593Smuzhiyun .cxc_count = 1,
2986*4882a593Smuzhiyun .pd = {
2987*4882a593Smuzhiyun .name = "vfe0",
2988*4882a593Smuzhiyun },
2989*4882a593Smuzhiyun .parent = &camss_gdsc.pd,
2990*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun static struct gdsc vfe1_gdsc = {
2994*4882a593Smuzhiyun .gdscr = 0x3674,
2995*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x36ac },
2996*4882a593Smuzhiyun .cxc_count = 1,
2997*4882a593Smuzhiyun .pd = {
2998*4882a593Smuzhiyun .name = "vfe1",
2999*4882a593Smuzhiyun },
3000*4882a593Smuzhiyun .parent = &camss_gdsc.pd,
3001*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3002*4882a593Smuzhiyun };
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun static struct gdsc jpeg_gdsc = {
3005*4882a593Smuzhiyun .gdscr = 0x35a4,
3006*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x35a8, 0x35b0, 0x35c0, 0x35b8 },
3007*4882a593Smuzhiyun .cxc_count = 4,
3008*4882a593Smuzhiyun .pd = {
3009*4882a593Smuzhiyun .name = "jpeg",
3010*4882a593Smuzhiyun },
3011*4882a593Smuzhiyun .parent = &camss_gdsc.pd,
3012*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3013*4882a593Smuzhiyun };
3014*4882a593Smuzhiyun
3015*4882a593Smuzhiyun static struct gdsc cpp_gdsc = {
3016*4882a593Smuzhiyun .gdscr = 0x36d4,
3017*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x36b0 },
3018*4882a593Smuzhiyun .cxc_count = 1,
3019*4882a593Smuzhiyun .pd = {
3020*4882a593Smuzhiyun .name = "cpp",
3021*4882a593Smuzhiyun },
3022*4882a593Smuzhiyun .parent = &camss_gdsc.pd,
3023*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3024*4882a593Smuzhiyun };
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun static struct gdsc fd_gdsc = {
3027*4882a593Smuzhiyun .gdscr = 0x3b64,
3028*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x3b68, 0x3b6c },
3029*4882a593Smuzhiyun .cxc_count = 2,
3030*4882a593Smuzhiyun .pd = {
3031*4882a593Smuzhiyun .name = "fd",
3032*4882a593Smuzhiyun },
3033*4882a593Smuzhiyun .parent = &camss_gdsc.pd,
3034*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3035*4882a593Smuzhiyun };
3036*4882a593Smuzhiyun
3037*4882a593Smuzhiyun static struct gdsc mdss_gdsc = {
3038*4882a593Smuzhiyun .gdscr = 0x2304,
3039*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x2310, 0x231c },
3040*4882a593Smuzhiyun .cxc_count = 2,
3041*4882a593Smuzhiyun .pd = {
3042*4882a593Smuzhiyun .name = "mdss",
3043*4882a593Smuzhiyun },
3044*4882a593Smuzhiyun .parent = &mmagic_mdss_gdsc.pd,
3045*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3046*4882a593Smuzhiyun };
3047*4882a593Smuzhiyun
3048*4882a593Smuzhiyun static struct gdsc gpu_gdsc = {
3049*4882a593Smuzhiyun .gdscr = 0x4034,
3050*4882a593Smuzhiyun .gds_hw_ctrl = 0x4038,
3051*4882a593Smuzhiyun .pd = {
3052*4882a593Smuzhiyun .name = "gpu",
3053*4882a593Smuzhiyun },
3054*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3055*4882a593Smuzhiyun .flags = VOTABLE,
3056*4882a593Smuzhiyun };
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun static struct gdsc gpu_gx_gdsc = {
3059*4882a593Smuzhiyun .gdscr = 0x4024,
3060*4882a593Smuzhiyun .clamp_io_ctrl = 0x4300,
3061*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x4028 },
3062*4882a593Smuzhiyun .cxc_count = 1,
3063*4882a593Smuzhiyun .pd = {
3064*4882a593Smuzhiyun .name = "gpu_gx",
3065*4882a593Smuzhiyun },
3066*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3067*4882a593Smuzhiyun .parent = &gpu_gdsc.pd,
3068*4882a593Smuzhiyun .flags = CLAMP_IO,
3069*4882a593Smuzhiyun .supply = "vdd-gfx",
3070*4882a593Smuzhiyun };
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun static struct clk_regmap *mmcc_msm8996_clocks[] = {
3073*4882a593Smuzhiyun [MMPLL0_EARLY] = &mmpll0_early.clkr,
3074*4882a593Smuzhiyun [MMPLL0_PLL] = &mmpll0.clkr,
3075*4882a593Smuzhiyun [MMPLL1_EARLY] = &mmpll1_early.clkr,
3076*4882a593Smuzhiyun [MMPLL1_PLL] = &mmpll1.clkr,
3077*4882a593Smuzhiyun [MMPLL2_EARLY] = &mmpll2_early.clkr,
3078*4882a593Smuzhiyun [MMPLL2_PLL] = &mmpll2.clkr,
3079*4882a593Smuzhiyun [MMPLL3_EARLY] = &mmpll3_early.clkr,
3080*4882a593Smuzhiyun [MMPLL3_PLL] = &mmpll3.clkr,
3081*4882a593Smuzhiyun [MMPLL4_EARLY] = &mmpll4_early.clkr,
3082*4882a593Smuzhiyun [MMPLL4_PLL] = &mmpll4.clkr,
3083*4882a593Smuzhiyun [MMPLL5_EARLY] = &mmpll5_early.clkr,
3084*4882a593Smuzhiyun [MMPLL5_PLL] = &mmpll5.clkr,
3085*4882a593Smuzhiyun [MMPLL8_EARLY] = &mmpll8_early.clkr,
3086*4882a593Smuzhiyun [MMPLL8_PLL] = &mmpll8.clkr,
3087*4882a593Smuzhiyun [MMPLL9_EARLY] = &mmpll9_early.clkr,
3088*4882a593Smuzhiyun [MMPLL9_PLL] = &mmpll9.clkr,
3089*4882a593Smuzhiyun [AHB_CLK_SRC] = &ahb_clk_src.clkr,
3090*4882a593Smuzhiyun [AXI_CLK_SRC] = &axi_clk_src.clkr,
3091*4882a593Smuzhiyun [MAXI_CLK_SRC] = &maxi_clk_src.clkr,
3092*4882a593Smuzhiyun [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
3093*4882a593Smuzhiyun [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
3094*4882a593Smuzhiyun [ISENSE_CLK_SRC] = &isense_clk_src.clkr,
3095*4882a593Smuzhiyun [RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
3096*4882a593Smuzhiyun [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
3097*4882a593Smuzhiyun [VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
3098*4882a593Smuzhiyun [VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
3099*4882a593Smuzhiyun [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
3100*4882a593Smuzhiyun [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
3101*4882a593Smuzhiyun [MDP_CLK_SRC] = &mdp_clk_src.clkr,
3102*4882a593Smuzhiyun [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
3103*4882a593Smuzhiyun [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
3104*4882a593Smuzhiyun [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
3105*4882a593Smuzhiyun [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
3106*4882a593Smuzhiyun [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
3107*4882a593Smuzhiyun [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
3108*4882a593Smuzhiyun [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
3109*4882a593Smuzhiyun [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
3110*4882a593Smuzhiyun [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
3111*4882a593Smuzhiyun [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
3112*4882a593Smuzhiyun [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
3113*4882a593Smuzhiyun [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
3114*4882a593Smuzhiyun [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
3115*4882a593Smuzhiyun [CCI_CLK_SRC] = &cci_clk_src.clkr,
3116*4882a593Smuzhiyun [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
3117*4882a593Smuzhiyun [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
3118*4882a593Smuzhiyun [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
3119*4882a593Smuzhiyun [CSIPHY0_3P_CLK_SRC] = &csiphy0_3p_clk_src.clkr,
3120*4882a593Smuzhiyun [CSIPHY1_3P_CLK_SRC] = &csiphy1_3p_clk_src.clkr,
3121*4882a593Smuzhiyun [CSIPHY2_3P_CLK_SRC] = &csiphy2_3p_clk_src.clkr,
3122*4882a593Smuzhiyun [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
3123*4882a593Smuzhiyun [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
3124*4882a593Smuzhiyun [JPEG_DMA_CLK_SRC] = &jpeg_dma_clk_src.clkr,
3125*4882a593Smuzhiyun [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
3126*4882a593Smuzhiyun [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
3127*4882a593Smuzhiyun [CPP_CLK_SRC] = &cpp_clk_src.clkr,
3128*4882a593Smuzhiyun [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
3129*4882a593Smuzhiyun [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
3130*4882a593Smuzhiyun [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
3131*4882a593Smuzhiyun [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
3132*4882a593Smuzhiyun [FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
3133*4882a593Smuzhiyun [MMSS_MMAGIC_AHB_CLK] = &mmss_mmagic_ahb_clk.clkr,
3134*4882a593Smuzhiyun [MMSS_MMAGIC_CFG_AHB_CLK] = &mmss_mmagic_cfg_ahb_clk.clkr,
3135*4882a593Smuzhiyun [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
3136*4882a593Smuzhiyun [MMSS_MISC_CXO_CLK] = &mmss_misc_cxo_clk.clkr,
3137*4882a593Smuzhiyun [MMSS_MMAGIC_MAXI_CLK] = &mmss_mmagic_maxi_clk.clkr,
3138*4882a593Smuzhiyun [MMAGIC_CAMSS_AXI_CLK] = &mmagic_camss_axi_clk.clkr,
3139*4882a593Smuzhiyun [MMAGIC_CAMSS_NOC_CFG_AHB_CLK] = &mmagic_camss_noc_cfg_ahb_clk.clkr,
3140*4882a593Smuzhiyun [SMMU_VFE_AHB_CLK] = &smmu_vfe_ahb_clk.clkr,
3141*4882a593Smuzhiyun [SMMU_VFE_AXI_CLK] = &smmu_vfe_axi_clk.clkr,
3142*4882a593Smuzhiyun [SMMU_CPP_AHB_CLK] = &smmu_cpp_ahb_clk.clkr,
3143*4882a593Smuzhiyun [SMMU_CPP_AXI_CLK] = &smmu_cpp_axi_clk.clkr,
3144*4882a593Smuzhiyun [SMMU_JPEG_AHB_CLK] = &smmu_jpeg_ahb_clk.clkr,
3145*4882a593Smuzhiyun [SMMU_JPEG_AXI_CLK] = &smmu_jpeg_axi_clk.clkr,
3146*4882a593Smuzhiyun [MMAGIC_MDSS_AXI_CLK] = &mmagic_mdss_axi_clk.clkr,
3147*4882a593Smuzhiyun [MMAGIC_MDSS_NOC_CFG_AHB_CLK] = &mmagic_mdss_noc_cfg_ahb_clk.clkr,
3148*4882a593Smuzhiyun [SMMU_ROT_AHB_CLK] = &smmu_rot_ahb_clk.clkr,
3149*4882a593Smuzhiyun [SMMU_ROT_AXI_CLK] = &smmu_rot_axi_clk.clkr,
3150*4882a593Smuzhiyun [SMMU_MDP_AHB_CLK] = &smmu_mdp_ahb_clk.clkr,
3151*4882a593Smuzhiyun [SMMU_MDP_AXI_CLK] = &smmu_mdp_axi_clk.clkr,
3152*4882a593Smuzhiyun [MMAGIC_VIDEO_AXI_CLK] = &mmagic_video_axi_clk.clkr,
3153*4882a593Smuzhiyun [MMAGIC_VIDEO_NOC_CFG_AHB_CLK] = &mmagic_video_noc_cfg_ahb_clk.clkr,
3154*4882a593Smuzhiyun [SMMU_VIDEO_AHB_CLK] = &smmu_video_ahb_clk.clkr,
3155*4882a593Smuzhiyun [SMMU_VIDEO_AXI_CLK] = &smmu_video_axi_clk.clkr,
3156*4882a593Smuzhiyun [MMAGIC_BIMC_NOC_CFG_AHB_CLK] = &mmagic_bimc_noc_cfg_ahb_clk.clkr,
3157*4882a593Smuzhiyun [GPU_GX_GFX3D_CLK] = &gpu_gx_gfx3d_clk.clkr,
3158*4882a593Smuzhiyun [GPU_GX_RBBMTIMER_CLK] = &gpu_gx_rbbmtimer_clk.clkr,
3159*4882a593Smuzhiyun [GPU_AHB_CLK] = &gpu_ahb_clk.clkr,
3160*4882a593Smuzhiyun [GPU_AON_ISENSE_CLK] = &gpu_aon_isense_clk.clkr,
3161*4882a593Smuzhiyun [VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
3162*4882a593Smuzhiyun [VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
3163*4882a593Smuzhiyun [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
3164*4882a593Smuzhiyun [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
3165*4882a593Smuzhiyun [VIDEO_CORE_CLK] = &video_core_clk.clkr,
3166*4882a593Smuzhiyun [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
3167*4882a593Smuzhiyun [VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
3168*4882a593Smuzhiyun [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
3169*4882a593Smuzhiyun [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
3170*4882a593Smuzhiyun [VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
3171*4882a593Smuzhiyun [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
3172*4882a593Smuzhiyun [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
3173*4882a593Smuzhiyun [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
3174*4882a593Smuzhiyun [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
3175*4882a593Smuzhiyun [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
3176*4882a593Smuzhiyun [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
3177*4882a593Smuzhiyun [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
3178*4882a593Smuzhiyun [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
3179*4882a593Smuzhiyun [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
3180*4882a593Smuzhiyun [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
3181*4882a593Smuzhiyun [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
3182*4882a593Smuzhiyun [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
3183*4882a593Smuzhiyun [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
3184*4882a593Smuzhiyun [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
3185*4882a593Smuzhiyun [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
3186*4882a593Smuzhiyun [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
3187*4882a593Smuzhiyun [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
3188*4882a593Smuzhiyun [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
3189*4882a593Smuzhiyun [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
3190*4882a593Smuzhiyun [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
3191*4882a593Smuzhiyun [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
3192*4882a593Smuzhiyun [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
3193*4882a593Smuzhiyun [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
3194*4882a593Smuzhiyun [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
3195*4882a593Smuzhiyun [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
3196*4882a593Smuzhiyun [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
3197*4882a593Smuzhiyun [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
3198*4882a593Smuzhiyun [CAMSS_CSIPHY0_3P_CLK] = &camss_csiphy0_3p_clk.clkr,
3199*4882a593Smuzhiyun [CAMSS_CSIPHY1_3P_CLK] = &camss_csiphy1_3p_clk.clkr,
3200*4882a593Smuzhiyun [CAMSS_CSIPHY2_3P_CLK] = &camss_csiphy2_3p_clk.clkr,
3201*4882a593Smuzhiyun [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
3202*4882a593Smuzhiyun [CAMSS_JPEG2_CLK] = &camss_jpeg2_clk.clkr,
3203*4882a593Smuzhiyun [CAMSS_JPEG_DMA_CLK] = &camss_jpeg_dma_clk.clkr,
3204*4882a593Smuzhiyun [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
3205*4882a593Smuzhiyun [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
3206*4882a593Smuzhiyun [CAMSS_VFE_AHB_CLK] = &camss_vfe_ahb_clk.clkr,
3207*4882a593Smuzhiyun [CAMSS_VFE_AXI_CLK] = &camss_vfe_axi_clk.clkr,
3208*4882a593Smuzhiyun [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
3209*4882a593Smuzhiyun [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
3210*4882a593Smuzhiyun [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
3211*4882a593Smuzhiyun [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
3212*4882a593Smuzhiyun [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
3213*4882a593Smuzhiyun [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
3214*4882a593Smuzhiyun [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
3215*4882a593Smuzhiyun [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
3216*4882a593Smuzhiyun [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
3217*4882a593Smuzhiyun [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
3218*4882a593Smuzhiyun [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
3219*4882a593Smuzhiyun [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
3220*4882a593Smuzhiyun [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
3221*4882a593Smuzhiyun [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
3222*4882a593Smuzhiyun [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
3223*4882a593Smuzhiyun [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
3224*4882a593Smuzhiyun [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
3225*4882a593Smuzhiyun [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
3226*4882a593Smuzhiyun [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
3227*4882a593Smuzhiyun [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
3228*4882a593Smuzhiyun [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
3229*4882a593Smuzhiyun [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
3230*4882a593Smuzhiyun [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
3231*4882a593Smuzhiyun [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
3232*4882a593Smuzhiyun [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
3233*4882a593Smuzhiyun [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
3234*4882a593Smuzhiyun [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
3235*4882a593Smuzhiyun [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
3236*4882a593Smuzhiyun [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
3237*4882a593Smuzhiyun [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
3238*4882a593Smuzhiyun [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
3239*4882a593Smuzhiyun [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
3240*4882a593Smuzhiyun [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
3241*4882a593Smuzhiyun [FD_CORE_CLK] = &fd_core_clk.clkr,
3242*4882a593Smuzhiyun [FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
3243*4882a593Smuzhiyun [FD_AHB_CLK] = &fd_ahb_clk.clkr,
3244*4882a593Smuzhiyun };
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun static struct gdsc *mmcc_msm8996_gdscs[] = {
3247*4882a593Smuzhiyun [MMAGIC_BIMC_GDSC] = &mmagic_bimc_gdsc,
3248*4882a593Smuzhiyun [MMAGIC_VIDEO_GDSC] = &mmagic_video_gdsc,
3249*4882a593Smuzhiyun [MMAGIC_MDSS_GDSC] = &mmagic_mdss_gdsc,
3250*4882a593Smuzhiyun [MMAGIC_CAMSS_GDSC] = &mmagic_camss_gdsc,
3251*4882a593Smuzhiyun [VENUS_GDSC] = &venus_gdsc,
3252*4882a593Smuzhiyun [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
3253*4882a593Smuzhiyun [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
3254*4882a593Smuzhiyun [CAMSS_GDSC] = &camss_gdsc,
3255*4882a593Smuzhiyun [VFE0_GDSC] = &vfe0_gdsc,
3256*4882a593Smuzhiyun [VFE1_GDSC] = &vfe1_gdsc,
3257*4882a593Smuzhiyun [JPEG_GDSC] = &jpeg_gdsc,
3258*4882a593Smuzhiyun [CPP_GDSC] = &cpp_gdsc,
3259*4882a593Smuzhiyun [FD_GDSC] = &fd_gdsc,
3260*4882a593Smuzhiyun [MDSS_GDSC] = &mdss_gdsc,
3261*4882a593Smuzhiyun [GPU_GDSC] = &gpu_gdsc,
3262*4882a593Smuzhiyun [GPU_GX_GDSC] = &gpu_gx_gdsc,
3263*4882a593Smuzhiyun };
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun static const struct qcom_reset_map mmcc_msm8996_resets[] = {
3266*4882a593Smuzhiyun [MMAGICAHB_BCR] = { 0x5020 },
3267*4882a593Smuzhiyun [MMAGIC_CFG_BCR] = { 0x5050 },
3268*4882a593Smuzhiyun [MISC_BCR] = { 0x5010 },
3269*4882a593Smuzhiyun [BTO_BCR] = { 0x5030 },
3270*4882a593Smuzhiyun [MMAGICAXI_BCR] = { 0x5060 },
3271*4882a593Smuzhiyun [MMAGICMAXI_BCR] = { 0x5070 },
3272*4882a593Smuzhiyun [DSA_BCR] = { 0x50a0 },
3273*4882a593Smuzhiyun [MMAGIC_CAMSS_BCR] = { 0x3c40 },
3274*4882a593Smuzhiyun [THROTTLE_CAMSS_BCR] = { 0x3c30 },
3275*4882a593Smuzhiyun [SMMU_VFE_BCR] = { 0x3c00 },
3276*4882a593Smuzhiyun [SMMU_CPP_BCR] = { 0x3c10 },
3277*4882a593Smuzhiyun [SMMU_JPEG_BCR] = { 0x3c20 },
3278*4882a593Smuzhiyun [MMAGIC_MDSS_BCR] = { 0x2470 },
3279*4882a593Smuzhiyun [THROTTLE_MDSS_BCR] = { 0x2460 },
3280*4882a593Smuzhiyun [SMMU_ROT_BCR] = { 0x2440 },
3281*4882a593Smuzhiyun [SMMU_MDP_BCR] = { 0x2450 },
3282*4882a593Smuzhiyun [MMAGIC_VIDEO_BCR] = { 0x1190 },
3283*4882a593Smuzhiyun [THROTTLE_VIDEO_BCR] = { 0x1180 },
3284*4882a593Smuzhiyun [SMMU_VIDEO_BCR] = { 0x1170 },
3285*4882a593Smuzhiyun [MMAGIC_BIMC_BCR] = { 0x5290 },
3286*4882a593Smuzhiyun [GPU_GX_BCR] = { 0x4020 },
3287*4882a593Smuzhiyun [GPU_BCR] = { 0x4030 },
3288*4882a593Smuzhiyun [GPU_AON_BCR] = { 0x4040 },
3289*4882a593Smuzhiyun [VMEM_BCR] = { 0x1200 },
3290*4882a593Smuzhiyun [MMSS_RBCPR_BCR] = { 0x4080 },
3291*4882a593Smuzhiyun [VIDEO_BCR] = { 0x1020 },
3292*4882a593Smuzhiyun [MDSS_BCR] = { 0x2300 },
3293*4882a593Smuzhiyun [CAMSS_TOP_BCR] = { 0x3480 },
3294*4882a593Smuzhiyun [CAMSS_AHB_BCR] = { 0x3488 },
3295*4882a593Smuzhiyun [CAMSS_MICRO_BCR] = { 0x3490 },
3296*4882a593Smuzhiyun [CAMSS_CCI_BCR] = { 0x3340 },
3297*4882a593Smuzhiyun [CAMSS_PHY0_BCR] = { 0x3020 },
3298*4882a593Smuzhiyun [CAMSS_PHY1_BCR] = { 0x3050 },
3299*4882a593Smuzhiyun [CAMSS_PHY2_BCR] = { 0x3080 },
3300*4882a593Smuzhiyun [CAMSS_CSIPHY0_3P_BCR] = { 0x3230 },
3301*4882a593Smuzhiyun [CAMSS_CSIPHY1_3P_BCR] = { 0x3250 },
3302*4882a593Smuzhiyun [CAMSS_CSIPHY2_3P_BCR] = { 0x3270 },
3303*4882a593Smuzhiyun [CAMSS_JPEG_BCR] = { 0x35a0 },
3304*4882a593Smuzhiyun [CAMSS_VFE_BCR] = { 0x36a0 },
3305*4882a593Smuzhiyun [CAMSS_VFE0_BCR] = { 0x3660 },
3306*4882a593Smuzhiyun [CAMSS_VFE1_BCR] = { 0x3670 },
3307*4882a593Smuzhiyun [CAMSS_CSI_VFE0_BCR] = { 0x3700 },
3308*4882a593Smuzhiyun [CAMSS_CSI_VFE1_BCR] = { 0x3710 },
3309*4882a593Smuzhiyun [CAMSS_CPP_TOP_BCR] = { 0x36c0 },
3310*4882a593Smuzhiyun [CAMSS_CPP_BCR] = { 0x36d0 },
3311*4882a593Smuzhiyun [CAMSS_CSI0_BCR] = { 0x30b0 },
3312*4882a593Smuzhiyun [CAMSS_CSI0RDI_BCR] = { 0x30d0 },
3313*4882a593Smuzhiyun [CAMSS_CSI0PIX_BCR] = { 0x30e0 },
3314*4882a593Smuzhiyun [CAMSS_CSI1_BCR] = { 0x3120 },
3315*4882a593Smuzhiyun [CAMSS_CSI1RDI_BCR] = { 0x3140 },
3316*4882a593Smuzhiyun [CAMSS_CSI1PIX_BCR] = { 0x3150 },
3317*4882a593Smuzhiyun [CAMSS_CSI2_BCR] = { 0x3180 },
3318*4882a593Smuzhiyun [CAMSS_CSI2RDI_BCR] = { 0x31a0 },
3319*4882a593Smuzhiyun [CAMSS_CSI2PIX_BCR] = { 0x31b0 },
3320*4882a593Smuzhiyun [CAMSS_CSI3_BCR] = { 0x31e0 },
3321*4882a593Smuzhiyun [CAMSS_CSI3RDI_BCR] = { 0x3200 },
3322*4882a593Smuzhiyun [CAMSS_CSI3PIX_BCR] = { 0x3210 },
3323*4882a593Smuzhiyun [CAMSS_ISPIF_BCR] = { 0x3220 },
3324*4882a593Smuzhiyun [FD_BCR] = { 0x3b60 },
3325*4882a593Smuzhiyun [MMSS_SPDM_RM_BCR] = { 0x300 },
3326*4882a593Smuzhiyun };
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun static const struct regmap_config mmcc_msm8996_regmap_config = {
3329*4882a593Smuzhiyun .reg_bits = 32,
3330*4882a593Smuzhiyun .reg_stride = 4,
3331*4882a593Smuzhiyun .val_bits = 32,
3332*4882a593Smuzhiyun .max_register = 0xb008,
3333*4882a593Smuzhiyun .fast_io = true,
3334*4882a593Smuzhiyun };
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun static const struct qcom_cc_desc mmcc_msm8996_desc = {
3337*4882a593Smuzhiyun .config = &mmcc_msm8996_regmap_config,
3338*4882a593Smuzhiyun .clks = mmcc_msm8996_clocks,
3339*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(mmcc_msm8996_clocks),
3340*4882a593Smuzhiyun .resets = mmcc_msm8996_resets,
3341*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(mmcc_msm8996_resets),
3342*4882a593Smuzhiyun .gdscs = mmcc_msm8996_gdscs,
3343*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(mmcc_msm8996_gdscs),
3344*4882a593Smuzhiyun .clk_hws = mmcc_msm8996_hws,
3345*4882a593Smuzhiyun .num_clk_hws = ARRAY_SIZE(mmcc_msm8996_hws),
3346*4882a593Smuzhiyun };
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun static const struct of_device_id mmcc_msm8996_match_table[] = {
3349*4882a593Smuzhiyun { .compatible = "qcom,mmcc-msm8996" },
3350*4882a593Smuzhiyun { }
3351*4882a593Smuzhiyun };
3352*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmcc_msm8996_match_table);
3353*4882a593Smuzhiyun
mmcc_msm8996_probe(struct platform_device * pdev)3354*4882a593Smuzhiyun static int mmcc_msm8996_probe(struct platform_device *pdev)
3355*4882a593Smuzhiyun {
3356*4882a593Smuzhiyun struct regmap *regmap;
3357*4882a593Smuzhiyun
3358*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &mmcc_msm8996_desc);
3359*4882a593Smuzhiyun if (IS_ERR(regmap))
3360*4882a593Smuzhiyun return PTR_ERR(regmap);
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun /* Disable the AHB DCD */
3363*4882a593Smuzhiyun regmap_update_bits(regmap, 0x50d8, BIT(31), 0);
3364*4882a593Smuzhiyun /* Disable the NoC FSM for mmss_mmagic_cfg_ahb_clk */
3365*4882a593Smuzhiyun regmap_update_bits(regmap, 0x5054, BIT(15), 0);
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &mmcc_msm8996_desc, regmap);
3368*4882a593Smuzhiyun }
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun static struct platform_driver mmcc_msm8996_driver = {
3371*4882a593Smuzhiyun .probe = mmcc_msm8996_probe,
3372*4882a593Smuzhiyun .driver = {
3373*4882a593Smuzhiyun .name = "mmcc-msm8996",
3374*4882a593Smuzhiyun .of_match_table = mmcc_msm8996_match_table,
3375*4882a593Smuzhiyun },
3376*4882a593Smuzhiyun };
3377*4882a593Smuzhiyun module_platform_driver(mmcc_msm8996_driver);
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM MMCC MSM8996 Driver");
3380*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3381*4882a593Smuzhiyun MODULE_ALIAS("platform:mmcc-msm8996");
3382