xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/mmcc-msm8960.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/clk-provider.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/reset-controller.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
20*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,mmcc-msm8960.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "common.h"
23*4882a593Smuzhiyun #include "clk-regmap.h"
24*4882a593Smuzhiyun #include "clk-pll.h"
25*4882a593Smuzhiyun #include "clk-rcg.h"
26*4882a593Smuzhiyun #include "clk-branch.h"
27*4882a593Smuzhiyun #include "reset.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun enum {
30*4882a593Smuzhiyun 	P_PXO,
31*4882a593Smuzhiyun 	P_PLL8,
32*4882a593Smuzhiyun 	P_PLL2,
33*4882a593Smuzhiyun 	P_PLL3,
34*4882a593Smuzhiyun 	P_PLL15,
35*4882a593Smuzhiyun 	P_HDMI_PLL,
36*4882a593Smuzhiyun 	P_DSI1_PLL_DSICLK,
37*4882a593Smuzhiyun 	P_DSI2_PLL_DSICLK,
38*4882a593Smuzhiyun 	P_DSI1_PLL_BYTECLK,
39*4882a593Smuzhiyun 	P_DSI2_PLL_BYTECLK,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n }
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static const struct parent_map mmcc_pxo_pll8_pll2_map[] = {
45*4882a593Smuzhiyun 	{ P_PXO, 0 },
46*4882a593Smuzhiyun 	{ P_PLL8, 2 },
47*4882a593Smuzhiyun 	{ P_PLL2, 1 }
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const char * const mmcc_pxo_pll8_pll2[] = {
51*4882a593Smuzhiyun 	"pxo",
52*4882a593Smuzhiyun 	"pll8_vote",
53*4882a593Smuzhiyun 	"pll2",
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = {
57*4882a593Smuzhiyun 	{ P_PXO, 0 },
58*4882a593Smuzhiyun 	{ P_PLL8, 2 },
59*4882a593Smuzhiyun 	{ P_PLL2, 1 },
60*4882a593Smuzhiyun 	{ P_PLL3, 3 }
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const char * const mmcc_pxo_pll8_pll2_pll15[] = {
64*4882a593Smuzhiyun 	"pxo",
65*4882a593Smuzhiyun 	"pll8_vote",
66*4882a593Smuzhiyun 	"pll2",
67*4882a593Smuzhiyun 	"pll15",
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = {
71*4882a593Smuzhiyun 	{ P_PXO, 0 },
72*4882a593Smuzhiyun 	{ P_PLL8, 2 },
73*4882a593Smuzhiyun 	{ P_PLL2, 1 },
74*4882a593Smuzhiyun 	{ P_PLL15, 3 }
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const char * const mmcc_pxo_pll8_pll2_pll3[] = {
78*4882a593Smuzhiyun 	"pxo",
79*4882a593Smuzhiyun 	"pll8_vote",
80*4882a593Smuzhiyun 	"pll2",
81*4882a593Smuzhiyun 	"pll3",
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const struct parent_map mmcc_pxo_dsi2_dsi1_map[] = {
85*4882a593Smuzhiyun 	{ P_PXO, 0 },
86*4882a593Smuzhiyun 	{ P_DSI2_PLL_DSICLK, 1 },
87*4882a593Smuzhiyun 	{ P_DSI1_PLL_DSICLK, 3 },
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const char * const mmcc_pxo_dsi2_dsi1[] = {
91*4882a593Smuzhiyun 	"pxo",
92*4882a593Smuzhiyun 	"dsi2pll",
93*4882a593Smuzhiyun 	"dsi1pll",
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct parent_map mmcc_pxo_dsi1_dsi2_byte_map[] = {
97*4882a593Smuzhiyun 	{ P_PXO, 0 },
98*4882a593Smuzhiyun 	{ P_DSI1_PLL_BYTECLK, 1 },
99*4882a593Smuzhiyun 	{ P_DSI2_PLL_BYTECLK, 2 },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const char * const mmcc_pxo_dsi1_dsi2_byte[] = {
103*4882a593Smuzhiyun 	"pxo",
104*4882a593Smuzhiyun 	"dsi1pllbyte",
105*4882a593Smuzhiyun 	"dsi2pllbyte",
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static struct clk_pll pll2 = {
109*4882a593Smuzhiyun 	.l_reg = 0x320,
110*4882a593Smuzhiyun 	.m_reg = 0x324,
111*4882a593Smuzhiyun 	.n_reg = 0x328,
112*4882a593Smuzhiyun 	.config_reg = 0x32c,
113*4882a593Smuzhiyun 	.mode_reg = 0x31c,
114*4882a593Smuzhiyun 	.status_reg = 0x334,
115*4882a593Smuzhiyun 	.status_bit = 16,
116*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
117*4882a593Smuzhiyun 		.name = "pll2",
118*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "pxo" },
119*4882a593Smuzhiyun 		.num_parents = 1,
120*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static struct clk_pll pll15 = {
125*4882a593Smuzhiyun 	.l_reg = 0x33c,
126*4882a593Smuzhiyun 	.m_reg = 0x340,
127*4882a593Smuzhiyun 	.n_reg = 0x344,
128*4882a593Smuzhiyun 	.config_reg = 0x348,
129*4882a593Smuzhiyun 	.mode_reg = 0x338,
130*4882a593Smuzhiyun 	.status_reg = 0x350,
131*4882a593Smuzhiyun 	.status_bit = 16,
132*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
133*4882a593Smuzhiyun 		.name = "pll15",
134*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "pxo" },
135*4882a593Smuzhiyun 		.num_parents = 1,
136*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct pll_config pll15_config = {
141*4882a593Smuzhiyun 	.l = 33,
142*4882a593Smuzhiyun 	.m = 1,
143*4882a593Smuzhiyun 	.n = 3,
144*4882a593Smuzhiyun 	.vco_val = 0x2 << 16,
145*4882a593Smuzhiyun 	.vco_mask = 0x3 << 16,
146*4882a593Smuzhiyun 	.pre_div_val = 0x0,
147*4882a593Smuzhiyun 	.pre_div_mask = BIT(19),
148*4882a593Smuzhiyun 	.post_div_val = 0x0,
149*4882a593Smuzhiyun 	.post_div_mask = 0x3 << 20,
150*4882a593Smuzhiyun 	.mn_ena_mask = BIT(22),
151*4882a593Smuzhiyun 	.main_output_mask = BIT(23),
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct freq_tbl clk_tbl_cam[] = {
155*4882a593Smuzhiyun 	{   6000000, P_PLL8, 4, 1, 16 },
156*4882a593Smuzhiyun 	{   8000000, P_PLL8, 4, 1, 12 },
157*4882a593Smuzhiyun 	{  12000000, P_PLL8, 4, 1,  8 },
158*4882a593Smuzhiyun 	{  16000000, P_PLL8, 4, 1,  6 },
159*4882a593Smuzhiyun 	{  19200000, P_PLL8, 4, 1,  5 },
160*4882a593Smuzhiyun 	{  24000000, P_PLL8, 4, 1,  4 },
161*4882a593Smuzhiyun 	{  32000000, P_PLL8, 4, 1,  3 },
162*4882a593Smuzhiyun 	{  48000000, P_PLL8, 4, 1,  2 },
163*4882a593Smuzhiyun 	{  64000000, P_PLL8, 3, 1,  2 },
164*4882a593Smuzhiyun 	{  96000000, P_PLL8, 4, 0,  0 },
165*4882a593Smuzhiyun 	{ 128000000, P_PLL8, 3, 0,  0 },
166*4882a593Smuzhiyun 	{ }
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static struct clk_rcg camclk0_src = {
170*4882a593Smuzhiyun 	.ns_reg = 0x0148,
171*4882a593Smuzhiyun 	.md_reg = 0x0144,
172*4882a593Smuzhiyun 	.mn = {
173*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
174*4882a593Smuzhiyun 		.mnctr_reset_bit = 8,
175*4882a593Smuzhiyun 		.reset_in_cc = true,
176*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
177*4882a593Smuzhiyun 		.n_val_shift = 24,
178*4882a593Smuzhiyun 		.m_val_shift = 8,
179*4882a593Smuzhiyun 		.width = 8,
180*4882a593Smuzhiyun 	},
181*4882a593Smuzhiyun 	.p = {
182*4882a593Smuzhiyun 		.pre_div_shift = 14,
183*4882a593Smuzhiyun 		.pre_div_width = 2,
184*4882a593Smuzhiyun 	},
185*4882a593Smuzhiyun 	.s = {
186*4882a593Smuzhiyun 		.src_sel_shift = 0,
187*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_cam,
190*4882a593Smuzhiyun 	.clkr = {
191*4882a593Smuzhiyun 		.enable_reg = 0x0140,
192*4882a593Smuzhiyun 		.enable_mask = BIT(2),
193*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
194*4882a593Smuzhiyun 			.name = "camclk0_src",
195*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
196*4882a593Smuzhiyun 			.num_parents = 3,
197*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
198*4882a593Smuzhiyun 		},
199*4882a593Smuzhiyun 	},
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static struct clk_branch camclk0_clk = {
203*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
204*4882a593Smuzhiyun 	.halt_bit = 15,
205*4882a593Smuzhiyun 	.clkr = {
206*4882a593Smuzhiyun 		.enable_reg = 0x0140,
207*4882a593Smuzhiyun 		.enable_mask = BIT(0),
208*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
209*4882a593Smuzhiyun 			.name = "camclk0_clk",
210*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "camclk0_src" },
211*4882a593Smuzhiyun 			.num_parents = 1,
212*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
213*4882a593Smuzhiyun 		},
214*4882a593Smuzhiyun 	},
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct clk_rcg camclk1_src = {
219*4882a593Smuzhiyun 	.ns_reg = 0x015c,
220*4882a593Smuzhiyun 	.md_reg = 0x0158,
221*4882a593Smuzhiyun 	.mn = {
222*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
223*4882a593Smuzhiyun 		.mnctr_reset_bit = 8,
224*4882a593Smuzhiyun 		.reset_in_cc = true,
225*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
226*4882a593Smuzhiyun 		.n_val_shift = 24,
227*4882a593Smuzhiyun 		.m_val_shift = 8,
228*4882a593Smuzhiyun 		.width = 8,
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun 	.p = {
231*4882a593Smuzhiyun 		.pre_div_shift = 14,
232*4882a593Smuzhiyun 		.pre_div_width = 2,
233*4882a593Smuzhiyun 	},
234*4882a593Smuzhiyun 	.s = {
235*4882a593Smuzhiyun 		.src_sel_shift = 0,
236*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_cam,
239*4882a593Smuzhiyun 	.clkr = {
240*4882a593Smuzhiyun 		.enable_reg = 0x0154,
241*4882a593Smuzhiyun 		.enable_mask = BIT(2),
242*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
243*4882a593Smuzhiyun 			.name = "camclk1_src",
244*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
245*4882a593Smuzhiyun 			.num_parents = 3,
246*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
247*4882a593Smuzhiyun 		},
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static struct clk_branch camclk1_clk = {
252*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
253*4882a593Smuzhiyun 	.halt_bit = 16,
254*4882a593Smuzhiyun 	.clkr = {
255*4882a593Smuzhiyun 		.enable_reg = 0x0154,
256*4882a593Smuzhiyun 		.enable_mask = BIT(0),
257*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
258*4882a593Smuzhiyun 			.name = "camclk1_clk",
259*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "camclk1_src" },
260*4882a593Smuzhiyun 			.num_parents = 1,
261*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
262*4882a593Smuzhiyun 		},
263*4882a593Smuzhiyun 	},
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static struct clk_rcg camclk2_src = {
268*4882a593Smuzhiyun 	.ns_reg = 0x0228,
269*4882a593Smuzhiyun 	.md_reg = 0x0224,
270*4882a593Smuzhiyun 	.mn = {
271*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
272*4882a593Smuzhiyun 		.mnctr_reset_bit = 8,
273*4882a593Smuzhiyun 		.reset_in_cc = true,
274*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
275*4882a593Smuzhiyun 		.n_val_shift = 24,
276*4882a593Smuzhiyun 		.m_val_shift = 8,
277*4882a593Smuzhiyun 		.width = 8,
278*4882a593Smuzhiyun 	},
279*4882a593Smuzhiyun 	.p = {
280*4882a593Smuzhiyun 		.pre_div_shift = 14,
281*4882a593Smuzhiyun 		.pre_div_width = 2,
282*4882a593Smuzhiyun 	},
283*4882a593Smuzhiyun 	.s = {
284*4882a593Smuzhiyun 		.src_sel_shift = 0,
285*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
286*4882a593Smuzhiyun 	},
287*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_cam,
288*4882a593Smuzhiyun 	.clkr = {
289*4882a593Smuzhiyun 		.enable_reg = 0x0220,
290*4882a593Smuzhiyun 		.enable_mask = BIT(2),
291*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
292*4882a593Smuzhiyun 			.name = "camclk2_src",
293*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
294*4882a593Smuzhiyun 			.num_parents = 3,
295*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
296*4882a593Smuzhiyun 		},
297*4882a593Smuzhiyun 	},
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct clk_branch camclk2_clk = {
301*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
302*4882a593Smuzhiyun 	.halt_bit = 16,
303*4882a593Smuzhiyun 	.clkr = {
304*4882a593Smuzhiyun 		.enable_reg = 0x0220,
305*4882a593Smuzhiyun 		.enable_mask = BIT(0),
306*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
307*4882a593Smuzhiyun 			.name = "camclk2_clk",
308*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "camclk2_src" },
309*4882a593Smuzhiyun 			.num_parents = 1,
310*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
311*4882a593Smuzhiyun 		},
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static struct freq_tbl clk_tbl_csi[] = {
317*4882a593Smuzhiyun 	{  27000000, P_PXO,  1, 0, 0 },
318*4882a593Smuzhiyun 	{  85330000, P_PLL8, 1, 2, 9 },
319*4882a593Smuzhiyun 	{ 177780000, P_PLL2, 1, 2, 9 },
320*4882a593Smuzhiyun 	{ }
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static struct clk_rcg csi0_src = {
324*4882a593Smuzhiyun 	.ns_reg = 0x0048,
325*4882a593Smuzhiyun 	.md_reg	= 0x0044,
326*4882a593Smuzhiyun 	.mn = {
327*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
328*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
329*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
330*4882a593Smuzhiyun 		.n_val_shift = 24,
331*4882a593Smuzhiyun 		.m_val_shift = 8,
332*4882a593Smuzhiyun 		.width = 8,
333*4882a593Smuzhiyun 	},
334*4882a593Smuzhiyun 	.p = {
335*4882a593Smuzhiyun 		.pre_div_shift = 14,
336*4882a593Smuzhiyun 		.pre_div_width = 2,
337*4882a593Smuzhiyun 	},
338*4882a593Smuzhiyun 	.s = {
339*4882a593Smuzhiyun 		.src_sel_shift = 0,
340*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
341*4882a593Smuzhiyun 	},
342*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_csi,
343*4882a593Smuzhiyun 	.clkr = {
344*4882a593Smuzhiyun 		.enable_reg = 0x0040,
345*4882a593Smuzhiyun 		.enable_mask = BIT(2),
346*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
347*4882a593Smuzhiyun 			.name = "csi0_src",
348*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
349*4882a593Smuzhiyun 			.num_parents = 3,
350*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
351*4882a593Smuzhiyun 		},
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static struct clk_branch csi0_clk = {
356*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
357*4882a593Smuzhiyun 	.halt_bit = 13,
358*4882a593Smuzhiyun 	.clkr = {
359*4882a593Smuzhiyun 		.enable_reg = 0x0040,
360*4882a593Smuzhiyun 		.enable_mask = BIT(0),
361*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
362*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "csi0_src" },
363*4882a593Smuzhiyun 			.num_parents = 1,
364*4882a593Smuzhiyun 			.name = "csi0_clk",
365*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
366*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
367*4882a593Smuzhiyun 		},
368*4882a593Smuzhiyun 	},
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static struct clk_branch csi0_phy_clk = {
372*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
373*4882a593Smuzhiyun 	.halt_bit = 9,
374*4882a593Smuzhiyun 	.clkr = {
375*4882a593Smuzhiyun 		.enable_reg = 0x0040,
376*4882a593Smuzhiyun 		.enable_mask = BIT(8),
377*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
378*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "csi0_src" },
379*4882a593Smuzhiyun 			.num_parents = 1,
380*4882a593Smuzhiyun 			.name = "csi0_phy_clk",
381*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
382*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
383*4882a593Smuzhiyun 		},
384*4882a593Smuzhiyun 	},
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static struct clk_rcg csi1_src = {
388*4882a593Smuzhiyun 	.ns_reg = 0x0010,
389*4882a593Smuzhiyun 	.md_reg	= 0x0028,
390*4882a593Smuzhiyun 	.mn = {
391*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
392*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
393*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
394*4882a593Smuzhiyun 		.n_val_shift = 24,
395*4882a593Smuzhiyun 		.m_val_shift = 8,
396*4882a593Smuzhiyun 		.width = 8,
397*4882a593Smuzhiyun 	},
398*4882a593Smuzhiyun 	.p = {
399*4882a593Smuzhiyun 		.pre_div_shift = 14,
400*4882a593Smuzhiyun 		.pre_div_width = 2,
401*4882a593Smuzhiyun 	},
402*4882a593Smuzhiyun 	.s = {
403*4882a593Smuzhiyun 		.src_sel_shift = 0,
404*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_csi,
407*4882a593Smuzhiyun 	.clkr = {
408*4882a593Smuzhiyun 		.enable_reg = 0x0024,
409*4882a593Smuzhiyun 		.enable_mask = BIT(2),
410*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
411*4882a593Smuzhiyun 			.name = "csi1_src",
412*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
413*4882a593Smuzhiyun 			.num_parents = 3,
414*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
415*4882a593Smuzhiyun 		},
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static struct clk_branch csi1_clk = {
420*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
421*4882a593Smuzhiyun 	.halt_bit = 14,
422*4882a593Smuzhiyun 	.clkr = {
423*4882a593Smuzhiyun 		.enable_reg = 0x0024,
424*4882a593Smuzhiyun 		.enable_mask = BIT(0),
425*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
426*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "csi1_src" },
427*4882a593Smuzhiyun 			.num_parents = 1,
428*4882a593Smuzhiyun 			.name = "csi1_clk",
429*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
430*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
431*4882a593Smuzhiyun 		},
432*4882a593Smuzhiyun 	},
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static struct clk_branch csi1_phy_clk = {
436*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
437*4882a593Smuzhiyun 	.halt_bit = 10,
438*4882a593Smuzhiyun 	.clkr = {
439*4882a593Smuzhiyun 		.enable_reg = 0x0024,
440*4882a593Smuzhiyun 		.enable_mask = BIT(8),
441*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
442*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "csi1_src" },
443*4882a593Smuzhiyun 			.num_parents = 1,
444*4882a593Smuzhiyun 			.name = "csi1_phy_clk",
445*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
446*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
447*4882a593Smuzhiyun 		},
448*4882a593Smuzhiyun 	},
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static struct clk_rcg csi2_src = {
452*4882a593Smuzhiyun 	.ns_reg = 0x0234,
453*4882a593Smuzhiyun 	.md_reg = 0x022c,
454*4882a593Smuzhiyun 	.mn = {
455*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
456*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
457*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
458*4882a593Smuzhiyun 		.n_val_shift = 24,
459*4882a593Smuzhiyun 		.m_val_shift = 8,
460*4882a593Smuzhiyun 		.width = 8,
461*4882a593Smuzhiyun 	},
462*4882a593Smuzhiyun 	.p = {
463*4882a593Smuzhiyun 		.pre_div_shift = 14,
464*4882a593Smuzhiyun 		.pre_div_width = 2,
465*4882a593Smuzhiyun 	},
466*4882a593Smuzhiyun 	.s = {
467*4882a593Smuzhiyun 		.src_sel_shift = 0,
468*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
469*4882a593Smuzhiyun 	},
470*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_csi,
471*4882a593Smuzhiyun 	.clkr = {
472*4882a593Smuzhiyun 		.enable_reg = 0x022c,
473*4882a593Smuzhiyun 		.enable_mask = BIT(2),
474*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
475*4882a593Smuzhiyun 			.name = "csi2_src",
476*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
477*4882a593Smuzhiyun 			.num_parents = 3,
478*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
479*4882a593Smuzhiyun 		},
480*4882a593Smuzhiyun 	},
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static struct clk_branch csi2_clk = {
484*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
485*4882a593Smuzhiyun 	.halt_bit = 29,
486*4882a593Smuzhiyun 	.clkr = {
487*4882a593Smuzhiyun 		.enable_reg = 0x022c,
488*4882a593Smuzhiyun 		.enable_mask = BIT(0),
489*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
490*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "csi2_src" },
491*4882a593Smuzhiyun 			.num_parents = 1,
492*4882a593Smuzhiyun 			.name = "csi2_clk",
493*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
494*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
495*4882a593Smuzhiyun 		},
496*4882a593Smuzhiyun 	},
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static struct clk_branch csi2_phy_clk = {
500*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
501*4882a593Smuzhiyun 	.halt_bit = 29,
502*4882a593Smuzhiyun 	.clkr = {
503*4882a593Smuzhiyun 		.enable_reg = 0x022c,
504*4882a593Smuzhiyun 		.enable_mask = BIT(8),
505*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
506*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "csi2_src" },
507*4882a593Smuzhiyun 			.num_parents = 1,
508*4882a593Smuzhiyun 			.name = "csi2_phy_clk",
509*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
510*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
511*4882a593Smuzhiyun 		},
512*4882a593Smuzhiyun 	},
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun struct clk_pix_rdi {
516*4882a593Smuzhiyun 	u32 s_reg;
517*4882a593Smuzhiyun 	u32 s_mask;
518*4882a593Smuzhiyun 	u32 s2_reg;
519*4882a593Smuzhiyun 	u32 s2_mask;
520*4882a593Smuzhiyun 	struct clk_regmap clkr;
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define to_clk_pix_rdi(_hw) \
524*4882a593Smuzhiyun 	container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr)
525*4882a593Smuzhiyun 
pix_rdi_set_parent(struct clk_hw * hw,u8 index)526*4882a593Smuzhiyun static int pix_rdi_set_parent(struct clk_hw *hw, u8 index)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	int i;
529*4882a593Smuzhiyun 	int ret = 0;
530*4882a593Smuzhiyun 	u32 val;
531*4882a593Smuzhiyun 	struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
532*4882a593Smuzhiyun 	int num_parents = clk_hw_get_num_parents(hw);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/*
535*4882a593Smuzhiyun 	 * These clocks select three inputs via two muxes. One mux selects
536*4882a593Smuzhiyun 	 * between csi0 and csi1 and the second mux selects between that mux's
537*4882a593Smuzhiyun 	 * output and csi2. The source and destination selections for each
538*4882a593Smuzhiyun 	 * mux must be clocking for the switch to succeed so just turn on
539*4882a593Smuzhiyun 	 * all three sources because it's easier than figuring out what source
540*4882a593Smuzhiyun 	 * needs to be on at what time.
541*4882a593Smuzhiyun 	 */
542*4882a593Smuzhiyun 	for (i = 0; i < num_parents; i++) {
543*4882a593Smuzhiyun 		struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
544*4882a593Smuzhiyun 		ret = clk_prepare_enable(p->clk);
545*4882a593Smuzhiyun 		if (ret)
546*4882a593Smuzhiyun 			goto err;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (index == 2)
550*4882a593Smuzhiyun 		val = rdi->s2_mask;
551*4882a593Smuzhiyun 	else
552*4882a593Smuzhiyun 		val = 0;
553*4882a593Smuzhiyun 	regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val);
554*4882a593Smuzhiyun 	/*
555*4882a593Smuzhiyun 	 * Wait at least 6 cycles of slowest clock
556*4882a593Smuzhiyun 	 * for the glitch-free MUX to fully switch sources.
557*4882a593Smuzhiyun 	 */
558*4882a593Smuzhiyun 	udelay(1);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (index == 1)
561*4882a593Smuzhiyun 		val = rdi->s_mask;
562*4882a593Smuzhiyun 	else
563*4882a593Smuzhiyun 		val = 0;
564*4882a593Smuzhiyun 	regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val);
565*4882a593Smuzhiyun 	/*
566*4882a593Smuzhiyun 	 * Wait at least 6 cycles of slowest clock
567*4882a593Smuzhiyun 	 * for the glitch-free MUX to fully switch sources.
568*4882a593Smuzhiyun 	 */
569*4882a593Smuzhiyun 	udelay(1);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun err:
572*4882a593Smuzhiyun 	for (i--; i >= 0; i--) {
573*4882a593Smuzhiyun 		struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
574*4882a593Smuzhiyun 		clk_disable_unprepare(p->clk);
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return ret;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
pix_rdi_get_parent(struct clk_hw * hw)580*4882a593Smuzhiyun static u8 pix_rdi_get_parent(struct clk_hw *hw)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	u32 val;
583*4882a593Smuzhiyun 	struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val);
587*4882a593Smuzhiyun 	if (val & rdi->s2_mask)
588*4882a593Smuzhiyun 		return 2;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	regmap_read(rdi->clkr.regmap, rdi->s_reg, &val);
591*4882a593Smuzhiyun 	if (val & rdi->s_mask)
592*4882a593Smuzhiyun 		return 1;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static const struct clk_ops clk_ops_pix_rdi = {
598*4882a593Smuzhiyun 	.enable = clk_enable_regmap,
599*4882a593Smuzhiyun 	.disable = clk_disable_regmap,
600*4882a593Smuzhiyun 	.set_parent = pix_rdi_set_parent,
601*4882a593Smuzhiyun 	.get_parent = pix_rdi_get_parent,
602*4882a593Smuzhiyun 	.determine_rate = __clk_mux_determine_rate,
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static const char * const pix_rdi_parents[] = {
606*4882a593Smuzhiyun 	"csi0_clk",
607*4882a593Smuzhiyun 	"csi1_clk",
608*4882a593Smuzhiyun 	"csi2_clk",
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static struct clk_pix_rdi csi_pix_clk = {
612*4882a593Smuzhiyun 	.s_reg = 0x0058,
613*4882a593Smuzhiyun 	.s_mask = BIT(25),
614*4882a593Smuzhiyun 	.s2_reg = 0x0238,
615*4882a593Smuzhiyun 	.s2_mask = BIT(13),
616*4882a593Smuzhiyun 	.clkr = {
617*4882a593Smuzhiyun 		.enable_reg = 0x0058,
618*4882a593Smuzhiyun 		.enable_mask = BIT(26),
619*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
620*4882a593Smuzhiyun 			.name = "csi_pix_clk",
621*4882a593Smuzhiyun 			.parent_names = pix_rdi_parents,
622*4882a593Smuzhiyun 			.num_parents = 3,
623*4882a593Smuzhiyun 			.ops = &clk_ops_pix_rdi,
624*4882a593Smuzhiyun 		},
625*4882a593Smuzhiyun 	},
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun static struct clk_pix_rdi csi_pix1_clk = {
629*4882a593Smuzhiyun 	.s_reg = 0x0238,
630*4882a593Smuzhiyun 	.s_mask = BIT(8),
631*4882a593Smuzhiyun 	.s2_reg = 0x0238,
632*4882a593Smuzhiyun 	.s2_mask = BIT(9),
633*4882a593Smuzhiyun 	.clkr = {
634*4882a593Smuzhiyun 		.enable_reg = 0x0238,
635*4882a593Smuzhiyun 		.enable_mask = BIT(10),
636*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
637*4882a593Smuzhiyun 			.name = "csi_pix1_clk",
638*4882a593Smuzhiyun 			.parent_names = pix_rdi_parents,
639*4882a593Smuzhiyun 			.num_parents = 3,
640*4882a593Smuzhiyun 			.ops = &clk_ops_pix_rdi,
641*4882a593Smuzhiyun 		},
642*4882a593Smuzhiyun 	},
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun static struct clk_pix_rdi csi_rdi_clk = {
646*4882a593Smuzhiyun 	.s_reg = 0x0058,
647*4882a593Smuzhiyun 	.s_mask = BIT(12),
648*4882a593Smuzhiyun 	.s2_reg = 0x0238,
649*4882a593Smuzhiyun 	.s2_mask = BIT(12),
650*4882a593Smuzhiyun 	.clkr = {
651*4882a593Smuzhiyun 		.enable_reg = 0x0058,
652*4882a593Smuzhiyun 		.enable_mask = BIT(13),
653*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
654*4882a593Smuzhiyun 			.name = "csi_rdi_clk",
655*4882a593Smuzhiyun 			.parent_names = pix_rdi_parents,
656*4882a593Smuzhiyun 			.num_parents = 3,
657*4882a593Smuzhiyun 			.ops = &clk_ops_pix_rdi,
658*4882a593Smuzhiyun 		},
659*4882a593Smuzhiyun 	},
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static struct clk_pix_rdi csi_rdi1_clk = {
663*4882a593Smuzhiyun 	.s_reg = 0x0238,
664*4882a593Smuzhiyun 	.s_mask = BIT(0),
665*4882a593Smuzhiyun 	.s2_reg = 0x0238,
666*4882a593Smuzhiyun 	.s2_mask = BIT(1),
667*4882a593Smuzhiyun 	.clkr = {
668*4882a593Smuzhiyun 		.enable_reg = 0x0238,
669*4882a593Smuzhiyun 		.enable_mask = BIT(2),
670*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
671*4882a593Smuzhiyun 			.name = "csi_rdi1_clk",
672*4882a593Smuzhiyun 			.parent_names = pix_rdi_parents,
673*4882a593Smuzhiyun 			.num_parents = 3,
674*4882a593Smuzhiyun 			.ops = &clk_ops_pix_rdi,
675*4882a593Smuzhiyun 		},
676*4882a593Smuzhiyun 	},
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static struct clk_pix_rdi csi_rdi2_clk = {
680*4882a593Smuzhiyun 	.s_reg = 0x0238,
681*4882a593Smuzhiyun 	.s_mask = BIT(4),
682*4882a593Smuzhiyun 	.s2_reg = 0x0238,
683*4882a593Smuzhiyun 	.s2_mask = BIT(5),
684*4882a593Smuzhiyun 	.clkr = {
685*4882a593Smuzhiyun 		.enable_reg = 0x0238,
686*4882a593Smuzhiyun 		.enable_mask = BIT(6),
687*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
688*4882a593Smuzhiyun 			.name = "csi_rdi2_clk",
689*4882a593Smuzhiyun 			.parent_names = pix_rdi_parents,
690*4882a593Smuzhiyun 			.num_parents = 3,
691*4882a593Smuzhiyun 			.ops = &clk_ops_pix_rdi,
692*4882a593Smuzhiyun 		},
693*4882a593Smuzhiyun 	},
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun static struct freq_tbl clk_tbl_csiphytimer[] = {
697*4882a593Smuzhiyun 	{  85330000, P_PLL8, 1, 2, 9 },
698*4882a593Smuzhiyun 	{ 177780000, P_PLL2, 1, 2, 9 },
699*4882a593Smuzhiyun 	{ }
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static struct clk_rcg csiphytimer_src = {
703*4882a593Smuzhiyun 	.ns_reg = 0x0168,
704*4882a593Smuzhiyun 	.md_reg = 0x0164,
705*4882a593Smuzhiyun 	.mn = {
706*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
707*4882a593Smuzhiyun 		.mnctr_reset_bit = 8,
708*4882a593Smuzhiyun 		.reset_in_cc = true,
709*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
710*4882a593Smuzhiyun 		.n_val_shift = 24,
711*4882a593Smuzhiyun 		.m_val_shift = 8,
712*4882a593Smuzhiyun 		.width = 8,
713*4882a593Smuzhiyun 	},
714*4882a593Smuzhiyun 	.p = {
715*4882a593Smuzhiyun 		.pre_div_shift = 14,
716*4882a593Smuzhiyun 		.pre_div_width = 2,
717*4882a593Smuzhiyun 	},
718*4882a593Smuzhiyun 	.s = {
719*4882a593Smuzhiyun 		.src_sel_shift = 0,
720*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
721*4882a593Smuzhiyun 	},
722*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_csiphytimer,
723*4882a593Smuzhiyun 	.clkr = {
724*4882a593Smuzhiyun 		.enable_reg = 0x0160,
725*4882a593Smuzhiyun 		.enable_mask = BIT(2),
726*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
727*4882a593Smuzhiyun 			.name = "csiphytimer_src",
728*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
729*4882a593Smuzhiyun 			.num_parents = 3,
730*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
731*4882a593Smuzhiyun 		},
732*4882a593Smuzhiyun 	},
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun static const char * const csixphy_timer_src[] = { "csiphytimer_src" };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static struct clk_branch csiphy0_timer_clk = {
738*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
739*4882a593Smuzhiyun 	.halt_bit = 17,
740*4882a593Smuzhiyun 	.clkr = {
741*4882a593Smuzhiyun 		.enable_reg = 0x0160,
742*4882a593Smuzhiyun 		.enable_mask = BIT(0),
743*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
744*4882a593Smuzhiyun 			.parent_names = csixphy_timer_src,
745*4882a593Smuzhiyun 			.num_parents = 1,
746*4882a593Smuzhiyun 			.name = "csiphy0_timer_clk",
747*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
748*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
749*4882a593Smuzhiyun 		},
750*4882a593Smuzhiyun 	},
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static struct clk_branch csiphy1_timer_clk = {
754*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
755*4882a593Smuzhiyun 	.halt_bit = 18,
756*4882a593Smuzhiyun 	.clkr = {
757*4882a593Smuzhiyun 		.enable_reg = 0x0160,
758*4882a593Smuzhiyun 		.enable_mask = BIT(9),
759*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
760*4882a593Smuzhiyun 			.parent_names = csixphy_timer_src,
761*4882a593Smuzhiyun 			.num_parents = 1,
762*4882a593Smuzhiyun 			.name = "csiphy1_timer_clk",
763*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
764*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
765*4882a593Smuzhiyun 		},
766*4882a593Smuzhiyun 	},
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun static struct clk_branch csiphy2_timer_clk = {
770*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
771*4882a593Smuzhiyun 	.halt_bit = 30,
772*4882a593Smuzhiyun 	.clkr = {
773*4882a593Smuzhiyun 		.enable_reg = 0x0160,
774*4882a593Smuzhiyun 		.enable_mask = BIT(11),
775*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
776*4882a593Smuzhiyun 			.parent_names = csixphy_timer_src,
777*4882a593Smuzhiyun 			.num_parents = 1,
778*4882a593Smuzhiyun 			.name = "csiphy2_timer_clk",
779*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
780*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
781*4882a593Smuzhiyun 		},
782*4882a593Smuzhiyun 	},
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gfx2d[] = {
786*4882a593Smuzhiyun 	F_MN( 27000000, P_PXO,  1,  0),
787*4882a593Smuzhiyun 	F_MN( 48000000, P_PLL8, 1,  8),
788*4882a593Smuzhiyun 	F_MN( 54857000, P_PLL8, 1,  7),
789*4882a593Smuzhiyun 	F_MN( 64000000, P_PLL8, 1,  6),
790*4882a593Smuzhiyun 	F_MN( 76800000, P_PLL8, 1,  5),
791*4882a593Smuzhiyun 	F_MN( 96000000, P_PLL8, 1,  4),
792*4882a593Smuzhiyun 	F_MN(128000000, P_PLL8, 1,  3),
793*4882a593Smuzhiyun 	F_MN(145455000, P_PLL2, 2, 11),
794*4882a593Smuzhiyun 	F_MN(160000000, P_PLL2, 1,  5),
795*4882a593Smuzhiyun 	F_MN(177778000, P_PLL2, 2,  9),
796*4882a593Smuzhiyun 	F_MN(200000000, P_PLL2, 1,  4),
797*4882a593Smuzhiyun 	F_MN(228571000, P_PLL2, 2,  7),
798*4882a593Smuzhiyun 	{ }
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun static struct clk_dyn_rcg gfx2d0_src = {
802*4882a593Smuzhiyun 	.ns_reg[0] = 0x0070,
803*4882a593Smuzhiyun 	.ns_reg[1] = 0x0070,
804*4882a593Smuzhiyun 	.md_reg[0] = 0x0064,
805*4882a593Smuzhiyun 	.md_reg[1] = 0x0068,
806*4882a593Smuzhiyun 	.bank_reg = 0x0060,
807*4882a593Smuzhiyun 	.mn[0] = {
808*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
809*4882a593Smuzhiyun 		.mnctr_reset_bit = 25,
810*4882a593Smuzhiyun 		.mnctr_mode_shift = 9,
811*4882a593Smuzhiyun 		.n_val_shift = 20,
812*4882a593Smuzhiyun 		.m_val_shift = 4,
813*4882a593Smuzhiyun 		.width = 4,
814*4882a593Smuzhiyun 	},
815*4882a593Smuzhiyun 	.mn[1] = {
816*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
817*4882a593Smuzhiyun 		.mnctr_reset_bit = 24,
818*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
819*4882a593Smuzhiyun 		.n_val_shift = 16,
820*4882a593Smuzhiyun 		.m_val_shift = 4,
821*4882a593Smuzhiyun 		.width = 4,
822*4882a593Smuzhiyun 	},
823*4882a593Smuzhiyun 	.s[0] = {
824*4882a593Smuzhiyun 		.src_sel_shift = 3,
825*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
826*4882a593Smuzhiyun 	},
827*4882a593Smuzhiyun 	.s[1] = {
828*4882a593Smuzhiyun 		.src_sel_shift = 0,
829*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
830*4882a593Smuzhiyun 	},
831*4882a593Smuzhiyun 	.mux_sel_bit = 11,
832*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_gfx2d,
833*4882a593Smuzhiyun 	.clkr = {
834*4882a593Smuzhiyun 		.enable_reg = 0x0060,
835*4882a593Smuzhiyun 		.enable_mask = BIT(2),
836*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
837*4882a593Smuzhiyun 			.name = "gfx2d0_src",
838*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
839*4882a593Smuzhiyun 			.num_parents = 3,
840*4882a593Smuzhiyun 			.ops = &clk_dyn_rcg_ops,
841*4882a593Smuzhiyun 		},
842*4882a593Smuzhiyun 	},
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun static struct clk_branch gfx2d0_clk = {
846*4882a593Smuzhiyun 	.halt_reg = 0x01c8,
847*4882a593Smuzhiyun 	.halt_bit = 9,
848*4882a593Smuzhiyun 	.clkr = {
849*4882a593Smuzhiyun 		.enable_reg = 0x0060,
850*4882a593Smuzhiyun 		.enable_mask = BIT(0),
851*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
852*4882a593Smuzhiyun 			.name = "gfx2d0_clk",
853*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "gfx2d0_src" },
854*4882a593Smuzhiyun 			.num_parents = 1,
855*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
856*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
857*4882a593Smuzhiyun 		},
858*4882a593Smuzhiyun 	},
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun static struct clk_dyn_rcg gfx2d1_src = {
862*4882a593Smuzhiyun 	.ns_reg[0] = 0x007c,
863*4882a593Smuzhiyun 	.ns_reg[1] = 0x007c,
864*4882a593Smuzhiyun 	.md_reg[0] = 0x0078,
865*4882a593Smuzhiyun 	.md_reg[1] = 0x006c,
866*4882a593Smuzhiyun 	.bank_reg = 0x0074,
867*4882a593Smuzhiyun 	.mn[0] = {
868*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
869*4882a593Smuzhiyun 		.mnctr_reset_bit = 25,
870*4882a593Smuzhiyun 		.mnctr_mode_shift = 9,
871*4882a593Smuzhiyun 		.n_val_shift = 20,
872*4882a593Smuzhiyun 		.m_val_shift = 4,
873*4882a593Smuzhiyun 		.width = 4,
874*4882a593Smuzhiyun 	},
875*4882a593Smuzhiyun 	.mn[1] = {
876*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
877*4882a593Smuzhiyun 		.mnctr_reset_bit = 24,
878*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
879*4882a593Smuzhiyun 		.n_val_shift = 16,
880*4882a593Smuzhiyun 		.m_val_shift = 4,
881*4882a593Smuzhiyun 		.width = 4,
882*4882a593Smuzhiyun 	},
883*4882a593Smuzhiyun 	.s[0] = {
884*4882a593Smuzhiyun 		.src_sel_shift = 3,
885*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
886*4882a593Smuzhiyun 	},
887*4882a593Smuzhiyun 	.s[1] = {
888*4882a593Smuzhiyun 		.src_sel_shift = 0,
889*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
890*4882a593Smuzhiyun 	},
891*4882a593Smuzhiyun 	.mux_sel_bit = 11,
892*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_gfx2d,
893*4882a593Smuzhiyun 	.clkr = {
894*4882a593Smuzhiyun 		.enable_reg = 0x0074,
895*4882a593Smuzhiyun 		.enable_mask = BIT(2),
896*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
897*4882a593Smuzhiyun 			.name = "gfx2d1_src",
898*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
899*4882a593Smuzhiyun 			.num_parents = 3,
900*4882a593Smuzhiyun 			.ops = &clk_dyn_rcg_ops,
901*4882a593Smuzhiyun 		},
902*4882a593Smuzhiyun 	},
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun static struct clk_branch gfx2d1_clk = {
906*4882a593Smuzhiyun 	.halt_reg = 0x01c8,
907*4882a593Smuzhiyun 	.halt_bit = 14,
908*4882a593Smuzhiyun 	.clkr = {
909*4882a593Smuzhiyun 		.enable_reg = 0x0074,
910*4882a593Smuzhiyun 		.enable_mask = BIT(0),
911*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
912*4882a593Smuzhiyun 			.name = "gfx2d1_clk",
913*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "gfx2d1_src" },
914*4882a593Smuzhiyun 			.num_parents = 1,
915*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
916*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
917*4882a593Smuzhiyun 		},
918*4882a593Smuzhiyun 	},
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gfx3d[] = {
922*4882a593Smuzhiyun 	F_MN( 27000000, P_PXO,  1,  0),
923*4882a593Smuzhiyun 	F_MN( 48000000, P_PLL8, 1,  8),
924*4882a593Smuzhiyun 	F_MN( 54857000, P_PLL8, 1,  7),
925*4882a593Smuzhiyun 	F_MN( 64000000, P_PLL8, 1,  6),
926*4882a593Smuzhiyun 	F_MN( 76800000, P_PLL8, 1,  5),
927*4882a593Smuzhiyun 	F_MN( 96000000, P_PLL8, 1,  4),
928*4882a593Smuzhiyun 	F_MN(128000000, P_PLL8, 1,  3),
929*4882a593Smuzhiyun 	F_MN(145455000, P_PLL2, 2, 11),
930*4882a593Smuzhiyun 	F_MN(160000000, P_PLL2, 1,  5),
931*4882a593Smuzhiyun 	F_MN(177778000, P_PLL2, 2,  9),
932*4882a593Smuzhiyun 	F_MN(200000000, P_PLL2, 1,  4),
933*4882a593Smuzhiyun 	F_MN(228571000, P_PLL2, 2,  7),
934*4882a593Smuzhiyun 	F_MN(266667000, P_PLL2, 1,  3),
935*4882a593Smuzhiyun 	F_MN(300000000, P_PLL3, 1,  4),
936*4882a593Smuzhiyun 	F_MN(320000000, P_PLL2, 2,  5),
937*4882a593Smuzhiyun 	F_MN(400000000, P_PLL2, 1,  2),
938*4882a593Smuzhiyun 	{ }
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gfx3d_8064[] = {
942*4882a593Smuzhiyun 	F_MN( 27000000, P_PXO,   0,  0),
943*4882a593Smuzhiyun 	F_MN( 48000000, P_PLL8,  1,  8),
944*4882a593Smuzhiyun 	F_MN( 54857000, P_PLL8,  1,  7),
945*4882a593Smuzhiyun 	F_MN( 64000000, P_PLL8,  1,  6),
946*4882a593Smuzhiyun 	F_MN( 76800000, P_PLL8,  1,  5),
947*4882a593Smuzhiyun 	F_MN( 96000000, P_PLL8,  1,  4),
948*4882a593Smuzhiyun 	F_MN(128000000, P_PLL8,  1,  3),
949*4882a593Smuzhiyun 	F_MN(145455000, P_PLL2,  2, 11),
950*4882a593Smuzhiyun 	F_MN(160000000, P_PLL2,  1,  5),
951*4882a593Smuzhiyun 	F_MN(177778000, P_PLL2,  2,  9),
952*4882a593Smuzhiyun 	F_MN(192000000, P_PLL8,  1,  2),
953*4882a593Smuzhiyun 	F_MN(200000000, P_PLL2,  1,  4),
954*4882a593Smuzhiyun 	F_MN(228571000, P_PLL2,  2,  7),
955*4882a593Smuzhiyun 	F_MN(266667000, P_PLL2,  1,  3),
956*4882a593Smuzhiyun 	F_MN(320000000, P_PLL2,  2,  5),
957*4882a593Smuzhiyun 	F_MN(400000000, P_PLL2,  1,  2),
958*4882a593Smuzhiyun 	F_MN(450000000, P_PLL15, 1,  2),
959*4882a593Smuzhiyun 	{ }
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun static struct clk_dyn_rcg gfx3d_src = {
963*4882a593Smuzhiyun 	.ns_reg[0] = 0x008c,
964*4882a593Smuzhiyun 	.ns_reg[1] = 0x008c,
965*4882a593Smuzhiyun 	.md_reg[0] = 0x0084,
966*4882a593Smuzhiyun 	.md_reg[1] = 0x0088,
967*4882a593Smuzhiyun 	.bank_reg = 0x0080,
968*4882a593Smuzhiyun 	.mn[0] = {
969*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
970*4882a593Smuzhiyun 		.mnctr_reset_bit = 25,
971*4882a593Smuzhiyun 		.mnctr_mode_shift = 9,
972*4882a593Smuzhiyun 		.n_val_shift = 18,
973*4882a593Smuzhiyun 		.m_val_shift = 4,
974*4882a593Smuzhiyun 		.width = 4,
975*4882a593Smuzhiyun 	},
976*4882a593Smuzhiyun 	.mn[1] = {
977*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
978*4882a593Smuzhiyun 		.mnctr_reset_bit = 24,
979*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
980*4882a593Smuzhiyun 		.n_val_shift = 14,
981*4882a593Smuzhiyun 		.m_val_shift = 4,
982*4882a593Smuzhiyun 		.width = 4,
983*4882a593Smuzhiyun 	},
984*4882a593Smuzhiyun 	.s[0] = {
985*4882a593Smuzhiyun 		.src_sel_shift = 3,
986*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_pll3_map,
987*4882a593Smuzhiyun 	},
988*4882a593Smuzhiyun 	.s[1] = {
989*4882a593Smuzhiyun 		.src_sel_shift = 0,
990*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_pll3_map,
991*4882a593Smuzhiyun 	},
992*4882a593Smuzhiyun 	.mux_sel_bit = 11,
993*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_gfx3d,
994*4882a593Smuzhiyun 	.clkr = {
995*4882a593Smuzhiyun 		.enable_reg = 0x0080,
996*4882a593Smuzhiyun 		.enable_mask = BIT(2),
997*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
998*4882a593Smuzhiyun 			.name = "gfx3d_src",
999*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2_pll3,
1000*4882a593Smuzhiyun 			.num_parents = 4,
1001*4882a593Smuzhiyun 			.ops = &clk_dyn_rcg_ops,
1002*4882a593Smuzhiyun 		},
1003*4882a593Smuzhiyun 	},
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun static const struct clk_init_data gfx3d_8064_init = {
1007*4882a593Smuzhiyun 	.name = "gfx3d_src",
1008*4882a593Smuzhiyun 	.parent_names = mmcc_pxo_pll8_pll2_pll15,
1009*4882a593Smuzhiyun 	.num_parents = 4,
1010*4882a593Smuzhiyun 	.ops = &clk_dyn_rcg_ops,
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun static struct clk_branch gfx3d_clk = {
1014*4882a593Smuzhiyun 	.halt_reg = 0x01c8,
1015*4882a593Smuzhiyun 	.halt_bit = 4,
1016*4882a593Smuzhiyun 	.clkr = {
1017*4882a593Smuzhiyun 		.enable_reg = 0x0080,
1018*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1019*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1020*4882a593Smuzhiyun 			.name = "gfx3d_clk",
1021*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "gfx3d_src" },
1022*4882a593Smuzhiyun 			.num_parents = 1,
1023*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1024*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1025*4882a593Smuzhiyun 		},
1026*4882a593Smuzhiyun 	},
1027*4882a593Smuzhiyun };
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun static struct freq_tbl clk_tbl_vcap[] = {
1030*4882a593Smuzhiyun 	F_MN( 27000000, P_PXO,  0,  0),
1031*4882a593Smuzhiyun 	F_MN( 54860000, P_PLL8, 1,  7),
1032*4882a593Smuzhiyun 	F_MN( 64000000, P_PLL8, 1,  6),
1033*4882a593Smuzhiyun 	F_MN( 76800000, P_PLL8, 1,  5),
1034*4882a593Smuzhiyun 	F_MN(128000000, P_PLL8, 1,  3),
1035*4882a593Smuzhiyun 	F_MN(160000000, P_PLL2, 1,  5),
1036*4882a593Smuzhiyun 	F_MN(200000000, P_PLL2, 1,  4),
1037*4882a593Smuzhiyun 	{ }
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static struct clk_dyn_rcg vcap_src = {
1041*4882a593Smuzhiyun 	.ns_reg[0] = 0x021c,
1042*4882a593Smuzhiyun 	.ns_reg[1] = 0x021c,
1043*4882a593Smuzhiyun 	.md_reg[0] = 0x01ec,
1044*4882a593Smuzhiyun 	.md_reg[1] = 0x0218,
1045*4882a593Smuzhiyun 	.bank_reg = 0x0178,
1046*4882a593Smuzhiyun 	.mn[0] = {
1047*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
1048*4882a593Smuzhiyun 		.mnctr_reset_bit = 23,
1049*4882a593Smuzhiyun 		.mnctr_mode_shift = 9,
1050*4882a593Smuzhiyun 		.n_val_shift = 18,
1051*4882a593Smuzhiyun 		.m_val_shift = 4,
1052*4882a593Smuzhiyun 		.width = 4,
1053*4882a593Smuzhiyun 	},
1054*4882a593Smuzhiyun 	.mn[1] = {
1055*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
1056*4882a593Smuzhiyun 		.mnctr_reset_bit = 22,
1057*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
1058*4882a593Smuzhiyun 		.n_val_shift = 14,
1059*4882a593Smuzhiyun 		.m_val_shift = 4,
1060*4882a593Smuzhiyun 		.width = 4,
1061*4882a593Smuzhiyun 	},
1062*4882a593Smuzhiyun 	.s[0] = {
1063*4882a593Smuzhiyun 		.src_sel_shift = 3,
1064*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1065*4882a593Smuzhiyun 	},
1066*4882a593Smuzhiyun 	.s[1] = {
1067*4882a593Smuzhiyun 		.src_sel_shift = 0,
1068*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1069*4882a593Smuzhiyun 	},
1070*4882a593Smuzhiyun 	.mux_sel_bit = 11,
1071*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_vcap,
1072*4882a593Smuzhiyun 	.clkr = {
1073*4882a593Smuzhiyun 		.enable_reg = 0x0178,
1074*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1075*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1076*4882a593Smuzhiyun 			.name = "vcap_src",
1077*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1078*4882a593Smuzhiyun 			.num_parents = 3,
1079*4882a593Smuzhiyun 			.ops = &clk_dyn_rcg_ops,
1080*4882a593Smuzhiyun 		},
1081*4882a593Smuzhiyun 	},
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun static struct clk_branch vcap_clk = {
1085*4882a593Smuzhiyun 	.halt_reg = 0x0240,
1086*4882a593Smuzhiyun 	.halt_bit = 15,
1087*4882a593Smuzhiyun 	.clkr = {
1088*4882a593Smuzhiyun 		.enable_reg = 0x0178,
1089*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1090*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1091*4882a593Smuzhiyun 			.name = "vcap_clk",
1092*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "vcap_src" },
1093*4882a593Smuzhiyun 			.num_parents = 1,
1094*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1095*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1096*4882a593Smuzhiyun 		},
1097*4882a593Smuzhiyun 	},
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun static struct clk_branch vcap_npl_clk = {
1101*4882a593Smuzhiyun 	.halt_reg = 0x0240,
1102*4882a593Smuzhiyun 	.halt_bit = 25,
1103*4882a593Smuzhiyun 	.clkr = {
1104*4882a593Smuzhiyun 		.enable_reg = 0x0178,
1105*4882a593Smuzhiyun 		.enable_mask = BIT(13),
1106*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1107*4882a593Smuzhiyun 			.name = "vcap_npl_clk",
1108*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "vcap_src" },
1109*4882a593Smuzhiyun 			.num_parents = 1,
1110*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1111*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1112*4882a593Smuzhiyun 		},
1113*4882a593Smuzhiyun 	},
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun static struct freq_tbl clk_tbl_ijpeg[] = {
1117*4882a593Smuzhiyun 	{  27000000, P_PXO,  1, 0,  0 },
1118*4882a593Smuzhiyun 	{  36570000, P_PLL8, 1, 2, 21 },
1119*4882a593Smuzhiyun 	{  54860000, P_PLL8, 7, 0,  0 },
1120*4882a593Smuzhiyun 	{  96000000, P_PLL8, 4, 0,  0 },
1121*4882a593Smuzhiyun 	{ 109710000, P_PLL8, 1, 2,  7 },
1122*4882a593Smuzhiyun 	{ 128000000, P_PLL8, 3, 0,  0 },
1123*4882a593Smuzhiyun 	{ 153600000, P_PLL8, 1, 2,  5 },
1124*4882a593Smuzhiyun 	{ 200000000, P_PLL2, 4, 0,  0 },
1125*4882a593Smuzhiyun 	{ 228571000, P_PLL2, 1, 2,  7 },
1126*4882a593Smuzhiyun 	{ 266667000, P_PLL2, 1, 1,  3 },
1127*4882a593Smuzhiyun 	{ 320000000, P_PLL2, 1, 2,  5 },
1128*4882a593Smuzhiyun 	{ }
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun static struct clk_rcg ijpeg_src = {
1132*4882a593Smuzhiyun 	.ns_reg = 0x00a0,
1133*4882a593Smuzhiyun 	.md_reg = 0x009c,
1134*4882a593Smuzhiyun 	.mn = {
1135*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
1136*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
1137*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
1138*4882a593Smuzhiyun 		.n_val_shift = 16,
1139*4882a593Smuzhiyun 		.m_val_shift = 8,
1140*4882a593Smuzhiyun 		.width = 8,
1141*4882a593Smuzhiyun 	},
1142*4882a593Smuzhiyun 	.p = {
1143*4882a593Smuzhiyun 		.pre_div_shift = 12,
1144*4882a593Smuzhiyun 		.pre_div_width = 2,
1145*4882a593Smuzhiyun 	},
1146*4882a593Smuzhiyun 	.s = {
1147*4882a593Smuzhiyun 		.src_sel_shift = 0,
1148*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1149*4882a593Smuzhiyun 	},
1150*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_ijpeg,
1151*4882a593Smuzhiyun 	.clkr = {
1152*4882a593Smuzhiyun 		.enable_reg = 0x0098,
1153*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1154*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1155*4882a593Smuzhiyun 			.name = "ijpeg_src",
1156*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1157*4882a593Smuzhiyun 			.num_parents = 3,
1158*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
1159*4882a593Smuzhiyun 		},
1160*4882a593Smuzhiyun 	},
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static struct clk_branch ijpeg_clk = {
1164*4882a593Smuzhiyun 	.halt_reg = 0x01c8,
1165*4882a593Smuzhiyun 	.halt_bit = 24,
1166*4882a593Smuzhiyun 	.clkr = {
1167*4882a593Smuzhiyun 		.enable_reg = 0x0098,
1168*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1169*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1170*4882a593Smuzhiyun 			.name = "ijpeg_clk",
1171*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "ijpeg_src" },
1172*4882a593Smuzhiyun 			.num_parents = 1,
1173*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1174*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1175*4882a593Smuzhiyun 		},
1176*4882a593Smuzhiyun 	},
1177*4882a593Smuzhiyun };
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun static struct freq_tbl clk_tbl_jpegd[] = {
1180*4882a593Smuzhiyun 	{  64000000, P_PLL8, 6 },
1181*4882a593Smuzhiyun 	{  76800000, P_PLL8, 5 },
1182*4882a593Smuzhiyun 	{  96000000, P_PLL8, 4 },
1183*4882a593Smuzhiyun 	{ 160000000, P_PLL2, 5 },
1184*4882a593Smuzhiyun 	{ 200000000, P_PLL2, 4 },
1185*4882a593Smuzhiyun 	{ }
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun static struct clk_rcg jpegd_src = {
1189*4882a593Smuzhiyun 	.ns_reg = 0x00ac,
1190*4882a593Smuzhiyun 	.p = {
1191*4882a593Smuzhiyun 		.pre_div_shift = 12,
1192*4882a593Smuzhiyun 		.pre_div_width = 4,
1193*4882a593Smuzhiyun 	},
1194*4882a593Smuzhiyun 	.s = {
1195*4882a593Smuzhiyun 		.src_sel_shift = 0,
1196*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1197*4882a593Smuzhiyun 	},
1198*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_jpegd,
1199*4882a593Smuzhiyun 	.clkr = {
1200*4882a593Smuzhiyun 		.enable_reg = 0x00a4,
1201*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1202*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1203*4882a593Smuzhiyun 			.name = "jpegd_src",
1204*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1205*4882a593Smuzhiyun 			.num_parents = 3,
1206*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
1207*4882a593Smuzhiyun 		},
1208*4882a593Smuzhiyun 	},
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun static struct clk_branch jpegd_clk = {
1212*4882a593Smuzhiyun 	.halt_reg = 0x01c8,
1213*4882a593Smuzhiyun 	.halt_bit = 19,
1214*4882a593Smuzhiyun 	.clkr = {
1215*4882a593Smuzhiyun 		.enable_reg = 0x00a4,
1216*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1217*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1218*4882a593Smuzhiyun 			.name = "jpegd_clk",
1219*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "jpegd_src" },
1220*4882a593Smuzhiyun 			.num_parents = 1,
1221*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1222*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1223*4882a593Smuzhiyun 		},
1224*4882a593Smuzhiyun 	},
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun static struct freq_tbl clk_tbl_mdp[] = {
1228*4882a593Smuzhiyun 	{   9600000, P_PLL8, 1, 1, 40 },
1229*4882a593Smuzhiyun 	{  13710000, P_PLL8, 1, 1, 28 },
1230*4882a593Smuzhiyun 	{  27000000, P_PXO,  1, 0,  0 },
1231*4882a593Smuzhiyun 	{  29540000, P_PLL8, 1, 1, 13 },
1232*4882a593Smuzhiyun 	{  34910000, P_PLL8, 1, 1, 11 },
1233*4882a593Smuzhiyun 	{  38400000, P_PLL8, 1, 1, 10 },
1234*4882a593Smuzhiyun 	{  59080000, P_PLL8, 1, 2, 13 },
1235*4882a593Smuzhiyun 	{  76800000, P_PLL8, 1, 1,  5 },
1236*4882a593Smuzhiyun 	{  85330000, P_PLL8, 1, 2,  9 },
1237*4882a593Smuzhiyun 	{  96000000, P_PLL8, 1, 1,  4 },
1238*4882a593Smuzhiyun 	{ 128000000, P_PLL8, 1, 1,  3 },
1239*4882a593Smuzhiyun 	{ 160000000, P_PLL2, 1, 1,  5 },
1240*4882a593Smuzhiyun 	{ 177780000, P_PLL2, 1, 2,  9 },
1241*4882a593Smuzhiyun 	{ 200000000, P_PLL2, 1, 1,  4 },
1242*4882a593Smuzhiyun 	{ 228571000, P_PLL2, 1, 2,  7 },
1243*4882a593Smuzhiyun 	{ 266667000, P_PLL2, 1, 1,  3 },
1244*4882a593Smuzhiyun 	{ }
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun static struct clk_dyn_rcg mdp_src = {
1248*4882a593Smuzhiyun 	.ns_reg[0] = 0x00d0,
1249*4882a593Smuzhiyun 	.ns_reg[1] = 0x00d0,
1250*4882a593Smuzhiyun 	.md_reg[0] = 0x00c4,
1251*4882a593Smuzhiyun 	.md_reg[1] = 0x00c8,
1252*4882a593Smuzhiyun 	.bank_reg = 0x00c0,
1253*4882a593Smuzhiyun 	.mn[0] = {
1254*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
1255*4882a593Smuzhiyun 		.mnctr_reset_bit = 31,
1256*4882a593Smuzhiyun 		.mnctr_mode_shift = 9,
1257*4882a593Smuzhiyun 		.n_val_shift = 22,
1258*4882a593Smuzhiyun 		.m_val_shift = 8,
1259*4882a593Smuzhiyun 		.width = 8,
1260*4882a593Smuzhiyun 	},
1261*4882a593Smuzhiyun 	.mn[1] = {
1262*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
1263*4882a593Smuzhiyun 		.mnctr_reset_bit = 30,
1264*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
1265*4882a593Smuzhiyun 		.n_val_shift = 14,
1266*4882a593Smuzhiyun 		.m_val_shift = 8,
1267*4882a593Smuzhiyun 		.width = 8,
1268*4882a593Smuzhiyun 	},
1269*4882a593Smuzhiyun 	.s[0] = {
1270*4882a593Smuzhiyun 		.src_sel_shift = 3,
1271*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1272*4882a593Smuzhiyun 	},
1273*4882a593Smuzhiyun 	.s[1] = {
1274*4882a593Smuzhiyun 		.src_sel_shift = 0,
1275*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1276*4882a593Smuzhiyun 	},
1277*4882a593Smuzhiyun 	.mux_sel_bit = 11,
1278*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_mdp,
1279*4882a593Smuzhiyun 	.clkr = {
1280*4882a593Smuzhiyun 		.enable_reg = 0x00c0,
1281*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1282*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1283*4882a593Smuzhiyun 			.name = "mdp_src",
1284*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1285*4882a593Smuzhiyun 			.num_parents = 3,
1286*4882a593Smuzhiyun 			.ops = &clk_dyn_rcg_ops,
1287*4882a593Smuzhiyun 		},
1288*4882a593Smuzhiyun 	},
1289*4882a593Smuzhiyun };
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun static struct clk_branch mdp_clk = {
1292*4882a593Smuzhiyun 	.halt_reg = 0x01d0,
1293*4882a593Smuzhiyun 	.halt_bit = 10,
1294*4882a593Smuzhiyun 	.clkr = {
1295*4882a593Smuzhiyun 		.enable_reg = 0x00c0,
1296*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1297*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1298*4882a593Smuzhiyun 			.name = "mdp_clk",
1299*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "mdp_src" },
1300*4882a593Smuzhiyun 			.num_parents = 1,
1301*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1302*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1303*4882a593Smuzhiyun 		},
1304*4882a593Smuzhiyun 	},
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun static struct clk_branch mdp_lut_clk = {
1308*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
1309*4882a593Smuzhiyun 	.halt_bit = 13,
1310*4882a593Smuzhiyun 	.clkr = {
1311*4882a593Smuzhiyun 		.enable_reg = 0x016c,
1312*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1313*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1314*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "mdp_src" },
1315*4882a593Smuzhiyun 			.num_parents = 1,
1316*4882a593Smuzhiyun 			.name = "mdp_lut_clk",
1317*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1318*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1319*4882a593Smuzhiyun 		},
1320*4882a593Smuzhiyun 	},
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun static struct clk_branch mdp_vsync_clk = {
1324*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
1325*4882a593Smuzhiyun 	.halt_bit = 22,
1326*4882a593Smuzhiyun 	.clkr = {
1327*4882a593Smuzhiyun 		.enable_reg = 0x0058,
1328*4882a593Smuzhiyun 		.enable_mask = BIT(6),
1329*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1330*4882a593Smuzhiyun 			.name = "mdp_vsync_clk",
1331*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "pxo" },
1332*4882a593Smuzhiyun 			.num_parents = 1,
1333*4882a593Smuzhiyun 			.ops = &clk_branch_ops
1334*4882a593Smuzhiyun 		},
1335*4882a593Smuzhiyun 	},
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun static struct freq_tbl clk_tbl_rot[] = {
1339*4882a593Smuzhiyun 	{  27000000, P_PXO,   1 },
1340*4882a593Smuzhiyun 	{  29540000, P_PLL8, 13 },
1341*4882a593Smuzhiyun 	{  32000000, P_PLL8, 12 },
1342*4882a593Smuzhiyun 	{  38400000, P_PLL8, 10 },
1343*4882a593Smuzhiyun 	{  48000000, P_PLL8,  8 },
1344*4882a593Smuzhiyun 	{  54860000, P_PLL8,  7 },
1345*4882a593Smuzhiyun 	{  64000000, P_PLL8,  6 },
1346*4882a593Smuzhiyun 	{  76800000, P_PLL8,  5 },
1347*4882a593Smuzhiyun 	{  96000000, P_PLL8,  4 },
1348*4882a593Smuzhiyun 	{ 100000000, P_PLL2,  8 },
1349*4882a593Smuzhiyun 	{ 114290000, P_PLL2,  7 },
1350*4882a593Smuzhiyun 	{ 133330000, P_PLL2,  6 },
1351*4882a593Smuzhiyun 	{ 160000000, P_PLL2,  5 },
1352*4882a593Smuzhiyun 	{ 200000000, P_PLL2,  4 },
1353*4882a593Smuzhiyun 	{ }
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun static struct clk_dyn_rcg rot_src = {
1357*4882a593Smuzhiyun 	.ns_reg[0] = 0x00e8,
1358*4882a593Smuzhiyun 	.ns_reg[1] = 0x00e8,
1359*4882a593Smuzhiyun 	.bank_reg = 0x00e8,
1360*4882a593Smuzhiyun 	.p[0] = {
1361*4882a593Smuzhiyun 		.pre_div_shift = 22,
1362*4882a593Smuzhiyun 		.pre_div_width = 4,
1363*4882a593Smuzhiyun 	},
1364*4882a593Smuzhiyun 	.p[1] = {
1365*4882a593Smuzhiyun 		.pre_div_shift = 26,
1366*4882a593Smuzhiyun 		.pre_div_width = 4,
1367*4882a593Smuzhiyun 	},
1368*4882a593Smuzhiyun 	.s[0] = {
1369*4882a593Smuzhiyun 		.src_sel_shift = 16,
1370*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1371*4882a593Smuzhiyun 	},
1372*4882a593Smuzhiyun 	.s[1] = {
1373*4882a593Smuzhiyun 		.src_sel_shift = 19,
1374*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1375*4882a593Smuzhiyun 	},
1376*4882a593Smuzhiyun 	.mux_sel_bit = 30,
1377*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_rot,
1378*4882a593Smuzhiyun 	.clkr = {
1379*4882a593Smuzhiyun 		.enable_reg = 0x00e0,
1380*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1381*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1382*4882a593Smuzhiyun 			.name = "rot_src",
1383*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1384*4882a593Smuzhiyun 			.num_parents = 3,
1385*4882a593Smuzhiyun 			.ops = &clk_dyn_rcg_ops,
1386*4882a593Smuzhiyun 		},
1387*4882a593Smuzhiyun 	},
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static struct clk_branch rot_clk = {
1391*4882a593Smuzhiyun 	.halt_reg = 0x01d0,
1392*4882a593Smuzhiyun 	.halt_bit = 15,
1393*4882a593Smuzhiyun 	.clkr = {
1394*4882a593Smuzhiyun 		.enable_reg = 0x00e0,
1395*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1396*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1397*4882a593Smuzhiyun 			.name = "rot_clk",
1398*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "rot_src" },
1399*4882a593Smuzhiyun 			.num_parents = 1,
1400*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1401*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1402*4882a593Smuzhiyun 		},
1403*4882a593Smuzhiyun 	},
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun static const struct parent_map mmcc_pxo_hdmi_map[] = {
1407*4882a593Smuzhiyun 	{ P_PXO, 0 },
1408*4882a593Smuzhiyun 	{ P_HDMI_PLL, 3 }
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun static const char * const mmcc_pxo_hdmi[] = {
1412*4882a593Smuzhiyun 	"pxo",
1413*4882a593Smuzhiyun 	"hdmi_pll",
1414*4882a593Smuzhiyun };
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun static struct freq_tbl clk_tbl_tv[] = {
1417*4882a593Smuzhiyun 	{  .src = P_HDMI_PLL, .pre_div = 1 },
1418*4882a593Smuzhiyun 	{ }
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun static struct clk_rcg tv_src = {
1422*4882a593Smuzhiyun 	.ns_reg = 0x00f4,
1423*4882a593Smuzhiyun 	.md_reg = 0x00f0,
1424*4882a593Smuzhiyun 	.mn = {
1425*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
1426*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
1427*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
1428*4882a593Smuzhiyun 		.n_val_shift = 16,
1429*4882a593Smuzhiyun 		.m_val_shift = 8,
1430*4882a593Smuzhiyun 		.width = 8,
1431*4882a593Smuzhiyun 	},
1432*4882a593Smuzhiyun 	.p = {
1433*4882a593Smuzhiyun 		.pre_div_shift = 14,
1434*4882a593Smuzhiyun 		.pre_div_width = 2,
1435*4882a593Smuzhiyun 	},
1436*4882a593Smuzhiyun 	.s = {
1437*4882a593Smuzhiyun 		.src_sel_shift = 0,
1438*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_hdmi_map,
1439*4882a593Smuzhiyun 	},
1440*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_tv,
1441*4882a593Smuzhiyun 	.clkr = {
1442*4882a593Smuzhiyun 		.enable_reg = 0x00ec,
1443*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1444*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1445*4882a593Smuzhiyun 			.name = "tv_src",
1446*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_hdmi,
1447*4882a593Smuzhiyun 			.num_parents = 2,
1448*4882a593Smuzhiyun 			.ops = &clk_rcg_bypass_ops,
1449*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1450*4882a593Smuzhiyun 		},
1451*4882a593Smuzhiyun 	},
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun static const char * const tv_src_name[] = { "tv_src" };
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun static struct clk_branch tv_enc_clk = {
1457*4882a593Smuzhiyun 	.halt_reg = 0x01d4,
1458*4882a593Smuzhiyun 	.halt_bit = 9,
1459*4882a593Smuzhiyun 	.clkr = {
1460*4882a593Smuzhiyun 		.enable_reg = 0x00ec,
1461*4882a593Smuzhiyun 		.enable_mask = BIT(8),
1462*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1463*4882a593Smuzhiyun 			.parent_names = tv_src_name,
1464*4882a593Smuzhiyun 			.num_parents = 1,
1465*4882a593Smuzhiyun 			.name = "tv_enc_clk",
1466*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1467*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1468*4882a593Smuzhiyun 		},
1469*4882a593Smuzhiyun 	},
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun static struct clk_branch tv_dac_clk = {
1473*4882a593Smuzhiyun 	.halt_reg = 0x01d4,
1474*4882a593Smuzhiyun 	.halt_bit = 10,
1475*4882a593Smuzhiyun 	.clkr = {
1476*4882a593Smuzhiyun 		.enable_reg = 0x00ec,
1477*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1478*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1479*4882a593Smuzhiyun 			.parent_names = tv_src_name,
1480*4882a593Smuzhiyun 			.num_parents = 1,
1481*4882a593Smuzhiyun 			.name = "tv_dac_clk",
1482*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1483*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1484*4882a593Smuzhiyun 		},
1485*4882a593Smuzhiyun 	},
1486*4882a593Smuzhiyun };
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun static struct clk_branch mdp_tv_clk = {
1489*4882a593Smuzhiyun 	.halt_reg = 0x01d4,
1490*4882a593Smuzhiyun 	.halt_bit = 12,
1491*4882a593Smuzhiyun 	.clkr = {
1492*4882a593Smuzhiyun 		.enable_reg = 0x00ec,
1493*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1494*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1495*4882a593Smuzhiyun 			.parent_names = tv_src_name,
1496*4882a593Smuzhiyun 			.num_parents = 1,
1497*4882a593Smuzhiyun 			.name = "mdp_tv_clk",
1498*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1499*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1500*4882a593Smuzhiyun 		},
1501*4882a593Smuzhiyun 	},
1502*4882a593Smuzhiyun };
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun static struct clk_branch hdmi_tv_clk = {
1505*4882a593Smuzhiyun 	.halt_reg = 0x01d4,
1506*4882a593Smuzhiyun 	.halt_bit = 11,
1507*4882a593Smuzhiyun 	.clkr = {
1508*4882a593Smuzhiyun 		.enable_reg = 0x00ec,
1509*4882a593Smuzhiyun 		.enable_mask = BIT(12),
1510*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1511*4882a593Smuzhiyun 			.parent_names = tv_src_name,
1512*4882a593Smuzhiyun 			.num_parents = 1,
1513*4882a593Smuzhiyun 			.name = "hdmi_tv_clk",
1514*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1515*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1516*4882a593Smuzhiyun 		},
1517*4882a593Smuzhiyun 	},
1518*4882a593Smuzhiyun };
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun static struct clk_branch rgb_tv_clk = {
1521*4882a593Smuzhiyun 	.halt_reg = 0x0240,
1522*4882a593Smuzhiyun 	.halt_bit = 27,
1523*4882a593Smuzhiyun 	.clkr = {
1524*4882a593Smuzhiyun 		.enable_reg = 0x0124,
1525*4882a593Smuzhiyun 		.enable_mask = BIT(14),
1526*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1527*4882a593Smuzhiyun 			.parent_names = tv_src_name,
1528*4882a593Smuzhiyun 			.num_parents = 1,
1529*4882a593Smuzhiyun 			.name = "rgb_tv_clk",
1530*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1531*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1532*4882a593Smuzhiyun 		},
1533*4882a593Smuzhiyun 	},
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun static struct clk_branch npl_tv_clk = {
1537*4882a593Smuzhiyun 	.halt_reg = 0x0240,
1538*4882a593Smuzhiyun 	.halt_bit = 26,
1539*4882a593Smuzhiyun 	.clkr = {
1540*4882a593Smuzhiyun 		.enable_reg = 0x0124,
1541*4882a593Smuzhiyun 		.enable_mask = BIT(16),
1542*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1543*4882a593Smuzhiyun 			.parent_names = tv_src_name,
1544*4882a593Smuzhiyun 			.num_parents = 1,
1545*4882a593Smuzhiyun 			.name = "npl_tv_clk",
1546*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1547*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1548*4882a593Smuzhiyun 		},
1549*4882a593Smuzhiyun 	},
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun static struct clk_branch hdmi_app_clk = {
1553*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
1554*4882a593Smuzhiyun 	.halt_bit = 25,
1555*4882a593Smuzhiyun 	.clkr = {
1556*4882a593Smuzhiyun 		.enable_reg = 0x005c,
1557*4882a593Smuzhiyun 		.enable_mask = BIT(11),
1558*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1559*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "pxo" },
1560*4882a593Smuzhiyun 			.num_parents = 1,
1561*4882a593Smuzhiyun 			.name = "hdmi_app_clk",
1562*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1563*4882a593Smuzhiyun 		},
1564*4882a593Smuzhiyun 	},
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun static struct freq_tbl clk_tbl_vcodec[] = {
1568*4882a593Smuzhiyun 	F_MN( 27000000, P_PXO,  1,  0),
1569*4882a593Smuzhiyun 	F_MN( 32000000, P_PLL8, 1, 12),
1570*4882a593Smuzhiyun 	F_MN( 48000000, P_PLL8, 1,  8),
1571*4882a593Smuzhiyun 	F_MN( 54860000, P_PLL8, 1,  7),
1572*4882a593Smuzhiyun 	F_MN( 96000000, P_PLL8, 1,  4),
1573*4882a593Smuzhiyun 	F_MN(133330000, P_PLL2, 1,  6),
1574*4882a593Smuzhiyun 	F_MN(200000000, P_PLL2, 1,  4),
1575*4882a593Smuzhiyun 	F_MN(228570000, P_PLL2, 2,  7),
1576*4882a593Smuzhiyun 	F_MN(266670000, P_PLL2, 1,  3),
1577*4882a593Smuzhiyun 	{ }
1578*4882a593Smuzhiyun };
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun static struct clk_dyn_rcg vcodec_src = {
1581*4882a593Smuzhiyun 	.ns_reg[0] = 0x0100,
1582*4882a593Smuzhiyun 	.ns_reg[1] = 0x0100,
1583*4882a593Smuzhiyun 	.md_reg[0] = 0x00fc,
1584*4882a593Smuzhiyun 	.md_reg[1] = 0x0128,
1585*4882a593Smuzhiyun 	.bank_reg = 0x00f8,
1586*4882a593Smuzhiyun 	.mn[0] = {
1587*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
1588*4882a593Smuzhiyun 		.mnctr_reset_bit = 31,
1589*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
1590*4882a593Smuzhiyun 		.n_val_shift = 11,
1591*4882a593Smuzhiyun 		.m_val_shift = 8,
1592*4882a593Smuzhiyun 		.width = 8,
1593*4882a593Smuzhiyun 	},
1594*4882a593Smuzhiyun 	.mn[1] = {
1595*4882a593Smuzhiyun 		.mnctr_en_bit = 10,
1596*4882a593Smuzhiyun 		.mnctr_reset_bit = 30,
1597*4882a593Smuzhiyun 		.mnctr_mode_shift = 11,
1598*4882a593Smuzhiyun 		.n_val_shift = 19,
1599*4882a593Smuzhiyun 		.m_val_shift = 8,
1600*4882a593Smuzhiyun 		.width = 8,
1601*4882a593Smuzhiyun 	},
1602*4882a593Smuzhiyun 	.s[0] = {
1603*4882a593Smuzhiyun 		.src_sel_shift = 27,
1604*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1605*4882a593Smuzhiyun 	},
1606*4882a593Smuzhiyun 	.s[1] = {
1607*4882a593Smuzhiyun 		.src_sel_shift = 0,
1608*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1609*4882a593Smuzhiyun 	},
1610*4882a593Smuzhiyun 	.mux_sel_bit = 13,
1611*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_vcodec,
1612*4882a593Smuzhiyun 	.clkr = {
1613*4882a593Smuzhiyun 		.enable_reg = 0x00f8,
1614*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1615*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1616*4882a593Smuzhiyun 			.name = "vcodec_src",
1617*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1618*4882a593Smuzhiyun 			.num_parents = 3,
1619*4882a593Smuzhiyun 			.ops = &clk_dyn_rcg_ops,
1620*4882a593Smuzhiyun 		},
1621*4882a593Smuzhiyun 	},
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun static struct clk_branch vcodec_clk = {
1625*4882a593Smuzhiyun 	.halt_reg = 0x01d0,
1626*4882a593Smuzhiyun 	.halt_bit = 29,
1627*4882a593Smuzhiyun 	.clkr = {
1628*4882a593Smuzhiyun 		.enable_reg = 0x00f8,
1629*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1630*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1631*4882a593Smuzhiyun 			.name = "vcodec_clk",
1632*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "vcodec_src" },
1633*4882a593Smuzhiyun 			.num_parents = 1,
1634*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1635*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1636*4882a593Smuzhiyun 		},
1637*4882a593Smuzhiyun 	},
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun static struct freq_tbl clk_tbl_vpe[] = {
1641*4882a593Smuzhiyun 	{  27000000, P_PXO,   1 },
1642*4882a593Smuzhiyun 	{  34909000, P_PLL8, 11 },
1643*4882a593Smuzhiyun 	{  38400000, P_PLL8, 10 },
1644*4882a593Smuzhiyun 	{  64000000, P_PLL8,  6 },
1645*4882a593Smuzhiyun 	{  76800000, P_PLL8,  5 },
1646*4882a593Smuzhiyun 	{  96000000, P_PLL8,  4 },
1647*4882a593Smuzhiyun 	{ 100000000, P_PLL2,  8 },
1648*4882a593Smuzhiyun 	{ 160000000, P_PLL2,  5 },
1649*4882a593Smuzhiyun 	{ }
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun static struct clk_rcg vpe_src = {
1653*4882a593Smuzhiyun 	.ns_reg = 0x0118,
1654*4882a593Smuzhiyun 	.p = {
1655*4882a593Smuzhiyun 		.pre_div_shift = 12,
1656*4882a593Smuzhiyun 		.pre_div_width = 4,
1657*4882a593Smuzhiyun 	},
1658*4882a593Smuzhiyun 	.s = {
1659*4882a593Smuzhiyun 		.src_sel_shift = 0,
1660*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1661*4882a593Smuzhiyun 	},
1662*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_vpe,
1663*4882a593Smuzhiyun 	.clkr = {
1664*4882a593Smuzhiyun 		.enable_reg = 0x0110,
1665*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1666*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1667*4882a593Smuzhiyun 			.name = "vpe_src",
1668*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1669*4882a593Smuzhiyun 			.num_parents = 3,
1670*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
1671*4882a593Smuzhiyun 		},
1672*4882a593Smuzhiyun 	},
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun static struct clk_branch vpe_clk = {
1676*4882a593Smuzhiyun 	.halt_reg = 0x01c8,
1677*4882a593Smuzhiyun 	.halt_bit = 28,
1678*4882a593Smuzhiyun 	.clkr = {
1679*4882a593Smuzhiyun 		.enable_reg = 0x0110,
1680*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1681*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1682*4882a593Smuzhiyun 			.name = "vpe_clk",
1683*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "vpe_src" },
1684*4882a593Smuzhiyun 			.num_parents = 1,
1685*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1686*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1687*4882a593Smuzhiyun 		},
1688*4882a593Smuzhiyun 	},
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun static struct freq_tbl clk_tbl_vfe[] = {
1692*4882a593Smuzhiyun 	{  13960000, P_PLL8,  1, 2, 55 },
1693*4882a593Smuzhiyun 	{  27000000, P_PXO,   1, 0,  0 },
1694*4882a593Smuzhiyun 	{  36570000, P_PLL8,  1, 2, 21 },
1695*4882a593Smuzhiyun 	{  38400000, P_PLL8,  2, 1,  5 },
1696*4882a593Smuzhiyun 	{  45180000, P_PLL8,  1, 2, 17 },
1697*4882a593Smuzhiyun 	{  48000000, P_PLL8,  2, 1,  4 },
1698*4882a593Smuzhiyun 	{  54860000, P_PLL8,  1, 1,  7 },
1699*4882a593Smuzhiyun 	{  64000000, P_PLL8,  2, 1,  3 },
1700*4882a593Smuzhiyun 	{  76800000, P_PLL8,  1, 1,  5 },
1701*4882a593Smuzhiyun 	{  96000000, P_PLL8,  2, 1,  2 },
1702*4882a593Smuzhiyun 	{ 109710000, P_PLL8,  1, 2,  7 },
1703*4882a593Smuzhiyun 	{ 128000000, P_PLL8,  1, 1,  3 },
1704*4882a593Smuzhiyun 	{ 153600000, P_PLL8,  1, 2,  5 },
1705*4882a593Smuzhiyun 	{ 200000000, P_PLL2,  2, 1,  2 },
1706*4882a593Smuzhiyun 	{ 228570000, P_PLL2,  1, 2,  7 },
1707*4882a593Smuzhiyun 	{ 266667000, P_PLL2,  1, 1,  3 },
1708*4882a593Smuzhiyun 	{ 320000000, P_PLL2,  1, 2,  5 },
1709*4882a593Smuzhiyun 	{ }
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun static struct clk_rcg vfe_src = {
1713*4882a593Smuzhiyun 	.ns_reg = 0x0108,
1714*4882a593Smuzhiyun 	.mn = {
1715*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
1716*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
1717*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
1718*4882a593Smuzhiyun 		.n_val_shift = 16,
1719*4882a593Smuzhiyun 		.m_val_shift = 8,
1720*4882a593Smuzhiyun 		.width = 8,
1721*4882a593Smuzhiyun 	},
1722*4882a593Smuzhiyun 	.p = {
1723*4882a593Smuzhiyun 		.pre_div_shift = 10,
1724*4882a593Smuzhiyun 		.pre_div_width = 1,
1725*4882a593Smuzhiyun 	},
1726*4882a593Smuzhiyun 	.s = {
1727*4882a593Smuzhiyun 		.src_sel_shift = 0,
1728*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_pll8_pll2_map,
1729*4882a593Smuzhiyun 	},
1730*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_vfe,
1731*4882a593Smuzhiyun 	.clkr = {
1732*4882a593Smuzhiyun 		.enable_reg = 0x0104,
1733*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1734*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1735*4882a593Smuzhiyun 			.name = "vfe_src",
1736*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_pll8_pll2,
1737*4882a593Smuzhiyun 			.num_parents = 3,
1738*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
1739*4882a593Smuzhiyun 		},
1740*4882a593Smuzhiyun 	},
1741*4882a593Smuzhiyun };
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun static struct clk_branch vfe_clk = {
1744*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
1745*4882a593Smuzhiyun 	.halt_bit = 6,
1746*4882a593Smuzhiyun 	.clkr = {
1747*4882a593Smuzhiyun 		.enable_reg = 0x0104,
1748*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1749*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1750*4882a593Smuzhiyun 			.name = "vfe_clk",
1751*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "vfe_src" },
1752*4882a593Smuzhiyun 			.num_parents = 1,
1753*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1754*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1755*4882a593Smuzhiyun 		},
1756*4882a593Smuzhiyun 	},
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun static struct clk_branch vfe_csi_clk = {
1760*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
1761*4882a593Smuzhiyun 	.halt_bit = 8,
1762*4882a593Smuzhiyun 	.clkr = {
1763*4882a593Smuzhiyun 		.enable_reg = 0x0104,
1764*4882a593Smuzhiyun 		.enable_mask = BIT(12),
1765*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1766*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "vfe_src" },
1767*4882a593Smuzhiyun 			.num_parents = 1,
1768*4882a593Smuzhiyun 			.name = "vfe_csi_clk",
1769*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1770*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1771*4882a593Smuzhiyun 		},
1772*4882a593Smuzhiyun 	},
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun static struct clk_branch gmem_axi_clk = {
1776*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1777*4882a593Smuzhiyun 	.halt_bit = 6,
1778*4882a593Smuzhiyun 	.clkr = {
1779*4882a593Smuzhiyun 		.enable_reg = 0x0018,
1780*4882a593Smuzhiyun 		.enable_mask = BIT(24),
1781*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1782*4882a593Smuzhiyun 			.name = "gmem_axi_clk",
1783*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1784*4882a593Smuzhiyun 		},
1785*4882a593Smuzhiyun 	},
1786*4882a593Smuzhiyun };
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun static struct clk_branch ijpeg_axi_clk = {
1789*4882a593Smuzhiyun 	.hwcg_reg = 0x0018,
1790*4882a593Smuzhiyun 	.hwcg_bit = 11,
1791*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1792*4882a593Smuzhiyun 	.halt_bit = 4,
1793*4882a593Smuzhiyun 	.clkr = {
1794*4882a593Smuzhiyun 		.enable_reg = 0x0018,
1795*4882a593Smuzhiyun 		.enable_mask = BIT(21),
1796*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1797*4882a593Smuzhiyun 			.name = "ijpeg_axi_clk",
1798*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1799*4882a593Smuzhiyun 		},
1800*4882a593Smuzhiyun 	},
1801*4882a593Smuzhiyun };
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun static struct clk_branch mmss_imem_axi_clk = {
1804*4882a593Smuzhiyun 	.hwcg_reg = 0x0018,
1805*4882a593Smuzhiyun 	.hwcg_bit = 15,
1806*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1807*4882a593Smuzhiyun 	.halt_bit = 7,
1808*4882a593Smuzhiyun 	.clkr = {
1809*4882a593Smuzhiyun 		.enable_reg = 0x0018,
1810*4882a593Smuzhiyun 		.enable_mask = BIT(22),
1811*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1812*4882a593Smuzhiyun 			.name = "mmss_imem_axi_clk",
1813*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1814*4882a593Smuzhiyun 		},
1815*4882a593Smuzhiyun 	},
1816*4882a593Smuzhiyun };
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun static struct clk_branch jpegd_axi_clk = {
1819*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1820*4882a593Smuzhiyun 	.halt_bit = 5,
1821*4882a593Smuzhiyun 	.clkr = {
1822*4882a593Smuzhiyun 		.enable_reg = 0x0018,
1823*4882a593Smuzhiyun 		.enable_mask = BIT(25),
1824*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1825*4882a593Smuzhiyun 			.name = "jpegd_axi_clk",
1826*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1827*4882a593Smuzhiyun 		},
1828*4882a593Smuzhiyun 	},
1829*4882a593Smuzhiyun };
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun static struct clk_branch vcodec_axi_b_clk = {
1832*4882a593Smuzhiyun 	.hwcg_reg = 0x0114,
1833*4882a593Smuzhiyun 	.hwcg_bit = 22,
1834*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
1835*4882a593Smuzhiyun 	.halt_bit = 25,
1836*4882a593Smuzhiyun 	.clkr = {
1837*4882a593Smuzhiyun 		.enable_reg = 0x0114,
1838*4882a593Smuzhiyun 		.enable_mask = BIT(23),
1839*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1840*4882a593Smuzhiyun 			.name = "vcodec_axi_b_clk",
1841*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1842*4882a593Smuzhiyun 		},
1843*4882a593Smuzhiyun 	},
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun static struct clk_branch vcodec_axi_a_clk = {
1847*4882a593Smuzhiyun 	.hwcg_reg = 0x0114,
1848*4882a593Smuzhiyun 	.hwcg_bit = 24,
1849*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
1850*4882a593Smuzhiyun 	.halt_bit = 26,
1851*4882a593Smuzhiyun 	.clkr = {
1852*4882a593Smuzhiyun 		.enable_reg = 0x0114,
1853*4882a593Smuzhiyun 		.enable_mask = BIT(25),
1854*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1855*4882a593Smuzhiyun 			.name = "vcodec_axi_a_clk",
1856*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1857*4882a593Smuzhiyun 		},
1858*4882a593Smuzhiyun 	},
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun static struct clk_branch vcodec_axi_clk = {
1862*4882a593Smuzhiyun 	.hwcg_reg = 0x0018,
1863*4882a593Smuzhiyun 	.hwcg_bit = 13,
1864*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1865*4882a593Smuzhiyun 	.halt_bit = 3,
1866*4882a593Smuzhiyun 	.clkr = {
1867*4882a593Smuzhiyun 		.enable_reg = 0x0018,
1868*4882a593Smuzhiyun 		.enable_mask = BIT(19),
1869*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1870*4882a593Smuzhiyun 			.name = "vcodec_axi_clk",
1871*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1872*4882a593Smuzhiyun 		},
1873*4882a593Smuzhiyun 	},
1874*4882a593Smuzhiyun };
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun static struct clk_branch vfe_axi_clk = {
1877*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1878*4882a593Smuzhiyun 	.halt_bit = 0,
1879*4882a593Smuzhiyun 	.clkr = {
1880*4882a593Smuzhiyun 		.enable_reg = 0x0018,
1881*4882a593Smuzhiyun 		.enable_mask = BIT(18),
1882*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1883*4882a593Smuzhiyun 			.name = "vfe_axi_clk",
1884*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1885*4882a593Smuzhiyun 		},
1886*4882a593Smuzhiyun 	},
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun static struct clk_branch mdp_axi_clk = {
1890*4882a593Smuzhiyun 	.hwcg_reg = 0x0018,
1891*4882a593Smuzhiyun 	.hwcg_bit = 16,
1892*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1893*4882a593Smuzhiyun 	.halt_bit = 8,
1894*4882a593Smuzhiyun 	.clkr = {
1895*4882a593Smuzhiyun 		.enable_reg = 0x0018,
1896*4882a593Smuzhiyun 		.enable_mask = BIT(23),
1897*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1898*4882a593Smuzhiyun 			.name = "mdp_axi_clk",
1899*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1900*4882a593Smuzhiyun 		},
1901*4882a593Smuzhiyun 	},
1902*4882a593Smuzhiyun };
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun static struct clk_branch rot_axi_clk = {
1905*4882a593Smuzhiyun 	.hwcg_reg = 0x0020,
1906*4882a593Smuzhiyun 	.hwcg_bit = 25,
1907*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1908*4882a593Smuzhiyun 	.halt_bit = 2,
1909*4882a593Smuzhiyun 	.clkr = {
1910*4882a593Smuzhiyun 		.enable_reg = 0x0020,
1911*4882a593Smuzhiyun 		.enable_mask = BIT(24),
1912*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1913*4882a593Smuzhiyun 			.name = "rot_axi_clk",
1914*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1915*4882a593Smuzhiyun 		},
1916*4882a593Smuzhiyun 	},
1917*4882a593Smuzhiyun };
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun static struct clk_branch vcap_axi_clk = {
1920*4882a593Smuzhiyun 	.halt_reg = 0x0240,
1921*4882a593Smuzhiyun 	.halt_bit = 20,
1922*4882a593Smuzhiyun 	.hwcg_reg = 0x0244,
1923*4882a593Smuzhiyun 	.hwcg_bit = 11,
1924*4882a593Smuzhiyun 	.clkr = {
1925*4882a593Smuzhiyun 		.enable_reg = 0x0244,
1926*4882a593Smuzhiyun 		.enable_mask = BIT(12),
1927*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1928*4882a593Smuzhiyun 			.name = "vcap_axi_clk",
1929*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1930*4882a593Smuzhiyun 		},
1931*4882a593Smuzhiyun 	},
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static struct clk_branch vpe_axi_clk = {
1935*4882a593Smuzhiyun 	.hwcg_reg = 0x0020,
1936*4882a593Smuzhiyun 	.hwcg_bit = 27,
1937*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
1938*4882a593Smuzhiyun 	.halt_bit = 1,
1939*4882a593Smuzhiyun 	.clkr = {
1940*4882a593Smuzhiyun 		.enable_reg = 0x0020,
1941*4882a593Smuzhiyun 		.enable_mask = BIT(26),
1942*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1943*4882a593Smuzhiyun 			.name = "vpe_axi_clk",
1944*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1945*4882a593Smuzhiyun 		},
1946*4882a593Smuzhiyun 	},
1947*4882a593Smuzhiyun };
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun static struct clk_branch gfx3d_axi_clk = {
1950*4882a593Smuzhiyun 	.hwcg_reg = 0x0244,
1951*4882a593Smuzhiyun 	.hwcg_bit = 24,
1952*4882a593Smuzhiyun 	.halt_reg = 0x0240,
1953*4882a593Smuzhiyun 	.halt_bit = 30,
1954*4882a593Smuzhiyun 	.clkr = {
1955*4882a593Smuzhiyun 		.enable_reg = 0x0244,
1956*4882a593Smuzhiyun 		.enable_mask = BIT(25),
1957*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1958*4882a593Smuzhiyun 			.name = "gfx3d_axi_clk",
1959*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1960*4882a593Smuzhiyun 		},
1961*4882a593Smuzhiyun 	},
1962*4882a593Smuzhiyun };
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun static struct clk_branch amp_ahb_clk = {
1965*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
1966*4882a593Smuzhiyun 	.halt_bit = 18,
1967*4882a593Smuzhiyun 	.clkr = {
1968*4882a593Smuzhiyun 		.enable_reg = 0x0008,
1969*4882a593Smuzhiyun 		.enable_mask = BIT(24),
1970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1971*4882a593Smuzhiyun 			.name = "amp_ahb_clk",
1972*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1973*4882a593Smuzhiyun 		},
1974*4882a593Smuzhiyun 	},
1975*4882a593Smuzhiyun };
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun static struct clk_branch csi_ahb_clk = {
1978*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
1979*4882a593Smuzhiyun 	.halt_bit = 16,
1980*4882a593Smuzhiyun 	.clkr = {
1981*4882a593Smuzhiyun 		.enable_reg = 0x0008,
1982*4882a593Smuzhiyun 		.enable_mask = BIT(7),
1983*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1984*4882a593Smuzhiyun 			.name = "csi_ahb_clk",
1985*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1986*4882a593Smuzhiyun 		},
1987*4882a593Smuzhiyun 	},
1988*4882a593Smuzhiyun };
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun static struct clk_branch dsi_m_ahb_clk = {
1991*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
1992*4882a593Smuzhiyun 	.halt_bit = 19,
1993*4882a593Smuzhiyun 	.clkr = {
1994*4882a593Smuzhiyun 		.enable_reg = 0x0008,
1995*4882a593Smuzhiyun 		.enable_mask = BIT(9),
1996*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1997*4882a593Smuzhiyun 			.name = "dsi_m_ahb_clk",
1998*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
1999*4882a593Smuzhiyun 		},
2000*4882a593Smuzhiyun 	},
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun static struct clk_branch dsi_s_ahb_clk = {
2004*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2005*4882a593Smuzhiyun 	.hwcg_bit = 20,
2006*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2007*4882a593Smuzhiyun 	.halt_bit = 21,
2008*4882a593Smuzhiyun 	.clkr = {
2009*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2010*4882a593Smuzhiyun 		.enable_mask = BIT(18),
2011*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2012*4882a593Smuzhiyun 			.name = "dsi_s_ahb_clk",
2013*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2014*4882a593Smuzhiyun 		},
2015*4882a593Smuzhiyun 	},
2016*4882a593Smuzhiyun };
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun static struct clk_branch dsi2_m_ahb_clk = {
2019*4882a593Smuzhiyun 	.halt_reg = 0x01d8,
2020*4882a593Smuzhiyun 	.halt_bit = 18,
2021*4882a593Smuzhiyun 	.clkr = {
2022*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2023*4882a593Smuzhiyun 		.enable_mask = BIT(17),
2024*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2025*4882a593Smuzhiyun 			.name = "dsi2_m_ahb_clk",
2026*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2027*4882a593Smuzhiyun 		},
2028*4882a593Smuzhiyun 	},
2029*4882a593Smuzhiyun };
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun static struct clk_branch dsi2_s_ahb_clk = {
2032*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2033*4882a593Smuzhiyun 	.hwcg_bit = 15,
2034*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2035*4882a593Smuzhiyun 	.halt_bit = 20,
2036*4882a593Smuzhiyun 	.clkr = {
2037*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2038*4882a593Smuzhiyun 		.enable_mask = BIT(22),
2039*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2040*4882a593Smuzhiyun 			.name = "dsi2_s_ahb_clk",
2041*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2042*4882a593Smuzhiyun 		},
2043*4882a593Smuzhiyun 	},
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun static struct clk_rcg dsi1_src = {
2047*4882a593Smuzhiyun 	.ns_reg = 0x0054,
2048*4882a593Smuzhiyun 	.md_reg = 0x0050,
2049*4882a593Smuzhiyun 	.mn = {
2050*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
2051*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
2052*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
2053*4882a593Smuzhiyun 		.n_val_shift = 24,
2054*4882a593Smuzhiyun 		.m_val_shift = 8,
2055*4882a593Smuzhiyun 		.width = 8,
2056*4882a593Smuzhiyun 	},
2057*4882a593Smuzhiyun 	.p = {
2058*4882a593Smuzhiyun 		.pre_div_shift = 14,
2059*4882a593Smuzhiyun 		.pre_div_width = 2,
2060*4882a593Smuzhiyun 	},
2061*4882a593Smuzhiyun 	.s = {
2062*4882a593Smuzhiyun 		.src_sel_shift = 0,
2063*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi2_dsi1_map,
2064*4882a593Smuzhiyun 	},
2065*4882a593Smuzhiyun 	.clkr = {
2066*4882a593Smuzhiyun 		.enable_reg = 0x004c,
2067*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2068*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2069*4882a593Smuzhiyun 			.name = "dsi1_src",
2070*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi2_dsi1,
2071*4882a593Smuzhiyun 			.num_parents = 3,
2072*4882a593Smuzhiyun 			.ops = &clk_rcg_bypass2_ops,
2073*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2074*4882a593Smuzhiyun 		},
2075*4882a593Smuzhiyun 	},
2076*4882a593Smuzhiyun };
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun static struct clk_branch dsi1_clk = {
2079*4882a593Smuzhiyun 	.halt_reg = 0x01d0,
2080*4882a593Smuzhiyun 	.halt_bit = 2,
2081*4882a593Smuzhiyun 	.clkr = {
2082*4882a593Smuzhiyun 		.enable_reg = 0x004c,
2083*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2084*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2085*4882a593Smuzhiyun 			.name = "dsi1_clk",
2086*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi1_src" },
2087*4882a593Smuzhiyun 			.num_parents = 1,
2088*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2089*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2090*4882a593Smuzhiyun 		},
2091*4882a593Smuzhiyun 	},
2092*4882a593Smuzhiyun };
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun static struct clk_rcg dsi2_src = {
2095*4882a593Smuzhiyun 	.ns_reg = 0x012c,
2096*4882a593Smuzhiyun 	.md_reg = 0x00a8,
2097*4882a593Smuzhiyun 	.mn = {
2098*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
2099*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
2100*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
2101*4882a593Smuzhiyun 		.n_val_shift = 24,
2102*4882a593Smuzhiyun 		.m_val_shift = 8,
2103*4882a593Smuzhiyun 		.width = 8,
2104*4882a593Smuzhiyun 	},
2105*4882a593Smuzhiyun 	.p = {
2106*4882a593Smuzhiyun 		.pre_div_shift = 14,
2107*4882a593Smuzhiyun 		.pre_div_width = 2,
2108*4882a593Smuzhiyun 	},
2109*4882a593Smuzhiyun 	.s = {
2110*4882a593Smuzhiyun 		.src_sel_shift = 0,
2111*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi2_dsi1_map,
2112*4882a593Smuzhiyun 	},
2113*4882a593Smuzhiyun 	.clkr = {
2114*4882a593Smuzhiyun 		.enable_reg = 0x003c,
2115*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2116*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2117*4882a593Smuzhiyun 			.name = "dsi2_src",
2118*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi2_dsi1,
2119*4882a593Smuzhiyun 			.num_parents = 3,
2120*4882a593Smuzhiyun 			.ops = &clk_rcg_bypass2_ops,
2121*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2122*4882a593Smuzhiyun 		},
2123*4882a593Smuzhiyun 	},
2124*4882a593Smuzhiyun };
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun static struct clk_branch dsi2_clk = {
2127*4882a593Smuzhiyun 	.halt_reg = 0x01d0,
2128*4882a593Smuzhiyun 	.halt_bit = 20,
2129*4882a593Smuzhiyun 	.clkr = {
2130*4882a593Smuzhiyun 		.enable_reg = 0x003c,
2131*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2132*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2133*4882a593Smuzhiyun 			.name = "dsi2_clk",
2134*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi2_src" },
2135*4882a593Smuzhiyun 			.num_parents = 1,
2136*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2137*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2138*4882a593Smuzhiyun 		},
2139*4882a593Smuzhiyun 	},
2140*4882a593Smuzhiyun };
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun static struct clk_rcg dsi1_byte_src = {
2143*4882a593Smuzhiyun 	.ns_reg = 0x00b0,
2144*4882a593Smuzhiyun 	.p = {
2145*4882a593Smuzhiyun 		.pre_div_shift = 12,
2146*4882a593Smuzhiyun 		.pre_div_width = 4,
2147*4882a593Smuzhiyun 	},
2148*4882a593Smuzhiyun 	.s = {
2149*4882a593Smuzhiyun 		.src_sel_shift = 0,
2150*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
2151*4882a593Smuzhiyun 	},
2152*4882a593Smuzhiyun 	.clkr = {
2153*4882a593Smuzhiyun 		.enable_reg = 0x0090,
2154*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2155*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2156*4882a593Smuzhiyun 			.name = "dsi1_byte_src",
2157*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi1_dsi2_byte,
2158*4882a593Smuzhiyun 			.num_parents = 3,
2159*4882a593Smuzhiyun 			.ops = &clk_rcg_bypass2_ops,
2160*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2161*4882a593Smuzhiyun 		},
2162*4882a593Smuzhiyun 	},
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun static struct clk_branch dsi1_byte_clk = {
2166*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
2167*4882a593Smuzhiyun 	.halt_bit = 21,
2168*4882a593Smuzhiyun 	.clkr = {
2169*4882a593Smuzhiyun 		.enable_reg = 0x0090,
2170*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2171*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2172*4882a593Smuzhiyun 			.name = "dsi1_byte_clk",
2173*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi1_byte_src" },
2174*4882a593Smuzhiyun 			.num_parents = 1,
2175*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2176*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2177*4882a593Smuzhiyun 		},
2178*4882a593Smuzhiyun 	},
2179*4882a593Smuzhiyun };
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun static struct clk_rcg dsi2_byte_src = {
2182*4882a593Smuzhiyun 	.ns_reg = 0x012c,
2183*4882a593Smuzhiyun 	.p = {
2184*4882a593Smuzhiyun 		.pre_div_shift = 12,
2185*4882a593Smuzhiyun 		.pre_div_width = 4,
2186*4882a593Smuzhiyun 	},
2187*4882a593Smuzhiyun 	.s = {
2188*4882a593Smuzhiyun 		.src_sel_shift = 0,
2189*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
2190*4882a593Smuzhiyun 	},
2191*4882a593Smuzhiyun 	.clkr = {
2192*4882a593Smuzhiyun 		.enable_reg = 0x0130,
2193*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2194*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2195*4882a593Smuzhiyun 			.name = "dsi2_byte_src",
2196*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi1_dsi2_byte,
2197*4882a593Smuzhiyun 			.num_parents = 3,
2198*4882a593Smuzhiyun 			.ops = &clk_rcg_bypass2_ops,
2199*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2200*4882a593Smuzhiyun 		},
2201*4882a593Smuzhiyun 	},
2202*4882a593Smuzhiyun };
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun static struct clk_branch dsi2_byte_clk = {
2205*4882a593Smuzhiyun 	.halt_reg = 0x01cc,
2206*4882a593Smuzhiyun 	.halt_bit = 20,
2207*4882a593Smuzhiyun 	.clkr = {
2208*4882a593Smuzhiyun 		.enable_reg = 0x00b4,
2209*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2210*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2211*4882a593Smuzhiyun 			.name = "dsi2_byte_clk",
2212*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi2_byte_src" },
2213*4882a593Smuzhiyun 			.num_parents = 1,
2214*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2215*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2216*4882a593Smuzhiyun 		},
2217*4882a593Smuzhiyun 	},
2218*4882a593Smuzhiyun };
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun static struct clk_rcg dsi1_esc_src = {
2221*4882a593Smuzhiyun 	.ns_reg = 0x0011c,
2222*4882a593Smuzhiyun 	.p = {
2223*4882a593Smuzhiyun 		.pre_div_shift = 12,
2224*4882a593Smuzhiyun 		.pre_div_width = 4,
2225*4882a593Smuzhiyun 	},
2226*4882a593Smuzhiyun 	.s = {
2227*4882a593Smuzhiyun 		.src_sel_shift = 0,
2228*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
2229*4882a593Smuzhiyun 	},
2230*4882a593Smuzhiyun 	.clkr = {
2231*4882a593Smuzhiyun 		.enable_reg = 0x00cc,
2232*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2233*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2234*4882a593Smuzhiyun 			.name = "dsi1_esc_src",
2235*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi1_dsi2_byte,
2236*4882a593Smuzhiyun 			.num_parents = 3,
2237*4882a593Smuzhiyun 			.ops = &clk_rcg_esc_ops,
2238*4882a593Smuzhiyun 		},
2239*4882a593Smuzhiyun 	},
2240*4882a593Smuzhiyun };
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun static struct clk_branch dsi1_esc_clk = {
2243*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
2244*4882a593Smuzhiyun 	.halt_bit = 1,
2245*4882a593Smuzhiyun 	.clkr = {
2246*4882a593Smuzhiyun 		.enable_reg = 0x00cc,
2247*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2248*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2249*4882a593Smuzhiyun 			.name = "dsi1_esc_clk",
2250*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi1_esc_src" },
2251*4882a593Smuzhiyun 			.num_parents = 1,
2252*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2253*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2254*4882a593Smuzhiyun 		},
2255*4882a593Smuzhiyun 	},
2256*4882a593Smuzhiyun };
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun static struct clk_rcg dsi2_esc_src = {
2259*4882a593Smuzhiyun 	.ns_reg = 0x0150,
2260*4882a593Smuzhiyun 	.p = {
2261*4882a593Smuzhiyun 		.pre_div_shift = 12,
2262*4882a593Smuzhiyun 		.pre_div_width = 4,
2263*4882a593Smuzhiyun 	},
2264*4882a593Smuzhiyun 	.s = {
2265*4882a593Smuzhiyun 		.src_sel_shift = 0,
2266*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
2267*4882a593Smuzhiyun 	},
2268*4882a593Smuzhiyun 	.clkr = {
2269*4882a593Smuzhiyun 		.enable_reg = 0x013c,
2270*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2271*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2272*4882a593Smuzhiyun 			.name = "dsi2_esc_src",
2273*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi1_dsi2_byte,
2274*4882a593Smuzhiyun 			.num_parents = 3,
2275*4882a593Smuzhiyun 			.ops = &clk_rcg_esc_ops,
2276*4882a593Smuzhiyun 		},
2277*4882a593Smuzhiyun 	},
2278*4882a593Smuzhiyun };
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun static struct clk_branch dsi2_esc_clk = {
2281*4882a593Smuzhiyun 	.halt_reg = 0x01e8,
2282*4882a593Smuzhiyun 	.halt_bit = 3,
2283*4882a593Smuzhiyun 	.clkr = {
2284*4882a593Smuzhiyun 		.enable_reg = 0x013c,
2285*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2286*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2287*4882a593Smuzhiyun 			.name = "dsi2_esc_clk",
2288*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi2_esc_src" },
2289*4882a593Smuzhiyun 			.num_parents = 1,
2290*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2291*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2292*4882a593Smuzhiyun 		},
2293*4882a593Smuzhiyun 	},
2294*4882a593Smuzhiyun };
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun static struct clk_rcg dsi1_pixel_src = {
2297*4882a593Smuzhiyun 	.ns_reg = 0x0138,
2298*4882a593Smuzhiyun 	.md_reg = 0x0134,
2299*4882a593Smuzhiyun 	.mn = {
2300*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
2301*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
2302*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
2303*4882a593Smuzhiyun 		.n_val_shift = 16,
2304*4882a593Smuzhiyun 		.m_val_shift = 8,
2305*4882a593Smuzhiyun 		.width = 8,
2306*4882a593Smuzhiyun 	},
2307*4882a593Smuzhiyun 	.p = {
2308*4882a593Smuzhiyun 		.pre_div_shift = 12,
2309*4882a593Smuzhiyun 		.pre_div_width = 4,
2310*4882a593Smuzhiyun 	},
2311*4882a593Smuzhiyun 	.s = {
2312*4882a593Smuzhiyun 		.src_sel_shift = 0,
2313*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi2_dsi1_map,
2314*4882a593Smuzhiyun 	},
2315*4882a593Smuzhiyun 	.clkr = {
2316*4882a593Smuzhiyun 		.enable_reg = 0x0130,
2317*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2318*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2319*4882a593Smuzhiyun 			.name = "dsi1_pixel_src",
2320*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi2_dsi1,
2321*4882a593Smuzhiyun 			.num_parents = 3,
2322*4882a593Smuzhiyun 			.ops = &clk_rcg_pixel_ops,
2323*4882a593Smuzhiyun 		},
2324*4882a593Smuzhiyun 	},
2325*4882a593Smuzhiyun };
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun static struct clk_branch dsi1_pixel_clk = {
2328*4882a593Smuzhiyun 	.halt_reg = 0x01d0,
2329*4882a593Smuzhiyun 	.halt_bit = 6,
2330*4882a593Smuzhiyun 	.clkr = {
2331*4882a593Smuzhiyun 		.enable_reg = 0x0130,
2332*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2333*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2334*4882a593Smuzhiyun 			.name = "mdp_pclk1_clk",
2335*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi1_pixel_src" },
2336*4882a593Smuzhiyun 			.num_parents = 1,
2337*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2338*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2339*4882a593Smuzhiyun 		},
2340*4882a593Smuzhiyun 	},
2341*4882a593Smuzhiyun };
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun static struct clk_rcg dsi2_pixel_src = {
2344*4882a593Smuzhiyun 	.ns_reg = 0x00e4,
2345*4882a593Smuzhiyun 	.md_reg = 0x00b8,
2346*4882a593Smuzhiyun 	.mn = {
2347*4882a593Smuzhiyun 		.mnctr_en_bit = 5,
2348*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
2349*4882a593Smuzhiyun 		.mnctr_mode_shift = 6,
2350*4882a593Smuzhiyun 		.n_val_shift = 16,
2351*4882a593Smuzhiyun 		.m_val_shift = 8,
2352*4882a593Smuzhiyun 		.width = 8,
2353*4882a593Smuzhiyun 	},
2354*4882a593Smuzhiyun 	.p = {
2355*4882a593Smuzhiyun 		.pre_div_shift = 12,
2356*4882a593Smuzhiyun 		.pre_div_width = 4,
2357*4882a593Smuzhiyun 	},
2358*4882a593Smuzhiyun 	.s = {
2359*4882a593Smuzhiyun 		.src_sel_shift = 0,
2360*4882a593Smuzhiyun 		.parent_map = mmcc_pxo_dsi2_dsi1_map,
2361*4882a593Smuzhiyun 	},
2362*4882a593Smuzhiyun 	.clkr = {
2363*4882a593Smuzhiyun 		.enable_reg = 0x0094,
2364*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2365*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2366*4882a593Smuzhiyun 			.name = "dsi2_pixel_src",
2367*4882a593Smuzhiyun 			.parent_names = mmcc_pxo_dsi2_dsi1,
2368*4882a593Smuzhiyun 			.num_parents = 3,
2369*4882a593Smuzhiyun 			.ops = &clk_rcg_pixel_ops,
2370*4882a593Smuzhiyun 		},
2371*4882a593Smuzhiyun 	},
2372*4882a593Smuzhiyun };
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun static struct clk_branch dsi2_pixel_clk = {
2375*4882a593Smuzhiyun 	.halt_reg = 0x01d0,
2376*4882a593Smuzhiyun 	.halt_bit = 19,
2377*4882a593Smuzhiyun 	.clkr = {
2378*4882a593Smuzhiyun 		.enable_reg = 0x0094,
2379*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2380*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2381*4882a593Smuzhiyun 			.name = "mdp_pclk2_clk",
2382*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "dsi2_pixel_src" },
2383*4882a593Smuzhiyun 			.num_parents = 1,
2384*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2385*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2386*4882a593Smuzhiyun 		},
2387*4882a593Smuzhiyun 	},
2388*4882a593Smuzhiyun };
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun static struct clk_branch gfx2d0_ahb_clk = {
2391*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2392*4882a593Smuzhiyun 	.hwcg_bit = 28,
2393*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2394*4882a593Smuzhiyun 	.halt_bit = 2,
2395*4882a593Smuzhiyun 	.clkr = {
2396*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2397*4882a593Smuzhiyun 		.enable_mask = BIT(19),
2398*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2399*4882a593Smuzhiyun 			.name = "gfx2d0_ahb_clk",
2400*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2401*4882a593Smuzhiyun 		},
2402*4882a593Smuzhiyun 	},
2403*4882a593Smuzhiyun };
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun static struct clk_branch gfx2d1_ahb_clk = {
2406*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2407*4882a593Smuzhiyun 	.hwcg_bit = 29,
2408*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2409*4882a593Smuzhiyun 	.halt_bit = 3,
2410*4882a593Smuzhiyun 	.clkr = {
2411*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2412*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2413*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2414*4882a593Smuzhiyun 			.name = "gfx2d1_ahb_clk",
2415*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2416*4882a593Smuzhiyun 		},
2417*4882a593Smuzhiyun 	},
2418*4882a593Smuzhiyun };
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun static struct clk_branch gfx3d_ahb_clk = {
2421*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2422*4882a593Smuzhiyun 	.hwcg_bit = 27,
2423*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2424*4882a593Smuzhiyun 	.halt_bit = 4,
2425*4882a593Smuzhiyun 	.clkr = {
2426*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2427*4882a593Smuzhiyun 		.enable_mask = BIT(3),
2428*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2429*4882a593Smuzhiyun 			.name = "gfx3d_ahb_clk",
2430*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2431*4882a593Smuzhiyun 		},
2432*4882a593Smuzhiyun 	},
2433*4882a593Smuzhiyun };
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun static struct clk_branch hdmi_m_ahb_clk = {
2436*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2437*4882a593Smuzhiyun 	.hwcg_bit = 21,
2438*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2439*4882a593Smuzhiyun 	.halt_bit = 5,
2440*4882a593Smuzhiyun 	.clkr = {
2441*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2442*4882a593Smuzhiyun 		.enable_mask = BIT(14),
2443*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2444*4882a593Smuzhiyun 			.name = "hdmi_m_ahb_clk",
2445*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2446*4882a593Smuzhiyun 		},
2447*4882a593Smuzhiyun 	},
2448*4882a593Smuzhiyun };
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun static struct clk_branch hdmi_s_ahb_clk = {
2451*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2452*4882a593Smuzhiyun 	.hwcg_bit = 22,
2453*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2454*4882a593Smuzhiyun 	.halt_bit = 6,
2455*4882a593Smuzhiyun 	.clkr = {
2456*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2457*4882a593Smuzhiyun 		.enable_mask = BIT(4),
2458*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2459*4882a593Smuzhiyun 			.name = "hdmi_s_ahb_clk",
2460*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2461*4882a593Smuzhiyun 		},
2462*4882a593Smuzhiyun 	},
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun static struct clk_branch ijpeg_ahb_clk = {
2466*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2467*4882a593Smuzhiyun 	.halt_bit = 9,
2468*4882a593Smuzhiyun 	.clkr = {
2469*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2470*4882a593Smuzhiyun 		.enable_mask = BIT(5),
2471*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2472*4882a593Smuzhiyun 			.name = "ijpeg_ahb_clk",
2473*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2474*4882a593Smuzhiyun 		},
2475*4882a593Smuzhiyun 	},
2476*4882a593Smuzhiyun };
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun static struct clk_branch mmss_imem_ahb_clk = {
2479*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2480*4882a593Smuzhiyun 	.hwcg_bit = 12,
2481*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2482*4882a593Smuzhiyun 	.halt_bit = 10,
2483*4882a593Smuzhiyun 	.clkr = {
2484*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2485*4882a593Smuzhiyun 		.enable_mask = BIT(6),
2486*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2487*4882a593Smuzhiyun 			.name = "mmss_imem_ahb_clk",
2488*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2489*4882a593Smuzhiyun 		},
2490*4882a593Smuzhiyun 	},
2491*4882a593Smuzhiyun };
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun static struct clk_branch jpegd_ahb_clk = {
2494*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2495*4882a593Smuzhiyun 	.halt_bit = 7,
2496*4882a593Smuzhiyun 	.clkr = {
2497*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2498*4882a593Smuzhiyun 		.enable_mask = BIT(21),
2499*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2500*4882a593Smuzhiyun 			.name = "jpegd_ahb_clk",
2501*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2502*4882a593Smuzhiyun 		},
2503*4882a593Smuzhiyun 	},
2504*4882a593Smuzhiyun };
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun static struct clk_branch mdp_ahb_clk = {
2507*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2508*4882a593Smuzhiyun 	.halt_bit = 11,
2509*4882a593Smuzhiyun 	.clkr = {
2510*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2511*4882a593Smuzhiyun 		.enable_mask = BIT(10),
2512*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2513*4882a593Smuzhiyun 			.name = "mdp_ahb_clk",
2514*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2515*4882a593Smuzhiyun 		},
2516*4882a593Smuzhiyun 	},
2517*4882a593Smuzhiyun };
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun static struct clk_branch rot_ahb_clk = {
2520*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2521*4882a593Smuzhiyun 	.halt_bit = 13,
2522*4882a593Smuzhiyun 	.clkr = {
2523*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2524*4882a593Smuzhiyun 		.enable_mask = BIT(12),
2525*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2526*4882a593Smuzhiyun 			.name = "rot_ahb_clk",
2527*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2528*4882a593Smuzhiyun 		},
2529*4882a593Smuzhiyun 	},
2530*4882a593Smuzhiyun };
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun static struct clk_branch smmu_ahb_clk = {
2533*4882a593Smuzhiyun 	.hwcg_reg = 0x0008,
2534*4882a593Smuzhiyun 	.hwcg_bit = 26,
2535*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2536*4882a593Smuzhiyun 	.halt_bit = 22,
2537*4882a593Smuzhiyun 	.clkr = {
2538*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2539*4882a593Smuzhiyun 		.enable_mask = BIT(15),
2540*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2541*4882a593Smuzhiyun 			.name = "smmu_ahb_clk",
2542*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2543*4882a593Smuzhiyun 		},
2544*4882a593Smuzhiyun 	},
2545*4882a593Smuzhiyun };
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun static struct clk_branch tv_enc_ahb_clk = {
2548*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2549*4882a593Smuzhiyun 	.halt_bit = 23,
2550*4882a593Smuzhiyun 	.clkr = {
2551*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2552*4882a593Smuzhiyun 		.enable_mask = BIT(25),
2553*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2554*4882a593Smuzhiyun 			.name = "tv_enc_ahb_clk",
2555*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2556*4882a593Smuzhiyun 		},
2557*4882a593Smuzhiyun 	},
2558*4882a593Smuzhiyun };
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun static struct clk_branch vcap_ahb_clk = {
2561*4882a593Smuzhiyun 	.halt_reg = 0x0240,
2562*4882a593Smuzhiyun 	.halt_bit = 23,
2563*4882a593Smuzhiyun 	.clkr = {
2564*4882a593Smuzhiyun 		.enable_reg = 0x0248,
2565*4882a593Smuzhiyun 		.enable_mask = BIT(1),
2566*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2567*4882a593Smuzhiyun 			.name = "vcap_ahb_clk",
2568*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2569*4882a593Smuzhiyun 		},
2570*4882a593Smuzhiyun 	},
2571*4882a593Smuzhiyun };
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun static struct clk_branch vcodec_ahb_clk = {
2574*4882a593Smuzhiyun 	.hwcg_reg = 0x0038,
2575*4882a593Smuzhiyun 	.hwcg_bit = 26,
2576*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2577*4882a593Smuzhiyun 	.halt_bit = 12,
2578*4882a593Smuzhiyun 	.clkr = {
2579*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2580*4882a593Smuzhiyun 		.enable_mask = BIT(11),
2581*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2582*4882a593Smuzhiyun 			.name = "vcodec_ahb_clk",
2583*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2584*4882a593Smuzhiyun 		},
2585*4882a593Smuzhiyun 	},
2586*4882a593Smuzhiyun };
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun static struct clk_branch vfe_ahb_clk = {
2589*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2590*4882a593Smuzhiyun 	.halt_bit = 14,
2591*4882a593Smuzhiyun 	.clkr = {
2592*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2593*4882a593Smuzhiyun 		.enable_mask = BIT(13),
2594*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2595*4882a593Smuzhiyun 			.name = "vfe_ahb_clk",
2596*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2597*4882a593Smuzhiyun 		},
2598*4882a593Smuzhiyun 	},
2599*4882a593Smuzhiyun };
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun static struct clk_branch vpe_ahb_clk = {
2602*4882a593Smuzhiyun 	.halt_reg = 0x01dc,
2603*4882a593Smuzhiyun 	.halt_bit = 15,
2604*4882a593Smuzhiyun 	.clkr = {
2605*4882a593Smuzhiyun 		.enable_reg = 0x0008,
2606*4882a593Smuzhiyun 		.enable_mask = BIT(16),
2607*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2608*4882a593Smuzhiyun 			.name = "vpe_ahb_clk",
2609*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
2610*4882a593Smuzhiyun 		},
2611*4882a593Smuzhiyun 	},
2612*4882a593Smuzhiyun };
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun static struct clk_regmap *mmcc_msm8960_clks[] = {
2615*4882a593Smuzhiyun 	[TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr,
2616*4882a593Smuzhiyun 	[AMP_AHB_CLK] = &amp_ahb_clk.clkr,
2617*4882a593Smuzhiyun 	[DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
2618*4882a593Smuzhiyun 	[JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
2619*4882a593Smuzhiyun 	[GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr,
2620*4882a593Smuzhiyun 	[DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
2621*4882a593Smuzhiyun 	[DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
2622*4882a593Smuzhiyun 	[VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
2623*4882a593Smuzhiyun 	[SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
2624*4882a593Smuzhiyun 	[HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
2625*4882a593Smuzhiyun 	[VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
2626*4882a593Smuzhiyun 	[ROT_AHB_CLK] = &rot_ahb_clk.clkr,
2627*4882a593Smuzhiyun 	[VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
2628*4882a593Smuzhiyun 	[MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
2629*4882a593Smuzhiyun 	[DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
2630*4882a593Smuzhiyun 	[CSI_AHB_CLK] = &csi_ahb_clk.clkr,
2631*4882a593Smuzhiyun 	[MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
2632*4882a593Smuzhiyun 	[IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
2633*4882a593Smuzhiyun 	[HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
2634*4882a593Smuzhiyun 	[GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
2635*4882a593Smuzhiyun 	[GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr,
2636*4882a593Smuzhiyun 	[JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
2637*4882a593Smuzhiyun 	[GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
2638*4882a593Smuzhiyun 	[MDP_AXI_CLK] = &mdp_axi_clk.clkr,
2639*4882a593Smuzhiyun 	[MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
2640*4882a593Smuzhiyun 	[IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
2641*4882a593Smuzhiyun 	[GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
2642*4882a593Smuzhiyun 	[VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
2643*4882a593Smuzhiyun 	[VFE_AXI_CLK] = &vfe_axi_clk.clkr,
2644*4882a593Smuzhiyun 	[VPE_AXI_CLK] = &vpe_axi_clk.clkr,
2645*4882a593Smuzhiyun 	[ROT_AXI_CLK] = &rot_axi_clk.clkr,
2646*4882a593Smuzhiyun 	[VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
2647*4882a593Smuzhiyun 	[VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
2648*4882a593Smuzhiyun 	[CSI0_SRC] = &csi0_src.clkr,
2649*4882a593Smuzhiyun 	[CSI0_CLK] = &csi0_clk.clkr,
2650*4882a593Smuzhiyun 	[CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
2651*4882a593Smuzhiyun 	[CSI1_SRC] = &csi1_src.clkr,
2652*4882a593Smuzhiyun 	[CSI1_CLK] = &csi1_clk.clkr,
2653*4882a593Smuzhiyun 	[CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
2654*4882a593Smuzhiyun 	[CSI2_SRC] = &csi2_src.clkr,
2655*4882a593Smuzhiyun 	[CSI2_CLK] = &csi2_clk.clkr,
2656*4882a593Smuzhiyun 	[CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
2657*4882a593Smuzhiyun 	[DSI_SRC] = &dsi1_src.clkr,
2658*4882a593Smuzhiyun 	[DSI_CLK] = &dsi1_clk.clkr,
2659*4882a593Smuzhiyun 	[CSI_PIX_CLK] = &csi_pix_clk.clkr,
2660*4882a593Smuzhiyun 	[CSI_RDI_CLK] = &csi_rdi_clk.clkr,
2661*4882a593Smuzhiyun 	[MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
2662*4882a593Smuzhiyun 	[HDMI_APP_CLK] = &hdmi_app_clk.clkr,
2663*4882a593Smuzhiyun 	[CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
2664*4882a593Smuzhiyun 	[CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
2665*4882a593Smuzhiyun 	[CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
2666*4882a593Smuzhiyun 	[GFX2D0_SRC] = &gfx2d0_src.clkr,
2667*4882a593Smuzhiyun 	[GFX2D0_CLK] = &gfx2d0_clk.clkr,
2668*4882a593Smuzhiyun 	[GFX2D1_SRC] = &gfx2d1_src.clkr,
2669*4882a593Smuzhiyun 	[GFX2D1_CLK] = &gfx2d1_clk.clkr,
2670*4882a593Smuzhiyun 	[GFX3D_SRC] = &gfx3d_src.clkr,
2671*4882a593Smuzhiyun 	[GFX3D_CLK] = &gfx3d_clk.clkr,
2672*4882a593Smuzhiyun 	[IJPEG_SRC] = &ijpeg_src.clkr,
2673*4882a593Smuzhiyun 	[IJPEG_CLK] = &ijpeg_clk.clkr,
2674*4882a593Smuzhiyun 	[JPEGD_SRC] = &jpegd_src.clkr,
2675*4882a593Smuzhiyun 	[JPEGD_CLK] = &jpegd_clk.clkr,
2676*4882a593Smuzhiyun 	[MDP_SRC] = &mdp_src.clkr,
2677*4882a593Smuzhiyun 	[MDP_CLK] = &mdp_clk.clkr,
2678*4882a593Smuzhiyun 	[MDP_LUT_CLK] = &mdp_lut_clk.clkr,
2679*4882a593Smuzhiyun 	[DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
2680*4882a593Smuzhiyun 	[DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
2681*4882a593Smuzhiyun 	[DSI2_SRC] = &dsi2_src.clkr,
2682*4882a593Smuzhiyun 	[DSI2_CLK] = &dsi2_clk.clkr,
2683*4882a593Smuzhiyun 	[DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
2684*4882a593Smuzhiyun 	[DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
2685*4882a593Smuzhiyun 	[DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
2686*4882a593Smuzhiyun 	[DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
2687*4882a593Smuzhiyun 	[DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
2688*4882a593Smuzhiyun 	[DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
2689*4882a593Smuzhiyun 	[DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
2690*4882a593Smuzhiyun 	[DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
2691*4882a593Smuzhiyun 	[ROT_SRC] = &rot_src.clkr,
2692*4882a593Smuzhiyun 	[ROT_CLK] = &rot_clk.clkr,
2693*4882a593Smuzhiyun 	[TV_ENC_CLK] = &tv_enc_clk.clkr,
2694*4882a593Smuzhiyun 	[TV_DAC_CLK] = &tv_dac_clk.clkr,
2695*4882a593Smuzhiyun 	[HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
2696*4882a593Smuzhiyun 	[MDP_TV_CLK] = &mdp_tv_clk.clkr,
2697*4882a593Smuzhiyun 	[TV_SRC] = &tv_src.clkr,
2698*4882a593Smuzhiyun 	[VCODEC_SRC] = &vcodec_src.clkr,
2699*4882a593Smuzhiyun 	[VCODEC_CLK] = &vcodec_clk.clkr,
2700*4882a593Smuzhiyun 	[VFE_SRC] = &vfe_src.clkr,
2701*4882a593Smuzhiyun 	[VFE_CLK] = &vfe_clk.clkr,
2702*4882a593Smuzhiyun 	[VFE_CSI_CLK] = &vfe_csi_clk.clkr,
2703*4882a593Smuzhiyun 	[VPE_SRC] = &vpe_src.clkr,
2704*4882a593Smuzhiyun 	[VPE_CLK] = &vpe_clk.clkr,
2705*4882a593Smuzhiyun 	[DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
2706*4882a593Smuzhiyun 	[DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
2707*4882a593Smuzhiyun 	[CAMCLK0_SRC] = &camclk0_src.clkr,
2708*4882a593Smuzhiyun 	[CAMCLK0_CLK] = &camclk0_clk.clkr,
2709*4882a593Smuzhiyun 	[CAMCLK1_SRC] = &camclk1_src.clkr,
2710*4882a593Smuzhiyun 	[CAMCLK1_CLK] = &camclk1_clk.clkr,
2711*4882a593Smuzhiyun 	[CAMCLK2_SRC] = &camclk2_src.clkr,
2712*4882a593Smuzhiyun 	[CAMCLK2_CLK] = &camclk2_clk.clkr,
2713*4882a593Smuzhiyun 	[CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
2714*4882a593Smuzhiyun 	[CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
2715*4882a593Smuzhiyun 	[CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
2716*4882a593Smuzhiyun 	[CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
2717*4882a593Smuzhiyun 	[PLL2] = &pll2.clkr,
2718*4882a593Smuzhiyun };
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun static const struct qcom_reset_map mmcc_msm8960_resets[] = {
2721*4882a593Smuzhiyun 	[VPE_AXI_RESET] = { 0x0208, 15 },
2722*4882a593Smuzhiyun 	[IJPEG_AXI_RESET] = { 0x0208, 14 },
2723*4882a593Smuzhiyun 	[MPD_AXI_RESET] = { 0x0208, 13 },
2724*4882a593Smuzhiyun 	[VFE_AXI_RESET] = { 0x0208, 9 },
2725*4882a593Smuzhiyun 	[SP_AXI_RESET] = { 0x0208, 8 },
2726*4882a593Smuzhiyun 	[VCODEC_AXI_RESET] = { 0x0208, 7 },
2727*4882a593Smuzhiyun 	[ROT_AXI_RESET] = { 0x0208, 6 },
2728*4882a593Smuzhiyun 	[VCODEC_AXI_A_RESET] = { 0x0208, 5 },
2729*4882a593Smuzhiyun 	[VCODEC_AXI_B_RESET] = { 0x0208, 4 },
2730*4882a593Smuzhiyun 	[FAB_S3_AXI_RESET] = { 0x0208, 3 },
2731*4882a593Smuzhiyun 	[FAB_S2_AXI_RESET] = { 0x0208, 2 },
2732*4882a593Smuzhiyun 	[FAB_S1_AXI_RESET] = { 0x0208, 1 },
2733*4882a593Smuzhiyun 	[FAB_S0_AXI_RESET] = { 0x0208 },
2734*4882a593Smuzhiyun 	[SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
2735*4882a593Smuzhiyun 	[SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
2736*4882a593Smuzhiyun 	[SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
2737*4882a593Smuzhiyun 	[SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
2738*4882a593Smuzhiyun 	[SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
2739*4882a593Smuzhiyun 	[SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
2740*4882a593Smuzhiyun 	[SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
2741*4882a593Smuzhiyun 	[SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
2742*4882a593Smuzhiyun 	[SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
2743*4882a593Smuzhiyun 	[SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
2744*4882a593Smuzhiyun 	[SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 },
2745*4882a593Smuzhiyun 	[SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 },
2746*4882a593Smuzhiyun 	[APU_AHB_RESET] = { 0x020c, 18 },
2747*4882a593Smuzhiyun 	[CSI_AHB_RESET] = { 0x020c, 17 },
2748*4882a593Smuzhiyun 	[TV_ENC_AHB_RESET] = { 0x020c, 15 },
2749*4882a593Smuzhiyun 	[VPE_AHB_RESET] = { 0x020c, 14 },
2750*4882a593Smuzhiyun 	[FABRIC_AHB_RESET] = { 0x020c, 13 },
2751*4882a593Smuzhiyun 	[GFX2D0_AHB_RESET] = { 0x020c, 12 },
2752*4882a593Smuzhiyun 	[GFX2D1_AHB_RESET] = { 0x020c, 11 },
2753*4882a593Smuzhiyun 	[GFX3D_AHB_RESET] = { 0x020c, 10 },
2754*4882a593Smuzhiyun 	[HDMI_AHB_RESET] = { 0x020c, 9 },
2755*4882a593Smuzhiyun 	[MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
2756*4882a593Smuzhiyun 	[IJPEG_AHB_RESET] = { 0x020c, 7 },
2757*4882a593Smuzhiyun 	[DSI_M_AHB_RESET] = { 0x020c, 6 },
2758*4882a593Smuzhiyun 	[DSI_S_AHB_RESET] = { 0x020c, 5 },
2759*4882a593Smuzhiyun 	[JPEGD_AHB_RESET] = { 0x020c, 4 },
2760*4882a593Smuzhiyun 	[MDP_AHB_RESET] = { 0x020c, 3 },
2761*4882a593Smuzhiyun 	[ROT_AHB_RESET] = { 0x020c, 2 },
2762*4882a593Smuzhiyun 	[VCODEC_AHB_RESET] = { 0x020c, 1 },
2763*4882a593Smuzhiyun 	[VFE_AHB_RESET] = { 0x020c, 0 },
2764*4882a593Smuzhiyun 	[DSI2_M_AHB_RESET] = { 0x0210, 31 },
2765*4882a593Smuzhiyun 	[DSI2_S_AHB_RESET] = { 0x0210, 30 },
2766*4882a593Smuzhiyun 	[CSIPHY2_RESET] = { 0x0210, 29 },
2767*4882a593Smuzhiyun 	[CSI_PIX1_RESET] = { 0x0210, 28 },
2768*4882a593Smuzhiyun 	[CSIPHY0_RESET] = { 0x0210, 27 },
2769*4882a593Smuzhiyun 	[CSIPHY1_RESET] = { 0x0210, 26 },
2770*4882a593Smuzhiyun 	[DSI2_RESET] = { 0x0210, 25 },
2771*4882a593Smuzhiyun 	[VFE_CSI_RESET] = { 0x0210, 24 },
2772*4882a593Smuzhiyun 	[MDP_RESET] = { 0x0210, 21 },
2773*4882a593Smuzhiyun 	[AMP_RESET] = { 0x0210, 20 },
2774*4882a593Smuzhiyun 	[JPEGD_RESET] = { 0x0210, 19 },
2775*4882a593Smuzhiyun 	[CSI1_RESET] = { 0x0210, 18 },
2776*4882a593Smuzhiyun 	[VPE_RESET] = { 0x0210, 17 },
2777*4882a593Smuzhiyun 	[MMSS_FABRIC_RESET] = { 0x0210, 16 },
2778*4882a593Smuzhiyun 	[VFE_RESET] = { 0x0210, 15 },
2779*4882a593Smuzhiyun 	[GFX2D0_RESET] = { 0x0210, 14 },
2780*4882a593Smuzhiyun 	[GFX2D1_RESET] = { 0x0210, 13 },
2781*4882a593Smuzhiyun 	[GFX3D_RESET] = { 0x0210, 12 },
2782*4882a593Smuzhiyun 	[HDMI_RESET] = { 0x0210, 11 },
2783*4882a593Smuzhiyun 	[MMSS_IMEM_RESET] = { 0x0210, 10 },
2784*4882a593Smuzhiyun 	[IJPEG_RESET] = { 0x0210, 9 },
2785*4882a593Smuzhiyun 	[CSI0_RESET] = { 0x0210, 8 },
2786*4882a593Smuzhiyun 	[DSI_RESET] = { 0x0210, 7 },
2787*4882a593Smuzhiyun 	[VCODEC_RESET] = { 0x0210, 6 },
2788*4882a593Smuzhiyun 	[MDP_TV_RESET] = { 0x0210, 4 },
2789*4882a593Smuzhiyun 	[MDP_VSYNC_RESET] = { 0x0210, 3 },
2790*4882a593Smuzhiyun 	[ROT_RESET] = { 0x0210, 2 },
2791*4882a593Smuzhiyun 	[TV_HDMI_RESET] = { 0x0210, 1 },
2792*4882a593Smuzhiyun 	[TV_ENC_RESET] = { 0x0210 },
2793*4882a593Smuzhiyun 	[CSI2_RESET] = { 0x0214, 2 },
2794*4882a593Smuzhiyun 	[CSI_RDI1_RESET] = { 0x0214, 1 },
2795*4882a593Smuzhiyun 	[CSI_RDI2_RESET] = { 0x0214 },
2796*4882a593Smuzhiyun };
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun static struct clk_regmap *mmcc_apq8064_clks[] = {
2799*4882a593Smuzhiyun 	[AMP_AHB_CLK] = &amp_ahb_clk.clkr,
2800*4882a593Smuzhiyun 	[DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
2801*4882a593Smuzhiyun 	[JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
2802*4882a593Smuzhiyun 	[DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
2803*4882a593Smuzhiyun 	[DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
2804*4882a593Smuzhiyun 	[VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
2805*4882a593Smuzhiyun 	[SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
2806*4882a593Smuzhiyun 	[HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
2807*4882a593Smuzhiyun 	[VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
2808*4882a593Smuzhiyun 	[ROT_AHB_CLK] = &rot_ahb_clk.clkr,
2809*4882a593Smuzhiyun 	[VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
2810*4882a593Smuzhiyun 	[MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
2811*4882a593Smuzhiyun 	[DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
2812*4882a593Smuzhiyun 	[CSI_AHB_CLK] = &csi_ahb_clk.clkr,
2813*4882a593Smuzhiyun 	[MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
2814*4882a593Smuzhiyun 	[IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
2815*4882a593Smuzhiyun 	[HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
2816*4882a593Smuzhiyun 	[GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
2817*4882a593Smuzhiyun 	[JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
2818*4882a593Smuzhiyun 	[GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
2819*4882a593Smuzhiyun 	[MDP_AXI_CLK] = &mdp_axi_clk.clkr,
2820*4882a593Smuzhiyun 	[MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
2821*4882a593Smuzhiyun 	[IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
2822*4882a593Smuzhiyun 	[GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
2823*4882a593Smuzhiyun 	[VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
2824*4882a593Smuzhiyun 	[VFE_AXI_CLK] = &vfe_axi_clk.clkr,
2825*4882a593Smuzhiyun 	[VPE_AXI_CLK] = &vpe_axi_clk.clkr,
2826*4882a593Smuzhiyun 	[ROT_AXI_CLK] = &rot_axi_clk.clkr,
2827*4882a593Smuzhiyun 	[VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
2828*4882a593Smuzhiyun 	[VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
2829*4882a593Smuzhiyun 	[CSI0_SRC] = &csi0_src.clkr,
2830*4882a593Smuzhiyun 	[CSI0_CLK] = &csi0_clk.clkr,
2831*4882a593Smuzhiyun 	[CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
2832*4882a593Smuzhiyun 	[CSI1_SRC] = &csi1_src.clkr,
2833*4882a593Smuzhiyun 	[CSI1_CLK] = &csi1_clk.clkr,
2834*4882a593Smuzhiyun 	[CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
2835*4882a593Smuzhiyun 	[CSI2_SRC] = &csi2_src.clkr,
2836*4882a593Smuzhiyun 	[CSI2_CLK] = &csi2_clk.clkr,
2837*4882a593Smuzhiyun 	[CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
2838*4882a593Smuzhiyun 	[DSI_SRC] = &dsi1_src.clkr,
2839*4882a593Smuzhiyun 	[DSI_CLK] = &dsi1_clk.clkr,
2840*4882a593Smuzhiyun 	[CSI_PIX_CLK] = &csi_pix_clk.clkr,
2841*4882a593Smuzhiyun 	[CSI_RDI_CLK] = &csi_rdi_clk.clkr,
2842*4882a593Smuzhiyun 	[MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
2843*4882a593Smuzhiyun 	[HDMI_APP_CLK] = &hdmi_app_clk.clkr,
2844*4882a593Smuzhiyun 	[CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
2845*4882a593Smuzhiyun 	[CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
2846*4882a593Smuzhiyun 	[CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
2847*4882a593Smuzhiyun 	[GFX3D_SRC] = &gfx3d_src.clkr,
2848*4882a593Smuzhiyun 	[GFX3D_CLK] = &gfx3d_clk.clkr,
2849*4882a593Smuzhiyun 	[IJPEG_SRC] = &ijpeg_src.clkr,
2850*4882a593Smuzhiyun 	[IJPEG_CLK] = &ijpeg_clk.clkr,
2851*4882a593Smuzhiyun 	[JPEGD_SRC] = &jpegd_src.clkr,
2852*4882a593Smuzhiyun 	[JPEGD_CLK] = &jpegd_clk.clkr,
2853*4882a593Smuzhiyun 	[MDP_SRC] = &mdp_src.clkr,
2854*4882a593Smuzhiyun 	[MDP_CLK] = &mdp_clk.clkr,
2855*4882a593Smuzhiyun 	[MDP_LUT_CLK] = &mdp_lut_clk.clkr,
2856*4882a593Smuzhiyun 	[DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
2857*4882a593Smuzhiyun 	[DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
2858*4882a593Smuzhiyun 	[DSI2_SRC] = &dsi2_src.clkr,
2859*4882a593Smuzhiyun 	[DSI2_CLK] = &dsi2_clk.clkr,
2860*4882a593Smuzhiyun 	[DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
2861*4882a593Smuzhiyun 	[DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
2862*4882a593Smuzhiyun 	[DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
2863*4882a593Smuzhiyun 	[DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
2864*4882a593Smuzhiyun 	[DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
2865*4882a593Smuzhiyun 	[DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
2866*4882a593Smuzhiyun 	[DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
2867*4882a593Smuzhiyun 	[DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
2868*4882a593Smuzhiyun 	[ROT_SRC] = &rot_src.clkr,
2869*4882a593Smuzhiyun 	[ROT_CLK] = &rot_clk.clkr,
2870*4882a593Smuzhiyun 	[TV_DAC_CLK] = &tv_dac_clk.clkr,
2871*4882a593Smuzhiyun 	[HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
2872*4882a593Smuzhiyun 	[MDP_TV_CLK] = &mdp_tv_clk.clkr,
2873*4882a593Smuzhiyun 	[TV_SRC] = &tv_src.clkr,
2874*4882a593Smuzhiyun 	[VCODEC_SRC] = &vcodec_src.clkr,
2875*4882a593Smuzhiyun 	[VCODEC_CLK] = &vcodec_clk.clkr,
2876*4882a593Smuzhiyun 	[VFE_SRC] = &vfe_src.clkr,
2877*4882a593Smuzhiyun 	[VFE_CLK] = &vfe_clk.clkr,
2878*4882a593Smuzhiyun 	[VFE_CSI_CLK] = &vfe_csi_clk.clkr,
2879*4882a593Smuzhiyun 	[VPE_SRC] = &vpe_src.clkr,
2880*4882a593Smuzhiyun 	[VPE_CLK] = &vpe_clk.clkr,
2881*4882a593Smuzhiyun 	[DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
2882*4882a593Smuzhiyun 	[DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
2883*4882a593Smuzhiyun 	[CAMCLK0_SRC] = &camclk0_src.clkr,
2884*4882a593Smuzhiyun 	[CAMCLK0_CLK] = &camclk0_clk.clkr,
2885*4882a593Smuzhiyun 	[CAMCLK1_SRC] = &camclk1_src.clkr,
2886*4882a593Smuzhiyun 	[CAMCLK1_CLK] = &camclk1_clk.clkr,
2887*4882a593Smuzhiyun 	[CAMCLK2_SRC] = &camclk2_src.clkr,
2888*4882a593Smuzhiyun 	[CAMCLK2_CLK] = &camclk2_clk.clkr,
2889*4882a593Smuzhiyun 	[CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
2890*4882a593Smuzhiyun 	[CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
2891*4882a593Smuzhiyun 	[CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
2892*4882a593Smuzhiyun 	[CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
2893*4882a593Smuzhiyun 	[PLL2] = &pll2.clkr,
2894*4882a593Smuzhiyun 	[RGB_TV_CLK] = &rgb_tv_clk.clkr,
2895*4882a593Smuzhiyun 	[NPL_TV_CLK] = &npl_tv_clk.clkr,
2896*4882a593Smuzhiyun 	[VCAP_AHB_CLK] = &vcap_ahb_clk.clkr,
2897*4882a593Smuzhiyun 	[VCAP_AXI_CLK] = &vcap_axi_clk.clkr,
2898*4882a593Smuzhiyun 	[VCAP_SRC] = &vcap_src.clkr,
2899*4882a593Smuzhiyun 	[VCAP_CLK] = &vcap_clk.clkr,
2900*4882a593Smuzhiyun 	[VCAP_NPL_CLK] = &vcap_npl_clk.clkr,
2901*4882a593Smuzhiyun 	[PLL15] = &pll15.clkr,
2902*4882a593Smuzhiyun };
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun static const struct qcom_reset_map mmcc_apq8064_resets[] = {
2905*4882a593Smuzhiyun 	[GFX3D_AXI_RESET] = { 0x0208, 17 },
2906*4882a593Smuzhiyun 	[VCAP_AXI_RESET] = { 0x0208, 16 },
2907*4882a593Smuzhiyun 	[VPE_AXI_RESET] = { 0x0208, 15 },
2908*4882a593Smuzhiyun 	[IJPEG_AXI_RESET] = { 0x0208, 14 },
2909*4882a593Smuzhiyun 	[MPD_AXI_RESET] = { 0x0208, 13 },
2910*4882a593Smuzhiyun 	[VFE_AXI_RESET] = { 0x0208, 9 },
2911*4882a593Smuzhiyun 	[SP_AXI_RESET] = { 0x0208, 8 },
2912*4882a593Smuzhiyun 	[VCODEC_AXI_RESET] = { 0x0208, 7 },
2913*4882a593Smuzhiyun 	[ROT_AXI_RESET] = { 0x0208, 6 },
2914*4882a593Smuzhiyun 	[VCODEC_AXI_A_RESET] = { 0x0208, 5 },
2915*4882a593Smuzhiyun 	[VCODEC_AXI_B_RESET] = { 0x0208, 4 },
2916*4882a593Smuzhiyun 	[FAB_S3_AXI_RESET] = { 0x0208, 3 },
2917*4882a593Smuzhiyun 	[FAB_S2_AXI_RESET] = { 0x0208, 2 },
2918*4882a593Smuzhiyun 	[FAB_S1_AXI_RESET] = { 0x0208, 1 },
2919*4882a593Smuzhiyun 	[FAB_S0_AXI_RESET] = { 0x0208 },
2920*4882a593Smuzhiyun 	[SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
2921*4882a593Smuzhiyun 	[SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
2922*4882a593Smuzhiyun 	[SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
2923*4882a593Smuzhiyun 	[SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
2924*4882a593Smuzhiyun 	[SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
2925*4882a593Smuzhiyun 	[SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
2926*4882a593Smuzhiyun 	[SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
2927*4882a593Smuzhiyun 	[SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
2928*4882a593Smuzhiyun 	[SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
2929*4882a593Smuzhiyun 	[SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
2930*4882a593Smuzhiyun 	[APU_AHB_RESET] = { 0x020c, 18 },
2931*4882a593Smuzhiyun 	[CSI_AHB_RESET] = { 0x020c, 17 },
2932*4882a593Smuzhiyun 	[TV_ENC_AHB_RESET] = { 0x020c, 15 },
2933*4882a593Smuzhiyun 	[VPE_AHB_RESET] = { 0x020c, 14 },
2934*4882a593Smuzhiyun 	[FABRIC_AHB_RESET] = { 0x020c, 13 },
2935*4882a593Smuzhiyun 	[GFX3D_AHB_RESET] = { 0x020c, 10 },
2936*4882a593Smuzhiyun 	[HDMI_AHB_RESET] = { 0x020c, 9 },
2937*4882a593Smuzhiyun 	[MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
2938*4882a593Smuzhiyun 	[IJPEG_AHB_RESET] = { 0x020c, 7 },
2939*4882a593Smuzhiyun 	[DSI_M_AHB_RESET] = { 0x020c, 6 },
2940*4882a593Smuzhiyun 	[DSI_S_AHB_RESET] = { 0x020c, 5 },
2941*4882a593Smuzhiyun 	[JPEGD_AHB_RESET] = { 0x020c, 4 },
2942*4882a593Smuzhiyun 	[MDP_AHB_RESET] = { 0x020c, 3 },
2943*4882a593Smuzhiyun 	[ROT_AHB_RESET] = { 0x020c, 2 },
2944*4882a593Smuzhiyun 	[VCODEC_AHB_RESET] = { 0x020c, 1 },
2945*4882a593Smuzhiyun 	[VFE_AHB_RESET] = { 0x020c, 0 },
2946*4882a593Smuzhiyun 	[SMMU_VCAP_AHB_RESET] = { 0x0200, 3 },
2947*4882a593Smuzhiyun 	[VCAP_AHB_RESET] = { 0x0200, 2 },
2948*4882a593Smuzhiyun 	[DSI2_M_AHB_RESET] = { 0x0200, 1 },
2949*4882a593Smuzhiyun 	[DSI2_S_AHB_RESET] = { 0x0200, 0 },
2950*4882a593Smuzhiyun 	[CSIPHY2_RESET] = { 0x0210, 31 },
2951*4882a593Smuzhiyun 	[CSI_PIX1_RESET] = { 0x0210, 30 },
2952*4882a593Smuzhiyun 	[CSIPHY0_RESET] = { 0x0210, 29 },
2953*4882a593Smuzhiyun 	[CSIPHY1_RESET] = { 0x0210, 28 },
2954*4882a593Smuzhiyun 	[CSI_RDI_RESET] = { 0x0210, 27 },
2955*4882a593Smuzhiyun 	[CSI_PIX_RESET] = { 0x0210, 26 },
2956*4882a593Smuzhiyun 	[DSI2_RESET] = { 0x0210, 25 },
2957*4882a593Smuzhiyun 	[VFE_CSI_RESET] = { 0x0210, 24 },
2958*4882a593Smuzhiyun 	[MDP_RESET] = { 0x0210, 21 },
2959*4882a593Smuzhiyun 	[AMP_RESET] = { 0x0210, 20 },
2960*4882a593Smuzhiyun 	[JPEGD_RESET] = { 0x0210, 19 },
2961*4882a593Smuzhiyun 	[CSI1_RESET] = { 0x0210, 18 },
2962*4882a593Smuzhiyun 	[VPE_RESET] = { 0x0210, 17 },
2963*4882a593Smuzhiyun 	[MMSS_FABRIC_RESET] = { 0x0210, 16 },
2964*4882a593Smuzhiyun 	[VFE_RESET] = { 0x0210, 15 },
2965*4882a593Smuzhiyun 	[GFX3D_RESET] = { 0x0210, 12 },
2966*4882a593Smuzhiyun 	[HDMI_RESET] = { 0x0210, 11 },
2967*4882a593Smuzhiyun 	[MMSS_IMEM_RESET] = { 0x0210, 10 },
2968*4882a593Smuzhiyun 	[IJPEG_RESET] = { 0x0210, 9 },
2969*4882a593Smuzhiyun 	[CSI0_RESET] = { 0x0210, 8 },
2970*4882a593Smuzhiyun 	[DSI_RESET] = { 0x0210, 7 },
2971*4882a593Smuzhiyun 	[VCODEC_RESET] = { 0x0210, 6 },
2972*4882a593Smuzhiyun 	[MDP_TV_RESET] = { 0x0210, 4 },
2973*4882a593Smuzhiyun 	[MDP_VSYNC_RESET] = { 0x0210, 3 },
2974*4882a593Smuzhiyun 	[ROT_RESET] = { 0x0210, 2 },
2975*4882a593Smuzhiyun 	[TV_HDMI_RESET] = { 0x0210, 1 },
2976*4882a593Smuzhiyun 	[VCAP_NPL_RESET] = { 0x0214, 4 },
2977*4882a593Smuzhiyun 	[VCAP_RESET] = { 0x0214, 3 },
2978*4882a593Smuzhiyun 	[CSI2_RESET] = { 0x0214, 2 },
2979*4882a593Smuzhiyun 	[CSI_RDI1_RESET] = { 0x0214, 1 },
2980*4882a593Smuzhiyun 	[CSI_RDI2_RESET] = { 0x0214 },
2981*4882a593Smuzhiyun };
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun static const struct regmap_config mmcc_msm8960_regmap_config = {
2984*4882a593Smuzhiyun 	.reg_bits	= 32,
2985*4882a593Smuzhiyun 	.reg_stride	= 4,
2986*4882a593Smuzhiyun 	.val_bits	= 32,
2987*4882a593Smuzhiyun 	.max_register	= 0x334,
2988*4882a593Smuzhiyun 	.fast_io	= true,
2989*4882a593Smuzhiyun };
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun static const struct regmap_config mmcc_apq8064_regmap_config = {
2992*4882a593Smuzhiyun 	.reg_bits	= 32,
2993*4882a593Smuzhiyun 	.reg_stride	= 4,
2994*4882a593Smuzhiyun 	.val_bits	= 32,
2995*4882a593Smuzhiyun 	.max_register	= 0x350,
2996*4882a593Smuzhiyun 	.fast_io	= true,
2997*4882a593Smuzhiyun };
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun static const struct qcom_cc_desc mmcc_msm8960_desc = {
3000*4882a593Smuzhiyun 	.config = &mmcc_msm8960_regmap_config,
3001*4882a593Smuzhiyun 	.clks = mmcc_msm8960_clks,
3002*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(mmcc_msm8960_clks),
3003*4882a593Smuzhiyun 	.resets = mmcc_msm8960_resets,
3004*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(mmcc_msm8960_resets),
3005*4882a593Smuzhiyun };
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun static const struct qcom_cc_desc mmcc_apq8064_desc = {
3008*4882a593Smuzhiyun 	.config = &mmcc_apq8064_regmap_config,
3009*4882a593Smuzhiyun 	.clks = mmcc_apq8064_clks,
3010*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(mmcc_apq8064_clks),
3011*4882a593Smuzhiyun 	.resets = mmcc_apq8064_resets,
3012*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(mmcc_apq8064_resets),
3013*4882a593Smuzhiyun };
3014*4882a593Smuzhiyun 
3015*4882a593Smuzhiyun static const struct of_device_id mmcc_msm8960_match_table[] = {
3016*4882a593Smuzhiyun 	{ .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc },
3017*4882a593Smuzhiyun 	{ .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc },
3018*4882a593Smuzhiyun 	{ }
3019*4882a593Smuzhiyun };
3020*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table);
3021*4882a593Smuzhiyun 
mmcc_msm8960_probe(struct platform_device * pdev)3022*4882a593Smuzhiyun static int mmcc_msm8960_probe(struct platform_device *pdev)
3023*4882a593Smuzhiyun {
3024*4882a593Smuzhiyun 	const struct of_device_id *match;
3025*4882a593Smuzhiyun 	struct regmap *regmap;
3026*4882a593Smuzhiyun 	bool is_8064;
3027*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun 	match = of_match_device(mmcc_msm8960_match_table, dev);
3030*4882a593Smuzhiyun 	if (!match)
3031*4882a593Smuzhiyun 		return -EINVAL;
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 	is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064");
3034*4882a593Smuzhiyun 	if (is_8064) {
3035*4882a593Smuzhiyun 		gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064;
3036*4882a593Smuzhiyun 		gfx3d_src.clkr.hw.init = &gfx3d_8064_init;
3037*4882a593Smuzhiyun 		gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
3038*4882a593Smuzhiyun 		gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
3039*4882a593Smuzhiyun 	}
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, match->data);
3042*4882a593Smuzhiyun 	if (IS_ERR(regmap))
3043*4882a593Smuzhiyun 		return PTR_ERR(regmap);
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	clk_pll_configure_sr(&pll15, regmap, &pll15_config, false);
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, match->data, regmap);
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun static struct platform_driver mmcc_msm8960_driver = {
3051*4882a593Smuzhiyun 	.probe		= mmcc_msm8960_probe,
3052*4882a593Smuzhiyun 	.driver		= {
3053*4882a593Smuzhiyun 		.name	= "mmcc-msm8960",
3054*4882a593Smuzhiyun 		.of_match_table = mmcc_msm8960_match_table,
3055*4882a593Smuzhiyun 	},
3056*4882a593Smuzhiyun };
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun module_platform_driver(mmcc_msm8960_driver);
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver");
3061*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3062*4882a593Smuzhiyun MODULE_ALIAS("platform:mmcc-msm8960");
3063