1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun #include <linux/reset-controller.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,mmcc-apq8084.h>
13*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,mmcc-apq8084.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "common.h"
16*4882a593Smuzhiyun #include "clk-regmap.h"
17*4882a593Smuzhiyun #include "clk-pll.h"
18*4882a593Smuzhiyun #include "clk-rcg.h"
19*4882a593Smuzhiyun #include "clk-branch.h"
20*4882a593Smuzhiyun #include "reset.h"
21*4882a593Smuzhiyun #include "gdsc.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun P_XO,
25*4882a593Smuzhiyun P_MMPLL0,
26*4882a593Smuzhiyun P_EDPLINK,
27*4882a593Smuzhiyun P_MMPLL1,
28*4882a593Smuzhiyun P_HDMIPLL,
29*4882a593Smuzhiyun P_GPLL0,
30*4882a593Smuzhiyun P_EDPVCO,
31*4882a593Smuzhiyun P_MMPLL4,
32*4882a593Smuzhiyun P_DSI0PLL,
33*4882a593Smuzhiyun P_DSI0PLL_BYTE,
34*4882a593Smuzhiyun P_MMPLL2,
35*4882a593Smuzhiyun P_MMPLL3,
36*4882a593Smuzhiyun P_GPLL1,
37*4882a593Smuzhiyun P_DSI1PLL,
38*4882a593Smuzhiyun P_DSI1PLL_BYTE,
39*4882a593Smuzhiyun P_MMSLEEP,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
43*4882a593Smuzhiyun { P_XO, 0 },
44*4882a593Smuzhiyun { P_MMPLL0, 1 },
45*4882a593Smuzhiyun { P_MMPLL1, 2 },
46*4882a593Smuzhiyun { P_GPLL0, 5 }
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const char * const mmcc_xo_mmpll0_mmpll1_gpll0[] = {
50*4882a593Smuzhiyun "xo",
51*4882a593Smuzhiyun "mmpll0_vote",
52*4882a593Smuzhiyun "mmpll1_vote",
53*4882a593Smuzhiyun "mmss_gpll0_vote",
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
57*4882a593Smuzhiyun { P_XO, 0 },
58*4882a593Smuzhiyun { P_MMPLL0, 1 },
59*4882a593Smuzhiyun { P_HDMIPLL, 4 },
60*4882a593Smuzhiyun { P_GPLL0, 5 },
61*4882a593Smuzhiyun { P_DSI0PLL, 2 },
62*4882a593Smuzhiyun { P_DSI1PLL, 3 }
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const char * const mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
66*4882a593Smuzhiyun "xo",
67*4882a593Smuzhiyun "mmpll0_vote",
68*4882a593Smuzhiyun "hdmipll",
69*4882a593Smuzhiyun "mmss_gpll0_vote",
70*4882a593Smuzhiyun "dsi0pll",
71*4882a593Smuzhiyun "dsi1pll",
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct parent_map mmcc_xo_mmpll0_1_2_gpll0_map[] = {
75*4882a593Smuzhiyun { P_XO, 0 },
76*4882a593Smuzhiyun { P_MMPLL0, 1 },
77*4882a593Smuzhiyun { P_MMPLL1, 2 },
78*4882a593Smuzhiyun { P_GPLL0, 5 },
79*4882a593Smuzhiyun { P_MMPLL2, 3 }
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const char * const mmcc_xo_mmpll0_1_2_gpll0[] = {
83*4882a593Smuzhiyun "xo",
84*4882a593Smuzhiyun "mmpll0_vote",
85*4882a593Smuzhiyun "mmpll1_vote",
86*4882a593Smuzhiyun "mmss_gpll0_vote",
87*4882a593Smuzhiyun "mmpll2",
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
91*4882a593Smuzhiyun { P_XO, 0 },
92*4882a593Smuzhiyun { P_MMPLL0, 1 },
93*4882a593Smuzhiyun { P_MMPLL1, 2 },
94*4882a593Smuzhiyun { P_GPLL0, 5 },
95*4882a593Smuzhiyun { P_MMPLL3, 3 }
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const char * const mmcc_xo_mmpll0_1_3_gpll0[] = {
99*4882a593Smuzhiyun "xo",
100*4882a593Smuzhiyun "mmpll0_vote",
101*4882a593Smuzhiyun "mmpll1_vote",
102*4882a593Smuzhiyun "mmss_gpll0_vote",
103*4882a593Smuzhiyun "mmpll3",
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
107*4882a593Smuzhiyun { P_XO, 0 },
108*4882a593Smuzhiyun { P_EDPLINK, 4 },
109*4882a593Smuzhiyun { P_HDMIPLL, 3 },
110*4882a593Smuzhiyun { P_EDPVCO, 5 },
111*4882a593Smuzhiyun { P_DSI0PLL, 1 },
112*4882a593Smuzhiyun { P_DSI1PLL, 2 }
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const char * const mmcc_xo_dsi_hdmi_edp[] = {
116*4882a593Smuzhiyun "xo",
117*4882a593Smuzhiyun "edp_link_clk",
118*4882a593Smuzhiyun "hdmipll",
119*4882a593Smuzhiyun "edp_vco_div",
120*4882a593Smuzhiyun "dsi0pll",
121*4882a593Smuzhiyun "dsi1pll",
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
125*4882a593Smuzhiyun { P_XO, 0 },
126*4882a593Smuzhiyun { P_EDPLINK, 4 },
127*4882a593Smuzhiyun { P_HDMIPLL, 3 },
128*4882a593Smuzhiyun { P_GPLL0, 5 },
129*4882a593Smuzhiyun { P_DSI0PLL, 1 },
130*4882a593Smuzhiyun { P_DSI1PLL, 2 }
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const char * const mmcc_xo_dsi_hdmi_edp_gpll0[] = {
134*4882a593Smuzhiyun "xo",
135*4882a593Smuzhiyun "edp_link_clk",
136*4882a593Smuzhiyun "hdmipll",
137*4882a593Smuzhiyun "gpll0_vote",
138*4882a593Smuzhiyun "dsi0pll",
139*4882a593Smuzhiyun "dsi1pll",
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
143*4882a593Smuzhiyun { P_XO, 0 },
144*4882a593Smuzhiyun { P_EDPLINK, 4 },
145*4882a593Smuzhiyun { P_HDMIPLL, 3 },
146*4882a593Smuzhiyun { P_GPLL0, 5 },
147*4882a593Smuzhiyun { P_DSI0PLL_BYTE, 1 },
148*4882a593Smuzhiyun { P_DSI1PLL_BYTE, 2 }
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static const char * const mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
152*4882a593Smuzhiyun "xo",
153*4882a593Smuzhiyun "edp_link_clk",
154*4882a593Smuzhiyun "hdmipll",
155*4882a593Smuzhiyun "gpll0_vote",
156*4882a593Smuzhiyun "dsi0pllbyte",
157*4882a593Smuzhiyun "dsi1pllbyte",
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const struct parent_map mmcc_xo_mmpll0_1_4_gpll0_map[] = {
161*4882a593Smuzhiyun { P_XO, 0 },
162*4882a593Smuzhiyun { P_MMPLL0, 1 },
163*4882a593Smuzhiyun { P_MMPLL1, 2 },
164*4882a593Smuzhiyun { P_GPLL0, 5 },
165*4882a593Smuzhiyun { P_MMPLL4, 3 }
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const char * const mmcc_xo_mmpll0_1_4_gpll0[] = {
169*4882a593Smuzhiyun "xo",
170*4882a593Smuzhiyun "mmpll0",
171*4882a593Smuzhiyun "mmpll1",
172*4882a593Smuzhiyun "mmpll4",
173*4882a593Smuzhiyun "gpll0",
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_map[] = {
177*4882a593Smuzhiyun { P_XO, 0 },
178*4882a593Smuzhiyun { P_MMPLL0, 1 },
179*4882a593Smuzhiyun { P_MMPLL1, 2 },
180*4882a593Smuzhiyun { P_MMPLL4, 3 },
181*4882a593Smuzhiyun { P_GPLL0, 5 },
182*4882a593Smuzhiyun { P_GPLL1, 4 }
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const char * const mmcc_xo_mmpll0_1_4_gpll1_0[] = {
186*4882a593Smuzhiyun "xo",
187*4882a593Smuzhiyun "mmpll0",
188*4882a593Smuzhiyun "mmpll1",
189*4882a593Smuzhiyun "mmpll4",
190*4882a593Smuzhiyun "gpll1",
191*4882a593Smuzhiyun "gpll0",
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map[] = {
195*4882a593Smuzhiyun { P_XO, 0 },
196*4882a593Smuzhiyun { P_MMPLL0, 1 },
197*4882a593Smuzhiyun { P_MMPLL1, 2 },
198*4882a593Smuzhiyun { P_MMPLL4, 3 },
199*4882a593Smuzhiyun { P_GPLL0, 5 },
200*4882a593Smuzhiyun { P_GPLL1, 4 },
201*4882a593Smuzhiyun { P_MMSLEEP, 6 }
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const char * const mmcc_xo_mmpll0_1_4_gpll1_0_sleep[] = {
205*4882a593Smuzhiyun "xo",
206*4882a593Smuzhiyun "mmpll0",
207*4882a593Smuzhiyun "mmpll1",
208*4882a593Smuzhiyun "mmpll4",
209*4882a593Smuzhiyun "gpll1",
210*4882a593Smuzhiyun "gpll0",
211*4882a593Smuzhiyun "sleep_clk_src",
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static struct clk_pll mmpll0 = {
215*4882a593Smuzhiyun .l_reg = 0x0004,
216*4882a593Smuzhiyun .m_reg = 0x0008,
217*4882a593Smuzhiyun .n_reg = 0x000c,
218*4882a593Smuzhiyun .config_reg = 0x0014,
219*4882a593Smuzhiyun .mode_reg = 0x0000,
220*4882a593Smuzhiyun .status_reg = 0x001c,
221*4882a593Smuzhiyun .status_bit = 17,
222*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
223*4882a593Smuzhiyun .name = "mmpll0",
224*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
225*4882a593Smuzhiyun .num_parents = 1,
226*4882a593Smuzhiyun .ops = &clk_pll_ops,
227*4882a593Smuzhiyun },
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct clk_regmap mmpll0_vote = {
231*4882a593Smuzhiyun .enable_reg = 0x0100,
232*4882a593Smuzhiyun .enable_mask = BIT(0),
233*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
234*4882a593Smuzhiyun .name = "mmpll0_vote",
235*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll0" },
236*4882a593Smuzhiyun .num_parents = 1,
237*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
238*4882a593Smuzhiyun },
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static struct clk_pll mmpll1 = {
242*4882a593Smuzhiyun .l_reg = 0x0044,
243*4882a593Smuzhiyun .m_reg = 0x0048,
244*4882a593Smuzhiyun .n_reg = 0x004c,
245*4882a593Smuzhiyun .config_reg = 0x0050,
246*4882a593Smuzhiyun .mode_reg = 0x0040,
247*4882a593Smuzhiyun .status_reg = 0x005c,
248*4882a593Smuzhiyun .status_bit = 17,
249*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
250*4882a593Smuzhiyun .name = "mmpll1",
251*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
252*4882a593Smuzhiyun .num_parents = 1,
253*4882a593Smuzhiyun .ops = &clk_pll_ops,
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static struct clk_regmap mmpll1_vote = {
258*4882a593Smuzhiyun .enable_reg = 0x0100,
259*4882a593Smuzhiyun .enable_mask = BIT(1),
260*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
261*4882a593Smuzhiyun .name = "mmpll1_vote",
262*4882a593Smuzhiyun .parent_names = (const char *[]){ "mmpll1" },
263*4882a593Smuzhiyun .num_parents = 1,
264*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
265*4882a593Smuzhiyun },
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct clk_pll mmpll2 = {
269*4882a593Smuzhiyun .l_reg = 0x4104,
270*4882a593Smuzhiyun .m_reg = 0x4108,
271*4882a593Smuzhiyun .n_reg = 0x410c,
272*4882a593Smuzhiyun .config_reg = 0x4110,
273*4882a593Smuzhiyun .mode_reg = 0x4100,
274*4882a593Smuzhiyun .status_reg = 0x411c,
275*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
276*4882a593Smuzhiyun .name = "mmpll2",
277*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
278*4882a593Smuzhiyun .num_parents = 1,
279*4882a593Smuzhiyun .ops = &clk_pll_ops,
280*4882a593Smuzhiyun },
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static struct clk_pll mmpll3 = {
284*4882a593Smuzhiyun .l_reg = 0x0084,
285*4882a593Smuzhiyun .m_reg = 0x0088,
286*4882a593Smuzhiyun .n_reg = 0x008c,
287*4882a593Smuzhiyun .config_reg = 0x0090,
288*4882a593Smuzhiyun .mode_reg = 0x0080,
289*4882a593Smuzhiyun .status_reg = 0x009c,
290*4882a593Smuzhiyun .status_bit = 17,
291*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
292*4882a593Smuzhiyun .name = "mmpll3",
293*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
294*4882a593Smuzhiyun .num_parents = 1,
295*4882a593Smuzhiyun .ops = &clk_pll_ops,
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static struct clk_pll mmpll4 = {
300*4882a593Smuzhiyun .l_reg = 0x00a4,
301*4882a593Smuzhiyun .m_reg = 0x00a8,
302*4882a593Smuzhiyun .n_reg = 0x00ac,
303*4882a593Smuzhiyun .config_reg = 0x00b0,
304*4882a593Smuzhiyun .mode_reg = 0x0080,
305*4882a593Smuzhiyun .status_reg = 0x00bc,
306*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
307*4882a593Smuzhiyun .name = "mmpll4",
308*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
309*4882a593Smuzhiyun .num_parents = 1,
310*4882a593Smuzhiyun .ops = &clk_pll_ops,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static struct clk_rcg2 mmss_ahb_clk_src = {
315*4882a593Smuzhiyun .cmd_rcgr = 0x5000,
316*4882a593Smuzhiyun .hid_width = 5,
317*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
318*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
319*4882a593Smuzhiyun .name = "mmss_ahb_clk_src",
320*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
321*4882a593Smuzhiyun .num_parents = 4,
322*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
323*4882a593Smuzhiyun },
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static struct freq_tbl ftbl_mmss_axi_clk[] = {
327*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
328*4882a593Smuzhiyun F(37500000, P_GPLL0, 16, 0, 0),
329*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
330*4882a593Smuzhiyun F(75000000, P_GPLL0, 8, 0, 0),
331*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
332*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
333*4882a593Smuzhiyun F(333430000, P_MMPLL1, 3.5, 0, 0),
334*4882a593Smuzhiyun F(400000000, P_MMPLL0, 2, 0, 0),
335*4882a593Smuzhiyun F(466800000, P_MMPLL1, 2.5, 0, 0),
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static struct clk_rcg2 mmss_axi_clk_src = {
339*4882a593Smuzhiyun .cmd_rcgr = 0x5040,
340*4882a593Smuzhiyun .hid_width = 5,
341*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
342*4882a593Smuzhiyun .freq_tbl = ftbl_mmss_axi_clk,
343*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
344*4882a593Smuzhiyun .name = "mmss_axi_clk_src",
345*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
346*4882a593Smuzhiyun .num_parents = 4,
347*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static struct freq_tbl ftbl_ocmemnoc_clk[] = {
352*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
353*4882a593Smuzhiyun F(37500000, P_GPLL0, 16, 0, 0),
354*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
355*4882a593Smuzhiyun F(75000000, P_GPLL0, 8, 0, 0),
356*4882a593Smuzhiyun F(109090000, P_GPLL0, 5.5, 0, 0),
357*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
358*4882a593Smuzhiyun F(228570000, P_MMPLL0, 3.5, 0, 0),
359*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct clk_rcg2 ocmemnoc_clk_src = {
363*4882a593Smuzhiyun .cmd_rcgr = 0x5090,
364*4882a593Smuzhiyun .hid_width = 5,
365*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
366*4882a593Smuzhiyun .freq_tbl = ftbl_ocmemnoc_clk,
367*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
368*4882a593Smuzhiyun .name = "ocmemnoc_clk_src",
369*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
370*4882a593Smuzhiyun .num_parents = 4,
371*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
376*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
377*4882a593Smuzhiyun F(200000000, P_MMPLL0, 4, 0, 0),
378*4882a593Smuzhiyun { }
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static struct clk_rcg2 csi0_clk_src = {
382*4882a593Smuzhiyun .cmd_rcgr = 0x3090,
383*4882a593Smuzhiyun .hid_width = 5,
384*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
385*4882a593Smuzhiyun .freq_tbl = ftbl_camss_csi0_3_clk,
386*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
387*4882a593Smuzhiyun .name = "csi0_clk_src",
388*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
389*4882a593Smuzhiyun .num_parents = 5,
390*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
391*4882a593Smuzhiyun },
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static struct clk_rcg2 csi1_clk_src = {
395*4882a593Smuzhiyun .cmd_rcgr = 0x3100,
396*4882a593Smuzhiyun .hid_width = 5,
397*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
398*4882a593Smuzhiyun .freq_tbl = ftbl_camss_csi0_3_clk,
399*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
400*4882a593Smuzhiyun .name = "csi1_clk_src",
401*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
402*4882a593Smuzhiyun .num_parents = 5,
403*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
404*4882a593Smuzhiyun },
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static struct clk_rcg2 csi2_clk_src = {
408*4882a593Smuzhiyun .cmd_rcgr = 0x3160,
409*4882a593Smuzhiyun .hid_width = 5,
410*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
411*4882a593Smuzhiyun .freq_tbl = ftbl_camss_csi0_3_clk,
412*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
413*4882a593Smuzhiyun .name = "csi2_clk_src",
414*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
415*4882a593Smuzhiyun .num_parents = 5,
416*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
417*4882a593Smuzhiyun },
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun static struct clk_rcg2 csi3_clk_src = {
421*4882a593Smuzhiyun .cmd_rcgr = 0x31c0,
422*4882a593Smuzhiyun .hid_width = 5,
423*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
424*4882a593Smuzhiyun .freq_tbl = ftbl_camss_csi0_3_clk,
425*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
426*4882a593Smuzhiyun .name = "csi3_clk_src",
427*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
428*4882a593Smuzhiyun .num_parents = 5,
429*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
430*4882a593Smuzhiyun },
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
434*4882a593Smuzhiyun F(37500000, P_GPLL0, 16, 0, 0),
435*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
436*4882a593Smuzhiyun F(60000000, P_GPLL0, 10, 0, 0),
437*4882a593Smuzhiyun F(80000000, P_GPLL0, 7.5, 0, 0),
438*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
439*4882a593Smuzhiyun F(109090000, P_GPLL0, 5.5, 0, 0),
440*4882a593Smuzhiyun F(133330000, P_GPLL0, 4.5, 0, 0),
441*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
442*4882a593Smuzhiyun F(228570000, P_MMPLL0, 3.5, 0, 0),
443*4882a593Smuzhiyun F(266670000, P_MMPLL0, 3, 0, 0),
444*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
445*4882a593Smuzhiyun F(465000000, P_MMPLL4, 2, 0, 0),
446*4882a593Smuzhiyun F(600000000, P_GPLL0, 1, 0, 0),
447*4882a593Smuzhiyun { }
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static struct clk_rcg2 vfe0_clk_src = {
451*4882a593Smuzhiyun .cmd_rcgr = 0x3600,
452*4882a593Smuzhiyun .hid_width = 5,
453*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
454*4882a593Smuzhiyun .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
455*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
456*4882a593Smuzhiyun .name = "vfe0_clk_src",
457*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
458*4882a593Smuzhiyun .num_parents = 5,
459*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
460*4882a593Smuzhiyun },
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static struct clk_rcg2 vfe1_clk_src = {
464*4882a593Smuzhiyun .cmd_rcgr = 0x3620,
465*4882a593Smuzhiyun .hid_width = 5,
466*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
467*4882a593Smuzhiyun .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
468*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
469*4882a593Smuzhiyun .name = "vfe1_clk_src",
470*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
471*4882a593Smuzhiyun .num_parents = 5,
472*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
473*4882a593Smuzhiyun },
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_mdp_clk[] = {
477*4882a593Smuzhiyun F(37500000, P_GPLL0, 16, 0, 0),
478*4882a593Smuzhiyun F(60000000, P_GPLL0, 10, 0, 0),
479*4882a593Smuzhiyun F(75000000, P_GPLL0, 8, 0, 0),
480*4882a593Smuzhiyun F(85710000, P_GPLL0, 7, 0, 0),
481*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
482*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
483*4882a593Smuzhiyun F(160000000, P_MMPLL0, 5, 0, 0),
484*4882a593Smuzhiyun F(200000000, P_MMPLL0, 4, 0, 0),
485*4882a593Smuzhiyun F(228570000, P_MMPLL0, 3.5, 0, 0),
486*4882a593Smuzhiyun F(300000000, P_GPLL0, 2, 0, 0),
487*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
488*4882a593Smuzhiyun { }
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static struct clk_rcg2 mdp_clk_src = {
492*4882a593Smuzhiyun .cmd_rcgr = 0x2040,
493*4882a593Smuzhiyun .hid_width = 5,
494*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
495*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_mdp_clk,
496*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
497*4882a593Smuzhiyun .name = "mdp_clk_src",
498*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
499*4882a593Smuzhiyun .num_parents = 6,
500*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
501*4882a593Smuzhiyun },
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static struct clk_rcg2 gfx3d_clk_src = {
505*4882a593Smuzhiyun .cmd_rcgr = 0x4000,
506*4882a593Smuzhiyun .hid_width = 5,
507*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
508*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
509*4882a593Smuzhiyun .name = "gfx3d_clk_src",
510*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
511*4882a593Smuzhiyun .num_parents = 5,
512*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
513*4882a593Smuzhiyun },
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
517*4882a593Smuzhiyun F(75000000, P_GPLL0, 8, 0, 0),
518*4882a593Smuzhiyun F(133330000, P_GPLL0, 4.5, 0, 0),
519*4882a593Smuzhiyun F(200000000, P_GPLL0, 3, 0, 0),
520*4882a593Smuzhiyun F(228570000, P_MMPLL0, 3.5, 0, 0),
521*4882a593Smuzhiyun F(266670000, P_MMPLL0, 3, 0, 0),
522*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
523*4882a593Smuzhiyun { }
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static struct clk_rcg2 jpeg0_clk_src = {
527*4882a593Smuzhiyun .cmd_rcgr = 0x3500,
528*4882a593Smuzhiyun .hid_width = 5,
529*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
530*4882a593Smuzhiyun .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
531*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
532*4882a593Smuzhiyun .name = "jpeg0_clk_src",
533*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
534*4882a593Smuzhiyun .num_parents = 5,
535*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
536*4882a593Smuzhiyun },
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static struct clk_rcg2 jpeg1_clk_src = {
540*4882a593Smuzhiyun .cmd_rcgr = 0x3520,
541*4882a593Smuzhiyun .hid_width = 5,
542*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
543*4882a593Smuzhiyun .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
544*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
545*4882a593Smuzhiyun .name = "jpeg1_clk_src",
546*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
547*4882a593Smuzhiyun .num_parents = 5,
548*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
549*4882a593Smuzhiyun },
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static struct clk_rcg2 jpeg2_clk_src = {
553*4882a593Smuzhiyun .cmd_rcgr = 0x3540,
554*4882a593Smuzhiyun .hid_width = 5,
555*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
556*4882a593Smuzhiyun .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
557*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
558*4882a593Smuzhiyun .name = "jpeg2_clk_src",
559*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
560*4882a593Smuzhiyun .num_parents = 5,
561*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
562*4882a593Smuzhiyun },
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static struct clk_rcg2 pclk0_clk_src = {
566*4882a593Smuzhiyun .cmd_rcgr = 0x2000,
567*4882a593Smuzhiyun .mnd_width = 8,
568*4882a593Smuzhiyun .hid_width = 5,
569*4882a593Smuzhiyun .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
570*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
571*4882a593Smuzhiyun .name = "pclk0_clk_src",
572*4882a593Smuzhiyun .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
573*4882a593Smuzhiyun .num_parents = 6,
574*4882a593Smuzhiyun .ops = &clk_pixel_ops,
575*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
576*4882a593Smuzhiyun },
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static struct clk_rcg2 pclk1_clk_src = {
580*4882a593Smuzhiyun .cmd_rcgr = 0x2020,
581*4882a593Smuzhiyun .mnd_width = 8,
582*4882a593Smuzhiyun .hid_width = 5,
583*4882a593Smuzhiyun .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
584*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
585*4882a593Smuzhiyun .name = "pclk1_clk_src",
586*4882a593Smuzhiyun .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
587*4882a593Smuzhiyun .num_parents = 6,
588*4882a593Smuzhiyun .ops = &clk_pixel_ops,
589*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
590*4882a593Smuzhiyun },
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
594*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
595*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
596*4882a593Smuzhiyun F(133330000, P_GPLL0, 4.5, 0, 0),
597*4882a593Smuzhiyun F(200000000, P_MMPLL0, 4, 0, 0),
598*4882a593Smuzhiyun F(266670000, P_MMPLL0, 3, 0, 0),
599*4882a593Smuzhiyun F(465000000, P_MMPLL3, 2, 0, 0),
600*4882a593Smuzhiyun { }
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static struct clk_rcg2 vcodec0_clk_src = {
604*4882a593Smuzhiyun .cmd_rcgr = 0x1000,
605*4882a593Smuzhiyun .mnd_width = 8,
606*4882a593Smuzhiyun .hid_width = 5,
607*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
608*4882a593Smuzhiyun .freq_tbl = ftbl_venus0_vcodec0_clk,
609*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
610*4882a593Smuzhiyun .name = "vcodec0_clk_src",
611*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
612*4882a593Smuzhiyun .num_parents = 5,
613*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
614*4882a593Smuzhiyun },
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static struct freq_tbl ftbl_avsync_vp_clk[] = {
618*4882a593Smuzhiyun F(150000000, P_GPLL0, 4, 0, 0),
619*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
620*4882a593Smuzhiyun { }
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun static struct clk_rcg2 vp_clk_src = {
624*4882a593Smuzhiyun .cmd_rcgr = 0x2430,
625*4882a593Smuzhiyun .hid_width = 5,
626*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
627*4882a593Smuzhiyun .freq_tbl = ftbl_avsync_vp_clk,
628*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
629*4882a593Smuzhiyun .name = "vp_clk_src",
630*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
631*4882a593Smuzhiyun .num_parents = 4,
632*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
633*4882a593Smuzhiyun },
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
637*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
638*4882a593Smuzhiyun { }
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static struct clk_rcg2 cci_clk_src = {
642*4882a593Smuzhiyun .cmd_rcgr = 0x3300,
643*4882a593Smuzhiyun .mnd_width = 8,
644*4882a593Smuzhiyun .hid_width = 5,
645*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
646*4882a593Smuzhiyun .freq_tbl = ftbl_camss_cci_cci_clk,
647*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
648*4882a593Smuzhiyun .name = "cci_clk_src",
649*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
650*4882a593Smuzhiyun .num_parents = 6,
651*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
652*4882a593Smuzhiyun },
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
656*4882a593Smuzhiyun F(10000, P_XO, 16, 1, 120),
657*4882a593Smuzhiyun F(24000, P_XO, 16, 1, 50),
658*4882a593Smuzhiyun F(6000000, P_GPLL0, 10, 1, 10),
659*4882a593Smuzhiyun F(12000000, P_GPLL0, 10, 1, 5),
660*4882a593Smuzhiyun F(13000000, P_GPLL0, 4, 13, 150),
661*4882a593Smuzhiyun F(24000000, P_GPLL0, 5, 1, 5),
662*4882a593Smuzhiyun { }
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun static struct clk_rcg2 camss_gp0_clk_src = {
666*4882a593Smuzhiyun .cmd_rcgr = 0x3420,
667*4882a593Smuzhiyun .mnd_width = 8,
668*4882a593Smuzhiyun .hid_width = 5,
669*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
670*4882a593Smuzhiyun .freq_tbl = ftbl_camss_gp0_1_clk,
671*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
672*4882a593Smuzhiyun .name = "camss_gp0_clk_src",
673*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
674*4882a593Smuzhiyun .num_parents = 7,
675*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
676*4882a593Smuzhiyun },
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun static struct clk_rcg2 camss_gp1_clk_src = {
680*4882a593Smuzhiyun .cmd_rcgr = 0x3450,
681*4882a593Smuzhiyun .mnd_width = 8,
682*4882a593Smuzhiyun .hid_width = 5,
683*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
684*4882a593Smuzhiyun .freq_tbl = ftbl_camss_gp0_1_clk,
685*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
686*4882a593Smuzhiyun .name = "camss_gp1_clk_src",
687*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
688*4882a593Smuzhiyun .num_parents = 7,
689*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
690*4882a593Smuzhiyun },
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
694*4882a593Smuzhiyun F(4800000, P_XO, 4, 0, 0),
695*4882a593Smuzhiyun F(6000000, P_GPLL0, 10, 1, 10),
696*4882a593Smuzhiyun F(8000000, P_GPLL0, 15, 1, 5),
697*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
698*4882a593Smuzhiyun F(16000000, P_MMPLL0, 10, 1, 5),
699*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
700*4882a593Smuzhiyun F(24000000, P_GPLL0, 5, 1, 5),
701*4882a593Smuzhiyun F(32000000, P_MMPLL0, 5, 1, 5),
702*4882a593Smuzhiyun F(48000000, P_GPLL0, 12.5, 0, 0),
703*4882a593Smuzhiyun F(64000000, P_MMPLL0, 12.5, 0, 0),
704*4882a593Smuzhiyun { }
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun static struct clk_rcg2 mclk0_clk_src = {
708*4882a593Smuzhiyun .cmd_rcgr = 0x3360,
709*4882a593Smuzhiyun .mnd_width = 8,
710*4882a593Smuzhiyun .hid_width = 5,
711*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
712*4882a593Smuzhiyun .freq_tbl = ftbl_camss_mclk0_3_clk,
713*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
714*4882a593Smuzhiyun .name = "mclk0_clk_src",
715*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
716*4882a593Smuzhiyun .num_parents = 6,
717*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
718*4882a593Smuzhiyun },
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun static struct clk_rcg2 mclk1_clk_src = {
722*4882a593Smuzhiyun .cmd_rcgr = 0x3390,
723*4882a593Smuzhiyun .mnd_width = 8,
724*4882a593Smuzhiyun .hid_width = 5,
725*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
726*4882a593Smuzhiyun .freq_tbl = ftbl_camss_mclk0_3_clk,
727*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
728*4882a593Smuzhiyun .name = "mclk1_clk_src",
729*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
730*4882a593Smuzhiyun .num_parents = 6,
731*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
732*4882a593Smuzhiyun },
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static struct clk_rcg2 mclk2_clk_src = {
736*4882a593Smuzhiyun .cmd_rcgr = 0x33c0,
737*4882a593Smuzhiyun .mnd_width = 8,
738*4882a593Smuzhiyun .hid_width = 5,
739*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
740*4882a593Smuzhiyun .freq_tbl = ftbl_camss_mclk0_3_clk,
741*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
742*4882a593Smuzhiyun .name = "mclk2_clk_src",
743*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
744*4882a593Smuzhiyun .num_parents = 6,
745*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
746*4882a593Smuzhiyun },
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun static struct clk_rcg2 mclk3_clk_src = {
750*4882a593Smuzhiyun .cmd_rcgr = 0x33f0,
751*4882a593Smuzhiyun .mnd_width = 8,
752*4882a593Smuzhiyun .hid_width = 5,
753*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
754*4882a593Smuzhiyun .freq_tbl = ftbl_camss_mclk0_3_clk,
755*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
756*4882a593Smuzhiyun .name = "mclk3_clk_src",
757*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
758*4882a593Smuzhiyun .num_parents = 6,
759*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
760*4882a593Smuzhiyun },
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
764*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
765*4882a593Smuzhiyun F(200000000, P_MMPLL0, 4, 0, 0),
766*4882a593Smuzhiyun { }
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun static struct clk_rcg2 csi0phytimer_clk_src = {
770*4882a593Smuzhiyun .cmd_rcgr = 0x3000,
771*4882a593Smuzhiyun .hid_width = 5,
772*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
773*4882a593Smuzhiyun .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
774*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
775*4882a593Smuzhiyun .name = "csi0phytimer_clk_src",
776*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
777*4882a593Smuzhiyun .num_parents = 5,
778*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
779*4882a593Smuzhiyun },
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun static struct clk_rcg2 csi1phytimer_clk_src = {
783*4882a593Smuzhiyun .cmd_rcgr = 0x3030,
784*4882a593Smuzhiyun .hid_width = 5,
785*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
786*4882a593Smuzhiyun .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
787*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
788*4882a593Smuzhiyun .name = "csi1phytimer_clk_src",
789*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
790*4882a593Smuzhiyun .num_parents = 5,
791*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
792*4882a593Smuzhiyun },
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static struct clk_rcg2 csi2phytimer_clk_src = {
796*4882a593Smuzhiyun .cmd_rcgr = 0x3060,
797*4882a593Smuzhiyun .hid_width = 5,
798*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
799*4882a593Smuzhiyun .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
800*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
801*4882a593Smuzhiyun .name = "csi2phytimer_clk_src",
802*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
803*4882a593Smuzhiyun .num_parents = 5,
804*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
805*4882a593Smuzhiyun },
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
809*4882a593Smuzhiyun F(133330000, P_GPLL0, 4.5, 0, 0),
810*4882a593Smuzhiyun F(266670000, P_MMPLL0, 3, 0, 0),
811*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
812*4882a593Smuzhiyun F(372000000, P_MMPLL4, 2.5, 0, 0),
813*4882a593Smuzhiyun F(465000000, P_MMPLL4, 2, 0, 0),
814*4882a593Smuzhiyun F(600000000, P_GPLL0, 1, 0, 0),
815*4882a593Smuzhiyun { }
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun static struct clk_rcg2 cpp_clk_src = {
819*4882a593Smuzhiyun .cmd_rcgr = 0x3640,
820*4882a593Smuzhiyun .hid_width = 5,
821*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
822*4882a593Smuzhiyun .freq_tbl = ftbl_camss_vfe_cpp_clk,
823*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
824*4882a593Smuzhiyun .name = "cpp_clk_src",
825*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
826*4882a593Smuzhiyun .num_parents = 5,
827*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
828*4882a593Smuzhiyun },
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun static struct clk_rcg2 byte0_clk_src = {
832*4882a593Smuzhiyun .cmd_rcgr = 0x2120,
833*4882a593Smuzhiyun .hid_width = 5,
834*4882a593Smuzhiyun .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
835*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
836*4882a593Smuzhiyun .name = "byte0_clk_src",
837*4882a593Smuzhiyun .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
838*4882a593Smuzhiyun .num_parents = 6,
839*4882a593Smuzhiyun .ops = &clk_byte2_ops,
840*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
841*4882a593Smuzhiyun },
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun static struct clk_rcg2 byte1_clk_src = {
845*4882a593Smuzhiyun .cmd_rcgr = 0x2140,
846*4882a593Smuzhiyun .hid_width = 5,
847*4882a593Smuzhiyun .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
848*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
849*4882a593Smuzhiyun .name = "byte1_clk_src",
850*4882a593Smuzhiyun .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
851*4882a593Smuzhiyun .num_parents = 6,
852*4882a593Smuzhiyun .ops = &clk_byte2_ops,
853*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
854*4882a593Smuzhiyun },
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
858*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
859*4882a593Smuzhiyun { }
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static struct clk_rcg2 edpaux_clk_src = {
863*4882a593Smuzhiyun .cmd_rcgr = 0x20e0,
864*4882a593Smuzhiyun .hid_width = 5,
865*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
866*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_edpaux_clk,
867*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
868*4882a593Smuzhiyun .name = "edpaux_clk_src",
869*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
870*4882a593Smuzhiyun .num_parents = 4,
871*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
872*4882a593Smuzhiyun },
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_edplink_clk[] = {
876*4882a593Smuzhiyun F(135000000, P_EDPLINK, 2, 0, 0),
877*4882a593Smuzhiyun F(270000000, P_EDPLINK, 11, 0, 0),
878*4882a593Smuzhiyun { }
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun static struct clk_rcg2 edplink_clk_src = {
882*4882a593Smuzhiyun .cmd_rcgr = 0x20c0,
883*4882a593Smuzhiyun .hid_width = 5,
884*4882a593Smuzhiyun .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
885*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_edplink_clk,
886*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
887*4882a593Smuzhiyun .name = "edplink_clk_src",
888*4882a593Smuzhiyun .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
889*4882a593Smuzhiyun .num_parents = 6,
890*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
891*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
892*4882a593Smuzhiyun },
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun static struct freq_tbl edp_pixel_freq_tbl[] = {
896*4882a593Smuzhiyun { .src = P_EDPVCO },
897*4882a593Smuzhiyun { }
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun static struct clk_rcg2 edppixel_clk_src = {
901*4882a593Smuzhiyun .cmd_rcgr = 0x20a0,
902*4882a593Smuzhiyun .mnd_width = 8,
903*4882a593Smuzhiyun .hid_width = 5,
904*4882a593Smuzhiyun .parent_map = mmcc_xo_dsi_hdmi_edp_map,
905*4882a593Smuzhiyun .freq_tbl = edp_pixel_freq_tbl,
906*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
907*4882a593Smuzhiyun .name = "edppixel_clk_src",
908*4882a593Smuzhiyun .parent_names = mmcc_xo_dsi_hdmi_edp,
909*4882a593Smuzhiyun .num_parents = 6,
910*4882a593Smuzhiyun .ops = &clk_edp_pixel_ops,
911*4882a593Smuzhiyun },
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
915*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
916*4882a593Smuzhiyun { }
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static struct clk_rcg2 esc0_clk_src = {
920*4882a593Smuzhiyun .cmd_rcgr = 0x2160,
921*4882a593Smuzhiyun .hid_width = 5,
922*4882a593Smuzhiyun .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
923*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_esc0_1_clk,
924*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
925*4882a593Smuzhiyun .name = "esc0_clk_src",
926*4882a593Smuzhiyun .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
927*4882a593Smuzhiyun .num_parents = 6,
928*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
929*4882a593Smuzhiyun },
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun static struct clk_rcg2 esc1_clk_src = {
933*4882a593Smuzhiyun .cmd_rcgr = 0x2180,
934*4882a593Smuzhiyun .hid_width = 5,
935*4882a593Smuzhiyun .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
936*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_esc0_1_clk,
937*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
938*4882a593Smuzhiyun .name = "esc1_clk_src",
939*4882a593Smuzhiyun .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
940*4882a593Smuzhiyun .num_parents = 6,
941*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
942*4882a593Smuzhiyun },
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun static struct freq_tbl extpclk_freq_tbl[] = {
946*4882a593Smuzhiyun { .src = P_HDMIPLL },
947*4882a593Smuzhiyun { }
948*4882a593Smuzhiyun };
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun static struct clk_rcg2 extpclk_clk_src = {
951*4882a593Smuzhiyun .cmd_rcgr = 0x2060,
952*4882a593Smuzhiyun .hid_width = 5,
953*4882a593Smuzhiyun .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
954*4882a593Smuzhiyun .freq_tbl = extpclk_freq_tbl,
955*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
956*4882a593Smuzhiyun .name = "extpclk_clk_src",
957*4882a593Smuzhiyun .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
958*4882a593Smuzhiyun .num_parents = 6,
959*4882a593Smuzhiyun .ops = &clk_byte_ops,
960*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
961*4882a593Smuzhiyun },
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
965*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
966*4882a593Smuzhiyun { }
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static struct clk_rcg2 hdmi_clk_src = {
970*4882a593Smuzhiyun .cmd_rcgr = 0x2100,
971*4882a593Smuzhiyun .hid_width = 5,
972*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
973*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_hdmi_clk,
974*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
975*4882a593Smuzhiyun .name = "hdmi_clk_src",
976*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
977*4882a593Smuzhiyun .num_parents = 4,
978*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
979*4882a593Smuzhiyun },
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun static struct freq_tbl ftbl_mdss_vsync_clk[] = {
983*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
984*4882a593Smuzhiyun { }
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun static struct clk_rcg2 vsync_clk_src = {
988*4882a593Smuzhiyun .cmd_rcgr = 0x2080,
989*4882a593Smuzhiyun .hid_width = 5,
990*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
991*4882a593Smuzhiyun .freq_tbl = ftbl_mdss_vsync_clk,
992*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
993*4882a593Smuzhiyun .name = "vsync_clk_src",
994*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
995*4882a593Smuzhiyun .num_parents = 4,
996*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
997*4882a593Smuzhiyun },
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static struct freq_tbl ftbl_mmss_rbcpr_clk[] = {
1001*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
1002*4882a593Smuzhiyun { }
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun static struct clk_rcg2 rbcpr_clk_src = {
1006*4882a593Smuzhiyun .cmd_rcgr = 0x4060,
1007*4882a593Smuzhiyun .hid_width = 5,
1008*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
1009*4882a593Smuzhiyun .freq_tbl = ftbl_mmss_rbcpr_clk,
1010*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1011*4882a593Smuzhiyun .name = "rbcpr_clk_src",
1012*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
1013*4882a593Smuzhiyun .num_parents = 4,
1014*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1015*4882a593Smuzhiyun },
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static struct freq_tbl ftbl_oxili_rbbmtimer_clk[] = {
1019*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1020*4882a593Smuzhiyun { }
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun static struct clk_rcg2 rbbmtimer_clk_src = {
1024*4882a593Smuzhiyun .cmd_rcgr = 0x4090,
1025*4882a593Smuzhiyun .hid_width = 5,
1026*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
1027*4882a593Smuzhiyun .freq_tbl = ftbl_oxili_rbbmtimer_clk,
1028*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1029*4882a593Smuzhiyun .name = "rbbmtimer_clk_src",
1030*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
1031*4882a593Smuzhiyun .num_parents = 4,
1032*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1033*4882a593Smuzhiyun },
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static struct freq_tbl ftbl_vpu_maple_clk[] = {
1037*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
1038*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
1039*4882a593Smuzhiyun F(133330000, P_GPLL0, 4.5, 0, 0),
1040*4882a593Smuzhiyun F(200000000, P_MMPLL0, 4, 0, 0),
1041*4882a593Smuzhiyun F(266670000, P_MMPLL0, 3, 0, 0),
1042*4882a593Smuzhiyun F(465000000, P_MMPLL3, 2, 0, 0),
1043*4882a593Smuzhiyun { }
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun static struct clk_rcg2 maple_clk_src = {
1047*4882a593Smuzhiyun .cmd_rcgr = 0x1320,
1048*4882a593Smuzhiyun .hid_width = 5,
1049*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
1050*4882a593Smuzhiyun .freq_tbl = ftbl_vpu_maple_clk,
1051*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1052*4882a593Smuzhiyun .name = "maple_clk_src",
1053*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
1054*4882a593Smuzhiyun .num_parents = 4,
1055*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1056*4882a593Smuzhiyun },
1057*4882a593Smuzhiyun };
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun static struct freq_tbl ftbl_vpu_vdp_clk[] = {
1060*4882a593Smuzhiyun F(50000000, P_GPLL0, 12, 0, 0),
1061*4882a593Smuzhiyun F(100000000, P_GPLL0, 6, 0, 0),
1062*4882a593Smuzhiyun F(200000000, P_MMPLL0, 4, 0, 0),
1063*4882a593Smuzhiyun F(320000000, P_MMPLL0, 2.5, 0, 0),
1064*4882a593Smuzhiyun F(400000000, P_MMPLL0, 2, 0, 0),
1065*4882a593Smuzhiyun { }
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun static struct clk_rcg2 vdp_clk_src = {
1069*4882a593Smuzhiyun .cmd_rcgr = 0x1300,
1070*4882a593Smuzhiyun .hid_width = 5,
1071*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
1072*4882a593Smuzhiyun .freq_tbl = ftbl_vpu_vdp_clk,
1073*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1074*4882a593Smuzhiyun .name = "vdp_clk_src",
1075*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
1076*4882a593Smuzhiyun .num_parents = 4,
1077*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1078*4882a593Smuzhiyun },
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun static struct freq_tbl ftbl_vpu_bus_clk[] = {
1082*4882a593Smuzhiyun F(40000000, P_GPLL0, 15, 0, 0),
1083*4882a593Smuzhiyun F(80000000, P_MMPLL0, 10, 0, 0),
1084*4882a593Smuzhiyun { }
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static struct clk_rcg2 vpu_bus_clk_src = {
1088*4882a593Smuzhiyun .cmd_rcgr = 0x1340,
1089*4882a593Smuzhiyun .hid_width = 5,
1090*4882a593Smuzhiyun .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
1091*4882a593Smuzhiyun .freq_tbl = ftbl_vpu_bus_clk,
1092*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1093*4882a593Smuzhiyun .name = "vpu_bus_clk_src",
1094*4882a593Smuzhiyun .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
1095*4882a593Smuzhiyun .num_parents = 4,
1096*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1097*4882a593Smuzhiyun },
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static struct clk_branch mmss_cxo_clk = {
1101*4882a593Smuzhiyun .halt_reg = 0x5104,
1102*4882a593Smuzhiyun .clkr = {
1103*4882a593Smuzhiyun .enable_reg = 0x5104,
1104*4882a593Smuzhiyun .enable_mask = BIT(0),
1105*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1106*4882a593Smuzhiyun .name = "mmss_cxo_clk",
1107*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
1108*4882a593Smuzhiyun .num_parents = 1,
1109*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1110*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1111*4882a593Smuzhiyun },
1112*4882a593Smuzhiyun },
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun static struct clk_branch mmss_sleepclk_clk = {
1116*4882a593Smuzhiyun .halt_reg = 0x5100,
1117*4882a593Smuzhiyun .clkr = {
1118*4882a593Smuzhiyun .enable_reg = 0x5100,
1119*4882a593Smuzhiyun .enable_mask = BIT(0),
1120*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1121*4882a593Smuzhiyun .name = "mmss_sleepclk_clk",
1122*4882a593Smuzhiyun .parent_names = (const char *[]){
1123*4882a593Smuzhiyun "sleep_clk_src",
1124*4882a593Smuzhiyun },
1125*4882a593Smuzhiyun .num_parents = 1,
1126*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1127*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1128*4882a593Smuzhiyun },
1129*4882a593Smuzhiyun },
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static struct clk_branch avsync_ahb_clk = {
1133*4882a593Smuzhiyun .halt_reg = 0x2414,
1134*4882a593Smuzhiyun .clkr = {
1135*4882a593Smuzhiyun .enable_reg = 0x2414,
1136*4882a593Smuzhiyun .enable_mask = BIT(0),
1137*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1138*4882a593Smuzhiyun .name = "avsync_ahb_clk",
1139*4882a593Smuzhiyun .parent_names = (const char *[]){
1140*4882a593Smuzhiyun "mmss_ahb_clk_src",
1141*4882a593Smuzhiyun },
1142*4882a593Smuzhiyun .num_parents = 1,
1143*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1144*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1145*4882a593Smuzhiyun },
1146*4882a593Smuzhiyun },
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static struct clk_branch avsync_edppixel_clk = {
1150*4882a593Smuzhiyun .halt_reg = 0x2418,
1151*4882a593Smuzhiyun .clkr = {
1152*4882a593Smuzhiyun .enable_reg = 0x2418,
1153*4882a593Smuzhiyun .enable_mask = BIT(0),
1154*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1155*4882a593Smuzhiyun .name = "avsync_edppixel_clk",
1156*4882a593Smuzhiyun .parent_names = (const char *[]){
1157*4882a593Smuzhiyun "edppixel_clk_src",
1158*4882a593Smuzhiyun },
1159*4882a593Smuzhiyun .num_parents = 1,
1160*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1161*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1162*4882a593Smuzhiyun },
1163*4882a593Smuzhiyun },
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun static struct clk_branch avsync_extpclk_clk = {
1167*4882a593Smuzhiyun .halt_reg = 0x2410,
1168*4882a593Smuzhiyun .clkr = {
1169*4882a593Smuzhiyun .enable_reg = 0x2410,
1170*4882a593Smuzhiyun .enable_mask = BIT(0),
1171*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1172*4882a593Smuzhiyun .name = "avsync_extpclk_clk",
1173*4882a593Smuzhiyun .parent_names = (const char *[]){
1174*4882a593Smuzhiyun "extpclk_clk_src",
1175*4882a593Smuzhiyun },
1176*4882a593Smuzhiyun .num_parents = 1,
1177*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1178*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1179*4882a593Smuzhiyun },
1180*4882a593Smuzhiyun },
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun static struct clk_branch avsync_pclk0_clk = {
1184*4882a593Smuzhiyun .halt_reg = 0x241c,
1185*4882a593Smuzhiyun .clkr = {
1186*4882a593Smuzhiyun .enable_reg = 0x241c,
1187*4882a593Smuzhiyun .enable_mask = BIT(0),
1188*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1189*4882a593Smuzhiyun .name = "avsync_pclk0_clk",
1190*4882a593Smuzhiyun .parent_names = (const char *[]){
1191*4882a593Smuzhiyun "pclk0_clk_src",
1192*4882a593Smuzhiyun },
1193*4882a593Smuzhiyun .num_parents = 1,
1194*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1195*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1196*4882a593Smuzhiyun },
1197*4882a593Smuzhiyun },
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun static struct clk_branch avsync_pclk1_clk = {
1201*4882a593Smuzhiyun .halt_reg = 0x2420,
1202*4882a593Smuzhiyun .clkr = {
1203*4882a593Smuzhiyun .enable_reg = 0x2420,
1204*4882a593Smuzhiyun .enable_mask = BIT(0),
1205*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1206*4882a593Smuzhiyun .name = "avsync_pclk1_clk",
1207*4882a593Smuzhiyun .parent_names = (const char *[]){
1208*4882a593Smuzhiyun "pclk1_clk_src",
1209*4882a593Smuzhiyun },
1210*4882a593Smuzhiyun .num_parents = 1,
1211*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1212*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1213*4882a593Smuzhiyun },
1214*4882a593Smuzhiyun },
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static struct clk_branch avsync_vp_clk = {
1218*4882a593Smuzhiyun .halt_reg = 0x2404,
1219*4882a593Smuzhiyun .clkr = {
1220*4882a593Smuzhiyun .enable_reg = 0x2404,
1221*4882a593Smuzhiyun .enable_mask = BIT(0),
1222*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1223*4882a593Smuzhiyun .name = "avsync_vp_clk",
1224*4882a593Smuzhiyun .parent_names = (const char *[]){
1225*4882a593Smuzhiyun "vp_clk_src",
1226*4882a593Smuzhiyun },
1227*4882a593Smuzhiyun .num_parents = 1,
1228*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1229*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1230*4882a593Smuzhiyun },
1231*4882a593Smuzhiyun },
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun static struct clk_branch camss_ahb_clk = {
1235*4882a593Smuzhiyun .halt_reg = 0x348c,
1236*4882a593Smuzhiyun .clkr = {
1237*4882a593Smuzhiyun .enable_reg = 0x348c,
1238*4882a593Smuzhiyun .enable_mask = BIT(0),
1239*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1240*4882a593Smuzhiyun .name = "camss_ahb_clk",
1241*4882a593Smuzhiyun .parent_names = (const char *[]){
1242*4882a593Smuzhiyun "mmss_ahb_clk_src",
1243*4882a593Smuzhiyun },
1244*4882a593Smuzhiyun .num_parents = 1,
1245*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1246*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1247*4882a593Smuzhiyun },
1248*4882a593Smuzhiyun },
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun static struct clk_branch camss_cci_cci_ahb_clk = {
1252*4882a593Smuzhiyun .halt_reg = 0x3348,
1253*4882a593Smuzhiyun .clkr = {
1254*4882a593Smuzhiyun .enable_reg = 0x3348,
1255*4882a593Smuzhiyun .enable_mask = BIT(0),
1256*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1257*4882a593Smuzhiyun .name = "camss_cci_cci_ahb_clk",
1258*4882a593Smuzhiyun .parent_names = (const char *[]){
1259*4882a593Smuzhiyun "mmss_ahb_clk_src",
1260*4882a593Smuzhiyun },
1261*4882a593Smuzhiyun .num_parents = 1,
1262*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1263*4882a593Smuzhiyun },
1264*4882a593Smuzhiyun },
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun static struct clk_branch camss_cci_cci_clk = {
1268*4882a593Smuzhiyun .halt_reg = 0x3344,
1269*4882a593Smuzhiyun .clkr = {
1270*4882a593Smuzhiyun .enable_reg = 0x3344,
1271*4882a593Smuzhiyun .enable_mask = BIT(0),
1272*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1273*4882a593Smuzhiyun .name = "camss_cci_cci_clk",
1274*4882a593Smuzhiyun .parent_names = (const char *[]){
1275*4882a593Smuzhiyun "cci_clk_src",
1276*4882a593Smuzhiyun },
1277*4882a593Smuzhiyun .num_parents = 1,
1278*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1279*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1280*4882a593Smuzhiyun },
1281*4882a593Smuzhiyun },
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun static struct clk_branch camss_csi0_ahb_clk = {
1285*4882a593Smuzhiyun .halt_reg = 0x30bc,
1286*4882a593Smuzhiyun .clkr = {
1287*4882a593Smuzhiyun .enable_reg = 0x30bc,
1288*4882a593Smuzhiyun .enable_mask = BIT(0),
1289*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1290*4882a593Smuzhiyun .name = "camss_csi0_ahb_clk",
1291*4882a593Smuzhiyun .parent_names = (const char *[]){
1292*4882a593Smuzhiyun "mmss_ahb_clk_src",
1293*4882a593Smuzhiyun },
1294*4882a593Smuzhiyun .num_parents = 1,
1295*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1296*4882a593Smuzhiyun },
1297*4882a593Smuzhiyun },
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun static struct clk_branch camss_csi0_clk = {
1301*4882a593Smuzhiyun .halt_reg = 0x30b4,
1302*4882a593Smuzhiyun .clkr = {
1303*4882a593Smuzhiyun .enable_reg = 0x30b4,
1304*4882a593Smuzhiyun .enable_mask = BIT(0),
1305*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1306*4882a593Smuzhiyun .name = "camss_csi0_clk",
1307*4882a593Smuzhiyun .parent_names = (const char *[]){
1308*4882a593Smuzhiyun "csi0_clk_src",
1309*4882a593Smuzhiyun },
1310*4882a593Smuzhiyun .num_parents = 1,
1311*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1312*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1313*4882a593Smuzhiyun },
1314*4882a593Smuzhiyun },
1315*4882a593Smuzhiyun };
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun static struct clk_branch camss_csi0phy_clk = {
1318*4882a593Smuzhiyun .halt_reg = 0x30c4,
1319*4882a593Smuzhiyun .clkr = {
1320*4882a593Smuzhiyun .enable_reg = 0x30c4,
1321*4882a593Smuzhiyun .enable_mask = BIT(0),
1322*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1323*4882a593Smuzhiyun .name = "camss_csi0phy_clk",
1324*4882a593Smuzhiyun .parent_names = (const char *[]){
1325*4882a593Smuzhiyun "csi0_clk_src",
1326*4882a593Smuzhiyun },
1327*4882a593Smuzhiyun .num_parents = 1,
1328*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1329*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1330*4882a593Smuzhiyun },
1331*4882a593Smuzhiyun },
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun static struct clk_branch camss_csi0pix_clk = {
1335*4882a593Smuzhiyun .halt_reg = 0x30e4,
1336*4882a593Smuzhiyun .clkr = {
1337*4882a593Smuzhiyun .enable_reg = 0x30e4,
1338*4882a593Smuzhiyun .enable_mask = BIT(0),
1339*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1340*4882a593Smuzhiyun .name = "camss_csi0pix_clk",
1341*4882a593Smuzhiyun .parent_names = (const char *[]){
1342*4882a593Smuzhiyun "csi0_clk_src",
1343*4882a593Smuzhiyun },
1344*4882a593Smuzhiyun .num_parents = 1,
1345*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1346*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1347*4882a593Smuzhiyun },
1348*4882a593Smuzhiyun },
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun static struct clk_branch camss_csi0rdi_clk = {
1352*4882a593Smuzhiyun .halt_reg = 0x30d4,
1353*4882a593Smuzhiyun .clkr = {
1354*4882a593Smuzhiyun .enable_reg = 0x30d4,
1355*4882a593Smuzhiyun .enable_mask = BIT(0),
1356*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1357*4882a593Smuzhiyun .name = "camss_csi0rdi_clk",
1358*4882a593Smuzhiyun .parent_names = (const char *[]){
1359*4882a593Smuzhiyun "csi0_clk_src",
1360*4882a593Smuzhiyun },
1361*4882a593Smuzhiyun .num_parents = 1,
1362*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1363*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1364*4882a593Smuzhiyun },
1365*4882a593Smuzhiyun },
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun static struct clk_branch camss_csi1_ahb_clk = {
1369*4882a593Smuzhiyun .halt_reg = 0x3128,
1370*4882a593Smuzhiyun .clkr = {
1371*4882a593Smuzhiyun .enable_reg = 0x3128,
1372*4882a593Smuzhiyun .enable_mask = BIT(0),
1373*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1374*4882a593Smuzhiyun .name = "camss_csi1_ahb_clk",
1375*4882a593Smuzhiyun .parent_names = (const char *[]){
1376*4882a593Smuzhiyun "mmss_ahb_clk_src",
1377*4882a593Smuzhiyun },
1378*4882a593Smuzhiyun .num_parents = 1,
1379*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1380*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1381*4882a593Smuzhiyun },
1382*4882a593Smuzhiyun },
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun static struct clk_branch camss_csi1_clk = {
1386*4882a593Smuzhiyun .halt_reg = 0x3124,
1387*4882a593Smuzhiyun .clkr = {
1388*4882a593Smuzhiyun .enable_reg = 0x3124,
1389*4882a593Smuzhiyun .enable_mask = BIT(0),
1390*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1391*4882a593Smuzhiyun .name = "camss_csi1_clk",
1392*4882a593Smuzhiyun .parent_names = (const char *[]){
1393*4882a593Smuzhiyun "csi1_clk_src",
1394*4882a593Smuzhiyun },
1395*4882a593Smuzhiyun .num_parents = 1,
1396*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1397*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1398*4882a593Smuzhiyun },
1399*4882a593Smuzhiyun },
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun static struct clk_branch camss_csi1phy_clk = {
1403*4882a593Smuzhiyun .halt_reg = 0x3134,
1404*4882a593Smuzhiyun .clkr = {
1405*4882a593Smuzhiyun .enable_reg = 0x3134,
1406*4882a593Smuzhiyun .enable_mask = BIT(0),
1407*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1408*4882a593Smuzhiyun .name = "camss_csi1phy_clk",
1409*4882a593Smuzhiyun .parent_names = (const char *[]){
1410*4882a593Smuzhiyun "csi1_clk_src",
1411*4882a593Smuzhiyun },
1412*4882a593Smuzhiyun .num_parents = 1,
1413*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1414*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1415*4882a593Smuzhiyun },
1416*4882a593Smuzhiyun },
1417*4882a593Smuzhiyun };
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun static struct clk_branch camss_csi1pix_clk = {
1420*4882a593Smuzhiyun .halt_reg = 0x3154,
1421*4882a593Smuzhiyun .clkr = {
1422*4882a593Smuzhiyun .enable_reg = 0x3154,
1423*4882a593Smuzhiyun .enable_mask = BIT(0),
1424*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1425*4882a593Smuzhiyun .name = "camss_csi1pix_clk",
1426*4882a593Smuzhiyun .parent_names = (const char *[]){
1427*4882a593Smuzhiyun "csi1_clk_src",
1428*4882a593Smuzhiyun },
1429*4882a593Smuzhiyun .num_parents = 1,
1430*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1431*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1432*4882a593Smuzhiyun },
1433*4882a593Smuzhiyun },
1434*4882a593Smuzhiyun };
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun static struct clk_branch camss_csi1rdi_clk = {
1437*4882a593Smuzhiyun .halt_reg = 0x3144,
1438*4882a593Smuzhiyun .clkr = {
1439*4882a593Smuzhiyun .enable_reg = 0x3144,
1440*4882a593Smuzhiyun .enable_mask = BIT(0),
1441*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1442*4882a593Smuzhiyun .name = "camss_csi1rdi_clk",
1443*4882a593Smuzhiyun .parent_names = (const char *[]){
1444*4882a593Smuzhiyun "csi1_clk_src",
1445*4882a593Smuzhiyun },
1446*4882a593Smuzhiyun .num_parents = 1,
1447*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1448*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1449*4882a593Smuzhiyun },
1450*4882a593Smuzhiyun },
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun static struct clk_branch camss_csi2_ahb_clk = {
1454*4882a593Smuzhiyun .halt_reg = 0x3188,
1455*4882a593Smuzhiyun .clkr = {
1456*4882a593Smuzhiyun .enable_reg = 0x3188,
1457*4882a593Smuzhiyun .enable_mask = BIT(0),
1458*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1459*4882a593Smuzhiyun .name = "camss_csi2_ahb_clk",
1460*4882a593Smuzhiyun .parent_names = (const char *[]){
1461*4882a593Smuzhiyun "mmss_ahb_clk_src",
1462*4882a593Smuzhiyun },
1463*4882a593Smuzhiyun .num_parents = 1,
1464*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1465*4882a593Smuzhiyun },
1466*4882a593Smuzhiyun },
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun static struct clk_branch camss_csi2_clk = {
1470*4882a593Smuzhiyun .halt_reg = 0x3184,
1471*4882a593Smuzhiyun .clkr = {
1472*4882a593Smuzhiyun .enable_reg = 0x3184,
1473*4882a593Smuzhiyun .enable_mask = BIT(0),
1474*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1475*4882a593Smuzhiyun .name = "camss_csi2_clk",
1476*4882a593Smuzhiyun .parent_names = (const char *[]){
1477*4882a593Smuzhiyun "csi2_clk_src",
1478*4882a593Smuzhiyun },
1479*4882a593Smuzhiyun .num_parents = 1,
1480*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1481*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1482*4882a593Smuzhiyun },
1483*4882a593Smuzhiyun },
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun static struct clk_branch camss_csi2phy_clk = {
1487*4882a593Smuzhiyun .halt_reg = 0x3194,
1488*4882a593Smuzhiyun .clkr = {
1489*4882a593Smuzhiyun .enable_reg = 0x3194,
1490*4882a593Smuzhiyun .enable_mask = BIT(0),
1491*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1492*4882a593Smuzhiyun .name = "camss_csi2phy_clk",
1493*4882a593Smuzhiyun .parent_names = (const char *[]){
1494*4882a593Smuzhiyun "csi2_clk_src",
1495*4882a593Smuzhiyun },
1496*4882a593Smuzhiyun .num_parents = 1,
1497*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1498*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1499*4882a593Smuzhiyun },
1500*4882a593Smuzhiyun },
1501*4882a593Smuzhiyun };
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun static struct clk_branch camss_csi2pix_clk = {
1504*4882a593Smuzhiyun .halt_reg = 0x31b4,
1505*4882a593Smuzhiyun .clkr = {
1506*4882a593Smuzhiyun .enable_reg = 0x31b4,
1507*4882a593Smuzhiyun .enable_mask = BIT(0),
1508*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1509*4882a593Smuzhiyun .name = "camss_csi2pix_clk",
1510*4882a593Smuzhiyun .parent_names = (const char *[]){
1511*4882a593Smuzhiyun "csi2_clk_src",
1512*4882a593Smuzhiyun },
1513*4882a593Smuzhiyun .num_parents = 1,
1514*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1515*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1516*4882a593Smuzhiyun },
1517*4882a593Smuzhiyun },
1518*4882a593Smuzhiyun };
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun static struct clk_branch camss_csi2rdi_clk = {
1521*4882a593Smuzhiyun .halt_reg = 0x31a4,
1522*4882a593Smuzhiyun .clkr = {
1523*4882a593Smuzhiyun .enable_reg = 0x31a4,
1524*4882a593Smuzhiyun .enable_mask = BIT(0),
1525*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1526*4882a593Smuzhiyun .name = "camss_csi2rdi_clk",
1527*4882a593Smuzhiyun .parent_names = (const char *[]){
1528*4882a593Smuzhiyun "csi2_clk_src",
1529*4882a593Smuzhiyun },
1530*4882a593Smuzhiyun .num_parents = 1,
1531*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1532*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1533*4882a593Smuzhiyun },
1534*4882a593Smuzhiyun },
1535*4882a593Smuzhiyun };
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun static struct clk_branch camss_csi3_ahb_clk = {
1538*4882a593Smuzhiyun .halt_reg = 0x31e8,
1539*4882a593Smuzhiyun .clkr = {
1540*4882a593Smuzhiyun .enable_reg = 0x31e8,
1541*4882a593Smuzhiyun .enable_mask = BIT(0),
1542*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1543*4882a593Smuzhiyun .name = "camss_csi3_ahb_clk",
1544*4882a593Smuzhiyun .parent_names = (const char *[]){
1545*4882a593Smuzhiyun "mmss_ahb_clk_src",
1546*4882a593Smuzhiyun },
1547*4882a593Smuzhiyun .num_parents = 1,
1548*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1549*4882a593Smuzhiyun },
1550*4882a593Smuzhiyun },
1551*4882a593Smuzhiyun };
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun static struct clk_branch camss_csi3_clk = {
1554*4882a593Smuzhiyun .halt_reg = 0x31e4,
1555*4882a593Smuzhiyun .clkr = {
1556*4882a593Smuzhiyun .enable_reg = 0x31e4,
1557*4882a593Smuzhiyun .enable_mask = BIT(0),
1558*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1559*4882a593Smuzhiyun .name = "camss_csi3_clk",
1560*4882a593Smuzhiyun .parent_names = (const char *[]){
1561*4882a593Smuzhiyun "csi3_clk_src",
1562*4882a593Smuzhiyun },
1563*4882a593Smuzhiyun .num_parents = 1,
1564*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1565*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1566*4882a593Smuzhiyun },
1567*4882a593Smuzhiyun },
1568*4882a593Smuzhiyun };
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun static struct clk_branch camss_csi3phy_clk = {
1571*4882a593Smuzhiyun .halt_reg = 0x31f4,
1572*4882a593Smuzhiyun .clkr = {
1573*4882a593Smuzhiyun .enable_reg = 0x31f4,
1574*4882a593Smuzhiyun .enable_mask = BIT(0),
1575*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1576*4882a593Smuzhiyun .name = "camss_csi3phy_clk",
1577*4882a593Smuzhiyun .parent_names = (const char *[]){
1578*4882a593Smuzhiyun "csi3_clk_src",
1579*4882a593Smuzhiyun },
1580*4882a593Smuzhiyun .num_parents = 1,
1581*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1582*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1583*4882a593Smuzhiyun },
1584*4882a593Smuzhiyun },
1585*4882a593Smuzhiyun };
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun static struct clk_branch camss_csi3pix_clk = {
1588*4882a593Smuzhiyun .halt_reg = 0x3214,
1589*4882a593Smuzhiyun .clkr = {
1590*4882a593Smuzhiyun .enable_reg = 0x3214,
1591*4882a593Smuzhiyun .enable_mask = BIT(0),
1592*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1593*4882a593Smuzhiyun .name = "camss_csi3pix_clk",
1594*4882a593Smuzhiyun .parent_names = (const char *[]){
1595*4882a593Smuzhiyun "csi3_clk_src",
1596*4882a593Smuzhiyun },
1597*4882a593Smuzhiyun .num_parents = 1,
1598*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1599*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1600*4882a593Smuzhiyun },
1601*4882a593Smuzhiyun },
1602*4882a593Smuzhiyun };
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun static struct clk_branch camss_csi3rdi_clk = {
1605*4882a593Smuzhiyun .halt_reg = 0x3204,
1606*4882a593Smuzhiyun .clkr = {
1607*4882a593Smuzhiyun .enable_reg = 0x3204,
1608*4882a593Smuzhiyun .enable_mask = BIT(0),
1609*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1610*4882a593Smuzhiyun .name = "camss_csi3rdi_clk",
1611*4882a593Smuzhiyun .parent_names = (const char *[]){
1612*4882a593Smuzhiyun "csi3_clk_src",
1613*4882a593Smuzhiyun },
1614*4882a593Smuzhiyun .num_parents = 1,
1615*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1616*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1617*4882a593Smuzhiyun },
1618*4882a593Smuzhiyun },
1619*4882a593Smuzhiyun };
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun static struct clk_branch camss_csi_vfe0_clk = {
1622*4882a593Smuzhiyun .halt_reg = 0x3704,
1623*4882a593Smuzhiyun .clkr = {
1624*4882a593Smuzhiyun .enable_reg = 0x3704,
1625*4882a593Smuzhiyun .enable_mask = BIT(0),
1626*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1627*4882a593Smuzhiyun .name = "camss_csi_vfe0_clk",
1628*4882a593Smuzhiyun .parent_names = (const char *[]){
1629*4882a593Smuzhiyun "vfe0_clk_src",
1630*4882a593Smuzhiyun },
1631*4882a593Smuzhiyun .num_parents = 1,
1632*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1633*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1634*4882a593Smuzhiyun },
1635*4882a593Smuzhiyun },
1636*4882a593Smuzhiyun };
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun static struct clk_branch camss_csi_vfe1_clk = {
1639*4882a593Smuzhiyun .halt_reg = 0x3714,
1640*4882a593Smuzhiyun .clkr = {
1641*4882a593Smuzhiyun .enable_reg = 0x3714,
1642*4882a593Smuzhiyun .enable_mask = BIT(0),
1643*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1644*4882a593Smuzhiyun .name = "camss_csi_vfe1_clk",
1645*4882a593Smuzhiyun .parent_names = (const char *[]){
1646*4882a593Smuzhiyun "vfe1_clk_src",
1647*4882a593Smuzhiyun },
1648*4882a593Smuzhiyun .num_parents = 1,
1649*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1650*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1651*4882a593Smuzhiyun },
1652*4882a593Smuzhiyun },
1653*4882a593Smuzhiyun };
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun static struct clk_branch camss_gp0_clk = {
1656*4882a593Smuzhiyun .halt_reg = 0x3444,
1657*4882a593Smuzhiyun .clkr = {
1658*4882a593Smuzhiyun .enable_reg = 0x3444,
1659*4882a593Smuzhiyun .enable_mask = BIT(0),
1660*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1661*4882a593Smuzhiyun .name = "camss_gp0_clk",
1662*4882a593Smuzhiyun .parent_names = (const char *[]){
1663*4882a593Smuzhiyun "camss_gp0_clk_src",
1664*4882a593Smuzhiyun },
1665*4882a593Smuzhiyun .num_parents = 1,
1666*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1667*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1668*4882a593Smuzhiyun },
1669*4882a593Smuzhiyun },
1670*4882a593Smuzhiyun };
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun static struct clk_branch camss_gp1_clk = {
1673*4882a593Smuzhiyun .halt_reg = 0x3474,
1674*4882a593Smuzhiyun .clkr = {
1675*4882a593Smuzhiyun .enable_reg = 0x3474,
1676*4882a593Smuzhiyun .enable_mask = BIT(0),
1677*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1678*4882a593Smuzhiyun .name = "camss_gp1_clk",
1679*4882a593Smuzhiyun .parent_names = (const char *[]){
1680*4882a593Smuzhiyun "camss_gp1_clk_src",
1681*4882a593Smuzhiyun },
1682*4882a593Smuzhiyun .num_parents = 1,
1683*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1684*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1685*4882a593Smuzhiyun },
1686*4882a593Smuzhiyun },
1687*4882a593Smuzhiyun };
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun static struct clk_branch camss_ispif_ahb_clk = {
1690*4882a593Smuzhiyun .halt_reg = 0x3224,
1691*4882a593Smuzhiyun .clkr = {
1692*4882a593Smuzhiyun .enable_reg = 0x3224,
1693*4882a593Smuzhiyun .enable_mask = BIT(0),
1694*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1695*4882a593Smuzhiyun .name = "camss_ispif_ahb_clk",
1696*4882a593Smuzhiyun .parent_names = (const char *[]){
1697*4882a593Smuzhiyun "mmss_ahb_clk_src",
1698*4882a593Smuzhiyun },
1699*4882a593Smuzhiyun .num_parents = 1,
1700*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1701*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1702*4882a593Smuzhiyun },
1703*4882a593Smuzhiyun },
1704*4882a593Smuzhiyun };
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun static struct clk_branch camss_jpeg_jpeg0_clk = {
1707*4882a593Smuzhiyun .halt_reg = 0x35a8,
1708*4882a593Smuzhiyun .clkr = {
1709*4882a593Smuzhiyun .enable_reg = 0x35a8,
1710*4882a593Smuzhiyun .enable_mask = BIT(0),
1711*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1712*4882a593Smuzhiyun .name = "camss_jpeg_jpeg0_clk",
1713*4882a593Smuzhiyun .parent_names = (const char *[]){
1714*4882a593Smuzhiyun "jpeg0_clk_src",
1715*4882a593Smuzhiyun },
1716*4882a593Smuzhiyun .num_parents = 1,
1717*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1718*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1719*4882a593Smuzhiyun },
1720*4882a593Smuzhiyun },
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun static struct clk_branch camss_jpeg_jpeg1_clk = {
1724*4882a593Smuzhiyun .halt_reg = 0x35ac,
1725*4882a593Smuzhiyun .clkr = {
1726*4882a593Smuzhiyun .enable_reg = 0x35ac,
1727*4882a593Smuzhiyun .enable_mask = BIT(0),
1728*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1729*4882a593Smuzhiyun .name = "camss_jpeg_jpeg1_clk",
1730*4882a593Smuzhiyun .parent_names = (const char *[]){
1731*4882a593Smuzhiyun "jpeg1_clk_src",
1732*4882a593Smuzhiyun },
1733*4882a593Smuzhiyun .num_parents = 1,
1734*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1735*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1736*4882a593Smuzhiyun },
1737*4882a593Smuzhiyun },
1738*4882a593Smuzhiyun };
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun static struct clk_branch camss_jpeg_jpeg2_clk = {
1741*4882a593Smuzhiyun .halt_reg = 0x35b0,
1742*4882a593Smuzhiyun .clkr = {
1743*4882a593Smuzhiyun .enable_reg = 0x35b0,
1744*4882a593Smuzhiyun .enable_mask = BIT(0),
1745*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1746*4882a593Smuzhiyun .name = "camss_jpeg_jpeg2_clk",
1747*4882a593Smuzhiyun .parent_names = (const char *[]){
1748*4882a593Smuzhiyun "jpeg2_clk_src",
1749*4882a593Smuzhiyun },
1750*4882a593Smuzhiyun .num_parents = 1,
1751*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1752*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1753*4882a593Smuzhiyun },
1754*4882a593Smuzhiyun },
1755*4882a593Smuzhiyun };
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
1758*4882a593Smuzhiyun .halt_reg = 0x35b4,
1759*4882a593Smuzhiyun .clkr = {
1760*4882a593Smuzhiyun .enable_reg = 0x35b4,
1761*4882a593Smuzhiyun .enable_mask = BIT(0),
1762*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1763*4882a593Smuzhiyun .name = "camss_jpeg_jpeg_ahb_clk",
1764*4882a593Smuzhiyun .parent_names = (const char *[]){
1765*4882a593Smuzhiyun "mmss_ahb_clk_src",
1766*4882a593Smuzhiyun },
1767*4882a593Smuzhiyun .num_parents = 1,
1768*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1769*4882a593Smuzhiyun },
1770*4882a593Smuzhiyun },
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun static struct clk_branch camss_jpeg_jpeg_axi_clk = {
1774*4882a593Smuzhiyun .halt_reg = 0x35b8,
1775*4882a593Smuzhiyun .clkr = {
1776*4882a593Smuzhiyun .enable_reg = 0x35b8,
1777*4882a593Smuzhiyun .enable_mask = BIT(0),
1778*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1779*4882a593Smuzhiyun .name = "camss_jpeg_jpeg_axi_clk",
1780*4882a593Smuzhiyun .parent_names = (const char *[]){
1781*4882a593Smuzhiyun "mmss_axi_clk_src",
1782*4882a593Smuzhiyun },
1783*4882a593Smuzhiyun .num_parents = 1,
1784*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1785*4882a593Smuzhiyun },
1786*4882a593Smuzhiyun },
1787*4882a593Smuzhiyun };
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun static struct clk_branch camss_mclk0_clk = {
1790*4882a593Smuzhiyun .halt_reg = 0x3384,
1791*4882a593Smuzhiyun .clkr = {
1792*4882a593Smuzhiyun .enable_reg = 0x3384,
1793*4882a593Smuzhiyun .enable_mask = BIT(0),
1794*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1795*4882a593Smuzhiyun .name = "camss_mclk0_clk",
1796*4882a593Smuzhiyun .parent_names = (const char *[]){
1797*4882a593Smuzhiyun "mclk0_clk_src",
1798*4882a593Smuzhiyun },
1799*4882a593Smuzhiyun .num_parents = 1,
1800*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1801*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1802*4882a593Smuzhiyun },
1803*4882a593Smuzhiyun },
1804*4882a593Smuzhiyun };
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun static struct clk_branch camss_mclk1_clk = {
1807*4882a593Smuzhiyun .halt_reg = 0x33b4,
1808*4882a593Smuzhiyun .clkr = {
1809*4882a593Smuzhiyun .enable_reg = 0x33b4,
1810*4882a593Smuzhiyun .enable_mask = BIT(0),
1811*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1812*4882a593Smuzhiyun .name = "camss_mclk1_clk",
1813*4882a593Smuzhiyun .parent_names = (const char *[]){
1814*4882a593Smuzhiyun "mclk1_clk_src",
1815*4882a593Smuzhiyun },
1816*4882a593Smuzhiyun .num_parents = 1,
1817*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1818*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1819*4882a593Smuzhiyun },
1820*4882a593Smuzhiyun },
1821*4882a593Smuzhiyun };
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun static struct clk_branch camss_mclk2_clk = {
1824*4882a593Smuzhiyun .halt_reg = 0x33e4,
1825*4882a593Smuzhiyun .clkr = {
1826*4882a593Smuzhiyun .enable_reg = 0x33e4,
1827*4882a593Smuzhiyun .enable_mask = BIT(0),
1828*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1829*4882a593Smuzhiyun .name = "camss_mclk2_clk",
1830*4882a593Smuzhiyun .parent_names = (const char *[]){
1831*4882a593Smuzhiyun "mclk2_clk_src",
1832*4882a593Smuzhiyun },
1833*4882a593Smuzhiyun .num_parents = 1,
1834*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1835*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1836*4882a593Smuzhiyun },
1837*4882a593Smuzhiyun },
1838*4882a593Smuzhiyun };
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun static struct clk_branch camss_mclk3_clk = {
1841*4882a593Smuzhiyun .halt_reg = 0x3414,
1842*4882a593Smuzhiyun .clkr = {
1843*4882a593Smuzhiyun .enable_reg = 0x3414,
1844*4882a593Smuzhiyun .enable_mask = BIT(0),
1845*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1846*4882a593Smuzhiyun .name = "camss_mclk3_clk",
1847*4882a593Smuzhiyun .parent_names = (const char *[]){
1848*4882a593Smuzhiyun "mclk3_clk_src",
1849*4882a593Smuzhiyun },
1850*4882a593Smuzhiyun .num_parents = 1,
1851*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1852*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1853*4882a593Smuzhiyun },
1854*4882a593Smuzhiyun },
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun static struct clk_branch camss_micro_ahb_clk = {
1858*4882a593Smuzhiyun .halt_reg = 0x3494,
1859*4882a593Smuzhiyun .clkr = {
1860*4882a593Smuzhiyun .enable_reg = 0x3494,
1861*4882a593Smuzhiyun .enable_mask = BIT(0),
1862*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1863*4882a593Smuzhiyun .name = "camss_micro_ahb_clk",
1864*4882a593Smuzhiyun .parent_names = (const char *[]){
1865*4882a593Smuzhiyun "mmss_ahb_clk_src",
1866*4882a593Smuzhiyun },
1867*4882a593Smuzhiyun .num_parents = 1,
1868*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1869*4882a593Smuzhiyun },
1870*4882a593Smuzhiyun },
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun static struct clk_branch camss_phy0_csi0phytimer_clk = {
1874*4882a593Smuzhiyun .halt_reg = 0x3024,
1875*4882a593Smuzhiyun .clkr = {
1876*4882a593Smuzhiyun .enable_reg = 0x3024,
1877*4882a593Smuzhiyun .enable_mask = BIT(0),
1878*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1879*4882a593Smuzhiyun .name = "camss_phy0_csi0phytimer_clk",
1880*4882a593Smuzhiyun .parent_names = (const char *[]){
1881*4882a593Smuzhiyun "csi0phytimer_clk_src",
1882*4882a593Smuzhiyun },
1883*4882a593Smuzhiyun .num_parents = 1,
1884*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1885*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1886*4882a593Smuzhiyun },
1887*4882a593Smuzhiyun },
1888*4882a593Smuzhiyun };
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun static struct clk_branch camss_phy1_csi1phytimer_clk = {
1891*4882a593Smuzhiyun .halt_reg = 0x3054,
1892*4882a593Smuzhiyun .clkr = {
1893*4882a593Smuzhiyun .enable_reg = 0x3054,
1894*4882a593Smuzhiyun .enable_mask = BIT(0),
1895*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1896*4882a593Smuzhiyun .name = "camss_phy1_csi1phytimer_clk",
1897*4882a593Smuzhiyun .parent_names = (const char *[]){
1898*4882a593Smuzhiyun "csi1phytimer_clk_src",
1899*4882a593Smuzhiyun },
1900*4882a593Smuzhiyun .num_parents = 1,
1901*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1902*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1903*4882a593Smuzhiyun },
1904*4882a593Smuzhiyun },
1905*4882a593Smuzhiyun };
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun static struct clk_branch camss_phy2_csi2phytimer_clk = {
1908*4882a593Smuzhiyun .halt_reg = 0x3084,
1909*4882a593Smuzhiyun .clkr = {
1910*4882a593Smuzhiyun .enable_reg = 0x3084,
1911*4882a593Smuzhiyun .enable_mask = BIT(0),
1912*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1913*4882a593Smuzhiyun .name = "camss_phy2_csi2phytimer_clk",
1914*4882a593Smuzhiyun .parent_names = (const char *[]){
1915*4882a593Smuzhiyun "csi2phytimer_clk_src",
1916*4882a593Smuzhiyun },
1917*4882a593Smuzhiyun .num_parents = 1,
1918*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1919*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1920*4882a593Smuzhiyun },
1921*4882a593Smuzhiyun },
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun static struct clk_branch camss_top_ahb_clk = {
1925*4882a593Smuzhiyun .halt_reg = 0x3484,
1926*4882a593Smuzhiyun .clkr = {
1927*4882a593Smuzhiyun .enable_reg = 0x3484,
1928*4882a593Smuzhiyun .enable_mask = BIT(0),
1929*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1930*4882a593Smuzhiyun .name = "camss_top_ahb_clk",
1931*4882a593Smuzhiyun .parent_names = (const char *[]){
1932*4882a593Smuzhiyun "mmss_ahb_clk_src",
1933*4882a593Smuzhiyun },
1934*4882a593Smuzhiyun .num_parents = 1,
1935*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1936*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1937*4882a593Smuzhiyun },
1938*4882a593Smuzhiyun },
1939*4882a593Smuzhiyun };
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun static struct clk_branch camss_vfe_cpp_ahb_clk = {
1942*4882a593Smuzhiyun .halt_reg = 0x36b4,
1943*4882a593Smuzhiyun .clkr = {
1944*4882a593Smuzhiyun .enable_reg = 0x36b4,
1945*4882a593Smuzhiyun .enable_mask = BIT(0),
1946*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1947*4882a593Smuzhiyun .name = "camss_vfe_cpp_ahb_clk",
1948*4882a593Smuzhiyun .parent_names = (const char *[]){
1949*4882a593Smuzhiyun "mmss_ahb_clk_src",
1950*4882a593Smuzhiyun },
1951*4882a593Smuzhiyun .num_parents = 1,
1952*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1953*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1954*4882a593Smuzhiyun },
1955*4882a593Smuzhiyun },
1956*4882a593Smuzhiyun };
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun static struct clk_branch camss_vfe_cpp_clk = {
1959*4882a593Smuzhiyun .halt_reg = 0x36b0,
1960*4882a593Smuzhiyun .clkr = {
1961*4882a593Smuzhiyun .enable_reg = 0x36b0,
1962*4882a593Smuzhiyun .enable_mask = BIT(0),
1963*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1964*4882a593Smuzhiyun .name = "camss_vfe_cpp_clk",
1965*4882a593Smuzhiyun .parent_names = (const char *[]){
1966*4882a593Smuzhiyun "cpp_clk_src",
1967*4882a593Smuzhiyun },
1968*4882a593Smuzhiyun .num_parents = 1,
1969*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1970*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1971*4882a593Smuzhiyun },
1972*4882a593Smuzhiyun },
1973*4882a593Smuzhiyun };
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun static struct clk_branch camss_vfe_vfe0_clk = {
1976*4882a593Smuzhiyun .halt_reg = 0x36a8,
1977*4882a593Smuzhiyun .clkr = {
1978*4882a593Smuzhiyun .enable_reg = 0x36a8,
1979*4882a593Smuzhiyun .enable_mask = BIT(0),
1980*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1981*4882a593Smuzhiyun .name = "camss_vfe_vfe0_clk",
1982*4882a593Smuzhiyun .parent_names = (const char *[]){
1983*4882a593Smuzhiyun "vfe0_clk_src",
1984*4882a593Smuzhiyun },
1985*4882a593Smuzhiyun .num_parents = 1,
1986*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1987*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1988*4882a593Smuzhiyun },
1989*4882a593Smuzhiyun },
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun static struct clk_branch camss_vfe_vfe1_clk = {
1993*4882a593Smuzhiyun .halt_reg = 0x36ac,
1994*4882a593Smuzhiyun .clkr = {
1995*4882a593Smuzhiyun .enable_reg = 0x36ac,
1996*4882a593Smuzhiyun .enable_mask = BIT(0),
1997*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1998*4882a593Smuzhiyun .name = "camss_vfe_vfe1_clk",
1999*4882a593Smuzhiyun .parent_names = (const char *[]){
2000*4882a593Smuzhiyun "vfe1_clk_src",
2001*4882a593Smuzhiyun },
2002*4882a593Smuzhiyun .num_parents = 1,
2003*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2004*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2005*4882a593Smuzhiyun },
2006*4882a593Smuzhiyun },
2007*4882a593Smuzhiyun };
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun static struct clk_branch camss_vfe_vfe_ahb_clk = {
2010*4882a593Smuzhiyun .halt_reg = 0x36b8,
2011*4882a593Smuzhiyun .clkr = {
2012*4882a593Smuzhiyun .enable_reg = 0x36b8,
2013*4882a593Smuzhiyun .enable_mask = BIT(0),
2014*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2015*4882a593Smuzhiyun .name = "camss_vfe_vfe_ahb_clk",
2016*4882a593Smuzhiyun .parent_names = (const char *[]){
2017*4882a593Smuzhiyun "mmss_ahb_clk_src",
2018*4882a593Smuzhiyun },
2019*4882a593Smuzhiyun .num_parents = 1,
2020*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2021*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2022*4882a593Smuzhiyun },
2023*4882a593Smuzhiyun },
2024*4882a593Smuzhiyun };
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun static struct clk_branch camss_vfe_vfe_axi_clk = {
2027*4882a593Smuzhiyun .halt_reg = 0x36bc,
2028*4882a593Smuzhiyun .clkr = {
2029*4882a593Smuzhiyun .enable_reg = 0x36bc,
2030*4882a593Smuzhiyun .enable_mask = BIT(0),
2031*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2032*4882a593Smuzhiyun .name = "camss_vfe_vfe_axi_clk",
2033*4882a593Smuzhiyun .parent_names = (const char *[]){
2034*4882a593Smuzhiyun "mmss_axi_clk_src",
2035*4882a593Smuzhiyun },
2036*4882a593Smuzhiyun .num_parents = 1,
2037*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2038*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2039*4882a593Smuzhiyun },
2040*4882a593Smuzhiyun },
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun static struct clk_branch mdss_ahb_clk = {
2044*4882a593Smuzhiyun .halt_reg = 0x2308,
2045*4882a593Smuzhiyun .clkr = {
2046*4882a593Smuzhiyun .enable_reg = 0x2308,
2047*4882a593Smuzhiyun .enable_mask = BIT(0),
2048*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2049*4882a593Smuzhiyun .name = "mdss_ahb_clk",
2050*4882a593Smuzhiyun .parent_names = (const char *[]){
2051*4882a593Smuzhiyun "mmss_ahb_clk_src",
2052*4882a593Smuzhiyun },
2053*4882a593Smuzhiyun .num_parents = 1,
2054*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2055*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2056*4882a593Smuzhiyun },
2057*4882a593Smuzhiyun },
2058*4882a593Smuzhiyun };
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun static struct clk_branch mdss_axi_clk = {
2061*4882a593Smuzhiyun .halt_reg = 0x2310,
2062*4882a593Smuzhiyun .clkr = {
2063*4882a593Smuzhiyun .enable_reg = 0x2310,
2064*4882a593Smuzhiyun .enable_mask = BIT(0),
2065*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2066*4882a593Smuzhiyun .name = "mdss_axi_clk",
2067*4882a593Smuzhiyun .parent_names = (const char *[]){
2068*4882a593Smuzhiyun "mmss_axi_clk_src",
2069*4882a593Smuzhiyun },
2070*4882a593Smuzhiyun .num_parents = 1,
2071*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2072*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2073*4882a593Smuzhiyun },
2074*4882a593Smuzhiyun },
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun static struct clk_branch mdss_byte0_clk = {
2078*4882a593Smuzhiyun .halt_reg = 0x233c,
2079*4882a593Smuzhiyun .clkr = {
2080*4882a593Smuzhiyun .enable_reg = 0x233c,
2081*4882a593Smuzhiyun .enable_mask = BIT(0),
2082*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2083*4882a593Smuzhiyun .name = "mdss_byte0_clk",
2084*4882a593Smuzhiyun .parent_names = (const char *[]){
2085*4882a593Smuzhiyun "byte0_clk_src",
2086*4882a593Smuzhiyun },
2087*4882a593Smuzhiyun .num_parents = 1,
2088*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2089*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2090*4882a593Smuzhiyun },
2091*4882a593Smuzhiyun },
2092*4882a593Smuzhiyun };
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun static struct clk_branch mdss_byte1_clk = {
2095*4882a593Smuzhiyun .halt_reg = 0x2340,
2096*4882a593Smuzhiyun .clkr = {
2097*4882a593Smuzhiyun .enable_reg = 0x2340,
2098*4882a593Smuzhiyun .enable_mask = BIT(0),
2099*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2100*4882a593Smuzhiyun .name = "mdss_byte1_clk",
2101*4882a593Smuzhiyun .parent_names = (const char *[]){
2102*4882a593Smuzhiyun "byte1_clk_src",
2103*4882a593Smuzhiyun },
2104*4882a593Smuzhiyun .num_parents = 1,
2105*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2106*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2107*4882a593Smuzhiyun },
2108*4882a593Smuzhiyun },
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun static struct clk_branch mdss_edpaux_clk = {
2112*4882a593Smuzhiyun .halt_reg = 0x2334,
2113*4882a593Smuzhiyun .clkr = {
2114*4882a593Smuzhiyun .enable_reg = 0x2334,
2115*4882a593Smuzhiyun .enable_mask = BIT(0),
2116*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2117*4882a593Smuzhiyun .name = "mdss_edpaux_clk",
2118*4882a593Smuzhiyun .parent_names = (const char *[]){
2119*4882a593Smuzhiyun "edpaux_clk_src",
2120*4882a593Smuzhiyun },
2121*4882a593Smuzhiyun .num_parents = 1,
2122*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2123*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2124*4882a593Smuzhiyun },
2125*4882a593Smuzhiyun },
2126*4882a593Smuzhiyun };
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun static struct clk_branch mdss_edplink_clk = {
2129*4882a593Smuzhiyun .halt_reg = 0x2330,
2130*4882a593Smuzhiyun .clkr = {
2131*4882a593Smuzhiyun .enable_reg = 0x2330,
2132*4882a593Smuzhiyun .enable_mask = BIT(0),
2133*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2134*4882a593Smuzhiyun .name = "mdss_edplink_clk",
2135*4882a593Smuzhiyun .parent_names = (const char *[]){
2136*4882a593Smuzhiyun "edplink_clk_src",
2137*4882a593Smuzhiyun },
2138*4882a593Smuzhiyun .num_parents = 1,
2139*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2140*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2141*4882a593Smuzhiyun },
2142*4882a593Smuzhiyun },
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun static struct clk_branch mdss_edppixel_clk = {
2146*4882a593Smuzhiyun .halt_reg = 0x232c,
2147*4882a593Smuzhiyun .clkr = {
2148*4882a593Smuzhiyun .enable_reg = 0x232c,
2149*4882a593Smuzhiyun .enable_mask = BIT(0),
2150*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2151*4882a593Smuzhiyun .name = "mdss_edppixel_clk",
2152*4882a593Smuzhiyun .parent_names = (const char *[]){
2153*4882a593Smuzhiyun "edppixel_clk_src",
2154*4882a593Smuzhiyun },
2155*4882a593Smuzhiyun .num_parents = 1,
2156*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2157*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2158*4882a593Smuzhiyun },
2159*4882a593Smuzhiyun },
2160*4882a593Smuzhiyun };
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun static struct clk_branch mdss_esc0_clk = {
2163*4882a593Smuzhiyun .halt_reg = 0x2344,
2164*4882a593Smuzhiyun .clkr = {
2165*4882a593Smuzhiyun .enable_reg = 0x2344,
2166*4882a593Smuzhiyun .enable_mask = BIT(0),
2167*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2168*4882a593Smuzhiyun .name = "mdss_esc0_clk",
2169*4882a593Smuzhiyun .parent_names = (const char *[]){
2170*4882a593Smuzhiyun "esc0_clk_src",
2171*4882a593Smuzhiyun },
2172*4882a593Smuzhiyun .num_parents = 1,
2173*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2174*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2175*4882a593Smuzhiyun },
2176*4882a593Smuzhiyun },
2177*4882a593Smuzhiyun };
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun static struct clk_branch mdss_esc1_clk = {
2180*4882a593Smuzhiyun .halt_reg = 0x2348,
2181*4882a593Smuzhiyun .clkr = {
2182*4882a593Smuzhiyun .enable_reg = 0x2348,
2183*4882a593Smuzhiyun .enable_mask = BIT(0),
2184*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2185*4882a593Smuzhiyun .name = "mdss_esc1_clk",
2186*4882a593Smuzhiyun .parent_names = (const char *[]){
2187*4882a593Smuzhiyun "esc1_clk_src",
2188*4882a593Smuzhiyun },
2189*4882a593Smuzhiyun .num_parents = 1,
2190*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2191*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2192*4882a593Smuzhiyun },
2193*4882a593Smuzhiyun },
2194*4882a593Smuzhiyun };
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun static struct clk_branch mdss_extpclk_clk = {
2197*4882a593Smuzhiyun .halt_reg = 0x2324,
2198*4882a593Smuzhiyun .clkr = {
2199*4882a593Smuzhiyun .enable_reg = 0x2324,
2200*4882a593Smuzhiyun .enable_mask = BIT(0),
2201*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2202*4882a593Smuzhiyun .name = "mdss_extpclk_clk",
2203*4882a593Smuzhiyun .parent_names = (const char *[]){
2204*4882a593Smuzhiyun "extpclk_clk_src",
2205*4882a593Smuzhiyun },
2206*4882a593Smuzhiyun .num_parents = 1,
2207*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2208*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2209*4882a593Smuzhiyun },
2210*4882a593Smuzhiyun },
2211*4882a593Smuzhiyun };
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun static struct clk_branch mdss_hdmi_ahb_clk = {
2214*4882a593Smuzhiyun .halt_reg = 0x230c,
2215*4882a593Smuzhiyun .clkr = {
2216*4882a593Smuzhiyun .enable_reg = 0x230c,
2217*4882a593Smuzhiyun .enable_mask = BIT(0),
2218*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2219*4882a593Smuzhiyun .name = "mdss_hdmi_ahb_clk",
2220*4882a593Smuzhiyun .parent_names = (const char *[]){
2221*4882a593Smuzhiyun "mmss_ahb_clk_src",
2222*4882a593Smuzhiyun },
2223*4882a593Smuzhiyun .num_parents = 1,
2224*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2225*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2226*4882a593Smuzhiyun },
2227*4882a593Smuzhiyun },
2228*4882a593Smuzhiyun };
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun static struct clk_branch mdss_hdmi_clk = {
2231*4882a593Smuzhiyun .halt_reg = 0x2338,
2232*4882a593Smuzhiyun .clkr = {
2233*4882a593Smuzhiyun .enable_reg = 0x2338,
2234*4882a593Smuzhiyun .enable_mask = BIT(0),
2235*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2236*4882a593Smuzhiyun .name = "mdss_hdmi_clk",
2237*4882a593Smuzhiyun .parent_names = (const char *[]){
2238*4882a593Smuzhiyun "hdmi_clk_src",
2239*4882a593Smuzhiyun },
2240*4882a593Smuzhiyun .num_parents = 1,
2241*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2242*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2243*4882a593Smuzhiyun },
2244*4882a593Smuzhiyun },
2245*4882a593Smuzhiyun };
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun static struct clk_branch mdss_mdp_clk = {
2248*4882a593Smuzhiyun .halt_reg = 0x231c,
2249*4882a593Smuzhiyun .clkr = {
2250*4882a593Smuzhiyun .enable_reg = 0x231c,
2251*4882a593Smuzhiyun .enable_mask = BIT(0),
2252*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2253*4882a593Smuzhiyun .name = "mdss_mdp_clk",
2254*4882a593Smuzhiyun .parent_names = (const char *[]){
2255*4882a593Smuzhiyun "mdp_clk_src",
2256*4882a593Smuzhiyun },
2257*4882a593Smuzhiyun .num_parents = 1,
2258*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2259*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2260*4882a593Smuzhiyun },
2261*4882a593Smuzhiyun },
2262*4882a593Smuzhiyun };
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun static struct clk_branch mdss_mdp_lut_clk = {
2265*4882a593Smuzhiyun .halt_reg = 0x2320,
2266*4882a593Smuzhiyun .clkr = {
2267*4882a593Smuzhiyun .enable_reg = 0x2320,
2268*4882a593Smuzhiyun .enable_mask = BIT(0),
2269*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2270*4882a593Smuzhiyun .name = "mdss_mdp_lut_clk",
2271*4882a593Smuzhiyun .parent_names = (const char *[]){
2272*4882a593Smuzhiyun "mdp_clk_src",
2273*4882a593Smuzhiyun },
2274*4882a593Smuzhiyun .num_parents = 1,
2275*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2276*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2277*4882a593Smuzhiyun },
2278*4882a593Smuzhiyun },
2279*4882a593Smuzhiyun };
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun static struct clk_branch mdss_pclk0_clk = {
2282*4882a593Smuzhiyun .halt_reg = 0x2314,
2283*4882a593Smuzhiyun .clkr = {
2284*4882a593Smuzhiyun .enable_reg = 0x2314,
2285*4882a593Smuzhiyun .enable_mask = BIT(0),
2286*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2287*4882a593Smuzhiyun .name = "mdss_pclk0_clk",
2288*4882a593Smuzhiyun .parent_names = (const char *[]){
2289*4882a593Smuzhiyun "pclk0_clk_src",
2290*4882a593Smuzhiyun },
2291*4882a593Smuzhiyun .num_parents = 1,
2292*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2293*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2294*4882a593Smuzhiyun },
2295*4882a593Smuzhiyun },
2296*4882a593Smuzhiyun };
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun static struct clk_branch mdss_pclk1_clk = {
2299*4882a593Smuzhiyun .halt_reg = 0x2318,
2300*4882a593Smuzhiyun .clkr = {
2301*4882a593Smuzhiyun .enable_reg = 0x2318,
2302*4882a593Smuzhiyun .enable_mask = BIT(0),
2303*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2304*4882a593Smuzhiyun .name = "mdss_pclk1_clk",
2305*4882a593Smuzhiyun .parent_names = (const char *[]){
2306*4882a593Smuzhiyun "pclk1_clk_src",
2307*4882a593Smuzhiyun },
2308*4882a593Smuzhiyun .num_parents = 1,
2309*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2310*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2311*4882a593Smuzhiyun },
2312*4882a593Smuzhiyun },
2313*4882a593Smuzhiyun };
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun static struct clk_branch mdss_vsync_clk = {
2316*4882a593Smuzhiyun .halt_reg = 0x2328,
2317*4882a593Smuzhiyun .clkr = {
2318*4882a593Smuzhiyun .enable_reg = 0x2328,
2319*4882a593Smuzhiyun .enable_mask = BIT(0),
2320*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2321*4882a593Smuzhiyun .name = "mdss_vsync_clk",
2322*4882a593Smuzhiyun .parent_names = (const char *[]){
2323*4882a593Smuzhiyun "vsync_clk_src",
2324*4882a593Smuzhiyun },
2325*4882a593Smuzhiyun .num_parents = 1,
2326*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2327*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2328*4882a593Smuzhiyun },
2329*4882a593Smuzhiyun },
2330*4882a593Smuzhiyun };
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun static struct clk_branch mmss_rbcpr_ahb_clk = {
2333*4882a593Smuzhiyun .halt_reg = 0x4088,
2334*4882a593Smuzhiyun .clkr = {
2335*4882a593Smuzhiyun .enable_reg = 0x4088,
2336*4882a593Smuzhiyun .enable_mask = BIT(0),
2337*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2338*4882a593Smuzhiyun .name = "mmss_rbcpr_ahb_clk",
2339*4882a593Smuzhiyun .parent_names = (const char *[]){
2340*4882a593Smuzhiyun "mmss_ahb_clk_src",
2341*4882a593Smuzhiyun },
2342*4882a593Smuzhiyun .num_parents = 1,
2343*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2344*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2345*4882a593Smuzhiyun },
2346*4882a593Smuzhiyun },
2347*4882a593Smuzhiyun };
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun static struct clk_branch mmss_rbcpr_clk = {
2350*4882a593Smuzhiyun .halt_reg = 0x4084,
2351*4882a593Smuzhiyun .clkr = {
2352*4882a593Smuzhiyun .enable_reg = 0x4084,
2353*4882a593Smuzhiyun .enable_mask = BIT(0),
2354*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2355*4882a593Smuzhiyun .name = "mmss_rbcpr_clk",
2356*4882a593Smuzhiyun .parent_names = (const char *[]){
2357*4882a593Smuzhiyun "rbcpr_clk_src",
2358*4882a593Smuzhiyun },
2359*4882a593Smuzhiyun .num_parents = 1,
2360*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2361*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2362*4882a593Smuzhiyun },
2363*4882a593Smuzhiyun },
2364*4882a593Smuzhiyun };
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun static struct clk_branch mmss_spdm_ahb_clk = {
2367*4882a593Smuzhiyun .halt_reg = 0x0230,
2368*4882a593Smuzhiyun .clkr = {
2369*4882a593Smuzhiyun .enable_reg = 0x0230,
2370*4882a593Smuzhiyun .enable_mask = BIT(0),
2371*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2372*4882a593Smuzhiyun .name = "mmss_spdm_ahb_clk",
2373*4882a593Smuzhiyun .parent_names = (const char *[]){
2374*4882a593Smuzhiyun "mmss_spdm_ahb_div_clk",
2375*4882a593Smuzhiyun },
2376*4882a593Smuzhiyun .num_parents = 1,
2377*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2378*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2379*4882a593Smuzhiyun },
2380*4882a593Smuzhiyun },
2381*4882a593Smuzhiyun };
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun static struct clk_branch mmss_spdm_axi_clk = {
2384*4882a593Smuzhiyun .halt_reg = 0x0210,
2385*4882a593Smuzhiyun .clkr = {
2386*4882a593Smuzhiyun .enable_reg = 0x0210,
2387*4882a593Smuzhiyun .enable_mask = BIT(0),
2388*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2389*4882a593Smuzhiyun .name = "mmss_spdm_axi_clk",
2390*4882a593Smuzhiyun .parent_names = (const char *[]){
2391*4882a593Smuzhiyun "mmss_spdm_axi_div_clk",
2392*4882a593Smuzhiyun },
2393*4882a593Smuzhiyun .num_parents = 1,
2394*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2395*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2396*4882a593Smuzhiyun },
2397*4882a593Smuzhiyun },
2398*4882a593Smuzhiyun };
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun static struct clk_branch mmss_spdm_csi0_clk = {
2401*4882a593Smuzhiyun .halt_reg = 0x023c,
2402*4882a593Smuzhiyun .clkr = {
2403*4882a593Smuzhiyun .enable_reg = 0x023c,
2404*4882a593Smuzhiyun .enable_mask = BIT(0),
2405*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2406*4882a593Smuzhiyun .name = "mmss_spdm_csi0_clk",
2407*4882a593Smuzhiyun .parent_names = (const char *[]){
2408*4882a593Smuzhiyun "mmss_spdm_csi0_div_clk",
2409*4882a593Smuzhiyun },
2410*4882a593Smuzhiyun .num_parents = 1,
2411*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2412*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2413*4882a593Smuzhiyun },
2414*4882a593Smuzhiyun },
2415*4882a593Smuzhiyun };
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun static struct clk_branch mmss_spdm_gfx3d_clk = {
2418*4882a593Smuzhiyun .halt_reg = 0x022c,
2419*4882a593Smuzhiyun .clkr = {
2420*4882a593Smuzhiyun .enable_reg = 0x022c,
2421*4882a593Smuzhiyun .enable_mask = BIT(0),
2422*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2423*4882a593Smuzhiyun .name = "mmss_spdm_gfx3d_clk",
2424*4882a593Smuzhiyun .parent_names = (const char *[]){
2425*4882a593Smuzhiyun "mmss_spdm_gfx3d_div_clk",
2426*4882a593Smuzhiyun },
2427*4882a593Smuzhiyun .num_parents = 1,
2428*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2429*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2430*4882a593Smuzhiyun },
2431*4882a593Smuzhiyun },
2432*4882a593Smuzhiyun };
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun static struct clk_branch mmss_spdm_jpeg0_clk = {
2435*4882a593Smuzhiyun .halt_reg = 0x0204,
2436*4882a593Smuzhiyun .clkr = {
2437*4882a593Smuzhiyun .enable_reg = 0x0204,
2438*4882a593Smuzhiyun .enable_mask = BIT(0),
2439*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2440*4882a593Smuzhiyun .name = "mmss_spdm_jpeg0_clk",
2441*4882a593Smuzhiyun .parent_names = (const char *[]){
2442*4882a593Smuzhiyun "mmss_spdm_jpeg0_div_clk",
2443*4882a593Smuzhiyun },
2444*4882a593Smuzhiyun .num_parents = 1,
2445*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2446*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2447*4882a593Smuzhiyun },
2448*4882a593Smuzhiyun },
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun static struct clk_branch mmss_spdm_jpeg1_clk = {
2452*4882a593Smuzhiyun .halt_reg = 0x0208,
2453*4882a593Smuzhiyun .clkr = {
2454*4882a593Smuzhiyun .enable_reg = 0x0208,
2455*4882a593Smuzhiyun .enable_mask = BIT(0),
2456*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2457*4882a593Smuzhiyun .name = "mmss_spdm_jpeg1_clk",
2458*4882a593Smuzhiyun .parent_names = (const char *[]){
2459*4882a593Smuzhiyun "mmss_spdm_jpeg1_div_clk",
2460*4882a593Smuzhiyun },
2461*4882a593Smuzhiyun .num_parents = 1,
2462*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2463*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2464*4882a593Smuzhiyun },
2465*4882a593Smuzhiyun },
2466*4882a593Smuzhiyun };
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun static struct clk_branch mmss_spdm_jpeg2_clk = {
2469*4882a593Smuzhiyun .halt_reg = 0x0224,
2470*4882a593Smuzhiyun .clkr = {
2471*4882a593Smuzhiyun .enable_reg = 0x0224,
2472*4882a593Smuzhiyun .enable_mask = BIT(0),
2473*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2474*4882a593Smuzhiyun .name = "mmss_spdm_jpeg2_clk",
2475*4882a593Smuzhiyun .parent_names = (const char *[]){
2476*4882a593Smuzhiyun "mmss_spdm_jpeg2_div_clk",
2477*4882a593Smuzhiyun },
2478*4882a593Smuzhiyun .num_parents = 1,
2479*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2480*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2481*4882a593Smuzhiyun },
2482*4882a593Smuzhiyun },
2483*4882a593Smuzhiyun };
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun static struct clk_branch mmss_spdm_mdp_clk = {
2486*4882a593Smuzhiyun .halt_reg = 0x020c,
2487*4882a593Smuzhiyun .clkr = {
2488*4882a593Smuzhiyun .enable_reg = 0x020c,
2489*4882a593Smuzhiyun .enable_mask = BIT(0),
2490*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2491*4882a593Smuzhiyun .name = "mmss_spdm_mdp_clk",
2492*4882a593Smuzhiyun .parent_names = (const char *[]){
2493*4882a593Smuzhiyun "mmss_spdm_mdp_div_clk",
2494*4882a593Smuzhiyun },
2495*4882a593Smuzhiyun .num_parents = 1,
2496*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2497*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2498*4882a593Smuzhiyun },
2499*4882a593Smuzhiyun },
2500*4882a593Smuzhiyun };
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun static struct clk_branch mmss_spdm_pclk0_clk = {
2503*4882a593Smuzhiyun .halt_reg = 0x0234,
2504*4882a593Smuzhiyun .clkr = {
2505*4882a593Smuzhiyun .enable_reg = 0x0234,
2506*4882a593Smuzhiyun .enable_mask = BIT(0),
2507*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2508*4882a593Smuzhiyun .name = "mmss_spdm_pclk0_clk",
2509*4882a593Smuzhiyun .parent_names = (const char *[]){
2510*4882a593Smuzhiyun "mmss_spdm_pclk0_div_clk",
2511*4882a593Smuzhiyun },
2512*4882a593Smuzhiyun .num_parents = 1,
2513*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2514*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2515*4882a593Smuzhiyun },
2516*4882a593Smuzhiyun },
2517*4882a593Smuzhiyun };
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun static struct clk_branch mmss_spdm_pclk1_clk = {
2520*4882a593Smuzhiyun .halt_reg = 0x0228,
2521*4882a593Smuzhiyun .clkr = {
2522*4882a593Smuzhiyun .enable_reg = 0x0228,
2523*4882a593Smuzhiyun .enable_mask = BIT(0),
2524*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2525*4882a593Smuzhiyun .name = "mmss_spdm_pclk1_clk",
2526*4882a593Smuzhiyun .parent_names = (const char *[]){
2527*4882a593Smuzhiyun "mmss_spdm_pclk1_div_clk",
2528*4882a593Smuzhiyun },
2529*4882a593Smuzhiyun .num_parents = 1,
2530*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2531*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2532*4882a593Smuzhiyun },
2533*4882a593Smuzhiyun },
2534*4882a593Smuzhiyun };
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun static struct clk_branch mmss_spdm_vcodec0_clk = {
2537*4882a593Smuzhiyun .halt_reg = 0x0214,
2538*4882a593Smuzhiyun .clkr = {
2539*4882a593Smuzhiyun .enable_reg = 0x0214,
2540*4882a593Smuzhiyun .enable_mask = BIT(0),
2541*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2542*4882a593Smuzhiyun .name = "mmss_spdm_vcodec0_clk",
2543*4882a593Smuzhiyun .parent_names = (const char *[]){
2544*4882a593Smuzhiyun "mmss_spdm_vcodec0_div_clk",
2545*4882a593Smuzhiyun },
2546*4882a593Smuzhiyun .num_parents = 1,
2547*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2548*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2549*4882a593Smuzhiyun },
2550*4882a593Smuzhiyun },
2551*4882a593Smuzhiyun };
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun static struct clk_branch mmss_spdm_vfe0_clk = {
2554*4882a593Smuzhiyun .halt_reg = 0x0218,
2555*4882a593Smuzhiyun .clkr = {
2556*4882a593Smuzhiyun .enable_reg = 0x0218,
2557*4882a593Smuzhiyun .enable_mask = BIT(0),
2558*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2559*4882a593Smuzhiyun .name = "mmss_spdm_vfe0_clk",
2560*4882a593Smuzhiyun .parent_names = (const char *[]){
2561*4882a593Smuzhiyun "mmss_spdm_vfe0_div_clk",
2562*4882a593Smuzhiyun },
2563*4882a593Smuzhiyun .num_parents = 1,
2564*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2565*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2566*4882a593Smuzhiyun },
2567*4882a593Smuzhiyun },
2568*4882a593Smuzhiyun };
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun static struct clk_branch mmss_spdm_vfe1_clk = {
2571*4882a593Smuzhiyun .halt_reg = 0x021c,
2572*4882a593Smuzhiyun .clkr = {
2573*4882a593Smuzhiyun .enable_reg = 0x021c,
2574*4882a593Smuzhiyun .enable_mask = BIT(0),
2575*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2576*4882a593Smuzhiyun .name = "mmss_spdm_vfe1_clk",
2577*4882a593Smuzhiyun .parent_names = (const char *[]){
2578*4882a593Smuzhiyun "mmss_spdm_vfe1_div_clk",
2579*4882a593Smuzhiyun },
2580*4882a593Smuzhiyun .num_parents = 1,
2581*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2582*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2583*4882a593Smuzhiyun },
2584*4882a593Smuzhiyun },
2585*4882a593Smuzhiyun };
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun static struct clk_branch mmss_spdm_rm_axi_clk = {
2588*4882a593Smuzhiyun .halt_reg = 0x0304,
2589*4882a593Smuzhiyun .clkr = {
2590*4882a593Smuzhiyun .enable_reg = 0x0304,
2591*4882a593Smuzhiyun .enable_mask = BIT(0),
2592*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2593*4882a593Smuzhiyun .name = "mmss_spdm_rm_axi_clk",
2594*4882a593Smuzhiyun .parent_names = (const char *[]){
2595*4882a593Smuzhiyun "mmss_axi_clk_src",
2596*4882a593Smuzhiyun },
2597*4882a593Smuzhiyun .num_parents = 1,
2598*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2599*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2600*4882a593Smuzhiyun },
2601*4882a593Smuzhiyun },
2602*4882a593Smuzhiyun };
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun static struct clk_branch mmss_spdm_rm_ocmemnoc_clk = {
2605*4882a593Smuzhiyun .halt_reg = 0x0308,
2606*4882a593Smuzhiyun .clkr = {
2607*4882a593Smuzhiyun .enable_reg = 0x0308,
2608*4882a593Smuzhiyun .enable_mask = BIT(0),
2609*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2610*4882a593Smuzhiyun .name = "mmss_spdm_rm_ocmemnoc_clk",
2611*4882a593Smuzhiyun .parent_names = (const char *[]){
2612*4882a593Smuzhiyun "ocmemnoc_clk_src",
2613*4882a593Smuzhiyun },
2614*4882a593Smuzhiyun .num_parents = 1,
2615*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2616*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2617*4882a593Smuzhiyun },
2618*4882a593Smuzhiyun },
2619*4882a593Smuzhiyun };
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun static struct clk_branch mmss_misc_ahb_clk = {
2623*4882a593Smuzhiyun .halt_reg = 0x502c,
2624*4882a593Smuzhiyun .clkr = {
2625*4882a593Smuzhiyun .enable_reg = 0x502c,
2626*4882a593Smuzhiyun .enable_mask = BIT(0),
2627*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2628*4882a593Smuzhiyun .name = "mmss_misc_ahb_clk",
2629*4882a593Smuzhiyun .parent_names = (const char *[]){
2630*4882a593Smuzhiyun "mmss_ahb_clk_src",
2631*4882a593Smuzhiyun },
2632*4882a593Smuzhiyun .num_parents = 1,
2633*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2634*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2635*4882a593Smuzhiyun },
2636*4882a593Smuzhiyun },
2637*4882a593Smuzhiyun };
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun static struct clk_branch mmss_mmssnoc_ahb_clk = {
2640*4882a593Smuzhiyun .halt_reg = 0x5024,
2641*4882a593Smuzhiyun .clkr = {
2642*4882a593Smuzhiyun .enable_reg = 0x5024,
2643*4882a593Smuzhiyun .enable_mask = BIT(0),
2644*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2645*4882a593Smuzhiyun .name = "mmss_mmssnoc_ahb_clk",
2646*4882a593Smuzhiyun .parent_names = (const char *[]){
2647*4882a593Smuzhiyun "mmss_ahb_clk_src",
2648*4882a593Smuzhiyun },
2649*4882a593Smuzhiyun .num_parents = 1,
2650*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2651*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
2652*4882a593Smuzhiyun },
2653*4882a593Smuzhiyun },
2654*4882a593Smuzhiyun };
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
2657*4882a593Smuzhiyun .halt_reg = 0x5028,
2658*4882a593Smuzhiyun .clkr = {
2659*4882a593Smuzhiyun .enable_reg = 0x5028,
2660*4882a593Smuzhiyun .enable_mask = BIT(0),
2661*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2662*4882a593Smuzhiyun .name = "mmss_mmssnoc_bto_ahb_clk",
2663*4882a593Smuzhiyun .parent_names = (const char *[]){
2664*4882a593Smuzhiyun "mmss_ahb_clk_src",
2665*4882a593Smuzhiyun },
2666*4882a593Smuzhiyun .num_parents = 1,
2667*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2668*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
2669*4882a593Smuzhiyun },
2670*4882a593Smuzhiyun },
2671*4882a593Smuzhiyun };
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun static struct clk_branch mmss_mmssnoc_axi_clk = {
2674*4882a593Smuzhiyun .halt_reg = 0x506c,
2675*4882a593Smuzhiyun .clkr = {
2676*4882a593Smuzhiyun .enable_reg = 0x506c,
2677*4882a593Smuzhiyun .enable_mask = BIT(0),
2678*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2679*4882a593Smuzhiyun .name = "mmss_mmssnoc_axi_clk",
2680*4882a593Smuzhiyun .parent_names = (const char *[]){
2681*4882a593Smuzhiyun "mmss_axi_clk_src",
2682*4882a593Smuzhiyun },
2683*4882a593Smuzhiyun .num_parents = 1,
2684*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
2685*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2686*4882a593Smuzhiyun },
2687*4882a593Smuzhiyun },
2688*4882a593Smuzhiyun };
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun static struct clk_branch mmss_s0_axi_clk = {
2691*4882a593Smuzhiyun .halt_reg = 0x5064,
2692*4882a593Smuzhiyun .clkr = {
2693*4882a593Smuzhiyun .enable_reg = 0x5064,
2694*4882a593Smuzhiyun .enable_mask = BIT(0),
2695*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2696*4882a593Smuzhiyun .name = "mmss_s0_axi_clk",
2697*4882a593Smuzhiyun .parent_names = (const char *[]){
2698*4882a593Smuzhiyun "mmss_axi_clk_src",
2699*4882a593Smuzhiyun },
2700*4882a593Smuzhiyun .num_parents = 1,
2701*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2702*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
2703*4882a593Smuzhiyun },
2704*4882a593Smuzhiyun },
2705*4882a593Smuzhiyun };
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun static struct clk_branch ocmemcx_ahb_clk = {
2708*4882a593Smuzhiyun .halt_reg = 0x405c,
2709*4882a593Smuzhiyun .clkr = {
2710*4882a593Smuzhiyun .enable_reg = 0x405c,
2711*4882a593Smuzhiyun .enable_mask = BIT(0),
2712*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2713*4882a593Smuzhiyun .name = "ocmemcx_ahb_clk",
2714*4882a593Smuzhiyun .parent_names = (const char *[]){
2715*4882a593Smuzhiyun "mmss_ahb_clk_src",
2716*4882a593Smuzhiyun },
2717*4882a593Smuzhiyun .num_parents = 1,
2718*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2719*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2720*4882a593Smuzhiyun },
2721*4882a593Smuzhiyun },
2722*4882a593Smuzhiyun };
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun static struct clk_branch ocmemcx_ocmemnoc_clk = {
2725*4882a593Smuzhiyun .halt_reg = 0x4058,
2726*4882a593Smuzhiyun .clkr = {
2727*4882a593Smuzhiyun .enable_reg = 0x4058,
2728*4882a593Smuzhiyun .enable_mask = BIT(0),
2729*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2730*4882a593Smuzhiyun .name = "ocmemcx_ocmemnoc_clk",
2731*4882a593Smuzhiyun .parent_names = (const char *[]){
2732*4882a593Smuzhiyun "ocmemnoc_clk_src",
2733*4882a593Smuzhiyun },
2734*4882a593Smuzhiyun .num_parents = 1,
2735*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2736*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2737*4882a593Smuzhiyun },
2738*4882a593Smuzhiyun },
2739*4882a593Smuzhiyun };
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun static struct clk_branch oxili_ocmemgx_clk = {
2742*4882a593Smuzhiyun .halt_reg = 0x402c,
2743*4882a593Smuzhiyun .clkr = {
2744*4882a593Smuzhiyun .enable_reg = 0x402c,
2745*4882a593Smuzhiyun .enable_mask = BIT(0),
2746*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2747*4882a593Smuzhiyun .name = "oxili_ocmemgx_clk",
2748*4882a593Smuzhiyun .parent_names = (const char *[]){
2749*4882a593Smuzhiyun "gfx3d_clk_src",
2750*4882a593Smuzhiyun },
2751*4882a593Smuzhiyun .num_parents = 1,
2752*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2753*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2754*4882a593Smuzhiyun },
2755*4882a593Smuzhiyun },
2756*4882a593Smuzhiyun };
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun static struct clk_branch oxili_gfx3d_clk = {
2759*4882a593Smuzhiyun .halt_reg = 0x4028,
2760*4882a593Smuzhiyun .clkr = {
2761*4882a593Smuzhiyun .enable_reg = 0x4028,
2762*4882a593Smuzhiyun .enable_mask = BIT(0),
2763*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2764*4882a593Smuzhiyun .name = "oxili_gfx3d_clk",
2765*4882a593Smuzhiyun .parent_names = (const char *[]){
2766*4882a593Smuzhiyun "gfx3d_clk_src",
2767*4882a593Smuzhiyun },
2768*4882a593Smuzhiyun .num_parents = 1,
2769*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2770*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2771*4882a593Smuzhiyun },
2772*4882a593Smuzhiyun },
2773*4882a593Smuzhiyun };
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun static struct clk_branch oxili_rbbmtimer_clk = {
2776*4882a593Smuzhiyun .halt_reg = 0x40b0,
2777*4882a593Smuzhiyun .clkr = {
2778*4882a593Smuzhiyun .enable_reg = 0x40b0,
2779*4882a593Smuzhiyun .enable_mask = BIT(0),
2780*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2781*4882a593Smuzhiyun .name = "oxili_rbbmtimer_clk",
2782*4882a593Smuzhiyun .parent_names = (const char *[]){
2783*4882a593Smuzhiyun "rbbmtimer_clk_src",
2784*4882a593Smuzhiyun },
2785*4882a593Smuzhiyun .num_parents = 1,
2786*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2787*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2788*4882a593Smuzhiyun },
2789*4882a593Smuzhiyun },
2790*4882a593Smuzhiyun };
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun static struct clk_branch oxilicx_ahb_clk = {
2793*4882a593Smuzhiyun .halt_reg = 0x403c,
2794*4882a593Smuzhiyun .clkr = {
2795*4882a593Smuzhiyun .enable_reg = 0x403c,
2796*4882a593Smuzhiyun .enable_mask = BIT(0),
2797*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2798*4882a593Smuzhiyun .name = "oxilicx_ahb_clk",
2799*4882a593Smuzhiyun .parent_names = (const char *[]){
2800*4882a593Smuzhiyun "mmss_ahb_clk_src",
2801*4882a593Smuzhiyun },
2802*4882a593Smuzhiyun .num_parents = 1,
2803*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2804*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2805*4882a593Smuzhiyun },
2806*4882a593Smuzhiyun },
2807*4882a593Smuzhiyun };
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun static struct clk_branch venus0_ahb_clk = {
2810*4882a593Smuzhiyun .halt_reg = 0x1030,
2811*4882a593Smuzhiyun .clkr = {
2812*4882a593Smuzhiyun .enable_reg = 0x1030,
2813*4882a593Smuzhiyun .enable_mask = BIT(0),
2814*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2815*4882a593Smuzhiyun .name = "venus0_ahb_clk",
2816*4882a593Smuzhiyun .parent_names = (const char *[]){
2817*4882a593Smuzhiyun "mmss_ahb_clk_src",
2818*4882a593Smuzhiyun },
2819*4882a593Smuzhiyun .num_parents = 1,
2820*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2821*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2822*4882a593Smuzhiyun },
2823*4882a593Smuzhiyun },
2824*4882a593Smuzhiyun };
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun static struct clk_branch venus0_axi_clk = {
2827*4882a593Smuzhiyun .halt_reg = 0x1034,
2828*4882a593Smuzhiyun .clkr = {
2829*4882a593Smuzhiyun .enable_reg = 0x1034,
2830*4882a593Smuzhiyun .enable_mask = BIT(0),
2831*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2832*4882a593Smuzhiyun .name = "venus0_axi_clk",
2833*4882a593Smuzhiyun .parent_names = (const char *[]){
2834*4882a593Smuzhiyun "mmss_axi_clk_src",
2835*4882a593Smuzhiyun },
2836*4882a593Smuzhiyun .num_parents = 1,
2837*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2838*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2839*4882a593Smuzhiyun },
2840*4882a593Smuzhiyun },
2841*4882a593Smuzhiyun };
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun static struct clk_branch venus0_core0_vcodec_clk = {
2844*4882a593Smuzhiyun .halt_reg = 0x1048,
2845*4882a593Smuzhiyun .clkr = {
2846*4882a593Smuzhiyun .enable_reg = 0x1048,
2847*4882a593Smuzhiyun .enable_mask = BIT(0),
2848*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2849*4882a593Smuzhiyun .name = "venus0_core0_vcodec_clk",
2850*4882a593Smuzhiyun .parent_names = (const char *[]){
2851*4882a593Smuzhiyun "vcodec0_clk_src",
2852*4882a593Smuzhiyun },
2853*4882a593Smuzhiyun .num_parents = 1,
2854*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2855*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2856*4882a593Smuzhiyun },
2857*4882a593Smuzhiyun },
2858*4882a593Smuzhiyun };
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun static struct clk_branch venus0_core1_vcodec_clk = {
2861*4882a593Smuzhiyun .halt_reg = 0x104c,
2862*4882a593Smuzhiyun .clkr = {
2863*4882a593Smuzhiyun .enable_reg = 0x104c,
2864*4882a593Smuzhiyun .enable_mask = BIT(0),
2865*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2866*4882a593Smuzhiyun .name = "venus0_core1_vcodec_clk",
2867*4882a593Smuzhiyun .parent_names = (const char *[]){
2868*4882a593Smuzhiyun "vcodec0_clk_src",
2869*4882a593Smuzhiyun },
2870*4882a593Smuzhiyun .num_parents = 1,
2871*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2872*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2873*4882a593Smuzhiyun },
2874*4882a593Smuzhiyun },
2875*4882a593Smuzhiyun };
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun static struct clk_branch venus0_ocmemnoc_clk = {
2878*4882a593Smuzhiyun .halt_reg = 0x1038,
2879*4882a593Smuzhiyun .clkr = {
2880*4882a593Smuzhiyun .enable_reg = 0x1038,
2881*4882a593Smuzhiyun .enable_mask = BIT(0),
2882*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2883*4882a593Smuzhiyun .name = "venus0_ocmemnoc_clk",
2884*4882a593Smuzhiyun .parent_names = (const char *[]){
2885*4882a593Smuzhiyun "ocmemnoc_clk_src",
2886*4882a593Smuzhiyun },
2887*4882a593Smuzhiyun .num_parents = 1,
2888*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2889*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2890*4882a593Smuzhiyun },
2891*4882a593Smuzhiyun },
2892*4882a593Smuzhiyun };
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun static struct clk_branch venus0_vcodec0_clk = {
2895*4882a593Smuzhiyun .halt_reg = 0x1028,
2896*4882a593Smuzhiyun .clkr = {
2897*4882a593Smuzhiyun .enable_reg = 0x1028,
2898*4882a593Smuzhiyun .enable_mask = BIT(0),
2899*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2900*4882a593Smuzhiyun .name = "venus0_vcodec0_clk",
2901*4882a593Smuzhiyun .parent_names = (const char *[]){
2902*4882a593Smuzhiyun "vcodec0_clk_src",
2903*4882a593Smuzhiyun },
2904*4882a593Smuzhiyun .num_parents = 1,
2905*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2906*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2907*4882a593Smuzhiyun },
2908*4882a593Smuzhiyun },
2909*4882a593Smuzhiyun };
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun static struct clk_branch vpu_ahb_clk = {
2912*4882a593Smuzhiyun .halt_reg = 0x1430,
2913*4882a593Smuzhiyun .clkr = {
2914*4882a593Smuzhiyun .enable_reg = 0x1430,
2915*4882a593Smuzhiyun .enable_mask = BIT(0),
2916*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2917*4882a593Smuzhiyun .name = "vpu_ahb_clk",
2918*4882a593Smuzhiyun .parent_names = (const char *[]){
2919*4882a593Smuzhiyun "mmss_ahb_clk_src",
2920*4882a593Smuzhiyun },
2921*4882a593Smuzhiyun .num_parents = 1,
2922*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2923*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2924*4882a593Smuzhiyun },
2925*4882a593Smuzhiyun },
2926*4882a593Smuzhiyun };
2927*4882a593Smuzhiyun
2928*4882a593Smuzhiyun static struct clk_branch vpu_axi_clk = {
2929*4882a593Smuzhiyun .halt_reg = 0x143c,
2930*4882a593Smuzhiyun .clkr = {
2931*4882a593Smuzhiyun .enable_reg = 0x143c,
2932*4882a593Smuzhiyun .enable_mask = BIT(0),
2933*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2934*4882a593Smuzhiyun .name = "vpu_axi_clk",
2935*4882a593Smuzhiyun .parent_names = (const char *[]){
2936*4882a593Smuzhiyun "mmss_axi_clk_src",
2937*4882a593Smuzhiyun },
2938*4882a593Smuzhiyun .num_parents = 1,
2939*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2940*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2941*4882a593Smuzhiyun },
2942*4882a593Smuzhiyun },
2943*4882a593Smuzhiyun };
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun static struct clk_branch vpu_bus_clk = {
2946*4882a593Smuzhiyun .halt_reg = 0x1440,
2947*4882a593Smuzhiyun .clkr = {
2948*4882a593Smuzhiyun .enable_reg = 0x1440,
2949*4882a593Smuzhiyun .enable_mask = BIT(0),
2950*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2951*4882a593Smuzhiyun .name = "vpu_bus_clk",
2952*4882a593Smuzhiyun .parent_names = (const char *[]){
2953*4882a593Smuzhiyun "vpu_bus_clk_src",
2954*4882a593Smuzhiyun },
2955*4882a593Smuzhiyun .num_parents = 1,
2956*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2957*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2958*4882a593Smuzhiyun },
2959*4882a593Smuzhiyun },
2960*4882a593Smuzhiyun };
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun static struct clk_branch vpu_cxo_clk = {
2963*4882a593Smuzhiyun .halt_reg = 0x1434,
2964*4882a593Smuzhiyun .clkr = {
2965*4882a593Smuzhiyun .enable_reg = 0x1434,
2966*4882a593Smuzhiyun .enable_mask = BIT(0),
2967*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2968*4882a593Smuzhiyun .name = "vpu_cxo_clk",
2969*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo" },
2970*4882a593Smuzhiyun .num_parents = 1,
2971*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2972*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2973*4882a593Smuzhiyun },
2974*4882a593Smuzhiyun },
2975*4882a593Smuzhiyun };
2976*4882a593Smuzhiyun
2977*4882a593Smuzhiyun static struct clk_branch vpu_maple_clk = {
2978*4882a593Smuzhiyun .halt_reg = 0x142c,
2979*4882a593Smuzhiyun .clkr = {
2980*4882a593Smuzhiyun .enable_reg = 0x142c,
2981*4882a593Smuzhiyun .enable_mask = BIT(0),
2982*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2983*4882a593Smuzhiyun .name = "vpu_maple_clk",
2984*4882a593Smuzhiyun .parent_names = (const char *[]){
2985*4882a593Smuzhiyun "maple_clk_src",
2986*4882a593Smuzhiyun },
2987*4882a593Smuzhiyun .num_parents = 1,
2988*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2989*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2990*4882a593Smuzhiyun },
2991*4882a593Smuzhiyun },
2992*4882a593Smuzhiyun };
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun static struct clk_branch vpu_sleep_clk = {
2995*4882a593Smuzhiyun .halt_reg = 0x1438,
2996*4882a593Smuzhiyun .clkr = {
2997*4882a593Smuzhiyun .enable_reg = 0x1438,
2998*4882a593Smuzhiyun .enable_mask = BIT(0),
2999*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3000*4882a593Smuzhiyun .name = "vpu_sleep_clk",
3001*4882a593Smuzhiyun .parent_names = (const char *[]){
3002*4882a593Smuzhiyun "sleep_clk_src",
3003*4882a593Smuzhiyun },
3004*4882a593Smuzhiyun .num_parents = 1,
3005*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3006*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3007*4882a593Smuzhiyun },
3008*4882a593Smuzhiyun },
3009*4882a593Smuzhiyun };
3010*4882a593Smuzhiyun
3011*4882a593Smuzhiyun static struct clk_branch vpu_vdp_clk = {
3012*4882a593Smuzhiyun .halt_reg = 0x1428,
3013*4882a593Smuzhiyun .clkr = {
3014*4882a593Smuzhiyun .enable_reg = 0x1428,
3015*4882a593Smuzhiyun .enable_mask = BIT(0),
3016*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3017*4882a593Smuzhiyun .name = "vpu_vdp_clk",
3018*4882a593Smuzhiyun .parent_names = (const char *[]){
3019*4882a593Smuzhiyun "vdp_clk_src",
3020*4882a593Smuzhiyun },
3021*4882a593Smuzhiyun .num_parents = 1,
3022*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3023*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3024*4882a593Smuzhiyun },
3025*4882a593Smuzhiyun },
3026*4882a593Smuzhiyun };
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun static const struct pll_config mmpll1_config = {
3029*4882a593Smuzhiyun .l = 60,
3030*4882a593Smuzhiyun .m = 25,
3031*4882a593Smuzhiyun .n = 32,
3032*4882a593Smuzhiyun .vco_val = 0x0,
3033*4882a593Smuzhiyun .vco_mask = 0x3 << 20,
3034*4882a593Smuzhiyun .pre_div_val = 0x0,
3035*4882a593Smuzhiyun .pre_div_mask = 0x7 << 12,
3036*4882a593Smuzhiyun .post_div_val = 0x0,
3037*4882a593Smuzhiyun .post_div_mask = 0x3 << 8,
3038*4882a593Smuzhiyun .mn_ena_mask = BIT(24),
3039*4882a593Smuzhiyun .main_output_mask = BIT(0),
3040*4882a593Smuzhiyun };
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun static const struct pll_config mmpll3_config = {
3043*4882a593Smuzhiyun .l = 48,
3044*4882a593Smuzhiyun .m = 7,
3045*4882a593Smuzhiyun .n = 16,
3046*4882a593Smuzhiyun .vco_val = 0x0,
3047*4882a593Smuzhiyun .vco_mask = 0x3 << 20,
3048*4882a593Smuzhiyun .pre_div_val = 0x0,
3049*4882a593Smuzhiyun .pre_div_mask = 0x7 << 12,
3050*4882a593Smuzhiyun .post_div_val = 0x0,
3051*4882a593Smuzhiyun .post_div_mask = 0x3 << 8,
3052*4882a593Smuzhiyun .mn_ena_mask = BIT(24),
3053*4882a593Smuzhiyun .main_output_mask = BIT(0),
3054*4882a593Smuzhiyun .aux_output_mask = BIT(1),
3055*4882a593Smuzhiyun };
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun static struct gdsc venus0_gdsc = {
3058*4882a593Smuzhiyun .gdscr = 0x1024,
3059*4882a593Smuzhiyun .pd = {
3060*4882a593Smuzhiyun .name = "venus0",
3061*4882a593Smuzhiyun },
3062*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun static struct gdsc venus0_core0_gdsc = {
3066*4882a593Smuzhiyun .gdscr = 0x1040,
3067*4882a593Smuzhiyun .pd = {
3068*4882a593Smuzhiyun .name = "venus0_core0",
3069*4882a593Smuzhiyun },
3070*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3071*4882a593Smuzhiyun };
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun static struct gdsc venus0_core1_gdsc = {
3074*4882a593Smuzhiyun .gdscr = 0x1044,
3075*4882a593Smuzhiyun .pd = {
3076*4882a593Smuzhiyun .name = "venus0_core1",
3077*4882a593Smuzhiyun },
3078*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3079*4882a593Smuzhiyun };
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun static struct gdsc mdss_gdsc = {
3082*4882a593Smuzhiyun .gdscr = 0x2304,
3083*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x231c, 0x2320 },
3084*4882a593Smuzhiyun .cxc_count = 2,
3085*4882a593Smuzhiyun .pd = {
3086*4882a593Smuzhiyun .name = "mdss",
3087*4882a593Smuzhiyun },
3088*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3089*4882a593Smuzhiyun };
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun static struct gdsc camss_jpeg_gdsc = {
3092*4882a593Smuzhiyun .gdscr = 0x35a4,
3093*4882a593Smuzhiyun .pd = {
3094*4882a593Smuzhiyun .name = "camss_jpeg",
3095*4882a593Smuzhiyun },
3096*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3097*4882a593Smuzhiyun };
3098*4882a593Smuzhiyun
3099*4882a593Smuzhiyun static struct gdsc camss_vfe_gdsc = {
3100*4882a593Smuzhiyun .gdscr = 0x36a4,
3101*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x36a8, 0x36ac, 0x36b0 },
3102*4882a593Smuzhiyun .cxc_count = 3,
3103*4882a593Smuzhiyun .pd = {
3104*4882a593Smuzhiyun .name = "camss_vfe",
3105*4882a593Smuzhiyun },
3106*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3107*4882a593Smuzhiyun };
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun static struct gdsc oxili_gdsc = {
3110*4882a593Smuzhiyun .gdscr = 0x4024,
3111*4882a593Smuzhiyun .cxcs = (unsigned int []){ 0x4028 },
3112*4882a593Smuzhiyun .cxc_count = 1,
3113*4882a593Smuzhiyun .pd = {
3114*4882a593Smuzhiyun .name = "oxili",
3115*4882a593Smuzhiyun },
3116*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3117*4882a593Smuzhiyun };
3118*4882a593Smuzhiyun
3119*4882a593Smuzhiyun static struct gdsc oxilicx_gdsc = {
3120*4882a593Smuzhiyun .gdscr = 0x4034,
3121*4882a593Smuzhiyun .pd = {
3122*4882a593Smuzhiyun .name = "oxilicx",
3123*4882a593Smuzhiyun },
3124*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3125*4882a593Smuzhiyun };
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun static struct clk_regmap *mmcc_apq8084_clocks[] = {
3128*4882a593Smuzhiyun [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
3129*4882a593Smuzhiyun [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
3130*4882a593Smuzhiyun [MMPLL0] = &mmpll0.clkr,
3131*4882a593Smuzhiyun [MMPLL0_VOTE] = &mmpll0_vote,
3132*4882a593Smuzhiyun [MMPLL1] = &mmpll1.clkr,
3133*4882a593Smuzhiyun [MMPLL1_VOTE] = &mmpll1_vote,
3134*4882a593Smuzhiyun [MMPLL2] = &mmpll2.clkr,
3135*4882a593Smuzhiyun [MMPLL3] = &mmpll3.clkr,
3136*4882a593Smuzhiyun [MMPLL4] = &mmpll4.clkr,
3137*4882a593Smuzhiyun [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
3138*4882a593Smuzhiyun [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
3139*4882a593Smuzhiyun [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
3140*4882a593Smuzhiyun [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
3141*4882a593Smuzhiyun [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
3142*4882a593Smuzhiyun [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
3143*4882a593Smuzhiyun [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
3144*4882a593Smuzhiyun [MDP_CLK_SRC] = &mdp_clk_src.clkr,
3145*4882a593Smuzhiyun [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
3146*4882a593Smuzhiyun [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
3147*4882a593Smuzhiyun [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
3148*4882a593Smuzhiyun [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
3149*4882a593Smuzhiyun [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
3150*4882a593Smuzhiyun [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
3151*4882a593Smuzhiyun [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
3152*4882a593Smuzhiyun [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
3153*4882a593Smuzhiyun [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
3154*4882a593Smuzhiyun [VP_CLK_SRC] = &vp_clk_src.clkr,
3155*4882a593Smuzhiyun [CCI_CLK_SRC] = &cci_clk_src.clkr,
3156*4882a593Smuzhiyun [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
3157*4882a593Smuzhiyun [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
3158*4882a593Smuzhiyun [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
3159*4882a593Smuzhiyun [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
3160*4882a593Smuzhiyun [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
3161*4882a593Smuzhiyun [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
3162*4882a593Smuzhiyun [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
3163*4882a593Smuzhiyun [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
3164*4882a593Smuzhiyun [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
3165*4882a593Smuzhiyun [CPP_CLK_SRC] = &cpp_clk_src.clkr,
3166*4882a593Smuzhiyun [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
3167*4882a593Smuzhiyun [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
3168*4882a593Smuzhiyun [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
3169*4882a593Smuzhiyun [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
3170*4882a593Smuzhiyun [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
3171*4882a593Smuzhiyun [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
3172*4882a593Smuzhiyun [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
3173*4882a593Smuzhiyun [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
3174*4882a593Smuzhiyun [MMSS_RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
3175*4882a593Smuzhiyun [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
3176*4882a593Smuzhiyun [MAPLE_CLK_SRC] = &maple_clk_src.clkr,
3177*4882a593Smuzhiyun [VDP_CLK_SRC] = &vdp_clk_src.clkr,
3178*4882a593Smuzhiyun [VPU_BUS_CLK_SRC] = &vpu_bus_clk_src.clkr,
3179*4882a593Smuzhiyun [MMSS_CXO_CLK] = &mmss_cxo_clk.clkr,
3180*4882a593Smuzhiyun [MMSS_SLEEPCLK_CLK] = &mmss_sleepclk_clk.clkr,
3181*4882a593Smuzhiyun [AVSYNC_AHB_CLK] = &avsync_ahb_clk.clkr,
3182*4882a593Smuzhiyun [AVSYNC_EDPPIXEL_CLK] = &avsync_edppixel_clk.clkr,
3183*4882a593Smuzhiyun [AVSYNC_EXTPCLK_CLK] = &avsync_extpclk_clk.clkr,
3184*4882a593Smuzhiyun [AVSYNC_PCLK0_CLK] = &avsync_pclk0_clk.clkr,
3185*4882a593Smuzhiyun [AVSYNC_PCLK1_CLK] = &avsync_pclk1_clk.clkr,
3186*4882a593Smuzhiyun [AVSYNC_VP_CLK] = &avsync_vp_clk.clkr,
3187*4882a593Smuzhiyun [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
3188*4882a593Smuzhiyun [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
3189*4882a593Smuzhiyun [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
3190*4882a593Smuzhiyun [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
3191*4882a593Smuzhiyun [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
3192*4882a593Smuzhiyun [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
3193*4882a593Smuzhiyun [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
3194*4882a593Smuzhiyun [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
3195*4882a593Smuzhiyun [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
3196*4882a593Smuzhiyun [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
3197*4882a593Smuzhiyun [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
3198*4882a593Smuzhiyun [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
3199*4882a593Smuzhiyun [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
3200*4882a593Smuzhiyun [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
3201*4882a593Smuzhiyun [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
3202*4882a593Smuzhiyun [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
3203*4882a593Smuzhiyun [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
3204*4882a593Smuzhiyun [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
3205*4882a593Smuzhiyun [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
3206*4882a593Smuzhiyun [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
3207*4882a593Smuzhiyun [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
3208*4882a593Smuzhiyun [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
3209*4882a593Smuzhiyun [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
3210*4882a593Smuzhiyun [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
3211*4882a593Smuzhiyun [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
3212*4882a593Smuzhiyun [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
3213*4882a593Smuzhiyun [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
3214*4882a593Smuzhiyun [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
3215*4882a593Smuzhiyun [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
3216*4882a593Smuzhiyun [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
3217*4882a593Smuzhiyun [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
3218*4882a593Smuzhiyun [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
3219*4882a593Smuzhiyun [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
3220*4882a593Smuzhiyun [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
3221*4882a593Smuzhiyun [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
3222*4882a593Smuzhiyun [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
3223*4882a593Smuzhiyun [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
3224*4882a593Smuzhiyun [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
3225*4882a593Smuzhiyun [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
3226*4882a593Smuzhiyun [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
3227*4882a593Smuzhiyun [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
3228*4882a593Smuzhiyun [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
3229*4882a593Smuzhiyun [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
3230*4882a593Smuzhiyun [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
3231*4882a593Smuzhiyun [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
3232*4882a593Smuzhiyun [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
3233*4882a593Smuzhiyun [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
3234*4882a593Smuzhiyun [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
3235*4882a593Smuzhiyun [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
3236*4882a593Smuzhiyun [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
3237*4882a593Smuzhiyun [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
3238*4882a593Smuzhiyun [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
3239*4882a593Smuzhiyun [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
3240*4882a593Smuzhiyun [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
3241*4882a593Smuzhiyun [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
3242*4882a593Smuzhiyun [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
3243*4882a593Smuzhiyun [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
3244*4882a593Smuzhiyun [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
3245*4882a593Smuzhiyun [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
3246*4882a593Smuzhiyun [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
3247*4882a593Smuzhiyun [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
3248*4882a593Smuzhiyun [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
3249*4882a593Smuzhiyun [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
3250*4882a593Smuzhiyun [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
3251*4882a593Smuzhiyun [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
3252*4882a593Smuzhiyun [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
3253*4882a593Smuzhiyun [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
3254*4882a593Smuzhiyun [MMSS_SPDM_AHB_CLK] = &mmss_spdm_ahb_clk.clkr,
3255*4882a593Smuzhiyun [MMSS_SPDM_AXI_CLK] = &mmss_spdm_axi_clk.clkr,
3256*4882a593Smuzhiyun [MMSS_SPDM_CSI0_CLK] = &mmss_spdm_csi0_clk.clkr,
3257*4882a593Smuzhiyun [MMSS_SPDM_GFX3D_CLK] = &mmss_spdm_gfx3d_clk.clkr,
3258*4882a593Smuzhiyun [MMSS_SPDM_JPEG0_CLK] = &mmss_spdm_jpeg0_clk.clkr,
3259*4882a593Smuzhiyun [MMSS_SPDM_JPEG1_CLK] = &mmss_spdm_jpeg1_clk.clkr,
3260*4882a593Smuzhiyun [MMSS_SPDM_JPEG2_CLK] = &mmss_spdm_jpeg2_clk.clkr,
3261*4882a593Smuzhiyun [MMSS_SPDM_MDP_CLK] = &mmss_spdm_mdp_clk.clkr,
3262*4882a593Smuzhiyun [MMSS_SPDM_PCLK0_CLK] = &mmss_spdm_pclk0_clk.clkr,
3263*4882a593Smuzhiyun [MMSS_SPDM_PCLK1_CLK] = &mmss_spdm_pclk1_clk.clkr,
3264*4882a593Smuzhiyun [MMSS_SPDM_VCODEC0_CLK] = &mmss_spdm_vcodec0_clk.clkr,
3265*4882a593Smuzhiyun [MMSS_SPDM_VFE0_CLK] = &mmss_spdm_vfe0_clk.clkr,
3266*4882a593Smuzhiyun [MMSS_SPDM_VFE1_CLK] = &mmss_spdm_vfe1_clk.clkr,
3267*4882a593Smuzhiyun [MMSS_SPDM_RM_AXI_CLK] = &mmss_spdm_rm_axi_clk.clkr,
3268*4882a593Smuzhiyun [MMSS_SPDM_RM_OCMEMNOC_CLK] = &mmss_spdm_rm_ocmemnoc_clk.clkr,
3269*4882a593Smuzhiyun [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
3270*4882a593Smuzhiyun [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
3271*4882a593Smuzhiyun [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
3272*4882a593Smuzhiyun [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
3273*4882a593Smuzhiyun [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
3274*4882a593Smuzhiyun [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
3275*4882a593Smuzhiyun [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
3276*4882a593Smuzhiyun [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
3277*4882a593Smuzhiyun [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
3278*4882a593Smuzhiyun [OXILI_RBBMTIMER_CLK] = &oxili_rbbmtimer_clk.clkr,
3279*4882a593Smuzhiyun [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
3280*4882a593Smuzhiyun [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
3281*4882a593Smuzhiyun [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
3282*4882a593Smuzhiyun [VENUS0_CORE0_VCODEC_CLK] = &venus0_core0_vcodec_clk.clkr,
3283*4882a593Smuzhiyun [VENUS0_CORE1_VCODEC_CLK] = &venus0_core1_vcodec_clk.clkr,
3284*4882a593Smuzhiyun [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
3285*4882a593Smuzhiyun [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
3286*4882a593Smuzhiyun [VPU_AHB_CLK] = &vpu_ahb_clk.clkr,
3287*4882a593Smuzhiyun [VPU_AXI_CLK] = &vpu_axi_clk.clkr,
3288*4882a593Smuzhiyun [VPU_BUS_CLK] = &vpu_bus_clk.clkr,
3289*4882a593Smuzhiyun [VPU_CXO_CLK] = &vpu_cxo_clk.clkr,
3290*4882a593Smuzhiyun [VPU_MAPLE_CLK] = &vpu_maple_clk.clkr,
3291*4882a593Smuzhiyun [VPU_SLEEP_CLK] = &vpu_sleep_clk.clkr,
3292*4882a593Smuzhiyun [VPU_VDP_CLK] = &vpu_vdp_clk.clkr,
3293*4882a593Smuzhiyun };
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun static const struct qcom_reset_map mmcc_apq8084_resets[] = {
3296*4882a593Smuzhiyun [MMSS_SPDM_RESET] = { 0x0200 },
3297*4882a593Smuzhiyun [MMSS_SPDM_RM_RESET] = { 0x0300 },
3298*4882a593Smuzhiyun [VENUS0_RESET] = { 0x1020 },
3299*4882a593Smuzhiyun [VPU_RESET] = { 0x1400 },
3300*4882a593Smuzhiyun [MDSS_RESET] = { 0x2300 },
3301*4882a593Smuzhiyun [AVSYNC_RESET] = { 0x2400 },
3302*4882a593Smuzhiyun [CAMSS_PHY0_RESET] = { 0x3020 },
3303*4882a593Smuzhiyun [CAMSS_PHY1_RESET] = { 0x3050 },
3304*4882a593Smuzhiyun [CAMSS_PHY2_RESET] = { 0x3080 },
3305*4882a593Smuzhiyun [CAMSS_CSI0_RESET] = { 0x30b0 },
3306*4882a593Smuzhiyun [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
3307*4882a593Smuzhiyun [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
3308*4882a593Smuzhiyun [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
3309*4882a593Smuzhiyun [CAMSS_CSI1_RESET] = { 0x3120 },
3310*4882a593Smuzhiyun [CAMSS_CSI1PHY_RESET] = { 0x3130 },
3311*4882a593Smuzhiyun [CAMSS_CSI1RDI_RESET] = { 0x3140 },
3312*4882a593Smuzhiyun [CAMSS_CSI1PIX_RESET] = { 0x3150 },
3313*4882a593Smuzhiyun [CAMSS_CSI2_RESET] = { 0x3180 },
3314*4882a593Smuzhiyun [CAMSS_CSI2PHY_RESET] = { 0x3190 },
3315*4882a593Smuzhiyun [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
3316*4882a593Smuzhiyun [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
3317*4882a593Smuzhiyun [CAMSS_CSI3_RESET] = { 0x31e0 },
3318*4882a593Smuzhiyun [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
3319*4882a593Smuzhiyun [CAMSS_CSI3RDI_RESET] = { 0x3200 },
3320*4882a593Smuzhiyun [CAMSS_CSI3PIX_RESET] = { 0x3210 },
3321*4882a593Smuzhiyun [CAMSS_ISPIF_RESET] = { 0x3220 },
3322*4882a593Smuzhiyun [CAMSS_CCI_RESET] = { 0x3340 },
3323*4882a593Smuzhiyun [CAMSS_MCLK0_RESET] = { 0x3380 },
3324*4882a593Smuzhiyun [CAMSS_MCLK1_RESET] = { 0x33b0 },
3325*4882a593Smuzhiyun [CAMSS_MCLK2_RESET] = { 0x33e0 },
3326*4882a593Smuzhiyun [CAMSS_MCLK3_RESET] = { 0x3410 },
3327*4882a593Smuzhiyun [CAMSS_GP0_RESET] = { 0x3440 },
3328*4882a593Smuzhiyun [CAMSS_GP1_RESET] = { 0x3470 },
3329*4882a593Smuzhiyun [CAMSS_TOP_RESET] = { 0x3480 },
3330*4882a593Smuzhiyun [CAMSS_AHB_RESET] = { 0x3488 },
3331*4882a593Smuzhiyun [CAMSS_MICRO_RESET] = { 0x3490 },
3332*4882a593Smuzhiyun [CAMSS_JPEG_RESET] = { 0x35a0 },
3333*4882a593Smuzhiyun [CAMSS_VFE_RESET] = { 0x36a0 },
3334*4882a593Smuzhiyun [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
3335*4882a593Smuzhiyun [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
3336*4882a593Smuzhiyun [OXILI_RESET] = { 0x4020 },
3337*4882a593Smuzhiyun [OXILICX_RESET] = { 0x4030 },
3338*4882a593Smuzhiyun [OCMEMCX_RESET] = { 0x4050 },
3339*4882a593Smuzhiyun [MMSS_RBCRP_RESET] = { 0x4080 },
3340*4882a593Smuzhiyun [MMSSNOCAHB_RESET] = { 0x5020 },
3341*4882a593Smuzhiyun [MMSSNOCAXI_RESET] = { 0x5060 },
3342*4882a593Smuzhiyun };
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun static struct gdsc *mmcc_apq8084_gdscs[] = {
3345*4882a593Smuzhiyun [VENUS0_GDSC] = &venus0_gdsc,
3346*4882a593Smuzhiyun [VENUS0_CORE0_GDSC] = &venus0_core0_gdsc,
3347*4882a593Smuzhiyun [VENUS0_CORE1_GDSC] = &venus0_core1_gdsc,
3348*4882a593Smuzhiyun [MDSS_GDSC] = &mdss_gdsc,
3349*4882a593Smuzhiyun [CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
3350*4882a593Smuzhiyun [CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
3351*4882a593Smuzhiyun [OXILI_GDSC] = &oxili_gdsc,
3352*4882a593Smuzhiyun [OXILICX_GDSC] = &oxilicx_gdsc,
3353*4882a593Smuzhiyun };
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun static const struct regmap_config mmcc_apq8084_regmap_config = {
3356*4882a593Smuzhiyun .reg_bits = 32,
3357*4882a593Smuzhiyun .reg_stride = 4,
3358*4882a593Smuzhiyun .val_bits = 32,
3359*4882a593Smuzhiyun .max_register = 0x5104,
3360*4882a593Smuzhiyun .fast_io = true,
3361*4882a593Smuzhiyun };
3362*4882a593Smuzhiyun
3363*4882a593Smuzhiyun static const struct qcom_cc_desc mmcc_apq8084_desc = {
3364*4882a593Smuzhiyun .config = &mmcc_apq8084_regmap_config,
3365*4882a593Smuzhiyun .clks = mmcc_apq8084_clocks,
3366*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(mmcc_apq8084_clocks),
3367*4882a593Smuzhiyun .resets = mmcc_apq8084_resets,
3368*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(mmcc_apq8084_resets),
3369*4882a593Smuzhiyun .gdscs = mmcc_apq8084_gdscs,
3370*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(mmcc_apq8084_gdscs),
3371*4882a593Smuzhiyun };
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun static const struct of_device_id mmcc_apq8084_match_table[] = {
3374*4882a593Smuzhiyun { .compatible = "qcom,mmcc-apq8084" },
3375*4882a593Smuzhiyun { }
3376*4882a593Smuzhiyun };
3377*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmcc_apq8084_match_table);
3378*4882a593Smuzhiyun
mmcc_apq8084_probe(struct platform_device * pdev)3379*4882a593Smuzhiyun static int mmcc_apq8084_probe(struct platform_device *pdev)
3380*4882a593Smuzhiyun {
3381*4882a593Smuzhiyun int ret;
3382*4882a593Smuzhiyun struct regmap *regmap;
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun ret = qcom_cc_probe(pdev, &mmcc_apq8084_desc);
3385*4882a593Smuzhiyun if (ret)
3386*4882a593Smuzhiyun return ret;
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun regmap = dev_get_regmap(&pdev->dev, NULL);
3389*4882a593Smuzhiyun clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
3390*4882a593Smuzhiyun clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun return 0;
3393*4882a593Smuzhiyun }
3394*4882a593Smuzhiyun
3395*4882a593Smuzhiyun static struct platform_driver mmcc_apq8084_driver = {
3396*4882a593Smuzhiyun .probe = mmcc_apq8084_probe,
3397*4882a593Smuzhiyun .driver = {
3398*4882a593Smuzhiyun .name = "mmcc-apq8084",
3399*4882a593Smuzhiyun .of_match_table = mmcc_apq8084_match_table,
3400*4882a593Smuzhiyun },
3401*4882a593Smuzhiyun };
3402*4882a593Smuzhiyun module_platform_driver(mmcc_apq8084_driver);
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM MMCC APQ8084 Driver");
3405*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3406*4882a593Smuzhiyun MODULE_ALIAS("platform:mmcc-apq8084");
3407