xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/lpasscorecc-sc7180.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/pm_clock.h>
11*4882a593Smuzhiyun #include <linux/pm_runtime.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,lpasscorecc-sc7180.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "clk-alpha-pll.h"
18*4882a593Smuzhiyun #include "clk-branch.h"
19*4882a593Smuzhiyun #include "clk-rcg.h"
20*4882a593Smuzhiyun #include "clk-regmap.h"
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun #include "gdsc.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun enum {
25*4882a593Smuzhiyun 	P_BI_TCXO,
26*4882a593Smuzhiyun 	P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD,
27*4882a593Smuzhiyun 	P_SLEEP_CLK,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static struct pll_vco fabia_vco[] = {
31*4882a593Smuzhiyun 	{ 249600000, 2000000000, 0 },
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct alpha_pll_config lpass_lpaaudio_dig_pll_config = {
35*4882a593Smuzhiyun 	.l = 0x20,
36*4882a593Smuzhiyun 	.alpha = 0x0,
37*4882a593Smuzhiyun 	.config_ctl_val = 0x20485699,
38*4882a593Smuzhiyun 	.config_ctl_hi_val = 0x00002067,
39*4882a593Smuzhiyun 	.test_ctl_val = 0x40000000,
40*4882a593Smuzhiyun 	.test_ctl_hi_val = 0x00000000,
41*4882a593Smuzhiyun 	.user_ctl_val = 0x00005105,
42*4882a593Smuzhiyun 	.user_ctl_hi_val = 0x00004805,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const u8 clk_alpha_pll_regs_offset[][PLL_OFF_MAX_REGS] = {
46*4882a593Smuzhiyun 	[CLK_ALPHA_PLL_TYPE_FABIA] =  {
47*4882a593Smuzhiyun 		[PLL_OFF_L_VAL] = 0x04,
48*4882a593Smuzhiyun 		[PLL_OFF_CAL_L_VAL] = 0x8,
49*4882a593Smuzhiyun 		[PLL_OFF_USER_CTL] = 0x0c,
50*4882a593Smuzhiyun 		[PLL_OFF_USER_CTL_U] = 0x10,
51*4882a593Smuzhiyun 		[PLL_OFF_USER_CTL_U1] = 0x14,
52*4882a593Smuzhiyun 		[PLL_OFF_CONFIG_CTL] = 0x18,
53*4882a593Smuzhiyun 		[PLL_OFF_CONFIG_CTL_U] = 0x1C,
54*4882a593Smuzhiyun 		[PLL_OFF_CONFIG_CTL_U1] = 0x20,
55*4882a593Smuzhiyun 		[PLL_OFF_TEST_CTL] = 0x24,
56*4882a593Smuzhiyun 		[PLL_OFF_TEST_CTL_U] = 0x28,
57*4882a593Smuzhiyun 		[PLL_OFF_STATUS] = 0x30,
58*4882a593Smuzhiyun 		[PLL_OFF_OPMODE] = 0x38,
59*4882a593Smuzhiyun 		[PLL_OFF_FRAC] = 0x40,
60*4882a593Smuzhiyun 	},
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static struct clk_alpha_pll lpass_lpaaudio_dig_pll = {
64*4882a593Smuzhiyun 	.offset = 0x1000,
65*4882a593Smuzhiyun 	.vco_table = fabia_vco,
66*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
67*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs_offset[CLK_ALPHA_PLL_TYPE_FABIA],
68*4882a593Smuzhiyun 	.clkr = {
69*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
70*4882a593Smuzhiyun 			.name = "lpass_lpaaudio_dig_pll",
71*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
72*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
73*4882a593Smuzhiyun 			},
74*4882a593Smuzhiyun 			.num_parents = 1,
75*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
76*4882a593Smuzhiyun 		},
77*4882a593Smuzhiyun 	},
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct clk_div_table
81*4882a593Smuzhiyun 			post_div_table_lpass_lpaaudio_dig_pll_out_odd[] = {
82*4882a593Smuzhiyun 	{ 0x5, 5 },
83*4882a593Smuzhiyun 	{ }
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv lpass_lpaaudio_dig_pll_out_odd = {
87*4882a593Smuzhiyun 	.offset = 0x1000,
88*4882a593Smuzhiyun 	.post_div_shift = 12,
89*4882a593Smuzhiyun 	.post_div_table = post_div_table_lpass_lpaaudio_dig_pll_out_odd,
90*4882a593Smuzhiyun 	.num_post_div =
91*4882a593Smuzhiyun 		ARRAY_SIZE(post_div_table_lpass_lpaaudio_dig_pll_out_odd),
92*4882a593Smuzhiyun 	.width = 4,
93*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
94*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
95*4882a593Smuzhiyun 		.name = "lpass_lpaaudio_dig_pll_out_odd",
96*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
97*4882a593Smuzhiyun 			.hw = &lpass_lpaaudio_dig_pll.clkr.hw,
98*4882a593Smuzhiyun 		},
99*4882a593Smuzhiyun 		.num_parents = 1,
100*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
101*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const struct parent_map lpass_core_cc_parent_map_0[] = {
106*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
107*4882a593Smuzhiyun 	{ P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 5 },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static const struct clk_parent_data lpass_core_cc_parent_data_0[] = {
111*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
112*4882a593Smuzhiyun 	{ .hw = &lpass_lpaaudio_dig_pll_out_odd.clkr.hw },
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct parent_map lpass_core_cc_parent_map_2[] = {
116*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static struct clk_rcg2 core_clk_src = {
120*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d000,
121*4882a593Smuzhiyun 	.mnd_width = 8,
122*4882a593Smuzhiyun 	.hid_width = 5,
123*4882a593Smuzhiyun 	.parent_map = lpass_core_cc_parent_map_2,
124*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
125*4882a593Smuzhiyun 		.name = "core_clk_src",
126*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
127*4882a593Smuzhiyun 			.fw_name = "bi_tcxo",
128*4882a593Smuzhiyun 		},
129*4882a593Smuzhiyun 		.num_parents = 1,
130*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
131*4882a593Smuzhiyun 	},
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const struct freq_tbl ftbl_ext_mclk0_clk_src[] = {
135*4882a593Smuzhiyun 	F(9600000, P_BI_TCXO, 2, 0, 0),
136*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
137*4882a593Smuzhiyun 	{ }
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct freq_tbl ftbl_ext_lpaif_clk_src[] = {
141*4882a593Smuzhiyun 	F(256000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 15, 1, 32),
142*4882a593Smuzhiyun 	F(512000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 15, 1, 16),
143*4882a593Smuzhiyun 	F(768000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 10, 1, 16),
144*4882a593Smuzhiyun 	F(1024000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 15, 1, 8),
145*4882a593Smuzhiyun 	F(1536000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 10, 1, 8),
146*4882a593Smuzhiyun 	F(2048000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 15, 1, 4),
147*4882a593Smuzhiyun 	F(3072000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 10, 1, 4),
148*4882a593Smuzhiyun 	F(4096000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 15, 1, 2),
149*4882a593Smuzhiyun 	F(6144000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 10, 1, 2),
150*4882a593Smuzhiyun 	F(8192000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 15, 0, 0),
151*4882a593Smuzhiyun 	F(9600000, P_BI_TCXO, 2, 0, 0),
152*4882a593Smuzhiyun 	F(12288000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 10, 0, 0),
153*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
154*4882a593Smuzhiyun 	F(24576000, P_LPASS_LPAAUDIO_DIG_PLL_OUT_ODD, 5, 0, 0),
155*4882a593Smuzhiyun 	{ }
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct clk_rcg2 ext_mclk0_clk_src = {
159*4882a593Smuzhiyun 	.cmd_rcgr = 0x20000,
160*4882a593Smuzhiyun 	.mnd_width = 8,
161*4882a593Smuzhiyun 	.hid_width = 5,
162*4882a593Smuzhiyun 	.parent_map = lpass_core_cc_parent_map_0,
163*4882a593Smuzhiyun 	.freq_tbl = ftbl_ext_mclk0_clk_src,
164*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
165*4882a593Smuzhiyun 		.name = "ext_mclk0_clk_src",
166*4882a593Smuzhiyun 		.parent_data = lpass_core_cc_parent_data_0,
167*4882a593Smuzhiyun 		.num_parents = 2,
168*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
169*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
170*4882a593Smuzhiyun 	},
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static struct clk_rcg2 lpaif_pri_clk_src = {
174*4882a593Smuzhiyun 	.cmd_rcgr = 0x10000,
175*4882a593Smuzhiyun 	.mnd_width = 16,
176*4882a593Smuzhiyun 	.hid_width = 5,
177*4882a593Smuzhiyun 	.parent_map = lpass_core_cc_parent_map_0,
178*4882a593Smuzhiyun 	.freq_tbl = ftbl_ext_lpaif_clk_src,
179*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
180*4882a593Smuzhiyun 		.name = "lpaif_pri_clk_src",
181*4882a593Smuzhiyun 		.parent_data = lpass_core_cc_parent_data_0,
182*4882a593Smuzhiyun 		.num_parents = 2,
183*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
184*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
185*4882a593Smuzhiyun 	},
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static struct clk_rcg2 lpaif_sec_clk_src = {
189*4882a593Smuzhiyun 	.cmd_rcgr = 0x11000,
190*4882a593Smuzhiyun 	.mnd_width = 16,
191*4882a593Smuzhiyun 	.hid_width = 5,
192*4882a593Smuzhiyun 	.parent_map = lpass_core_cc_parent_map_0,
193*4882a593Smuzhiyun 	.freq_tbl = ftbl_ext_lpaif_clk_src,
194*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
195*4882a593Smuzhiyun 		.name = "lpaif_sec_clk_src",
196*4882a593Smuzhiyun 		.parent_data = lpass_core_cc_parent_data_0,
197*4882a593Smuzhiyun 		.num_parents = 2,
198*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
199*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
200*4882a593Smuzhiyun 	},
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static struct clk_branch lpass_audio_core_ext_mclk0_clk = {
204*4882a593Smuzhiyun 	.halt_reg = 0x20014,
205*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
206*4882a593Smuzhiyun 	.hwcg_reg = 0x20014,
207*4882a593Smuzhiyun 	.hwcg_bit = 1,
208*4882a593Smuzhiyun 	.clkr = {
209*4882a593Smuzhiyun 		.enable_reg = 0x20014,
210*4882a593Smuzhiyun 		.enable_mask = BIT(0),
211*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
212*4882a593Smuzhiyun 			.name = "lpass_audio_core_ext_mclk0_clk",
213*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
214*4882a593Smuzhiyun 				.hw = &ext_mclk0_clk_src.clkr.hw,
215*4882a593Smuzhiyun 			},
216*4882a593Smuzhiyun 			.num_parents = 1,
217*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
218*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
219*4882a593Smuzhiyun 		},
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static struct clk_branch lpass_audio_core_lpaif_pri_ibit_clk = {
224*4882a593Smuzhiyun 	.halt_reg = 0x10018,
225*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
226*4882a593Smuzhiyun 	.hwcg_reg = 0x10018,
227*4882a593Smuzhiyun 	.hwcg_bit = 1,
228*4882a593Smuzhiyun 	.clkr = {
229*4882a593Smuzhiyun 		.enable_reg = 0x10018,
230*4882a593Smuzhiyun 		.enable_mask = BIT(0),
231*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
232*4882a593Smuzhiyun 			.name = "lpass_audio_core_lpaif_pri_ibit_clk",
233*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
234*4882a593Smuzhiyun 				.hw = &lpaif_pri_clk_src.clkr.hw,
235*4882a593Smuzhiyun 			},
236*4882a593Smuzhiyun 			.num_parents = 1,
237*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
238*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
239*4882a593Smuzhiyun 		},
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static struct clk_branch lpass_audio_core_lpaif_sec_ibit_clk = {
244*4882a593Smuzhiyun 	.halt_reg = 0x11018,
245*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
246*4882a593Smuzhiyun 	.hwcg_reg = 0x11018,
247*4882a593Smuzhiyun 	.hwcg_bit = 1,
248*4882a593Smuzhiyun 	.clkr = {
249*4882a593Smuzhiyun 		.enable_reg = 0x11018,
250*4882a593Smuzhiyun 		.enable_mask = BIT(0),
251*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
252*4882a593Smuzhiyun 			.name = "lpass_audio_core_lpaif_sec_ibit_clk",
253*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
254*4882a593Smuzhiyun 				.hw = &lpaif_sec_clk_src.clkr.hw,
255*4882a593Smuzhiyun 			},
256*4882a593Smuzhiyun 			.num_parents = 1,
257*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
258*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
259*4882a593Smuzhiyun 		},
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct clk_branch lpass_audio_core_sysnoc_mport_core_clk = {
264*4882a593Smuzhiyun 	.halt_reg = 0x23000,
265*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
266*4882a593Smuzhiyun 	.hwcg_reg = 0x23000,
267*4882a593Smuzhiyun 	.hwcg_bit = 1,
268*4882a593Smuzhiyun 	.clkr = {
269*4882a593Smuzhiyun 		.enable_reg = 0x23000,
270*4882a593Smuzhiyun 		.enable_mask = BIT(0),
271*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
272*4882a593Smuzhiyun 			.name = "lpass_audio_core_sysnoc_mport_core_clk",
273*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
274*4882a593Smuzhiyun 				.hw = &core_clk_src.clkr.hw,
275*4882a593Smuzhiyun 			},
276*4882a593Smuzhiyun 			.num_parents = 1,
277*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
278*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
279*4882a593Smuzhiyun 		},
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static struct clk_regmap *lpass_core_cc_sc7180_clocks[] = {
284*4882a593Smuzhiyun 	[EXT_MCLK0_CLK_SRC] = &ext_mclk0_clk_src.clkr,
285*4882a593Smuzhiyun 	[LPAIF_PRI_CLK_SRC] = &lpaif_pri_clk_src.clkr,
286*4882a593Smuzhiyun 	[LPAIF_SEC_CLK_SRC] = &lpaif_sec_clk_src.clkr,
287*4882a593Smuzhiyun 	[CORE_CLK_SRC] = &core_clk_src.clkr,
288*4882a593Smuzhiyun 	[LPASS_AUDIO_CORE_EXT_MCLK0_CLK] = &lpass_audio_core_ext_mclk0_clk.clkr,
289*4882a593Smuzhiyun 	[LPASS_AUDIO_CORE_LPAIF_PRI_IBIT_CLK] =
290*4882a593Smuzhiyun 		&lpass_audio_core_lpaif_pri_ibit_clk.clkr,
291*4882a593Smuzhiyun 	[LPASS_AUDIO_CORE_LPAIF_SEC_IBIT_CLK] =
292*4882a593Smuzhiyun 		&lpass_audio_core_lpaif_sec_ibit_clk.clkr,
293*4882a593Smuzhiyun 	[LPASS_AUDIO_CORE_SYSNOC_MPORT_CORE_CLK] =
294*4882a593Smuzhiyun 		&lpass_audio_core_sysnoc_mport_core_clk.clkr,
295*4882a593Smuzhiyun 	[LPASS_LPAAUDIO_DIG_PLL] = &lpass_lpaaudio_dig_pll.clkr,
296*4882a593Smuzhiyun 	[LPASS_LPAAUDIO_DIG_PLL_OUT_ODD] = &lpass_lpaaudio_dig_pll_out_odd.clkr,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct gdsc lpass_pdc_hm_gdsc = {
300*4882a593Smuzhiyun 	.gdscr = 0x3090,
301*4882a593Smuzhiyun 	.pd = {
302*4882a593Smuzhiyun 		.name = "lpass_pdc_hm_gdsc",
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
305*4882a593Smuzhiyun 	.flags = VOTABLE,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static struct gdsc lpass_audio_hm_gdsc = {
309*4882a593Smuzhiyun 	.gdscr = 0x9090,
310*4882a593Smuzhiyun 	.pd = {
311*4882a593Smuzhiyun 		.name = "lpass_audio_hm_gdsc",
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static struct gdsc lpass_core_hm_gdsc = {
317*4882a593Smuzhiyun 	.gdscr = 0x0,
318*4882a593Smuzhiyun 	.pd = {
319*4882a593Smuzhiyun 		.name = "lpass_core_hm_gdsc",
320*4882a593Smuzhiyun 	},
321*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
322*4882a593Smuzhiyun 	.flags = RETAIN_FF_ENABLE,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static struct gdsc *lpass_core_hm_sc7180_gdscs[] = {
326*4882a593Smuzhiyun 	[LPASS_CORE_HM_GDSCR] = &lpass_core_hm_gdsc,
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun static struct gdsc *lpass_audio_hm_sc7180_gdscs[] = {
330*4882a593Smuzhiyun 	[LPASS_PDC_HM_GDSCR] = &lpass_pdc_hm_gdsc,
331*4882a593Smuzhiyun 	[LPASS_AUDIO_HM_GDSCR] = &lpass_audio_hm_gdsc,
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static struct regmap_config lpass_core_cc_sc7180_regmap_config = {
335*4882a593Smuzhiyun 	.reg_bits = 32,
336*4882a593Smuzhiyun 	.reg_stride = 4,
337*4882a593Smuzhiyun 	.val_bits = 32,
338*4882a593Smuzhiyun 	.fast_io = true,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const struct qcom_cc_desc lpass_core_hm_sc7180_desc = {
342*4882a593Smuzhiyun 	.config = &lpass_core_cc_sc7180_regmap_config,
343*4882a593Smuzhiyun 	.gdscs = lpass_core_hm_sc7180_gdscs,
344*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(lpass_core_hm_sc7180_gdscs),
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static const struct qcom_cc_desc lpass_core_cc_sc7180_desc = {
348*4882a593Smuzhiyun 	.config = &lpass_core_cc_sc7180_regmap_config,
349*4882a593Smuzhiyun 	.clks = lpass_core_cc_sc7180_clocks,
350*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(lpass_core_cc_sc7180_clocks),
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct qcom_cc_desc lpass_audio_hm_sc7180_desc = {
354*4882a593Smuzhiyun 	.config = &lpass_core_cc_sc7180_regmap_config,
355*4882a593Smuzhiyun 	.gdscs = lpass_audio_hm_sc7180_gdscs,
356*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(lpass_audio_hm_sc7180_gdscs),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
lpass_core_cc_sc7180_probe(struct platform_device * pdev)359*4882a593Smuzhiyun static int lpass_core_cc_sc7180_probe(struct platform_device *pdev)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	const struct qcom_cc_desc *desc;
362*4882a593Smuzhiyun 	struct regmap *regmap;
363*4882a593Smuzhiyun 	int ret;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	lpass_core_cc_sc7180_regmap_config.name = "lpass_audio_cc";
366*4882a593Smuzhiyun 	desc = &lpass_audio_hm_sc7180_desc;
367*4882a593Smuzhiyun 	ret = qcom_cc_probe_by_index(pdev, 1, desc);
368*4882a593Smuzhiyun 	if (ret)
369*4882a593Smuzhiyun 		return ret;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	lpass_core_cc_sc7180_regmap_config.name = "lpass_core_cc";
372*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &lpass_core_cc_sc7180_desc);
373*4882a593Smuzhiyun 	if (IS_ERR(regmap))
374*4882a593Smuzhiyun 		return PTR_ERR(regmap);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/*
377*4882a593Smuzhiyun 	 * Keep the CLK always-ON
378*4882a593Smuzhiyun 	 * LPASS_AUDIO_CORE_SYSNOC_SWAY_CORE_CLK
379*4882a593Smuzhiyun 	 */
380*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x24000, BIT(0), BIT(0));
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* PLL settings */
383*4882a593Smuzhiyun 	regmap_write(regmap, 0x1008, 0x20);
384*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x1014, BIT(0), BIT(0));
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	clk_fabia_pll_configure(&lpass_lpaaudio_dig_pll, regmap,
387*4882a593Smuzhiyun 				&lpass_lpaaudio_dig_pll_config);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &lpass_core_cc_sc7180_desc, regmap);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
lpass_hm_core_probe(struct platform_device * pdev)392*4882a593Smuzhiyun static int lpass_hm_core_probe(struct platform_device *pdev)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	const struct qcom_cc_desc *desc;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	lpass_core_cc_sc7180_regmap_config.name = "lpass_hm_core";
397*4882a593Smuzhiyun 	desc = &lpass_core_hm_sc7180_desc;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return qcom_cc_probe_by_index(pdev, 0, desc);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static const struct of_device_id lpass_core_cc_sc7180_match_table[] = {
403*4882a593Smuzhiyun 	{
404*4882a593Smuzhiyun 		.compatible = "qcom,sc7180-lpasshm",
405*4882a593Smuzhiyun 		.data = lpass_hm_core_probe,
406*4882a593Smuzhiyun 	},
407*4882a593Smuzhiyun 	{
408*4882a593Smuzhiyun 		.compatible = "qcom,sc7180-lpasscorecc",
409*4882a593Smuzhiyun 		.data = lpass_core_cc_sc7180_probe,
410*4882a593Smuzhiyun 	},
411*4882a593Smuzhiyun 	{ }
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpass_core_cc_sc7180_match_table);
414*4882a593Smuzhiyun 
lpass_core_sc7180_probe(struct platform_device * pdev)415*4882a593Smuzhiyun static int lpass_core_sc7180_probe(struct platform_device *pdev)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	int (*clk_probe)(struct platform_device *p);
418*4882a593Smuzhiyun 	int ret;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
421*4882a593Smuzhiyun 	ret = pm_clk_create(&pdev->dev);
422*4882a593Smuzhiyun 	if (ret)
423*4882a593Smuzhiyun 		goto disable_pm_runtime;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	ret = pm_clk_add(&pdev->dev, "iface");
426*4882a593Smuzhiyun 	if (ret < 0) {
427*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to acquire iface clock\n");
428*4882a593Smuzhiyun 		goto destroy_pm_clk;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	ret = -EINVAL;
432*4882a593Smuzhiyun 	clk_probe = of_device_get_match_data(&pdev->dev);
433*4882a593Smuzhiyun 	if (!clk_probe)
434*4882a593Smuzhiyun 		goto destroy_pm_clk;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	ret = clk_probe(pdev);
437*4882a593Smuzhiyun 	if (ret)
438*4882a593Smuzhiyun 		goto destroy_pm_clk;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun destroy_pm_clk:
443*4882a593Smuzhiyun 	pm_clk_destroy(&pdev->dev);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun disable_pm_runtime:
446*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return ret;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static const struct dev_pm_ops lpass_core_cc_pm_ops = {
452*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL)
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static struct platform_driver lpass_core_cc_sc7180_driver = {
456*4882a593Smuzhiyun 	.probe = lpass_core_sc7180_probe,
457*4882a593Smuzhiyun 	.driver = {
458*4882a593Smuzhiyun 		.name = "lpass_core_cc-sc7180",
459*4882a593Smuzhiyun 		.of_match_table = lpass_core_cc_sc7180_match_table,
460*4882a593Smuzhiyun 		.pm = &lpass_core_cc_pm_ops,
461*4882a593Smuzhiyun 	},
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
lpass_core_cc_sc7180_init(void)464*4882a593Smuzhiyun static int __init lpass_core_cc_sc7180_init(void)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	return platform_driver_register(&lpass_core_cc_sc7180_driver);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun subsys_initcall(lpass_core_cc_sc7180_init);
469*4882a593Smuzhiyun 
lpass_core_cc_sc7180_exit(void)470*4882a593Smuzhiyun static void __exit lpass_core_cc_sc7180_exit(void)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	platform_driver_unregister(&lpass_core_cc_sc7180_driver);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun module_exit(lpass_core_cc_sc7180_exit);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI LPASS_CORE_CC SC7180 Driver");
477*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
478