xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/lpasscc-sdm845.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/platform_device.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,lpass-sdm845.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "clk-regmap.h"
14*4882a593Smuzhiyun #include "clk-branch.h"
15*4882a593Smuzhiyun #include "common.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static struct clk_branch lpass_q6ss_ahbm_aon_clk = {
18*4882a593Smuzhiyun 	.halt_reg = 0x12000,
19*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
20*4882a593Smuzhiyun 	.clkr = {
21*4882a593Smuzhiyun 		.enable_reg = 0x12000,
22*4882a593Smuzhiyun 		.enable_mask = BIT(0),
23*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
24*4882a593Smuzhiyun 			.name = "lpass_q6ss_ahbm_aon_clk",
25*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
26*4882a593Smuzhiyun 		},
27*4882a593Smuzhiyun 	},
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static struct clk_branch lpass_q6ss_ahbs_aon_clk = {
31*4882a593Smuzhiyun 	.halt_reg = 0x1f000,
32*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
33*4882a593Smuzhiyun 	.clkr = {
34*4882a593Smuzhiyun 		.enable_reg = 0x1f000,
35*4882a593Smuzhiyun 		.enable_mask = BIT(0),
36*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
37*4882a593Smuzhiyun 			.name = "lpass_q6ss_ahbs_aon_clk",
38*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
39*4882a593Smuzhiyun 		},
40*4882a593Smuzhiyun 	},
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static struct clk_branch lpass_qdsp6ss_core_clk = {
44*4882a593Smuzhiyun 	.halt_reg = 0x20,
45*4882a593Smuzhiyun 	/* CLK_OFF would not toggle until LPASS is out of reset */
46*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
47*4882a593Smuzhiyun 	.clkr = {
48*4882a593Smuzhiyun 		.enable_reg = 0x20,
49*4882a593Smuzhiyun 		.enable_mask = BIT(0),
50*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
51*4882a593Smuzhiyun 			.name = "lpass_qdsp6ss_core_clk",
52*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
53*4882a593Smuzhiyun 		},
54*4882a593Smuzhiyun 	},
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static struct clk_branch lpass_qdsp6ss_xo_clk = {
58*4882a593Smuzhiyun 	.halt_reg = 0x38,
59*4882a593Smuzhiyun 	/* CLK_OFF would not toggle until LPASS is out of reset */
60*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
61*4882a593Smuzhiyun 	.clkr = {
62*4882a593Smuzhiyun 		.enable_reg = 0x38,
63*4882a593Smuzhiyun 		.enable_mask = BIT(0),
64*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
65*4882a593Smuzhiyun 			.name = "lpass_qdsp6ss_xo_clk",
66*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
67*4882a593Smuzhiyun 		},
68*4882a593Smuzhiyun 	},
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static struct clk_branch lpass_qdsp6ss_sleep_clk = {
72*4882a593Smuzhiyun 	.halt_reg = 0x3c,
73*4882a593Smuzhiyun 	/* CLK_OFF would not toggle until LPASS is out of reset */
74*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
75*4882a593Smuzhiyun 	.clkr = {
76*4882a593Smuzhiyun 		.enable_reg = 0x3c,
77*4882a593Smuzhiyun 		.enable_mask = BIT(0),
78*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
79*4882a593Smuzhiyun 			.name = "lpass_qdsp6ss_sleep_clk",
80*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
81*4882a593Smuzhiyun 		},
82*4882a593Smuzhiyun 	},
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static struct regmap_config lpass_regmap_config = {
86*4882a593Smuzhiyun 	.reg_bits	= 32,
87*4882a593Smuzhiyun 	.reg_stride	= 4,
88*4882a593Smuzhiyun 	.val_bits	= 32,
89*4882a593Smuzhiyun 	.fast_io	= true,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static struct clk_regmap *lpass_cc_sdm845_clocks[] = {
93*4882a593Smuzhiyun 	[LPASS_Q6SS_AHBM_AON_CLK] = &lpass_q6ss_ahbm_aon_clk.clkr,
94*4882a593Smuzhiyun 	[LPASS_Q6SS_AHBS_AON_CLK] = &lpass_q6ss_ahbs_aon_clk.clkr,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct qcom_cc_desc lpass_cc_sdm845_desc = {
98*4882a593Smuzhiyun 	.config = &lpass_regmap_config,
99*4882a593Smuzhiyun 	.clks = lpass_cc_sdm845_clocks,
100*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(lpass_cc_sdm845_clocks),
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static struct clk_regmap *lpass_qdsp6ss_sdm845_clocks[] = {
104*4882a593Smuzhiyun 	[LPASS_QDSP6SS_XO_CLK] = &lpass_qdsp6ss_xo_clk.clkr,
105*4882a593Smuzhiyun 	[LPASS_QDSP6SS_SLEEP_CLK] = &lpass_qdsp6ss_sleep_clk.clkr,
106*4882a593Smuzhiyun 	[LPASS_QDSP6SS_CORE_CLK] = &lpass_qdsp6ss_core_clk.clkr,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const struct qcom_cc_desc lpass_qdsp6ss_sdm845_desc = {
110*4882a593Smuzhiyun 	.config = &lpass_regmap_config,
111*4882a593Smuzhiyun 	.clks = lpass_qdsp6ss_sdm845_clocks,
112*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(lpass_qdsp6ss_sdm845_clocks),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
lpass_cc_sdm845_probe(struct platform_device * pdev)115*4882a593Smuzhiyun static int lpass_cc_sdm845_probe(struct platform_device *pdev)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	const struct qcom_cc_desc *desc;
118*4882a593Smuzhiyun 	int ret;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	lpass_regmap_config.name = "cc";
121*4882a593Smuzhiyun 	desc = &lpass_cc_sdm845_desc;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	ret = qcom_cc_probe_by_index(pdev, 0, desc);
124*4882a593Smuzhiyun 	if (ret)
125*4882a593Smuzhiyun 		return ret;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	lpass_regmap_config.name = "qdsp6ss";
128*4882a593Smuzhiyun 	desc = &lpass_qdsp6ss_sdm845_desc;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return qcom_cc_probe_by_index(pdev, 1, desc);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static const struct of_device_id lpass_cc_sdm845_match_table[] = {
134*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-lpasscc" },
135*4882a593Smuzhiyun 	{ }
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpass_cc_sdm845_match_table);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static struct platform_driver lpass_cc_sdm845_driver = {
140*4882a593Smuzhiyun 	.probe		= lpass_cc_sdm845_probe,
141*4882a593Smuzhiyun 	.driver		= {
142*4882a593Smuzhiyun 		.name	= "sdm845-lpasscc",
143*4882a593Smuzhiyun 		.of_match_table = lpass_cc_sdm845_match_table,
144*4882a593Smuzhiyun 	},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
lpass_cc_sdm845_init(void)147*4882a593Smuzhiyun static int __init lpass_cc_sdm845_init(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	return platform_driver_register(&lpass_cc_sdm845_driver);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun subsys_initcall(lpass_cc_sdm845_init);
152*4882a593Smuzhiyun 
lpass_cc_sdm845_exit(void)153*4882a593Smuzhiyun static void __exit lpass_cc_sdm845_exit(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	platform_driver_unregister(&lpass_cc_sdm845_driver);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun module_exit(lpass_cc_sdm845_exit);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI LPASS_CC SDM845 Driver");
160*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
161