xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/lcc-msm8960.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,lcc-msm8960.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun #include "clk-regmap.h"
20*4882a593Smuzhiyun #include "clk-pll.h"
21*4882a593Smuzhiyun #include "clk-rcg.h"
22*4882a593Smuzhiyun #include "clk-branch.h"
23*4882a593Smuzhiyun #include "clk-regmap-divider.h"
24*4882a593Smuzhiyun #include "clk-regmap-mux.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static struct clk_pll pll4 = {
27*4882a593Smuzhiyun 	.l_reg = 0x4,
28*4882a593Smuzhiyun 	.m_reg = 0x8,
29*4882a593Smuzhiyun 	.n_reg = 0xc,
30*4882a593Smuzhiyun 	.config_reg = 0x14,
31*4882a593Smuzhiyun 	.mode_reg = 0x0,
32*4882a593Smuzhiyun 	.status_reg = 0x18,
33*4882a593Smuzhiyun 	.status_bit = 16,
34*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
35*4882a593Smuzhiyun 		.name = "pll4",
36*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "pxo" },
37*4882a593Smuzhiyun 		.num_parents = 1,
38*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
39*4882a593Smuzhiyun 	},
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum {
43*4882a593Smuzhiyun 	P_PXO,
44*4882a593Smuzhiyun 	P_PLL4,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const struct parent_map lcc_pxo_pll4_map[] = {
48*4882a593Smuzhiyun 	{ P_PXO, 0 },
49*4882a593Smuzhiyun 	{ P_PLL4, 2 }
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const char * const lcc_pxo_pll4[] = {
53*4882a593Smuzhiyun 	"pxo",
54*4882a593Smuzhiyun 	"pll4_vote",
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static struct freq_tbl clk_tbl_aif_osr_492[] = {
58*4882a593Smuzhiyun 	{   512000, P_PLL4, 4, 1, 240 },
59*4882a593Smuzhiyun 	{   768000, P_PLL4, 4, 1, 160 },
60*4882a593Smuzhiyun 	{  1024000, P_PLL4, 4, 1, 120 },
61*4882a593Smuzhiyun 	{  1536000, P_PLL4, 4, 1,  80 },
62*4882a593Smuzhiyun 	{  2048000, P_PLL4, 4, 1,  60 },
63*4882a593Smuzhiyun 	{  3072000, P_PLL4, 4, 1,  40 },
64*4882a593Smuzhiyun 	{  4096000, P_PLL4, 4, 1,  30 },
65*4882a593Smuzhiyun 	{  6144000, P_PLL4, 4, 1,  20 },
66*4882a593Smuzhiyun 	{  8192000, P_PLL4, 4, 1,  15 },
67*4882a593Smuzhiyun 	{ 12288000, P_PLL4, 4, 1,  10 },
68*4882a593Smuzhiyun 	{ 24576000, P_PLL4, 4, 1,   5 },
69*4882a593Smuzhiyun 	{ 27000000, P_PXO,  1, 0,   0 },
70*4882a593Smuzhiyun 	{ }
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static struct freq_tbl clk_tbl_aif_osr_393[] = {
74*4882a593Smuzhiyun 	{   512000, P_PLL4, 4, 1, 192 },
75*4882a593Smuzhiyun 	{   768000, P_PLL4, 4, 1, 128 },
76*4882a593Smuzhiyun 	{  1024000, P_PLL4, 4, 1,  96 },
77*4882a593Smuzhiyun 	{  1536000, P_PLL4, 4, 1,  64 },
78*4882a593Smuzhiyun 	{  2048000, P_PLL4, 4, 1,  48 },
79*4882a593Smuzhiyun 	{  3072000, P_PLL4, 4, 1,  32 },
80*4882a593Smuzhiyun 	{  4096000, P_PLL4, 4, 1,  24 },
81*4882a593Smuzhiyun 	{  6144000, P_PLL4, 4, 1,  16 },
82*4882a593Smuzhiyun 	{  8192000, P_PLL4, 4, 1,  12 },
83*4882a593Smuzhiyun 	{ 12288000, P_PLL4, 4, 1,   8 },
84*4882a593Smuzhiyun 	{ 24576000, P_PLL4, 4, 1,   4 },
85*4882a593Smuzhiyun 	{ 27000000, P_PXO,  1, 0,   0 },
86*4882a593Smuzhiyun 	{ }
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct clk_rcg mi2s_osr_src = {
90*4882a593Smuzhiyun 	.ns_reg = 0x48,
91*4882a593Smuzhiyun 	.md_reg = 0x4c,
92*4882a593Smuzhiyun 	.mn = {
93*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
94*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
95*4882a593Smuzhiyun 		.mnctr_mode_shift = 5,
96*4882a593Smuzhiyun 		.n_val_shift = 24,
97*4882a593Smuzhiyun 		.m_val_shift = 8,
98*4882a593Smuzhiyun 		.width = 8,
99*4882a593Smuzhiyun 	},
100*4882a593Smuzhiyun 	.p = {
101*4882a593Smuzhiyun 		.pre_div_shift = 3,
102*4882a593Smuzhiyun 		.pre_div_width = 2,
103*4882a593Smuzhiyun 	},
104*4882a593Smuzhiyun 	.s = {
105*4882a593Smuzhiyun 		.src_sel_shift = 0,
106*4882a593Smuzhiyun 		.parent_map = lcc_pxo_pll4_map,
107*4882a593Smuzhiyun 	},
108*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_aif_osr_393,
109*4882a593Smuzhiyun 	.clkr = {
110*4882a593Smuzhiyun 		.enable_reg = 0x48,
111*4882a593Smuzhiyun 		.enable_mask = BIT(9),
112*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
113*4882a593Smuzhiyun 			.name = "mi2s_osr_src",
114*4882a593Smuzhiyun 			.parent_names = lcc_pxo_pll4,
115*4882a593Smuzhiyun 			.num_parents = 2,
116*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
117*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_GATE,
118*4882a593Smuzhiyun 		},
119*4882a593Smuzhiyun 	},
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const char * const lcc_mi2s_parents[] = {
123*4882a593Smuzhiyun 	"mi2s_osr_src",
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static struct clk_branch mi2s_osr_clk = {
127*4882a593Smuzhiyun 	.halt_reg = 0x50,
128*4882a593Smuzhiyun 	.halt_bit = 1,
129*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_ENABLE,
130*4882a593Smuzhiyun 	.clkr = {
131*4882a593Smuzhiyun 		.enable_reg = 0x48,
132*4882a593Smuzhiyun 		.enable_mask = BIT(17),
133*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
134*4882a593Smuzhiyun 			.name = "mi2s_osr_clk",
135*4882a593Smuzhiyun 			.parent_names = lcc_mi2s_parents,
136*4882a593Smuzhiyun 			.num_parents = 1,
137*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
138*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
139*4882a593Smuzhiyun 		},
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct clk_regmap_div mi2s_div_clk = {
144*4882a593Smuzhiyun 	.reg = 0x48,
145*4882a593Smuzhiyun 	.shift = 10,
146*4882a593Smuzhiyun 	.width = 4,
147*4882a593Smuzhiyun 	.clkr = {
148*4882a593Smuzhiyun 		.enable_reg = 0x48,
149*4882a593Smuzhiyun 		.enable_mask = BIT(15),
150*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
151*4882a593Smuzhiyun 			.name = "mi2s_div_clk",
152*4882a593Smuzhiyun 			.parent_names = lcc_mi2s_parents,
153*4882a593Smuzhiyun 			.num_parents = 1,
154*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
155*4882a593Smuzhiyun 		},
156*4882a593Smuzhiyun 	},
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static struct clk_branch mi2s_bit_div_clk = {
160*4882a593Smuzhiyun 	.halt_reg = 0x50,
161*4882a593Smuzhiyun 	.halt_bit = 0,
162*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_ENABLE,
163*4882a593Smuzhiyun 	.clkr = {
164*4882a593Smuzhiyun 		.enable_reg = 0x48,
165*4882a593Smuzhiyun 		.enable_mask = BIT(15),
166*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
167*4882a593Smuzhiyun 			.name = "mi2s_bit_div_clk",
168*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "mi2s_div_clk" },
169*4882a593Smuzhiyun 			.num_parents = 1,
170*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
171*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
172*4882a593Smuzhiyun 		},
173*4882a593Smuzhiyun 	},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct clk_regmap_mux mi2s_bit_clk = {
177*4882a593Smuzhiyun 	.reg = 0x48,
178*4882a593Smuzhiyun 	.shift = 14,
179*4882a593Smuzhiyun 	.width = 1,
180*4882a593Smuzhiyun 	.clkr = {
181*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
182*4882a593Smuzhiyun 			.name = "mi2s_bit_clk",
183*4882a593Smuzhiyun 			.parent_names = (const char *[]){
184*4882a593Smuzhiyun 				"mi2s_bit_div_clk",
185*4882a593Smuzhiyun 				"mi2s_codec_clk",
186*4882a593Smuzhiyun 			},
187*4882a593Smuzhiyun 			.num_parents = 2,
188*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
189*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
190*4882a593Smuzhiyun 		},
191*4882a593Smuzhiyun 	},
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define CLK_AIF_OSR_DIV(prefix, _ns, _md, hr)			\
195*4882a593Smuzhiyun static struct clk_rcg prefix##_osr_src = {			\
196*4882a593Smuzhiyun 	.ns_reg = _ns,						\
197*4882a593Smuzhiyun 	.md_reg = _md,						\
198*4882a593Smuzhiyun 	.mn = {							\
199*4882a593Smuzhiyun 		.mnctr_en_bit = 8,				\
200*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,				\
201*4882a593Smuzhiyun 		.mnctr_mode_shift = 5,				\
202*4882a593Smuzhiyun 		.n_val_shift = 24,				\
203*4882a593Smuzhiyun 		.m_val_shift = 8,				\
204*4882a593Smuzhiyun 		.width = 8,					\
205*4882a593Smuzhiyun 	},							\
206*4882a593Smuzhiyun 	.p = {							\
207*4882a593Smuzhiyun 		.pre_div_shift = 3,				\
208*4882a593Smuzhiyun 		.pre_div_width = 2,				\
209*4882a593Smuzhiyun 	},							\
210*4882a593Smuzhiyun 	.s = {							\
211*4882a593Smuzhiyun 		.src_sel_shift = 0,				\
212*4882a593Smuzhiyun 		.parent_map = lcc_pxo_pll4_map,			\
213*4882a593Smuzhiyun 	},							\
214*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_aif_osr_393,			\
215*4882a593Smuzhiyun 	.clkr = {						\
216*4882a593Smuzhiyun 		.enable_reg = _ns,				\
217*4882a593Smuzhiyun 		.enable_mask = BIT(9),				\
218*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){		\
219*4882a593Smuzhiyun 			.name = #prefix "_osr_src",		\
220*4882a593Smuzhiyun 			.parent_names = lcc_pxo_pll4,		\
221*4882a593Smuzhiyun 			.num_parents = 2,			\
222*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,			\
223*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_GATE,		\
224*4882a593Smuzhiyun 		},						\
225*4882a593Smuzhiyun 	},							\
226*4882a593Smuzhiyun };								\
227*4882a593Smuzhiyun 								\
228*4882a593Smuzhiyun static const char * const lcc_##prefix##_parents[] = {		\
229*4882a593Smuzhiyun 	#prefix "_osr_src",					\
230*4882a593Smuzhiyun };								\
231*4882a593Smuzhiyun 								\
232*4882a593Smuzhiyun static struct clk_branch prefix##_osr_clk = {			\
233*4882a593Smuzhiyun 	.halt_reg = hr,						\
234*4882a593Smuzhiyun 	.halt_bit = 1,						\
235*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_ENABLE,			\
236*4882a593Smuzhiyun 	.clkr = {						\
237*4882a593Smuzhiyun 		.enable_reg = _ns,				\
238*4882a593Smuzhiyun 		.enable_mask = BIT(21),				\
239*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){		\
240*4882a593Smuzhiyun 			.name = #prefix "_osr_clk",		\
241*4882a593Smuzhiyun 			.parent_names = lcc_##prefix##_parents,	\
242*4882a593Smuzhiyun 			.num_parents = 1,			\
243*4882a593Smuzhiyun 			.ops = &clk_branch_ops,			\
244*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,		\
245*4882a593Smuzhiyun 		},						\
246*4882a593Smuzhiyun 	},							\
247*4882a593Smuzhiyun };								\
248*4882a593Smuzhiyun 								\
249*4882a593Smuzhiyun static struct clk_regmap_div prefix##_div_clk = {		\
250*4882a593Smuzhiyun 	.reg = _ns,						\
251*4882a593Smuzhiyun 	.shift = 10,						\
252*4882a593Smuzhiyun 	.width = 8,						\
253*4882a593Smuzhiyun 	.clkr = {						\
254*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){		\
255*4882a593Smuzhiyun 			.name = #prefix "_div_clk",		\
256*4882a593Smuzhiyun 			.parent_names = lcc_##prefix##_parents,	\
257*4882a593Smuzhiyun 			.num_parents = 1,			\
258*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,		\
259*4882a593Smuzhiyun 		},						\
260*4882a593Smuzhiyun 	},							\
261*4882a593Smuzhiyun };								\
262*4882a593Smuzhiyun 								\
263*4882a593Smuzhiyun static struct clk_branch prefix##_bit_div_clk = {		\
264*4882a593Smuzhiyun 	.halt_reg = hr,						\
265*4882a593Smuzhiyun 	.halt_bit = 0,						\
266*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_ENABLE,			\
267*4882a593Smuzhiyun 	.clkr = {						\
268*4882a593Smuzhiyun 		.enable_reg = _ns,				\
269*4882a593Smuzhiyun 		.enable_mask = BIT(19),				\
270*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){		\
271*4882a593Smuzhiyun 			.name = #prefix "_bit_div_clk",		\
272*4882a593Smuzhiyun 			.parent_names = (const char *[]){	\
273*4882a593Smuzhiyun 				#prefix "_div_clk"		\
274*4882a593Smuzhiyun 			}, 					\
275*4882a593Smuzhiyun 			.num_parents = 1,			\
276*4882a593Smuzhiyun 			.ops = &clk_branch_ops,			\
277*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,		\
278*4882a593Smuzhiyun 		},						\
279*4882a593Smuzhiyun 	},							\
280*4882a593Smuzhiyun };								\
281*4882a593Smuzhiyun 								\
282*4882a593Smuzhiyun static struct clk_regmap_mux prefix##_bit_clk = {		\
283*4882a593Smuzhiyun 	.reg = _ns,						\
284*4882a593Smuzhiyun 	.shift = 18,						\
285*4882a593Smuzhiyun 	.width = 1,						\
286*4882a593Smuzhiyun 	.clkr = {						\
287*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){		\
288*4882a593Smuzhiyun 			.name = #prefix "_bit_clk",		\
289*4882a593Smuzhiyun 			.parent_names = (const char *[]){	\
290*4882a593Smuzhiyun 				#prefix "_bit_div_clk",		\
291*4882a593Smuzhiyun 				#prefix "_codec_clk",		\
292*4882a593Smuzhiyun 			},					\
293*4882a593Smuzhiyun 			.num_parents = 2,			\
294*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,	\
295*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,		\
296*4882a593Smuzhiyun 		},						\
297*4882a593Smuzhiyun 	},							\
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun CLK_AIF_OSR_DIV(codec_i2s_mic, 0x60, 0x64, 0x68);
301*4882a593Smuzhiyun CLK_AIF_OSR_DIV(spare_i2s_mic, 0x78, 0x7c, 0x80);
302*4882a593Smuzhiyun CLK_AIF_OSR_DIV(codec_i2s_spkr, 0x6c, 0x70, 0x74);
303*4882a593Smuzhiyun CLK_AIF_OSR_DIV(spare_i2s_spkr, 0x84, 0x88, 0x8c);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun static struct freq_tbl clk_tbl_pcm_492[] = {
306*4882a593Smuzhiyun 	{   256000, P_PLL4, 4, 1, 480 },
307*4882a593Smuzhiyun 	{   512000, P_PLL4, 4, 1, 240 },
308*4882a593Smuzhiyun 	{   768000, P_PLL4, 4, 1, 160 },
309*4882a593Smuzhiyun 	{  1024000, P_PLL4, 4, 1, 120 },
310*4882a593Smuzhiyun 	{  1536000, P_PLL4, 4, 1,  80 },
311*4882a593Smuzhiyun 	{  2048000, P_PLL4, 4, 1,  60 },
312*4882a593Smuzhiyun 	{  3072000, P_PLL4, 4, 1,  40 },
313*4882a593Smuzhiyun 	{  4096000, P_PLL4, 4, 1,  30 },
314*4882a593Smuzhiyun 	{  6144000, P_PLL4, 4, 1,  20 },
315*4882a593Smuzhiyun 	{  8192000, P_PLL4, 4, 1,  15 },
316*4882a593Smuzhiyun 	{ 12288000, P_PLL4, 4, 1,  10 },
317*4882a593Smuzhiyun 	{ 24576000, P_PLL4, 4, 1,   5 },
318*4882a593Smuzhiyun 	{ 27000000, P_PXO,  1, 0,   0 },
319*4882a593Smuzhiyun 	{ }
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static struct freq_tbl clk_tbl_pcm_393[] = {
323*4882a593Smuzhiyun 	{   256000, P_PLL4, 4, 1, 384 },
324*4882a593Smuzhiyun 	{   512000, P_PLL4, 4, 1, 192 },
325*4882a593Smuzhiyun 	{   768000, P_PLL4, 4, 1, 128 },
326*4882a593Smuzhiyun 	{  1024000, P_PLL4, 4, 1,  96 },
327*4882a593Smuzhiyun 	{  1536000, P_PLL4, 4, 1,  64 },
328*4882a593Smuzhiyun 	{  2048000, P_PLL4, 4, 1,  48 },
329*4882a593Smuzhiyun 	{  3072000, P_PLL4, 4, 1,  32 },
330*4882a593Smuzhiyun 	{  4096000, P_PLL4, 4, 1,  24 },
331*4882a593Smuzhiyun 	{  6144000, P_PLL4, 4, 1,  16 },
332*4882a593Smuzhiyun 	{  8192000, P_PLL4, 4, 1,  12 },
333*4882a593Smuzhiyun 	{ 12288000, P_PLL4, 4, 1,   8 },
334*4882a593Smuzhiyun 	{ 24576000, P_PLL4, 4, 1,   4 },
335*4882a593Smuzhiyun 	{ 27000000, P_PXO,  1, 0,   0 },
336*4882a593Smuzhiyun 	{ }
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static struct clk_rcg pcm_src = {
340*4882a593Smuzhiyun 	.ns_reg = 0x54,
341*4882a593Smuzhiyun 	.md_reg = 0x58,
342*4882a593Smuzhiyun 	.mn = {
343*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
344*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
345*4882a593Smuzhiyun 		.mnctr_mode_shift = 5,
346*4882a593Smuzhiyun 		.n_val_shift = 16,
347*4882a593Smuzhiyun 		.m_val_shift = 16,
348*4882a593Smuzhiyun 		.width = 16,
349*4882a593Smuzhiyun 	},
350*4882a593Smuzhiyun 	.p = {
351*4882a593Smuzhiyun 		.pre_div_shift = 3,
352*4882a593Smuzhiyun 		.pre_div_width = 2,
353*4882a593Smuzhiyun 	},
354*4882a593Smuzhiyun 	.s = {
355*4882a593Smuzhiyun 		.src_sel_shift = 0,
356*4882a593Smuzhiyun 		.parent_map = lcc_pxo_pll4_map,
357*4882a593Smuzhiyun 	},
358*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_pcm_393,
359*4882a593Smuzhiyun 	.clkr = {
360*4882a593Smuzhiyun 		.enable_reg = 0x54,
361*4882a593Smuzhiyun 		.enable_mask = BIT(9),
362*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
363*4882a593Smuzhiyun 			.name = "pcm_src",
364*4882a593Smuzhiyun 			.parent_names = lcc_pxo_pll4,
365*4882a593Smuzhiyun 			.num_parents = 2,
366*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
367*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_GATE,
368*4882a593Smuzhiyun 		},
369*4882a593Smuzhiyun 	},
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static struct clk_branch pcm_clk_out = {
373*4882a593Smuzhiyun 	.halt_reg = 0x5c,
374*4882a593Smuzhiyun 	.halt_bit = 0,
375*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_ENABLE,
376*4882a593Smuzhiyun 	.clkr = {
377*4882a593Smuzhiyun 		.enable_reg = 0x54,
378*4882a593Smuzhiyun 		.enable_mask = BIT(11),
379*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
380*4882a593Smuzhiyun 			.name = "pcm_clk_out",
381*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "pcm_src" },
382*4882a593Smuzhiyun 			.num_parents = 1,
383*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
384*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
385*4882a593Smuzhiyun 		},
386*4882a593Smuzhiyun 	},
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static struct clk_regmap_mux pcm_clk = {
390*4882a593Smuzhiyun 	.reg = 0x54,
391*4882a593Smuzhiyun 	.shift = 10,
392*4882a593Smuzhiyun 	.width = 1,
393*4882a593Smuzhiyun 	.clkr = {
394*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
395*4882a593Smuzhiyun 			.name = "pcm_clk",
396*4882a593Smuzhiyun 			.parent_names = (const char *[]){
397*4882a593Smuzhiyun 				"pcm_clk_out",
398*4882a593Smuzhiyun 				"pcm_codec_clk",
399*4882a593Smuzhiyun 			},
400*4882a593Smuzhiyun 			.num_parents = 2,
401*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
402*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
403*4882a593Smuzhiyun 		},
404*4882a593Smuzhiyun 	},
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static struct clk_rcg slimbus_src = {
408*4882a593Smuzhiyun 	.ns_reg = 0xcc,
409*4882a593Smuzhiyun 	.md_reg = 0xd0,
410*4882a593Smuzhiyun 	.mn = {
411*4882a593Smuzhiyun 		.mnctr_en_bit = 8,
412*4882a593Smuzhiyun 		.mnctr_reset_bit = 7,
413*4882a593Smuzhiyun 		.mnctr_mode_shift = 5,
414*4882a593Smuzhiyun 		.n_val_shift = 24,
415*4882a593Smuzhiyun 		.m_val_shift = 8,
416*4882a593Smuzhiyun 		.width = 8,
417*4882a593Smuzhiyun 	},
418*4882a593Smuzhiyun 	.p = {
419*4882a593Smuzhiyun 		.pre_div_shift = 3,
420*4882a593Smuzhiyun 		.pre_div_width = 2,
421*4882a593Smuzhiyun 	},
422*4882a593Smuzhiyun 	.s = {
423*4882a593Smuzhiyun 		.src_sel_shift = 0,
424*4882a593Smuzhiyun 		.parent_map = lcc_pxo_pll4_map,
425*4882a593Smuzhiyun 	},
426*4882a593Smuzhiyun 	.freq_tbl = clk_tbl_aif_osr_393,
427*4882a593Smuzhiyun 	.clkr = {
428*4882a593Smuzhiyun 		.enable_reg = 0xcc,
429*4882a593Smuzhiyun 		.enable_mask = BIT(9),
430*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
431*4882a593Smuzhiyun 			.name = "slimbus_src",
432*4882a593Smuzhiyun 			.parent_names = lcc_pxo_pll4,
433*4882a593Smuzhiyun 			.num_parents = 2,
434*4882a593Smuzhiyun 			.ops = &clk_rcg_ops,
435*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_GATE,
436*4882a593Smuzhiyun 		},
437*4882a593Smuzhiyun 	},
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const char * const lcc_slimbus_parents[] = {
441*4882a593Smuzhiyun 	"slimbus_src",
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static struct clk_branch audio_slimbus_clk = {
445*4882a593Smuzhiyun 	.halt_reg = 0xd4,
446*4882a593Smuzhiyun 	.halt_bit = 0,
447*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_ENABLE,
448*4882a593Smuzhiyun 	.clkr = {
449*4882a593Smuzhiyun 		.enable_reg = 0xcc,
450*4882a593Smuzhiyun 		.enable_mask = BIT(10),
451*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
452*4882a593Smuzhiyun 			.name = "audio_slimbus_clk",
453*4882a593Smuzhiyun 			.parent_names = lcc_slimbus_parents,
454*4882a593Smuzhiyun 			.num_parents = 1,
455*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
456*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
457*4882a593Smuzhiyun 		},
458*4882a593Smuzhiyun 	},
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static struct clk_branch sps_slimbus_clk = {
462*4882a593Smuzhiyun 	.halt_reg = 0xd4,
463*4882a593Smuzhiyun 	.halt_bit = 1,
464*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_ENABLE,
465*4882a593Smuzhiyun 	.clkr = {
466*4882a593Smuzhiyun 		.enable_reg = 0xcc,
467*4882a593Smuzhiyun 		.enable_mask = BIT(12),
468*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
469*4882a593Smuzhiyun 			.name = "sps_slimbus_clk",
470*4882a593Smuzhiyun 			.parent_names = lcc_slimbus_parents,
471*4882a593Smuzhiyun 			.num_parents = 1,
472*4882a593Smuzhiyun 			.ops = &clk_branch_ops,
473*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
474*4882a593Smuzhiyun 		},
475*4882a593Smuzhiyun 	},
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static struct clk_regmap *lcc_msm8960_clks[] = {
479*4882a593Smuzhiyun 	[PLL4] = &pll4.clkr,
480*4882a593Smuzhiyun 	[MI2S_OSR_SRC] = &mi2s_osr_src.clkr,
481*4882a593Smuzhiyun 	[MI2S_OSR_CLK] = &mi2s_osr_clk.clkr,
482*4882a593Smuzhiyun 	[MI2S_DIV_CLK] = &mi2s_div_clk.clkr,
483*4882a593Smuzhiyun 	[MI2S_BIT_DIV_CLK] = &mi2s_bit_div_clk.clkr,
484*4882a593Smuzhiyun 	[MI2S_BIT_CLK] = &mi2s_bit_clk.clkr,
485*4882a593Smuzhiyun 	[PCM_SRC] = &pcm_src.clkr,
486*4882a593Smuzhiyun 	[PCM_CLK_OUT] = &pcm_clk_out.clkr,
487*4882a593Smuzhiyun 	[PCM_CLK] = &pcm_clk.clkr,
488*4882a593Smuzhiyun 	[SLIMBUS_SRC] = &slimbus_src.clkr,
489*4882a593Smuzhiyun 	[AUDIO_SLIMBUS_CLK] = &audio_slimbus_clk.clkr,
490*4882a593Smuzhiyun 	[SPS_SLIMBUS_CLK] = &sps_slimbus_clk.clkr,
491*4882a593Smuzhiyun 	[CODEC_I2S_MIC_OSR_SRC] = &codec_i2s_mic_osr_src.clkr,
492*4882a593Smuzhiyun 	[CODEC_I2S_MIC_OSR_CLK] = &codec_i2s_mic_osr_clk.clkr,
493*4882a593Smuzhiyun 	[CODEC_I2S_MIC_DIV_CLK] = &codec_i2s_mic_div_clk.clkr,
494*4882a593Smuzhiyun 	[CODEC_I2S_MIC_BIT_DIV_CLK] = &codec_i2s_mic_bit_div_clk.clkr,
495*4882a593Smuzhiyun 	[CODEC_I2S_MIC_BIT_CLK] = &codec_i2s_mic_bit_clk.clkr,
496*4882a593Smuzhiyun 	[SPARE_I2S_MIC_OSR_SRC] = &spare_i2s_mic_osr_src.clkr,
497*4882a593Smuzhiyun 	[SPARE_I2S_MIC_OSR_CLK] = &spare_i2s_mic_osr_clk.clkr,
498*4882a593Smuzhiyun 	[SPARE_I2S_MIC_DIV_CLK] = &spare_i2s_mic_div_clk.clkr,
499*4882a593Smuzhiyun 	[SPARE_I2S_MIC_BIT_DIV_CLK] = &spare_i2s_mic_bit_div_clk.clkr,
500*4882a593Smuzhiyun 	[SPARE_I2S_MIC_BIT_CLK] = &spare_i2s_mic_bit_clk.clkr,
501*4882a593Smuzhiyun 	[CODEC_I2S_SPKR_OSR_SRC] = &codec_i2s_spkr_osr_src.clkr,
502*4882a593Smuzhiyun 	[CODEC_I2S_SPKR_OSR_CLK] = &codec_i2s_spkr_osr_clk.clkr,
503*4882a593Smuzhiyun 	[CODEC_I2S_SPKR_DIV_CLK] = &codec_i2s_spkr_div_clk.clkr,
504*4882a593Smuzhiyun 	[CODEC_I2S_SPKR_BIT_DIV_CLK] = &codec_i2s_spkr_bit_div_clk.clkr,
505*4882a593Smuzhiyun 	[CODEC_I2S_SPKR_BIT_CLK] = &codec_i2s_spkr_bit_clk.clkr,
506*4882a593Smuzhiyun 	[SPARE_I2S_SPKR_OSR_SRC] = &spare_i2s_spkr_osr_src.clkr,
507*4882a593Smuzhiyun 	[SPARE_I2S_SPKR_OSR_CLK] = &spare_i2s_spkr_osr_clk.clkr,
508*4882a593Smuzhiyun 	[SPARE_I2S_SPKR_DIV_CLK] = &spare_i2s_spkr_div_clk.clkr,
509*4882a593Smuzhiyun 	[SPARE_I2S_SPKR_BIT_DIV_CLK] = &spare_i2s_spkr_bit_div_clk.clkr,
510*4882a593Smuzhiyun 	[SPARE_I2S_SPKR_BIT_CLK] = &spare_i2s_spkr_bit_clk.clkr,
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun static const struct regmap_config lcc_msm8960_regmap_config = {
514*4882a593Smuzhiyun 	.reg_bits	= 32,
515*4882a593Smuzhiyun 	.reg_stride	= 4,
516*4882a593Smuzhiyun 	.val_bits	= 32,
517*4882a593Smuzhiyun 	.max_register	= 0xfc,
518*4882a593Smuzhiyun 	.fast_io	= true,
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static const struct qcom_cc_desc lcc_msm8960_desc = {
522*4882a593Smuzhiyun 	.config = &lcc_msm8960_regmap_config,
523*4882a593Smuzhiyun 	.clks = lcc_msm8960_clks,
524*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(lcc_msm8960_clks),
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static const struct of_device_id lcc_msm8960_match_table[] = {
528*4882a593Smuzhiyun 	{ .compatible = "qcom,lcc-msm8960" },
529*4882a593Smuzhiyun 	{ .compatible = "qcom,lcc-apq8064" },
530*4882a593Smuzhiyun 	{ }
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lcc_msm8960_match_table);
533*4882a593Smuzhiyun 
lcc_msm8960_probe(struct platform_device * pdev)534*4882a593Smuzhiyun static int lcc_msm8960_probe(struct platform_device *pdev)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	u32 val;
537*4882a593Smuzhiyun 	struct regmap *regmap;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &lcc_msm8960_desc);
540*4882a593Smuzhiyun 	if (IS_ERR(regmap))
541*4882a593Smuzhiyun 		return PTR_ERR(regmap);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* Use the correct frequency plan depending on speed of PLL4 */
544*4882a593Smuzhiyun 	regmap_read(regmap, 0x4, &val);
545*4882a593Smuzhiyun 	if (val == 0x12) {
546*4882a593Smuzhiyun 		slimbus_src.freq_tbl = clk_tbl_aif_osr_492;
547*4882a593Smuzhiyun 		mi2s_osr_src.freq_tbl = clk_tbl_aif_osr_492;
548*4882a593Smuzhiyun 		codec_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
549*4882a593Smuzhiyun 		spare_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
550*4882a593Smuzhiyun 		codec_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
551*4882a593Smuzhiyun 		spare_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
552*4882a593Smuzhiyun 		pcm_src.freq_tbl = clk_tbl_pcm_492;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 	/* Enable PLL4 source on the LPASS Primary PLL Mux */
555*4882a593Smuzhiyun 	regmap_write(regmap, 0xc4, 0x1);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &lcc_msm8960_desc, regmap);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun static struct platform_driver lcc_msm8960_driver = {
561*4882a593Smuzhiyun 	.probe		= lcc_msm8960_probe,
562*4882a593Smuzhiyun 	.driver		= {
563*4882a593Smuzhiyun 		.name	= "lcc-msm8960",
564*4882a593Smuzhiyun 		.of_match_table = lcc_msm8960_match_table,
565*4882a593Smuzhiyun 	},
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun module_platform_driver(lcc_msm8960_driver);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM LCC MSM8960 Driver");
570*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
571*4882a593Smuzhiyun MODULE_ALIAS("platform:lcc-msm8960");
572