1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) BayLibre, SAS.
5*4882a593Smuzhiyun * Author : Neil Armstrong <narmstrong@baylibre.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/clk-provider.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,lcc-mdm9615.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "clk-regmap-divider.h"
26*4882a593Smuzhiyun #include "clk-regmap-mux.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct clk_pll pll4 = {
29*4882a593Smuzhiyun .l_reg = 0x4,
30*4882a593Smuzhiyun .m_reg = 0x8,
31*4882a593Smuzhiyun .n_reg = 0xc,
32*4882a593Smuzhiyun .config_reg = 0x14,
33*4882a593Smuzhiyun .mode_reg = 0x0,
34*4882a593Smuzhiyun .status_reg = 0x18,
35*4882a593Smuzhiyun .status_bit = 16,
36*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
37*4882a593Smuzhiyun .name = "pll4",
38*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
39*4882a593Smuzhiyun .num_parents = 1,
40*4882a593Smuzhiyun .ops = &clk_pll_ops,
41*4882a593Smuzhiyun },
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun enum {
45*4882a593Smuzhiyun P_CXO,
46*4882a593Smuzhiyun P_PLL4,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const struct parent_map lcc_cxo_pll4_map[] = {
50*4882a593Smuzhiyun { P_CXO, 0 },
51*4882a593Smuzhiyun { P_PLL4, 2 }
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const char * const lcc_cxo_pll4[] = {
55*4882a593Smuzhiyun "cxo",
56*4882a593Smuzhiyun "pll4_vote",
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct freq_tbl clk_tbl_aif_osr_492[] = {
60*4882a593Smuzhiyun { 512000, P_PLL4, 4, 1, 240 },
61*4882a593Smuzhiyun { 768000, P_PLL4, 4, 1, 160 },
62*4882a593Smuzhiyun { 1024000, P_PLL4, 4, 1, 120 },
63*4882a593Smuzhiyun { 1536000, P_PLL4, 4, 1, 80 },
64*4882a593Smuzhiyun { 2048000, P_PLL4, 4, 1, 60 },
65*4882a593Smuzhiyun { 3072000, P_PLL4, 4, 1, 40 },
66*4882a593Smuzhiyun { 4096000, P_PLL4, 4, 1, 30 },
67*4882a593Smuzhiyun { 6144000, P_PLL4, 4, 1, 20 },
68*4882a593Smuzhiyun { 8192000, P_PLL4, 4, 1, 15 },
69*4882a593Smuzhiyun { 12288000, P_PLL4, 4, 1, 10 },
70*4882a593Smuzhiyun { 24576000, P_PLL4, 4, 1, 5 },
71*4882a593Smuzhiyun { 27000000, P_CXO, 1, 0, 0 },
72*4882a593Smuzhiyun { }
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static struct freq_tbl clk_tbl_aif_osr_393[] = {
76*4882a593Smuzhiyun { 512000, P_PLL4, 4, 1, 192 },
77*4882a593Smuzhiyun { 768000, P_PLL4, 4, 1, 128 },
78*4882a593Smuzhiyun { 1024000, P_PLL4, 4, 1, 96 },
79*4882a593Smuzhiyun { 1536000, P_PLL4, 4, 1, 64 },
80*4882a593Smuzhiyun { 2048000, P_PLL4, 4, 1, 48 },
81*4882a593Smuzhiyun { 3072000, P_PLL4, 4, 1, 32 },
82*4882a593Smuzhiyun { 4096000, P_PLL4, 4, 1, 24 },
83*4882a593Smuzhiyun { 6144000, P_PLL4, 4, 1, 16 },
84*4882a593Smuzhiyun { 8192000, P_PLL4, 4, 1, 12 },
85*4882a593Smuzhiyun { 12288000, P_PLL4, 4, 1, 8 },
86*4882a593Smuzhiyun { 24576000, P_PLL4, 4, 1, 4 },
87*4882a593Smuzhiyun { 27000000, P_CXO, 1, 0, 0 },
88*4882a593Smuzhiyun { }
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static struct clk_rcg mi2s_osr_src = {
92*4882a593Smuzhiyun .ns_reg = 0x48,
93*4882a593Smuzhiyun .md_reg = 0x4c,
94*4882a593Smuzhiyun .mn = {
95*4882a593Smuzhiyun .mnctr_en_bit = 8,
96*4882a593Smuzhiyun .mnctr_reset_bit = 7,
97*4882a593Smuzhiyun .mnctr_mode_shift = 5,
98*4882a593Smuzhiyun .n_val_shift = 24,
99*4882a593Smuzhiyun .m_val_shift = 8,
100*4882a593Smuzhiyun .width = 8,
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun .p = {
103*4882a593Smuzhiyun .pre_div_shift = 3,
104*4882a593Smuzhiyun .pre_div_width = 2,
105*4882a593Smuzhiyun },
106*4882a593Smuzhiyun .s = {
107*4882a593Smuzhiyun .src_sel_shift = 0,
108*4882a593Smuzhiyun .parent_map = lcc_cxo_pll4_map,
109*4882a593Smuzhiyun },
110*4882a593Smuzhiyun .freq_tbl = clk_tbl_aif_osr_393,
111*4882a593Smuzhiyun .clkr = {
112*4882a593Smuzhiyun .enable_reg = 0x48,
113*4882a593Smuzhiyun .enable_mask = BIT(9),
114*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
115*4882a593Smuzhiyun .name = "mi2s_osr_src",
116*4882a593Smuzhiyun .parent_names = lcc_cxo_pll4,
117*4882a593Smuzhiyun .num_parents = 2,
118*4882a593Smuzhiyun .ops = &clk_rcg_ops,
119*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const char * const lcc_mi2s_parents[] = {
125*4882a593Smuzhiyun "mi2s_osr_src",
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct clk_branch mi2s_osr_clk = {
129*4882a593Smuzhiyun .halt_reg = 0x50,
130*4882a593Smuzhiyun .halt_bit = 1,
131*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
132*4882a593Smuzhiyun .clkr = {
133*4882a593Smuzhiyun .enable_reg = 0x48,
134*4882a593Smuzhiyun .enable_mask = BIT(17),
135*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
136*4882a593Smuzhiyun .name = "mi2s_osr_clk",
137*4882a593Smuzhiyun .parent_names = lcc_mi2s_parents,
138*4882a593Smuzhiyun .num_parents = 1,
139*4882a593Smuzhiyun .ops = &clk_branch_ops,
140*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
141*4882a593Smuzhiyun },
142*4882a593Smuzhiyun },
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static struct clk_regmap_div mi2s_div_clk = {
146*4882a593Smuzhiyun .reg = 0x48,
147*4882a593Smuzhiyun .shift = 10,
148*4882a593Smuzhiyun .width = 4,
149*4882a593Smuzhiyun .clkr = {
150*4882a593Smuzhiyun .enable_reg = 0x48,
151*4882a593Smuzhiyun .enable_mask = BIT(15),
152*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
153*4882a593Smuzhiyun .name = "mi2s_div_clk",
154*4882a593Smuzhiyun .parent_names = lcc_mi2s_parents,
155*4882a593Smuzhiyun .num_parents = 1,
156*4882a593Smuzhiyun .ops = &clk_regmap_div_ops,
157*4882a593Smuzhiyun },
158*4882a593Smuzhiyun },
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct clk_branch mi2s_bit_div_clk = {
162*4882a593Smuzhiyun .halt_reg = 0x50,
163*4882a593Smuzhiyun .halt_bit = 0,
164*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
165*4882a593Smuzhiyun .clkr = {
166*4882a593Smuzhiyun .enable_reg = 0x48,
167*4882a593Smuzhiyun .enable_mask = BIT(15),
168*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
169*4882a593Smuzhiyun .name = "mi2s_bit_div_clk",
170*4882a593Smuzhiyun .parent_names = (const char *[]){ "mi2s_div_clk" },
171*4882a593Smuzhiyun .num_parents = 1,
172*4882a593Smuzhiyun .ops = &clk_branch_ops,
173*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static struct clk_regmap_mux mi2s_bit_clk = {
179*4882a593Smuzhiyun .reg = 0x48,
180*4882a593Smuzhiyun .shift = 14,
181*4882a593Smuzhiyun .width = 1,
182*4882a593Smuzhiyun .clkr = {
183*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
184*4882a593Smuzhiyun .name = "mi2s_bit_clk",
185*4882a593Smuzhiyun .parent_names = (const char *[]){
186*4882a593Smuzhiyun "mi2s_bit_div_clk",
187*4882a593Smuzhiyun "mi2s_codec_clk",
188*4882a593Smuzhiyun },
189*4882a593Smuzhiyun .num_parents = 2,
190*4882a593Smuzhiyun .ops = &clk_regmap_mux_closest_ops,
191*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define CLK_AIF_OSR_DIV(prefix, _ns, _md, hr) \
197*4882a593Smuzhiyun static struct clk_rcg prefix##_osr_src = { \
198*4882a593Smuzhiyun .ns_reg = _ns, \
199*4882a593Smuzhiyun .md_reg = _md, \
200*4882a593Smuzhiyun .mn = { \
201*4882a593Smuzhiyun .mnctr_en_bit = 8, \
202*4882a593Smuzhiyun .mnctr_reset_bit = 7, \
203*4882a593Smuzhiyun .mnctr_mode_shift = 5, \
204*4882a593Smuzhiyun .n_val_shift = 24, \
205*4882a593Smuzhiyun .m_val_shift = 8, \
206*4882a593Smuzhiyun .width = 8, \
207*4882a593Smuzhiyun }, \
208*4882a593Smuzhiyun .p = { \
209*4882a593Smuzhiyun .pre_div_shift = 3, \
210*4882a593Smuzhiyun .pre_div_width = 2, \
211*4882a593Smuzhiyun }, \
212*4882a593Smuzhiyun .s = { \
213*4882a593Smuzhiyun .src_sel_shift = 0, \
214*4882a593Smuzhiyun .parent_map = lcc_cxo_pll4_map, \
215*4882a593Smuzhiyun }, \
216*4882a593Smuzhiyun .freq_tbl = clk_tbl_aif_osr_393, \
217*4882a593Smuzhiyun .clkr = { \
218*4882a593Smuzhiyun .enable_reg = _ns, \
219*4882a593Smuzhiyun .enable_mask = BIT(9), \
220*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
221*4882a593Smuzhiyun .name = #prefix "_osr_src", \
222*4882a593Smuzhiyun .parent_names = lcc_cxo_pll4, \
223*4882a593Smuzhiyun .num_parents = 2, \
224*4882a593Smuzhiyun .ops = &clk_rcg_ops, \
225*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE, \
226*4882a593Smuzhiyun }, \
227*4882a593Smuzhiyun }, \
228*4882a593Smuzhiyun }; \
229*4882a593Smuzhiyun \
230*4882a593Smuzhiyun static const char * const lcc_##prefix##_parents[] = { \
231*4882a593Smuzhiyun #prefix "_osr_src", \
232*4882a593Smuzhiyun }; \
233*4882a593Smuzhiyun \
234*4882a593Smuzhiyun static struct clk_branch prefix##_osr_clk = { \
235*4882a593Smuzhiyun .halt_reg = hr, \
236*4882a593Smuzhiyun .halt_bit = 1, \
237*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE, \
238*4882a593Smuzhiyun .clkr = { \
239*4882a593Smuzhiyun .enable_reg = _ns, \
240*4882a593Smuzhiyun .enable_mask = BIT(21), \
241*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
242*4882a593Smuzhiyun .name = #prefix "_osr_clk", \
243*4882a593Smuzhiyun .parent_names = lcc_##prefix##_parents, \
244*4882a593Smuzhiyun .num_parents = 1, \
245*4882a593Smuzhiyun .ops = &clk_branch_ops, \
246*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT, \
247*4882a593Smuzhiyun }, \
248*4882a593Smuzhiyun }, \
249*4882a593Smuzhiyun }; \
250*4882a593Smuzhiyun \
251*4882a593Smuzhiyun static struct clk_regmap_div prefix##_div_clk = { \
252*4882a593Smuzhiyun .reg = _ns, \
253*4882a593Smuzhiyun .shift = 10, \
254*4882a593Smuzhiyun .width = 8, \
255*4882a593Smuzhiyun .clkr = { \
256*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
257*4882a593Smuzhiyun .name = #prefix "_div_clk", \
258*4882a593Smuzhiyun .parent_names = lcc_##prefix##_parents, \
259*4882a593Smuzhiyun .num_parents = 1, \
260*4882a593Smuzhiyun .ops = &clk_regmap_div_ops, \
261*4882a593Smuzhiyun }, \
262*4882a593Smuzhiyun }, \
263*4882a593Smuzhiyun }; \
264*4882a593Smuzhiyun \
265*4882a593Smuzhiyun static struct clk_branch prefix##_bit_div_clk = { \
266*4882a593Smuzhiyun .halt_reg = hr, \
267*4882a593Smuzhiyun .halt_bit = 0, \
268*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE, \
269*4882a593Smuzhiyun .clkr = { \
270*4882a593Smuzhiyun .enable_reg = _ns, \
271*4882a593Smuzhiyun .enable_mask = BIT(19), \
272*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
273*4882a593Smuzhiyun .name = #prefix "_bit_div_clk", \
274*4882a593Smuzhiyun .parent_names = (const char *[]){ \
275*4882a593Smuzhiyun #prefix "_div_clk" \
276*4882a593Smuzhiyun }, \
277*4882a593Smuzhiyun .num_parents = 1, \
278*4882a593Smuzhiyun .ops = &clk_branch_ops, \
279*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT, \
280*4882a593Smuzhiyun }, \
281*4882a593Smuzhiyun }, \
282*4882a593Smuzhiyun }; \
283*4882a593Smuzhiyun \
284*4882a593Smuzhiyun static struct clk_regmap_mux prefix##_bit_clk = { \
285*4882a593Smuzhiyun .reg = _ns, \
286*4882a593Smuzhiyun .shift = 18, \
287*4882a593Smuzhiyun .width = 1, \
288*4882a593Smuzhiyun .clkr = { \
289*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
290*4882a593Smuzhiyun .name = #prefix "_bit_clk", \
291*4882a593Smuzhiyun .parent_names = (const char *[]){ \
292*4882a593Smuzhiyun #prefix "_bit_div_clk", \
293*4882a593Smuzhiyun #prefix "_codec_clk", \
294*4882a593Smuzhiyun }, \
295*4882a593Smuzhiyun .num_parents = 2, \
296*4882a593Smuzhiyun .ops = &clk_regmap_mux_closest_ops, \
297*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT, \
298*4882a593Smuzhiyun }, \
299*4882a593Smuzhiyun }, \
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun CLK_AIF_OSR_DIV(codec_i2s_mic, 0x60, 0x64, 0x68);
303*4882a593Smuzhiyun CLK_AIF_OSR_DIV(spare_i2s_mic, 0x78, 0x7c, 0x80);
304*4882a593Smuzhiyun CLK_AIF_OSR_DIV(codec_i2s_spkr, 0x6c, 0x70, 0x74);
305*4882a593Smuzhiyun CLK_AIF_OSR_DIV(spare_i2s_spkr, 0x84, 0x88, 0x8c);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct freq_tbl clk_tbl_pcm_492[] = {
308*4882a593Smuzhiyun { 256000, P_PLL4, 4, 1, 480 },
309*4882a593Smuzhiyun { 512000, P_PLL4, 4, 1, 240 },
310*4882a593Smuzhiyun { 768000, P_PLL4, 4, 1, 160 },
311*4882a593Smuzhiyun { 1024000, P_PLL4, 4, 1, 120 },
312*4882a593Smuzhiyun { 1536000, P_PLL4, 4, 1, 80 },
313*4882a593Smuzhiyun { 2048000, P_PLL4, 4, 1, 60 },
314*4882a593Smuzhiyun { 3072000, P_PLL4, 4, 1, 40 },
315*4882a593Smuzhiyun { 4096000, P_PLL4, 4, 1, 30 },
316*4882a593Smuzhiyun { 6144000, P_PLL4, 4, 1, 20 },
317*4882a593Smuzhiyun { 8192000, P_PLL4, 4, 1, 15 },
318*4882a593Smuzhiyun { 12288000, P_PLL4, 4, 1, 10 },
319*4882a593Smuzhiyun { 24576000, P_PLL4, 4, 1, 5 },
320*4882a593Smuzhiyun { 27000000, P_CXO, 1, 0, 0 },
321*4882a593Smuzhiyun { }
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static struct freq_tbl clk_tbl_pcm_393[] = {
325*4882a593Smuzhiyun { 256000, P_PLL4, 4, 1, 384 },
326*4882a593Smuzhiyun { 512000, P_PLL4, 4, 1, 192 },
327*4882a593Smuzhiyun { 768000, P_PLL4, 4, 1, 128 },
328*4882a593Smuzhiyun { 1024000, P_PLL4, 4, 1, 96 },
329*4882a593Smuzhiyun { 1536000, P_PLL4, 4, 1, 64 },
330*4882a593Smuzhiyun { 2048000, P_PLL4, 4, 1, 48 },
331*4882a593Smuzhiyun { 3072000, P_PLL4, 4, 1, 32 },
332*4882a593Smuzhiyun { 4096000, P_PLL4, 4, 1, 24 },
333*4882a593Smuzhiyun { 6144000, P_PLL4, 4, 1, 16 },
334*4882a593Smuzhiyun { 8192000, P_PLL4, 4, 1, 12 },
335*4882a593Smuzhiyun { 12288000, P_PLL4, 4, 1, 8 },
336*4882a593Smuzhiyun { 24576000, P_PLL4, 4, 1, 4 },
337*4882a593Smuzhiyun { 27000000, P_CXO, 1, 0, 0 },
338*4882a593Smuzhiyun { }
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static struct clk_rcg pcm_src = {
342*4882a593Smuzhiyun .ns_reg = 0x54,
343*4882a593Smuzhiyun .md_reg = 0x58,
344*4882a593Smuzhiyun .mn = {
345*4882a593Smuzhiyun .mnctr_en_bit = 8,
346*4882a593Smuzhiyun .mnctr_reset_bit = 7,
347*4882a593Smuzhiyun .mnctr_mode_shift = 5,
348*4882a593Smuzhiyun .n_val_shift = 16,
349*4882a593Smuzhiyun .m_val_shift = 16,
350*4882a593Smuzhiyun .width = 16,
351*4882a593Smuzhiyun },
352*4882a593Smuzhiyun .p = {
353*4882a593Smuzhiyun .pre_div_shift = 3,
354*4882a593Smuzhiyun .pre_div_width = 2,
355*4882a593Smuzhiyun },
356*4882a593Smuzhiyun .s = {
357*4882a593Smuzhiyun .src_sel_shift = 0,
358*4882a593Smuzhiyun .parent_map = lcc_cxo_pll4_map,
359*4882a593Smuzhiyun },
360*4882a593Smuzhiyun .freq_tbl = clk_tbl_pcm_393,
361*4882a593Smuzhiyun .clkr = {
362*4882a593Smuzhiyun .enable_reg = 0x54,
363*4882a593Smuzhiyun .enable_mask = BIT(9),
364*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
365*4882a593Smuzhiyun .name = "pcm_src",
366*4882a593Smuzhiyun .parent_names = lcc_cxo_pll4,
367*4882a593Smuzhiyun .num_parents = 2,
368*4882a593Smuzhiyun .ops = &clk_rcg_ops,
369*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
370*4882a593Smuzhiyun },
371*4882a593Smuzhiyun },
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static struct clk_branch pcm_clk_out = {
375*4882a593Smuzhiyun .halt_reg = 0x5c,
376*4882a593Smuzhiyun .halt_bit = 0,
377*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
378*4882a593Smuzhiyun .clkr = {
379*4882a593Smuzhiyun .enable_reg = 0x54,
380*4882a593Smuzhiyun .enable_mask = BIT(11),
381*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
382*4882a593Smuzhiyun .name = "pcm_clk_out",
383*4882a593Smuzhiyun .parent_names = (const char *[]){ "pcm_src" },
384*4882a593Smuzhiyun .num_parents = 1,
385*4882a593Smuzhiyun .ops = &clk_branch_ops,
386*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
387*4882a593Smuzhiyun },
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static struct clk_regmap_mux pcm_clk = {
392*4882a593Smuzhiyun .reg = 0x54,
393*4882a593Smuzhiyun .shift = 10,
394*4882a593Smuzhiyun .width = 1,
395*4882a593Smuzhiyun .clkr = {
396*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
397*4882a593Smuzhiyun .name = "pcm_clk",
398*4882a593Smuzhiyun .parent_names = (const char *[]){
399*4882a593Smuzhiyun "pcm_clk_out",
400*4882a593Smuzhiyun "pcm_codec_clk",
401*4882a593Smuzhiyun },
402*4882a593Smuzhiyun .num_parents = 2,
403*4882a593Smuzhiyun .ops = &clk_regmap_mux_closest_ops,
404*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
405*4882a593Smuzhiyun },
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static struct clk_rcg slimbus_src = {
410*4882a593Smuzhiyun .ns_reg = 0xcc,
411*4882a593Smuzhiyun .md_reg = 0xd0,
412*4882a593Smuzhiyun .mn = {
413*4882a593Smuzhiyun .mnctr_en_bit = 8,
414*4882a593Smuzhiyun .mnctr_reset_bit = 7,
415*4882a593Smuzhiyun .mnctr_mode_shift = 5,
416*4882a593Smuzhiyun .n_val_shift = 24,
417*4882a593Smuzhiyun .m_val_shift = 8,
418*4882a593Smuzhiyun .width = 8,
419*4882a593Smuzhiyun },
420*4882a593Smuzhiyun .p = {
421*4882a593Smuzhiyun .pre_div_shift = 3,
422*4882a593Smuzhiyun .pre_div_width = 2,
423*4882a593Smuzhiyun },
424*4882a593Smuzhiyun .s = {
425*4882a593Smuzhiyun .src_sel_shift = 0,
426*4882a593Smuzhiyun .parent_map = lcc_cxo_pll4_map,
427*4882a593Smuzhiyun },
428*4882a593Smuzhiyun .freq_tbl = clk_tbl_aif_osr_393,
429*4882a593Smuzhiyun .clkr = {
430*4882a593Smuzhiyun .enable_reg = 0xcc,
431*4882a593Smuzhiyun .enable_mask = BIT(9),
432*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
433*4882a593Smuzhiyun .name = "slimbus_src",
434*4882a593Smuzhiyun .parent_names = lcc_cxo_pll4,
435*4882a593Smuzhiyun .num_parents = 2,
436*4882a593Smuzhiyun .ops = &clk_rcg_ops,
437*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
438*4882a593Smuzhiyun },
439*4882a593Smuzhiyun },
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static const char * const lcc_slimbus_parents[] = {
443*4882a593Smuzhiyun "slimbus_src",
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static struct clk_branch audio_slimbus_clk = {
447*4882a593Smuzhiyun .halt_reg = 0xd4,
448*4882a593Smuzhiyun .halt_bit = 0,
449*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
450*4882a593Smuzhiyun .clkr = {
451*4882a593Smuzhiyun .enable_reg = 0xcc,
452*4882a593Smuzhiyun .enable_mask = BIT(10),
453*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
454*4882a593Smuzhiyun .name = "audio_slimbus_clk",
455*4882a593Smuzhiyun .parent_names = lcc_slimbus_parents,
456*4882a593Smuzhiyun .num_parents = 1,
457*4882a593Smuzhiyun .ops = &clk_branch_ops,
458*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
459*4882a593Smuzhiyun },
460*4882a593Smuzhiyun },
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static struct clk_branch sps_slimbus_clk = {
464*4882a593Smuzhiyun .halt_reg = 0xd4,
465*4882a593Smuzhiyun .halt_bit = 1,
466*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
467*4882a593Smuzhiyun .clkr = {
468*4882a593Smuzhiyun .enable_reg = 0xcc,
469*4882a593Smuzhiyun .enable_mask = BIT(12),
470*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
471*4882a593Smuzhiyun .name = "sps_slimbus_clk",
472*4882a593Smuzhiyun .parent_names = lcc_slimbus_parents,
473*4882a593Smuzhiyun .num_parents = 1,
474*4882a593Smuzhiyun .ops = &clk_branch_ops,
475*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
476*4882a593Smuzhiyun },
477*4882a593Smuzhiyun },
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static struct clk_regmap *lcc_mdm9615_clks[] = {
481*4882a593Smuzhiyun [PLL4] = &pll4.clkr,
482*4882a593Smuzhiyun [MI2S_OSR_SRC] = &mi2s_osr_src.clkr,
483*4882a593Smuzhiyun [MI2S_OSR_CLK] = &mi2s_osr_clk.clkr,
484*4882a593Smuzhiyun [MI2S_DIV_CLK] = &mi2s_div_clk.clkr,
485*4882a593Smuzhiyun [MI2S_BIT_DIV_CLK] = &mi2s_bit_div_clk.clkr,
486*4882a593Smuzhiyun [MI2S_BIT_CLK] = &mi2s_bit_clk.clkr,
487*4882a593Smuzhiyun [PCM_SRC] = &pcm_src.clkr,
488*4882a593Smuzhiyun [PCM_CLK_OUT] = &pcm_clk_out.clkr,
489*4882a593Smuzhiyun [PCM_CLK] = &pcm_clk.clkr,
490*4882a593Smuzhiyun [SLIMBUS_SRC] = &slimbus_src.clkr,
491*4882a593Smuzhiyun [AUDIO_SLIMBUS_CLK] = &audio_slimbus_clk.clkr,
492*4882a593Smuzhiyun [SPS_SLIMBUS_CLK] = &sps_slimbus_clk.clkr,
493*4882a593Smuzhiyun [CODEC_I2S_MIC_OSR_SRC] = &codec_i2s_mic_osr_src.clkr,
494*4882a593Smuzhiyun [CODEC_I2S_MIC_OSR_CLK] = &codec_i2s_mic_osr_clk.clkr,
495*4882a593Smuzhiyun [CODEC_I2S_MIC_DIV_CLK] = &codec_i2s_mic_div_clk.clkr,
496*4882a593Smuzhiyun [CODEC_I2S_MIC_BIT_DIV_CLK] = &codec_i2s_mic_bit_div_clk.clkr,
497*4882a593Smuzhiyun [CODEC_I2S_MIC_BIT_CLK] = &codec_i2s_mic_bit_clk.clkr,
498*4882a593Smuzhiyun [SPARE_I2S_MIC_OSR_SRC] = &spare_i2s_mic_osr_src.clkr,
499*4882a593Smuzhiyun [SPARE_I2S_MIC_OSR_CLK] = &spare_i2s_mic_osr_clk.clkr,
500*4882a593Smuzhiyun [SPARE_I2S_MIC_DIV_CLK] = &spare_i2s_mic_div_clk.clkr,
501*4882a593Smuzhiyun [SPARE_I2S_MIC_BIT_DIV_CLK] = &spare_i2s_mic_bit_div_clk.clkr,
502*4882a593Smuzhiyun [SPARE_I2S_MIC_BIT_CLK] = &spare_i2s_mic_bit_clk.clkr,
503*4882a593Smuzhiyun [CODEC_I2S_SPKR_OSR_SRC] = &codec_i2s_spkr_osr_src.clkr,
504*4882a593Smuzhiyun [CODEC_I2S_SPKR_OSR_CLK] = &codec_i2s_spkr_osr_clk.clkr,
505*4882a593Smuzhiyun [CODEC_I2S_SPKR_DIV_CLK] = &codec_i2s_spkr_div_clk.clkr,
506*4882a593Smuzhiyun [CODEC_I2S_SPKR_BIT_DIV_CLK] = &codec_i2s_spkr_bit_div_clk.clkr,
507*4882a593Smuzhiyun [CODEC_I2S_SPKR_BIT_CLK] = &codec_i2s_spkr_bit_clk.clkr,
508*4882a593Smuzhiyun [SPARE_I2S_SPKR_OSR_SRC] = &spare_i2s_spkr_osr_src.clkr,
509*4882a593Smuzhiyun [SPARE_I2S_SPKR_OSR_CLK] = &spare_i2s_spkr_osr_clk.clkr,
510*4882a593Smuzhiyun [SPARE_I2S_SPKR_DIV_CLK] = &spare_i2s_spkr_div_clk.clkr,
511*4882a593Smuzhiyun [SPARE_I2S_SPKR_BIT_DIV_CLK] = &spare_i2s_spkr_bit_div_clk.clkr,
512*4882a593Smuzhiyun [SPARE_I2S_SPKR_BIT_CLK] = &spare_i2s_spkr_bit_clk.clkr,
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static const struct regmap_config lcc_mdm9615_regmap_config = {
516*4882a593Smuzhiyun .reg_bits = 32,
517*4882a593Smuzhiyun .reg_stride = 4,
518*4882a593Smuzhiyun .val_bits = 32,
519*4882a593Smuzhiyun .max_register = 0xfc,
520*4882a593Smuzhiyun .fast_io = true,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const struct qcom_cc_desc lcc_mdm9615_desc = {
524*4882a593Smuzhiyun .config = &lcc_mdm9615_regmap_config,
525*4882a593Smuzhiyun .clks = lcc_mdm9615_clks,
526*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(lcc_mdm9615_clks),
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun static const struct of_device_id lcc_mdm9615_match_table[] = {
530*4882a593Smuzhiyun { .compatible = "qcom,lcc-mdm9615" },
531*4882a593Smuzhiyun { }
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lcc_mdm9615_match_table);
534*4882a593Smuzhiyun
lcc_mdm9615_probe(struct platform_device * pdev)535*4882a593Smuzhiyun static int lcc_mdm9615_probe(struct platform_device *pdev)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun u32 val;
538*4882a593Smuzhiyun struct regmap *regmap;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &lcc_mdm9615_desc);
541*4882a593Smuzhiyun if (IS_ERR(regmap))
542*4882a593Smuzhiyun return PTR_ERR(regmap);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Use the correct frequency plan depending on speed of PLL4 */
545*4882a593Smuzhiyun regmap_read(regmap, 0x4, &val);
546*4882a593Smuzhiyun if (val == 0x12) {
547*4882a593Smuzhiyun slimbus_src.freq_tbl = clk_tbl_aif_osr_492;
548*4882a593Smuzhiyun mi2s_osr_src.freq_tbl = clk_tbl_aif_osr_492;
549*4882a593Smuzhiyun codec_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
550*4882a593Smuzhiyun spare_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
551*4882a593Smuzhiyun codec_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
552*4882a593Smuzhiyun spare_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
553*4882a593Smuzhiyun pcm_src.freq_tbl = clk_tbl_pcm_492;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun /* Enable PLL4 source on the LPASS Primary PLL Mux */
556*4882a593Smuzhiyun regmap_write(regmap, 0xc4, 0x1);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &lcc_mdm9615_desc, regmap);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static struct platform_driver lcc_mdm9615_driver = {
562*4882a593Smuzhiyun .probe = lcc_mdm9615_probe,
563*4882a593Smuzhiyun .driver = {
564*4882a593Smuzhiyun .name = "lcc-mdm9615",
565*4882a593Smuzhiyun .of_match_table = lcc_mdm9615_match_table,
566*4882a593Smuzhiyun },
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun module_platform_driver(lcc_mdm9615_driver);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM LCC MDM9615 Driver");
571*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
572*4882a593Smuzhiyun MODULE_ALIAS("platform:lcc-mdm9615");
573