1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,lcc-ipq806x.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun #include "clk-regmap.h"
20*4882a593Smuzhiyun #include "clk-pll.h"
21*4882a593Smuzhiyun #include "clk-rcg.h"
22*4882a593Smuzhiyun #include "clk-branch.h"
23*4882a593Smuzhiyun #include "clk-regmap-divider.h"
24*4882a593Smuzhiyun #include "clk-regmap-mux.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static struct clk_pll pll4 = {
27*4882a593Smuzhiyun .l_reg = 0x4,
28*4882a593Smuzhiyun .m_reg = 0x8,
29*4882a593Smuzhiyun .n_reg = 0xc,
30*4882a593Smuzhiyun .config_reg = 0x14,
31*4882a593Smuzhiyun .mode_reg = 0x0,
32*4882a593Smuzhiyun .status_reg = 0x18,
33*4882a593Smuzhiyun .status_bit = 16,
34*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
35*4882a593Smuzhiyun .name = "pll4",
36*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
37*4882a593Smuzhiyun .num_parents = 1,
38*4882a593Smuzhiyun .ops = &clk_pll_ops,
39*4882a593Smuzhiyun },
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct pll_config pll4_config = {
43*4882a593Smuzhiyun .l = 0xf,
44*4882a593Smuzhiyun .m = 0x91,
45*4882a593Smuzhiyun .n = 0xc7,
46*4882a593Smuzhiyun .vco_val = 0x0,
47*4882a593Smuzhiyun .vco_mask = BIT(17) | BIT(16),
48*4882a593Smuzhiyun .pre_div_val = 0x0,
49*4882a593Smuzhiyun .pre_div_mask = BIT(19),
50*4882a593Smuzhiyun .post_div_val = 0x0,
51*4882a593Smuzhiyun .post_div_mask = BIT(21) | BIT(20),
52*4882a593Smuzhiyun .mn_ena_mask = BIT(22),
53*4882a593Smuzhiyun .main_output_mask = BIT(23),
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun enum {
57*4882a593Smuzhiyun P_PXO,
58*4882a593Smuzhiyun P_PLL4,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct parent_map lcc_pxo_pll4_map[] = {
62*4882a593Smuzhiyun { P_PXO, 0 },
63*4882a593Smuzhiyun { P_PLL4, 2 }
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static const char * const lcc_pxo_pll4[] = {
67*4882a593Smuzhiyun "pxo",
68*4882a593Smuzhiyun "pll4_vote",
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct freq_tbl clk_tbl_aif_mi2s[] = {
72*4882a593Smuzhiyun { 1024000, P_PLL4, 4, 1, 96 },
73*4882a593Smuzhiyun { 1411200, P_PLL4, 4, 2, 139 },
74*4882a593Smuzhiyun { 1536000, P_PLL4, 4, 1, 64 },
75*4882a593Smuzhiyun { 2048000, P_PLL4, 4, 1, 48 },
76*4882a593Smuzhiyun { 2116800, P_PLL4, 4, 2, 93 },
77*4882a593Smuzhiyun { 2304000, P_PLL4, 4, 2, 85 },
78*4882a593Smuzhiyun { 2822400, P_PLL4, 4, 6, 209 },
79*4882a593Smuzhiyun { 3072000, P_PLL4, 4, 1, 32 },
80*4882a593Smuzhiyun { 3175200, P_PLL4, 4, 1, 31 },
81*4882a593Smuzhiyun { 4096000, P_PLL4, 4, 1, 24 },
82*4882a593Smuzhiyun { 4233600, P_PLL4, 4, 9, 209 },
83*4882a593Smuzhiyun { 4608000, P_PLL4, 4, 3, 64 },
84*4882a593Smuzhiyun { 5644800, P_PLL4, 4, 12, 209 },
85*4882a593Smuzhiyun { 6144000, P_PLL4, 4, 1, 16 },
86*4882a593Smuzhiyun { 6350400, P_PLL4, 4, 2, 31 },
87*4882a593Smuzhiyun { 8192000, P_PLL4, 4, 1, 12 },
88*4882a593Smuzhiyun { 8467200, P_PLL4, 4, 18, 209 },
89*4882a593Smuzhiyun { 9216000, P_PLL4, 4, 3, 32 },
90*4882a593Smuzhiyun { 11289600, P_PLL4, 4, 24, 209 },
91*4882a593Smuzhiyun { 12288000, P_PLL4, 4, 1, 8 },
92*4882a593Smuzhiyun { 12700800, P_PLL4, 4, 27, 209 },
93*4882a593Smuzhiyun { 13824000, P_PLL4, 4, 9, 64 },
94*4882a593Smuzhiyun { 16384000, P_PLL4, 4, 1, 6 },
95*4882a593Smuzhiyun { 16934400, P_PLL4, 4, 41, 238 },
96*4882a593Smuzhiyun { 18432000, P_PLL4, 4, 3, 16 },
97*4882a593Smuzhiyun { 22579200, P_PLL4, 2, 24, 209 },
98*4882a593Smuzhiyun { 24576000, P_PLL4, 4, 1, 4 },
99*4882a593Smuzhiyun { 27648000, P_PLL4, 4, 9, 32 },
100*4882a593Smuzhiyun { 33868800, P_PLL4, 4, 41, 119 },
101*4882a593Smuzhiyun { 36864000, P_PLL4, 4, 3, 8 },
102*4882a593Smuzhiyun { 45158400, P_PLL4, 1, 24, 209 },
103*4882a593Smuzhiyun { 49152000, P_PLL4, 4, 1, 2 },
104*4882a593Smuzhiyun { 50803200, P_PLL4, 1, 27, 209 },
105*4882a593Smuzhiyun { }
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static struct clk_rcg mi2s_osr_src = {
109*4882a593Smuzhiyun .ns_reg = 0x48,
110*4882a593Smuzhiyun .md_reg = 0x4c,
111*4882a593Smuzhiyun .mn = {
112*4882a593Smuzhiyun .mnctr_en_bit = 8,
113*4882a593Smuzhiyun .mnctr_reset_bit = 7,
114*4882a593Smuzhiyun .mnctr_mode_shift = 5,
115*4882a593Smuzhiyun .n_val_shift = 24,
116*4882a593Smuzhiyun .m_val_shift = 8,
117*4882a593Smuzhiyun .width = 8,
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun .p = {
120*4882a593Smuzhiyun .pre_div_shift = 3,
121*4882a593Smuzhiyun .pre_div_width = 2,
122*4882a593Smuzhiyun },
123*4882a593Smuzhiyun .s = {
124*4882a593Smuzhiyun .src_sel_shift = 0,
125*4882a593Smuzhiyun .parent_map = lcc_pxo_pll4_map,
126*4882a593Smuzhiyun },
127*4882a593Smuzhiyun .freq_tbl = clk_tbl_aif_mi2s,
128*4882a593Smuzhiyun .clkr = {
129*4882a593Smuzhiyun .enable_reg = 0x48,
130*4882a593Smuzhiyun .enable_mask = BIT(9),
131*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
132*4882a593Smuzhiyun .name = "mi2s_osr_src",
133*4882a593Smuzhiyun .parent_names = lcc_pxo_pll4,
134*4882a593Smuzhiyun .num_parents = 2,
135*4882a593Smuzhiyun .ops = &clk_rcg_ops,
136*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun },
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static const char * const lcc_mi2s_parents[] = {
142*4882a593Smuzhiyun "mi2s_osr_src",
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static struct clk_branch mi2s_osr_clk = {
146*4882a593Smuzhiyun .halt_reg = 0x50,
147*4882a593Smuzhiyun .halt_bit = 1,
148*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
149*4882a593Smuzhiyun .clkr = {
150*4882a593Smuzhiyun .enable_reg = 0x48,
151*4882a593Smuzhiyun .enable_mask = BIT(17),
152*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
153*4882a593Smuzhiyun .name = "mi2s_osr_clk",
154*4882a593Smuzhiyun .parent_names = lcc_mi2s_parents,
155*4882a593Smuzhiyun .num_parents = 1,
156*4882a593Smuzhiyun .ops = &clk_branch_ops,
157*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
158*4882a593Smuzhiyun },
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static struct clk_regmap_div mi2s_div_clk = {
163*4882a593Smuzhiyun .reg = 0x48,
164*4882a593Smuzhiyun .shift = 10,
165*4882a593Smuzhiyun .width = 4,
166*4882a593Smuzhiyun .clkr = {
167*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
168*4882a593Smuzhiyun .name = "mi2s_div_clk",
169*4882a593Smuzhiyun .parent_names = lcc_mi2s_parents,
170*4882a593Smuzhiyun .num_parents = 1,
171*4882a593Smuzhiyun .ops = &clk_regmap_div_ops,
172*4882a593Smuzhiyun },
173*4882a593Smuzhiyun },
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static struct clk_branch mi2s_bit_div_clk = {
177*4882a593Smuzhiyun .halt_reg = 0x50,
178*4882a593Smuzhiyun .halt_bit = 0,
179*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
180*4882a593Smuzhiyun .clkr = {
181*4882a593Smuzhiyun .enable_reg = 0x48,
182*4882a593Smuzhiyun .enable_mask = BIT(15),
183*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
184*4882a593Smuzhiyun .name = "mi2s_bit_div_clk",
185*4882a593Smuzhiyun .parent_names = (const char *[]){ "mi2s_div_clk" },
186*4882a593Smuzhiyun .num_parents = 1,
187*4882a593Smuzhiyun .ops = &clk_branch_ops,
188*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
189*4882a593Smuzhiyun },
190*4882a593Smuzhiyun },
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static struct clk_regmap_mux mi2s_bit_clk = {
195*4882a593Smuzhiyun .reg = 0x48,
196*4882a593Smuzhiyun .shift = 14,
197*4882a593Smuzhiyun .width = 1,
198*4882a593Smuzhiyun .clkr = {
199*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
200*4882a593Smuzhiyun .name = "mi2s_bit_clk",
201*4882a593Smuzhiyun .parent_names = (const char *[]){
202*4882a593Smuzhiyun "mi2s_bit_div_clk",
203*4882a593Smuzhiyun "mi2s_codec_clk",
204*4882a593Smuzhiyun },
205*4882a593Smuzhiyun .num_parents = 2,
206*4882a593Smuzhiyun .ops = &clk_regmap_mux_closest_ops,
207*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
208*4882a593Smuzhiyun },
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct freq_tbl clk_tbl_pcm[] = {
213*4882a593Smuzhiyun { 64000, P_PLL4, 4, 1, 1536 },
214*4882a593Smuzhiyun { 128000, P_PLL4, 4, 1, 768 },
215*4882a593Smuzhiyun { 256000, P_PLL4, 4, 1, 384 },
216*4882a593Smuzhiyun { 512000, P_PLL4, 4, 1, 192 },
217*4882a593Smuzhiyun { 1024000, P_PLL4, 4, 1, 96 },
218*4882a593Smuzhiyun { 2048000, P_PLL4, 4, 1, 48 },
219*4882a593Smuzhiyun { },
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static struct clk_rcg pcm_src = {
223*4882a593Smuzhiyun .ns_reg = 0x54,
224*4882a593Smuzhiyun .md_reg = 0x58,
225*4882a593Smuzhiyun .mn = {
226*4882a593Smuzhiyun .mnctr_en_bit = 8,
227*4882a593Smuzhiyun .mnctr_reset_bit = 7,
228*4882a593Smuzhiyun .mnctr_mode_shift = 5,
229*4882a593Smuzhiyun .n_val_shift = 16,
230*4882a593Smuzhiyun .m_val_shift = 16,
231*4882a593Smuzhiyun .width = 16,
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun .p = {
234*4882a593Smuzhiyun .pre_div_shift = 3,
235*4882a593Smuzhiyun .pre_div_width = 2,
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun .s = {
238*4882a593Smuzhiyun .src_sel_shift = 0,
239*4882a593Smuzhiyun .parent_map = lcc_pxo_pll4_map,
240*4882a593Smuzhiyun },
241*4882a593Smuzhiyun .freq_tbl = clk_tbl_pcm,
242*4882a593Smuzhiyun .clkr = {
243*4882a593Smuzhiyun .enable_reg = 0x54,
244*4882a593Smuzhiyun .enable_mask = BIT(9),
245*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
246*4882a593Smuzhiyun .name = "pcm_src",
247*4882a593Smuzhiyun .parent_names = lcc_pxo_pll4,
248*4882a593Smuzhiyun .num_parents = 2,
249*4882a593Smuzhiyun .ops = &clk_rcg_ops,
250*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static struct clk_branch pcm_clk_out = {
256*4882a593Smuzhiyun .halt_reg = 0x5c,
257*4882a593Smuzhiyun .halt_bit = 0,
258*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
259*4882a593Smuzhiyun .clkr = {
260*4882a593Smuzhiyun .enable_reg = 0x54,
261*4882a593Smuzhiyun .enable_mask = BIT(11),
262*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
263*4882a593Smuzhiyun .name = "pcm_clk_out",
264*4882a593Smuzhiyun .parent_names = (const char *[]){ "pcm_src" },
265*4882a593Smuzhiyun .num_parents = 1,
266*4882a593Smuzhiyun .ops = &clk_branch_ops,
267*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun },
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static struct clk_regmap_mux pcm_clk = {
273*4882a593Smuzhiyun .reg = 0x54,
274*4882a593Smuzhiyun .shift = 10,
275*4882a593Smuzhiyun .width = 1,
276*4882a593Smuzhiyun .clkr = {
277*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
278*4882a593Smuzhiyun .name = "pcm_clk",
279*4882a593Smuzhiyun .parent_names = (const char *[]){
280*4882a593Smuzhiyun "pcm_clk_out",
281*4882a593Smuzhiyun "pcm_codec_clk",
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun .num_parents = 2,
284*4882a593Smuzhiyun .ops = &clk_regmap_mux_closest_ops,
285*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
286*4882a593Smuzhiyun },
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static struct freq_tbl clk_tbl_aif_osr[] = {
291*4882a593Smuzhiyun { 2822400, P_PLL4, 1, 147, 20480 },
292*4882a593Smuzhiyun { 4096000, P_PLL4, 1, 1, 96 },
293*4882a593Smuzhiyun { 5644800, P_PLL4, 1, 147, 10240 },
294*4882a593Smuzhiyun { 6144000, P_PLL4, 1, 1, 64 },
295*4882a593Smuzhiyun { 11289600, P_PLL4, 1, 147, 5120 },
296*4882a593Smuzhiyun { 12288000, P_PLL4, 1, 1, 32 },
297*4882a593Smuzhiyun { 22579200, P_PLL4, 1, 147, 2560 },
298*4882a593Smuzhiyun { 24576000, P_PLL4, 1, 1, 16 },
299*4882a593Smuzhiyun { },
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static struct clk_rcg spdif_src = {
303*4882a593Smuzhiyun .ns_reg = 0xcc,
304*4882a593Smuzhiyun .md_reg = 0xd0,
305*4882a593Smuzhiyun .mn = {
306*4882a593Smuzhiyun .mnctr_en_bit = 8,
307*4882a593Smuzhiyun .mnctr_reset_bit = 7,
308*4882a593Smuzhiyun .mnctr_mode_shift = 5,
309*4882a593Smuzhiyun .n_val_shift = 16,
310*4882a593Smuzhiyun .m_val_shift = 16,
311*4882a593Smuzhiyun .width = 8,
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun .p = {
314*4882a593Smuzhiyun .pre_div_shift = 3,
315*4882a593Smuzhiyun .pre_div_width = 2,
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun .s = {
318*4882a593Smuzhiyun .src_sel_shift = 0,
319*4882a593Smuzhiyun .parent_map = lcc_pxo_pll4_map,
320*4882a593Smuzhiyun },
321*4882a593Smuzhiyun .freq_tbl = clk_tbl_aif_osr,
322*4882a593Smuzhiyun .clkr = {
323*4882a593Smuzhiyun .enable_reg = 0xcc,
324*4882a593Smuzhiyun .enable_mask = BIT(9),
325*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
326*4882a593Smuzhiyun .name = "spdif_src",
327*4882a593Smuzhiyun .parent_names = lcc_pxo_pll4,
328*4882a593Smuzhiyun .num_parents = 2,
329*4882a593Smuzhiyun .ops = &clk_rcg_ops,
330*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
331*4882a593Smuzhiyun },
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const char * const lcc_spdif_parents[] = {
336*4882a593Smuzhiyun "spdif_src",
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static struct clk_branch spdif_clk = {
340*4882a593Smuzhiyun .halt_reg = 0xd4,
341*4882a593Smuzhiyun .halt_bit = 1,
342*4882a593Smuzhiyun .halt_check = BRANCH_HALT_ENABLE,
343*4882a593Smuzhiyun .clkr = {
344*4882a593Smuzhiyun .enable_reg = 0xcc,
345*4882a593Smuzhiyun .enable_mask = BIT(12),
346*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
347*4882a593Smuzhiyun .name = "spdif_clk",
348*4882a593Smuzhiyun .parent_names = lcc_spdif_parents,
349*4882a593Smuzhiyun .num_parents = 1,
350*4882a593Smuzhiyun .ops = &clk_branch_ops,
351*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun },
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static struct freq_tbl clk_tbl_ahbix[] = {
357*4882a593Smuzhiyun { 131072000, P_PLL4, 1, 1, 3 },
358*4882a593Smuzhiyun { },
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static struct clk_rcg ahbix_clk = {
362*4882a593Smuzhiyun .ns_reg = 0x38,
363*4882a593Smuzhiyun .md_reg = 0x3c,
364*4882a593Smuzhiyun .mn = {
365*4882a593Smuzhiyun .mnctr_en_bit = 8,
366*4882a593Smuzhiyun .mnctr_reset_bit = 7,
367*4882a593Smuzhiyun .mnctr_mode_shift = 5,
368*4882a593Smuzhiyun .n_val_shift = 24,
369*4882a593Smuzhiyun .m_val_shift = 8,
370*4882a593Smuzhiyun .width = 8,
371*4882a593Smuzhiyun },
372*4882a593Smuzhiyun .p = {
373*4882a593Smuzhiyun .pre_div_shift = 3,
374*4882a593Smuzhiyun .pre_div_width = 2,
375*4882a593Smuzhiyun },
376*4882a593Smuzhiyun .s = {
377*4882a593Smuzhiyun .src_sel_shift = 0,
378*4882a593Smuzhiyun .parent_map = lcc_pxo_pll4_map,
379*4882a593Smuzhiyun },
380*4882a593Smuzhiyun .freq_tbl = clk_tbl_ahbix,
381*4882a593Smuzhiyun .clkr = {
382*4882a593Smuzhiyun .enable_reg = 0x38,
383*4882a593Smuzhiyun .enable_mask = BIT(11),
384*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
385*4882a593Smuzhiyun .name = "ahbix",
386*4882a593Smuzhiyun .parent_names = lcc_pxo_pll4,
387*4882a593Smuzhiyun .num_parents = 2,
388*4882a593Smuzhiyun .ops = &clk_rcg_lcc_ops,
389*4882a593Smuzhiyun },
390*4882a593Smuzhiyun },
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static struct clk_regmap *lcc_ipq806x_clks[] = {
394*4882a593Smuzhiyun [PLL4] = &pll4.clkr,
395*4882a593Smuzhiyun [MI2S_OSR_SRC] = &mi2s_osr_src.clkr,
396*4882a593Smuzhiyun [MI2S_OSR_CLK] = &mi2s_osr_clk.clkr,
397*4882a593Smuzhiyun [MI2S_DIV_CLK] = &mi2s_div_clk.clkr,
398*4882a593Smuzhiyun [MI2S_BIT_DIV_CLK] = &mi2s_bit_div_clk.clkr,
399*4882a593Smuzhiyun [MI2S_BIT_CLK] = &mi2s_bit_clk.clkr,
400*4882a593Smuzhiyun [PCM_SRC] = &pcm_src.clkr,
401*4882a593Smuzhiyun [PCM_CLK_OUT] = &pcm_clk_out.clkr,
402*4882a593Smuzhiyun [PCM_CLK] = &pcm_clk.clkr,
403*4882a593Smuzhiyun [SPDIF_SRC] = &spdif_src.clkr,
404*4882a593Smuzhiyun [SPDIF_CLK] = &spdif_clk.clkr,
405*4882a593Smuzhiyun [AHBIX_CLK] = &ahbix_clk.clkr,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const struct regmap_config lcc_ipq806x_regmap_config = {
409*4882a593Smuzhiyun .reg_bits = 32,
410*4882a593Smuzhiyun .reg_stride = 4,
411*4882a593Smuzhiyun .val_bits = 32,
412*4882a593Smuzhiyun .max_register = 0xfc,
413*4882a593Smuzhiyun .fast_io = true,
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static const struct qcom_cc_desc lcc_ipq806x_desc = {
417*4882a593Smuzhiyun .config = &lcc_ipq806x_regmap_config,
418*4882a593Smuzhiyun .clks = lcc_ipq806x_clks,
419*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(lcc_ipq806x_clks),
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static const struct of_device_id lcc_ipq806x_match_table[] = {
423*4882a593Smuzhiyun { .compatible = "qcom,lcc-ipq8064" },
424*4882a593Smuzhiyun { }
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lcc_ipq806x_match_table);
427*4882a593Smuzhiyun
lcc_ipq806x_probe(struct platform_device * pdev)428*4882a593Smuzhiyun static int lcc_ipq806x_probe(struct platform_device *pdev)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun u32 val;
431*4882a593Smuzhiyun struct regmap *regmap;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &lcc_ipq806x_desc);
434*4882a593Smuzhiyun if (IS_ERR(regmap))
435*4882a593Smuzhiyun return PTR_ERR(regmap);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* Configure the rate of PLL4 if the bootloader hasn't already */
438*4882a593Smuzhiyun regmap_read(regmap, 0x0, &val);
439*4882a593Smuzhiyun if (!val)
440*4882a593Smuzhiyun clk_pll_configure_sr(&pll4, regmap, &pll4_config, true);
441*4882a593Smuzhiyun /* Enable PLL4 source on the LPASS Primary PLL Mux */
442*4882a593Smuzhiyun regmap_write(regmap, 0xc4, 0x1);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &lcc_ipq806x_desc, regmap);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static struct platform_driver lcc_ipq806x_driver = {
448*4882a593Smuzhiyun .probe = lcc_ipq806x_probe,
449*4882a593Smuzhiyun .driver = {
450*4882a593Smuzhiyun .name = "lcc-ipq806x",
451*4882a593Smuzhiyun .of_match_table = lcc_ipq806x_match_table,
452*4882a593Smuzhiyun },
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun module_platform_driver(lcc_ipq806x_driver);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM LCC IPQ806x Driver");
457*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
458*4882a593Smuzhiyun MODULE_ALIAS("platform:lcc-ipq806x");
459