xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gpucc-sm8250.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gpucc-sm8250.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun #include "clk-alpha-pll.h"
15*4882a593Smuzhiyun #include "clk-branch.h"
16*4882a593Smuzhiyun #include "clk-pll.h"
17*4882a593Smuzhiyun #include "clk-rcg.h"
18*4882a593Smuzhiyun #include "clk-regmap.h"
19*4882a593Smuzhiyun #include "reset.h"
20*4882a593Smuzhiyun #include "gdsc.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CX_GMU_CBCR_SLEEP_MASK		0xf
23*4882a593Smuzhiyun #define CX_GMU_CBCR_SLEEP_SHIFT		4
24*4882a593Smuzhiyun #define CX_GMU_CBCR_WAKE_MASK		0xf
25*4882a593Smuzhiyun #define CX_GMU_CBCR_WAKE_SHIFT		8
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun enum {
28*4882a593Smuzhiyun 	P_BI_TCXO,
29*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
30*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
31*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN_DIV,
32*4882a593Smuzhiyun 	P_GPU_CC_PLL0_OUT_MAIN,
33*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_MAIN,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static struct pll_vco lucid_vco[] = {
37*4882a593Smuzhiyun 	{ 249600000, 2000000000, 0 },
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const struct alpha_pll_config gpu_cc_pll1_config = {
41*4882a593Smuzhiyun 	.l = 0x1a,
42*4882a593Smuzhiyun 	.alpha = 0xaaa,
43*4882a593Smuzhiyun 	.config_ctl_val = 0x20485699,
44*4882a593Smuzhiyun 	.config_ctl_hi_val = 0x00002261,
45*4882a593Smuzhiyun 	.config_ctl_hi1_val = 0x029a699c,
46*4882a593Smuzhiyun 	.user_ctl_val = 0x00000000,
47*4882a593Smuzhiyun 	.user_ctl_hi_val = 0x00000805,
48*4882a593Smuzhiyun 	.user_ctl_hi1_val = 0x00000000,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct clk_alpha_pll gpu_cc_pll1 = {
52*4882a593Smuzhiyun 	.offset = 0x100,
53*4882a593Smuzhiyun 	.vco_table = lucid_vco,
54*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(lucid_vco),
55*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
56*4882a593Smuzhiyun 	.clkr = {
57*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
58*4882a593Smuzhiyun 			.name = "gpu_cc_pll1",
59*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
60*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
61*4882a593Smuzhiyun 			},
62*4882a593Smuzhiyun 			.num_parents = 1,
63*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_lucid_ops,
64*4882a593Smuzhiyun 		},
65*4882a593Smuzhiyun 	},
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const struct parent_map gpu_cc_parent_map_0[] = {
69*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
70*4882a593Smuzhiyun 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
71*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 5 },
72*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static const struct clk_parent_data gpu_cc_parent_data_0[] = {
76*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
77*4882a593Smuzhiyun 	{ .hw = &gpu_cc_pll1.clkr.hw },
78*4882a593Smuzhiyun 	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
79*4882a593Smuzhiyun 	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
83*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
84*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
85*4882a593Smuzhiyun 	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
86*4882a593Smuzhiyun 	{ }
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct clk_rcg2 gpu_cc_gmu_clk_src = {
90*4882a593Smuzhiyun 	.cmd_rcgr = 0x1120,
91*4882a593Smuzhiyun 	.mnd_width = 0,
92*4882a593Smuzhiyun 	.hid_width = 5,
93*4882a593Smuzhiyun 	.parent_map = gpu_cc_parent_map_0,
94*4882a593Smuzhiyun 	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
95*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
96*4882a593Smuzhiyun 		.name = "gpu_cc_gmu_clk_src",
97*4882a593Smuzhiyun 		.parent_data = gpu_cc_parent_data_0,
98*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
99*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
100*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
101*4882a593Smuzhiyun 	},
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static struct clk_branch gpu_cc_ahb_clk = {
105*4882a593Smuzhiyun 	.halt_reg = 0x1078,
106*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
107*4882a593Smuzhiyun 	.clkr = {
108*4882a593Smuzhiyun 		.enable_reg = 0x1078,
109*4882a593Smuzhiyun 		.enable_mask = BIT(0),
110*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
111*4882a593Smuzhiyun 			.name = "gpu_cc_ahb_clk",
112*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
113*4882a593Smuzhiyun 		},
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static struct clk_branch gpu_cc_crc_ahb_clk = {
118*4882a593Smuzhiyun 	.halt_reg = 0x107c,
119*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
120*4882a593Smuzhiyun 	.clkr = {
121*4882a593Smuzhiyun 		.enable_reg = 0x107c,
122*4882a593Smuzhiyun 		.enable_mask = BIT(0),
123*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
124*4882a593Smuzhiyun 			.name = "gpu_cc_crc_ahb_clk",
125*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
126*4882a593Smuzhiyun 		},
127*4882a593Smuzhiyun 	},
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_apb_clk = {
131*4882a593Smuzhiyun 	.halt_reg = 0x1088,
132*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
133*4882a593Smuzhiyun 	.clkr = {
134*4882a593Smuzhiyun 		.enable_reg = 0x1088,
135*4882a593Smuzhiyun 		.enable_mask = BIT(0),
136*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
137*4882a593Smuzhiyun 			.name = "gpu_cc_cx_apb_clk",
138*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
139*4882a593Smuzhiyun 		},
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_gmu_clk = {
144*4882a593Smuzhiyun 	.halt_reg = 0x1098,
145*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
146*4882a593Smuzhiyun 	.clkr = {
147*4882a593Smuzhiyun 		.enable_reg = 0x1098,
148*4882a593Smuzhiyun 		.enable_mask = BIT(0),
149*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
150*4882a593Smuzhiyun 			.name = "gpu_cc_cx_gmu_clk",
151*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
152*4882a593Smuzhiyun 				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
153*4882a593Smuzhiyun 			},
154*4882a593Smuzhiyun 			.num_parents = 1,
155*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
156*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
157*4882a593Smuzhiyun 		},
158*4882a593Smuzhiyun 	},
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
162*4882a593Smuzhiyun 	.halt_reg = 0x108c,
163*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
164*4882a593Smuzhiyun 	.clkr = {
165*4882a593Smuzhiyun 		.enable_reg = 0x108c,
166*4882a593Smuzhiyun 		.enable_mask = BIT(0),
167*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
168*4882a593Smuzhiyun 			.name = "gpu_cc_cx_snoc_dvm_clk",
169*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
170*4882a593Smuzhiyun 		},
171*4882a593Smuzhiyun 	},
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static struct clk_branch gpu_cc_cxo_aon_clk = {
175*4882a593Smuzhiyun 	.halt_reg = 0x1004,
176*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
177*4882a593Smuzhiyun 	.clkr = {
178*4882a593Smuzhiyun 		.enable_reg = 0x1004,
179*4882a593Smuzhiyun 		.enable_mask = BIT(0),
180*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
181*4882a593Smuzhiyun 			.name = "gpu_cc_cxo_aon_clk",
182*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
183*4882a593Smuzhiyun 		},
184*4882a593Smuzhiyun 	},
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static struct clk_branch gpu_cc_cxo_clk = {
188*4882a593Smuzhiyun 	.halt_reg = 0x109c,
189*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
190*4882a593Smuzhiyun 	.clkr = {
191*4882a593Smuzhiyun 		.enable_reg = 0x109c,
192*4882a593Smuzhiyun 		.enable_mask = BIT(0),
193*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
194*4882a593Smuzhiyun 			.name = "gpu_cc_cxo_clk",
195*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
196*4882a593Smuzhiyun 		},
197*4882a593Smuzhiyun 	},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct clk_branch gpu_cc_gx_gmu_clk = {
201*4882a593Smuzhiyun 	.halt_reg = 0x1064,
202*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
203*4882a593Smuzhiyun 	.clkr = {
204*4882a593Smuzhiyun 		.enable_reg = 0x1064,
205*4882a593Smuzhiyun 		.enable_mask = BIT(0),
206*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
207*4882a593Smuzhiyun 			.name = "gpu_cc_gx_gmu_clk",
208*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
209*4882a593Smuzhiyun 				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
210*4882a593Smuzhiyun 			},
211*4882a593Smuzhiyun 			.num_parents = 1,
212*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
213*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
214*4882a593Smuzhiyun 		},
215*4882a593Smuzhiyun 	},
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
219*4882a593Smuzhiyun 	.halt_reg = 0x5000,
220*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
221*4882a593Smuzhiyun 	.clkr = {
222*4882a593Smuzhiyun 		.enable_reg = 0x5000,
223*4882a593Smuzhiyun 		.enable_mask = BIT(0),
224*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
225*4882a593Smuzhiyun 			 .name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
226*4882a593Smuzhiyun 			 .ops = &clk_branch2_ops,
227*4882a593Smuzhiyun 		},
228*4882a593Smuzhiyun 	},
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static struct gdsc gpu_cx_gdsc = {
232*4882a593Smuzhiyun 	.gdscr = 0x106c,
233*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x1540,
234*4882a593Smuzhiyun 	.pd = {
235*4882a593Smuzhiyun 		.name = "gpu_cx_gdsc",
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
238*4882a593Smuzhiyun 	.flags = VOTABLE,
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static struct gdsc gpu_gx_gdsc = {
242*4882a593Smuzhiyun 	.gdscr = 0x100c,
243*4882a593Smuzhiyun 	.clamp_io_ctrl = 0x1508,
244*4882a593Smuzhiyun 	.pd = {
245*4882a593Smuzhiyun 		.name = "gpu_gx_gdsc",
246*4882a593Smuzhiyun 		.power_on = gdsc_gx_do_nothing_enable,
247*4882a593Smuzhiyun 	},
248*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
249*4882a593Smuzhiyun 	.flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static struct clk_regmap *gpu_cc_sm8250_clocks[] = {
253*4882a593Smuzhiyun 	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
254*4882a593Smuzhiyun 	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
255*4882a593Smuzhiyun 	[GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr,
256*4882a593Smuzhiyun 	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
257*4882a593Smuzhiyun 	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
258*4882a593Smuzhiyun 	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
259*4882a593Smuzhiyun 	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
260*4882a593Smuzhiyun 	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
261*4882a593Smuzhiyun 	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
262*4882a593Smuzhiyun 	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
263*4882a593Smuzhiyun 	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const struct qcom_reset_map gpu_cc_sm8250_resets[] = {
267*4882a593Smuzhiyun 	[GPUCC_GPU_CC_ACD_BCR] = { 0x1160 },
268*4882a593Smuzhiyun 	[GPUCC_GPU_CC_CX_BCR] = { 0x1068 },
269*4882a593Smuzhiyun 	[GPUCC_GPU_CC_GFX3D_AON_BCR] = { 0x10a0 },
270*4882a593Smuzhiyun 	[GPUCC_GPU_CC_GMU_BCR] = { 0x111c },
271*4882a593Smuzhiyun 	[GPUCC_GPU_CC_GX_BCR] = { 0x1008 },
272*4882a593Smuzhiyun 	[GPUCC_GPU_CC_XO_BCR] = { 0x1000 },
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct gdsc *gpu_cc_sm8250_gdscs[] = {
276*4882a593Smuzhiyun 	[GPU_CX_GDSC] = &gpu_cx_gdsc,
277*4882a593Smuzhiyun 	[GPU_GX_GDSC] = &gpu_gx_gdsc,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static const struct regmap_config gpu_cc_sm8250_regmap_config = {
281*4882a593Smuzhiyun 	.reg_bits = 32,
282*4882a593Smuzhiyun 	.reg_stride = 4,
283*4882a593Smuzhiyun 	.val_bits = 32,
284*4882a593Smuzhiyun 	.max_register = 0x8008,
285*4882a593Smuzhiyun 	.fast_io = true,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const struct qcom_cc_desc gpu_cc_sm8250_desc = {
289*4882a593Smuzhiyun 	.config = &gpu_cc_sm8250_regmap_config,
290*4882a593Smuzhiyun 	.clks = gpu_cc_sm8250_clocks,
291*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gpu_cc_sm8250_clocks),
292*4882a593Smuzhiyun 	.resets = gpu_cc_sm8250_resets,
293*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gpu_cc_sm8250_resets),
294*4882a593Smuzhiyun 	.gdscs = gpu_cc_sm8250_gdscs,
295*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gpu_cc_sm8250_gdscs),
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static const struct of_device_id gpu_cc_sm8250_match_table[] = {
299*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-gpucc" },
300*4882a593Smuzhiyun 	{ }
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gpu_cc_sm8250_match_table);
303*4882a593Smuzhiyun 
gpu_cc_sm8250_probe(struct platform_device * pdev)304*4882a593Smuzhiyun static int gpu_cc_sm8250_probe(struct platform_device *pdev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct regmap *regmap;
307*4882a593Smuzhiyun 	unsigned int value, mask;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gpu_cc_sm8250_desc);
310*4882a593Smuzhiyun 	if (IS_ERR(regmap))
311*4882a593Smuzhiyun 		return PTR_ERR(regmap);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/*
316*4882a593Smuzhiyun 	 * Configure gpu_cc_cx_gmu_clk with recommended
317*4882a593Smuzhiyun 	 * wakeup/sleep settings
318*4882a593Smuzhiyun 	 */
319*4882a593Smuzhiyun 	mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
320*4882a593Smuzhiyun 	mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
321*4882a593Smuzhiyun 	value = 0xf << CX_GMU_CBCR_WAKE_SHIFT | 0xf << CX_GMU_CBCR_SLEEP_SHIFT;
322*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x1098, mask, value);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gpu_cc_sm8250_desc, regmap);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct platform_driver gpu_cc_sm8250_driver = {
328*4882a593Smuzhiyun 	.probe = gpu_cc_sm8250_probe,
329*4882a593Smuzhiyun 	.driver = {
330*4882a593Smuzhiyun 		.name = "sm8250-gpucc",
331*4882a593Smuzhiyun 		.of_match_table = gpu_cc_sm8250_match_table,
332*4882a593Smuzhiyun 	},
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
gpu_cc_sm8250_init(void)335*4882a593Smuzhiyun static int __init gpu_cc_sm8250_init(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	return platform_driver_register(&gpu_cc_sm8250_driver);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun subsys_initcall(gpu_cc_sm8250_init);
340*4882a593Smuzhiyun 
gpu_cc_sm8250_exit(void)341*4882a593Smuzhiyun static void __exit gpu_cc_sm8250_exit(void)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	platform_driver_unregister(&gpu_cc_sm8250_driver);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun module_exit(gpu_cc_sm8250_exit);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GPU_CC SM8250 Driver");
348*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
349