xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gpucc-sm8150.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gpucc-sm8150.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun #include "clk-alpha-pll.h"
15*4882a593Smuzhiyun #include "clk-branch.h"
16*4882a593Smuzhiyun #include "clk-pll.h"
17*4882a593Smuzhiyun #include "clk-rcg.h"
18*4882a593Smuzhiyun #include "clk-regmap.h"
19*4882a593Smuzhiyun #include "reset.h"
20*4882a593Smuzhiyun #include "gdsc.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun 	P_BI_TCXO,
24*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
25*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
26*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN_DIV,
27*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_MAIN,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const struct pll_vco trion_vco[] = {
31*4882a593Smuzhiyun 	{ 249600000, 2000000000, 0 },
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static struct alpha_pll_config gpu_cc_pll1_config = {
35*4882a593Smuzhiyun 	.l = 0x1a,
36*4882a593Smuzhiyun 	.alpha = 0xaaa,
37*4882a593Smuzhiyun 	.config_ctl_val = 0x20485699,
38*4882a593Smuzhiyun 	.config_ctl_hi_val = 0x00002267,
39*4882a593Smuzhiyun 	.config_ctl_hi1_val = 0x00000024,
40*4882a593Smuzhiyun 	.test_ctl_val = 0x00000000,
41*4882a593Smuzhiyun 	.test_ctl_hi_val = 0x00000002,
42*4882a593Smuzhiyun 	.test_ctl_hi1_val = 0x00000000,
43*4882a593Smuzhiyun 	.user_ctl_val = 0x00000000,
44*4882a593Smuzhiyun 	.user_ctl_hi_val = 0x00000805,
45*4882a593Smuzhiyun 	.user_ctl_hi1_val = 0x000000d0,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct clk_alpha_pll gpu_cc_pll1 = {
49*4882a593Smuzhiyun 	.offset = 0x100,
50*4882a593Smuzhiyun 	.vco_table = trion_vco,
51*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(trion_vco),
52*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
53*4882a593Smuzhiyun 	.clkr = {
54*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
55*4882a593Smuzhiyun 			.name = "gpu_cc_pll1",
56*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
57*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
58*4882a593Smuzhiyun 			},
59*4882a593Smuzhiyun 			.num_parents = 1,
60*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_trion_ops,
61*4882a593Smuzhiyun 		},
62*4882a593Smuzhiyun 	},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct parent_map gpu_cc_parent_map_0[] = {
66*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
67*4882a593Smuzhiyun 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
68*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 5 },
69*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct clk_parent_data gpu_cc_parent_data_0[] = {
73*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
74*4882a593Smuzhiyun 	{ .hw = &gpu_cc_pll1.clkr.hw },
75*4882a593Smuzhiyun 	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
76*4882a593Smuzhiyun 	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
80*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
81*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
82*4882a593Smuzhiyun 	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
83*4882a593Smuzhiyun 	{ }
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct clk_rcg2 gpu_cc_gmu_clk_src = {
87*4882a593Smuzhiyun 	.cmd_rcgr = 0x1120,
88*4882a593Smuzhiyun 	.mnd_width = 0,
89*4882a593Smuzhiyun 	.hid_width = 5,
90*4882a593Smuzhiyun 	.parent_map = gpu_cc_parent_map_0,
91*4882a593Smuzhiyun 	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
92*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
93*4882a593Smuzhiyun 		.name = "gpu_cc_gmu_clk_src",
94*4882a593Smuzhiyun 		.parent_data = gpu_cc_parent_data_0,
95*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
96*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
97*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static struct clk_branch gpu_cc_ahb_clk = {
102*4882a593Smuzhiyun 	.halt_reg = 0x1078,
103*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
104*4882a593Smuzhiyun 	.clkr = {
105*4882a593Smuzhiyun 		.enable_reg = 0x1078,
106*4882a593Smuzhiyun 		.enable_mask = BIT(0),
107*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
108*4882a593Smuzhiyun 			.name = "gpu_cc_ahb_clk",
109*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
110*4882a593Smuzhiyun 		},
111*4882a593Smuzhiyun 	},
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct clk_branch gpu_cc_crc_ahb_clk = {
115*4882a593Smuzhiyun 	.halt_reg = 0x107c,
116*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
117*4882a593Smuzhiyun 	.clkr = {
118*4882a593Smuzhiyun 		.enable_reg = 0x107c,
119*4882a593Smuzhiyun 		.enable_mask = BIT(0),
120*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
121*4882a593Smuzhiyun 			.name = "gpu_cc_crc_ahb_clk",
122*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
123*4882a593Smuzhiyun 		},
124*4882a593Smuzhiyun 	},
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_apb_clk = {
128*4882a593Smuzhiyun 	.halt_reg = 0x1088,
129*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
130*4882a593Smuzhiyun 	.clkr = {
131*4882a593Smuzhiyun 		.enable_reg = 0x1088,
132*4882a593Smuzhiyun 		.enable_mask = BIT(0),
133*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
134*4882a593Smuzhiyun 			.name = "gpu_cc_cx_apb_clk",
135*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
136*4882a593Smuzhiyun 		},
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_gmu_clk = {
141*4882a593Smuzhiyun 	.halt_reg = 0x1098,
142*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
143*4882a593Smuzhiyun 	.clkr = {
144*4882a593Smuzhiyun 		.enable_reg = 0x1098,
145*4882a593Smuzhiyun 		.enable_mask = BIT(0),
146*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
147*4882a593Smuzhiyun 			.name = "gpu_cc_cx_gmu_clk",
148*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
149*4882a593Smuzhiyun 				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
150*4882a593Smuzhiyun 			},
151*4882a593Smuzhiyun 			.num_parents = 1,
152*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
153*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
154*4882a593Smuzhiyun 		},
155*4882a593Smuzhiyun 	},
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
159*4882a593Smuzhiyun 	.halt_reg = 0x108c,
160*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
161*4882a593Smuzhiyun 	.clkr = {
162*4882a593Smuzhiyun 		.enable_reg = 0x108c,
163*4882a593Smuzhiyun 		.enable_mask = BIT(0),
164*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
165*4882a593Smuzhiyun 			.name = "gpu_cc_cx_snoc_dvm_clk",
166*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
167*4882a593Smuzhiyun 		},
168*4882a593Smuzhiyun 	},
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct clk_branch gpu_cc_cxo_aon_clk = {
172*4882a593Smuzhiyun 	.halt_reg = 0x1004,
173*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
174*4882a593Smuzhiyun 	.clkr = {
175*4882a593Smuzhiyun 		.enable_reg = 0x1004,
176*4882a593Smuzhiyun 		.enable_mask = BIT(0),
177*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
178*4882a593Smuzhiyun 			.name = "gpu_cc_cxo_aon_clk",
179*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
180*4882a593Smuzhiyun 		},
181*4882a593Smuzhiyun 	},
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct clk_branch gpu_cc_cxo_clk = {
185*4882a593Smuzhiyun 	.halt_reg = 0x109c,
186*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
187*4882a593Smuzhiyun 	.clkr = {
188*4882a593Smuzhiyun 		.enable_reg = 0x109c,
189*4882a593Smuzhiyun 		.enable_mask = BIT(0),
190*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
191*4882a593Smuzhiyun 			.name = "gpu_cc_cxo_clk",
192*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
193*4882a593Smuzhiyun 		},
194*4882a593Smuzhiyun 	},
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct clk_branch gpu_cc_gx_gmu_clk = {
198*4882a593Smuzhiyun 	.halt_reg = 0x1064,
199*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
200*4882a593Smuzhiyun 	.clkr = {
201*4882a593Smuzhiyun 		.enable_reg = 0x1064,
202*4882a593Smuzhiyun 		.enable_mask = BIT(0),
203*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
204*4882a593Smuzhiyun 			.name = "gpu_cc_gx_gmu_clk",
205*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
206*4882a593Smuzhiyun 				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
207*4882a593Smuzhiyun 			},
208*4882a593Smuzhiyun 			.num_parents = 1,
209*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
210*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
211*4882a593Smuzhiyun 		},
212*4882a593Smuzhiyun 	},
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static struct gdsc gpu_cx_gdsc = {
216*4882a593Smuzhiyun 	.gdscr = 0x106c,
217*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x1540,
218*4882a593Smuzhiyun 	.pd = {
219*4882a593Smuzhiyun 		.name = "gpu_cx_gdsc",
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
222*4882a593Smuzhiyun 	.flags = VOTABLE,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static struct gdsc gpu_gx_gdsc = {
226*4882a593Smuzhiyun 	.gdscr = 0x100c,
227*4882a593Smuzhiyun 	.clamp_io_ctrl = 0x1508,
228*4882a593Smuzhiyun 	.pd = {
229*4882a593Smuzhiyun 		.name = "gpu_gx_gdsc",
230*4882a593Smuzhiyun 		.power_on = gdsc_gx_do_nothing_enable,
231*4882a593Smuzhiyun 	},
232*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
233*4882a593Smuzhiyun 	.flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static struct clk_regmap *gpu_cc_sm8150_clocks[] = {
237*4882a593Smuzhiyun 	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
238*4882a593Smuzhiyun 	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
239*4882a593Smuzhiyun 	[GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr,
240*4882a593Smuzhiyun 	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
241*4882a593Smuzhiyun 	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
242*4882a593Smuzhiyun 	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
243*4882a593Smuzhiyun 	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
244*4882a593Smuzhiyun 	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
245*4882a593Smuzhiyun 	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
246*4882a593Smuzhiyun 	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct qcom_reset_map gpu_cc_sm8150_resets[] = {
250*4882a593Smuzhiyun 	[GPUCC_GPU_CC_CX_BCR] = { 0x1068 },
251*4882a593Smuzhiyun 	[GPUCC_GPU_CC_GMU_BCR] = { 0x111c },
252*4882a593Smuzhiyun 	[GPUCC_GPU_CC_GX_BCR] = { 0x1008 },
253*4882a593Smuzhiyun 	[GPUCC_GPU_CC_SPDM_BCR] = { 0x1110 },
254*4882a593Smuzhiyun 	[GPUCC_GPU_CC_XO_BCR] = { 0x1000 },
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct gdsc *gpu_cc_sm8150_gdscs[] = {
258*4882a593Smuzhiyun 	[GPU_CX_GDSC] = &gpu_cx_gdsc,
259*4882a593Smuzhiyun 	[GPU_GX_GDSC] = &gpu_gx_gdsc,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static const struct regmap_config gpu_cc_sm8150_regmap_config = {
263*4882a593Smuzhiyun 	.reg_bits	= 32,
264*4882a593Smuzhiyun 	.reg_stride	= 4,
265*4882a593Smuzhiyun 	.val_bits	= 32,
266*4882a593Smuzhiyun 	.max_register	= 0x8008,
267*4882a593Smuzhiyun 	.fast_io	= true,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static const struct qcom_cc_desc gpu_cc_sm8150_desc = {
271*4882a593Smuzhiyun 	.config = &gpu_cc_sm8150_regmap_config,
272*4882a593Smuzhiyun 	.clks = gpu_cc_sm8150_clocks,
273*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gpu_cc_sm8150_clocks),
274*4882a593Smuzhiyun 	.resets = gpu_cc_sm8150_resets,
275*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gpu_cc_sm8150_resets),
276*4882a593Smuzhiyun 	.gdscs = gpu_cc_sm8150_gdscs,
277*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gpu_cc_sm8150_gdscs),
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static const struct of_device_id gpu_cc_sm8150_match_table[] = {
281*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-gpucc" },
282*4882a593Smuzhiyun 	{ }
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gpu_cc_sm8150_match_table);
285*4882a593Smuzhiyun 
gpu_cc_sm8150_probe(struct platform_device * pdev)286*4882a593Smuzhiyun static int gpu_cc_sm8150_probe(struct platform_device *pdev)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct regmap *regmap;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gpu_cc_sm8150_desc);
291*4882a593Smuzhiyun 	if (IS_ERR(regmap))
292*4882a593Smuzhiyun 		return PTR_ERR(regmap);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	clk_trion_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gpu_cc_sm8150_desc, regmap);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct platform_driver gpu_cc_sm8150_driver = {
300*4882a593Smuzhiyun 	.probe = gpu_cc_sm8150_probe,
301*4882a593Smuzhiyun 	.driver = {
302*4882a593Smuzhiyun 		.name = "sm8150-gpucc",
303*4882a593Smuzhiyun 		.of_match_table = gpu_cc_sm8150_match_table,
304*4882a593Smuzhiyun 	},
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
gpu_cc_sm8150_init(void)307*4882a593Smuzhiyun static int __init gpu_cc_sm8150_init(void)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	return platform_driver_register(&gpu_cc_sm8150_driver);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun subsys_initcall(gpu_cc_sm8150_init);
312*4882a593Smuzhiyun 
gpu_cc_sm8150_exit(void)313*4882a593Smuzhiyun static void __exit gpu_cc_sm8150_exit(void)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	platform_driver_unregister(&gpu_cc_sm8150_driver);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun module_exit(gpu_cc_sm8150_exit);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GPUCC SM8150 Driver");
320*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
321