xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gpucc-sdm845.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gpucc-sdm845.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun #include "clk-alpha-pll.h"
15*4882a593Smuzhiyun #include "clk-branch.h"
16*4882a593Smuzhiyun #include "clk-pll.h"
17*4882a593Smuzhiyun #include "clk-rcg.h"
18*4882a593Smuzhiyun #include "clk-regmap.h"
19*4882a593Smuzhiyun #include "gdsc.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CX_GMU_CBCR_SLEEP_MASK		0xf
22*4882a593Smuzhiyun #define CX_GMU_CBCR_SLEEP_SHIFT		4
23*4882a593Smuzhiyun #define CX_GMU_CBCR_WAKE_MASK		0xf
24*4882a593Smuzhiyun #define CX_GMU_CBCR_WAKE_SHIFT		8
25*4882a593Smuzhiyun #define CLK_DIS_WAIT_SHIFT		12
26*4882a593Smuzhiyun #define CLK_DIS_WAIT_MASK		(0xf << CLK_DIS_WAIT_SHIFT)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	P_BI_TCXO,
30*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
31*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
32*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN_DIV,
33*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_EVEN,
34*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_MAIN,
35*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_ODD,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct parent_map gpu_cc_parent_map_0[] = {
39*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
40*4882a593Smuzhiyun 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
41*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 5 },
42*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
43*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const char * const gpu_cc_parent_names_0[] = {
47*4882a593Smuzhiyun 	"bi_tcxo",
48*4882a593Smuzhiyun 	"gpu_cc_pll1",
49*4882a593Smuzhiyun 	"gcc_gpu_gpll0_clk_src",
50*4882a593Smuzhiyun 	"gcc_gpu_gpll0_div_clk_src",
51*4882a593Smuzhiyun 	"core_bi_pll_test_se",
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const struct alpha_pll_config gpu_cc_pll1_config = {
55*4882a593Smuzhiyun 	.l = 0x1a,
56*4882a593Smuzhiyun 	.alpha = 0xaab,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static struct clk_alpha_pll gpu_cc_pll1 = {
60*4882a593Smuzhiyun 	.offset = 0x100,
61*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
62*4882a593Smuzhiyun 	.clkr = {
63*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
64*4882a593Smuzhiyun 			.name = "gpu_cc_pll1",
65*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "bi_tcxo" },
66*4882a593Smuzhiyun 			.num_parents = 1,
67*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
68*4882a593Smuzhiyun 		},
69*4882a593Smuzhiyun 	},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
73*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
74*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
75*4882a593Smuzhiyun 	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
76*4882a593Smuzhiyun 	{ }
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct clk_rcg2 gpu_cc_gmu_clk_src = {
80*4882a593Smuzhiyun 	.cmd_rcgr = 0x1120,
81*4882a593Smuzhiyun 	.mnd_width = 0,
82*4882a593Smuzhiyun 	.hid_width = 5,
83*4882a593Smuzhiyun 	.parent_map = gpu_cc_parent_map_0,
84*4882a593Smuzhiyun 	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
85*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
86*4882a593Smuzhiyun 		.name = "gpu_cc_gmu_clk_src",
87*4882a593Smuzhiyun 		.parent_names = gpu_cc_parent_names_0,
88*4882a593Smuzhiyun 		.num_parents = 5,
89*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_gmu_clk = {
94*4882a593Smuzhiyun 	.halt_reg = 0x1098,
95*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
96*4882a593Smuzhiyun 	.clkr = {
97*4882a593Smuzhiyun 		.enable_reg = 0x1098,
98*4882a593Smuzhiyun 		.enable_mask = BIT(0),
99*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
100*4882a593Smuzhiyun 			.name = "gpu_cc_cx_gmu_clk",
101*4882a593Smuzhiyun 			.parent_names = (const char *[]){
102*4882a593Smuzhiyun 				"gpu_cc_gmu_clk_src",
103*4882a593Smuzhiyun 			},
104*4882a593Smuzhiyun 			.num_parents = 1,
105*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
106*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
107*4882a593Smuzhiyun 		},
108*4882a593Smuzhiyun 	},
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static struct clk_branch gpu_cc_cxo_clk = {
112*4882a593Smuzhiyun 	.halt_reg = 0x109c,
113*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
114*4882a593Smuzhiyun 	.clkr = {
115*4882a593Smuzhiyun 		.enable_reg = 0x109c,
116*4882a593Smuzhiyun 		.enable_mask = BIT(0),
117*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
118*4882a593Smuzhiyun 			.name = "gpu_cc_cxo_clk",
119*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
120*4882a593Smuzhiyun 		},
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static struct gdsc gpu_cx_gdsc = {
125*4882a593Smuzhiyun 	.gdscr = 0x106c,
126*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x1540,
127*4882a593Smuzhiyun 	.pd = {
128*4882a593Smuzhiyun 		.name = "gpu_cx_gdsc",
129*4882a593Smuzhiyun 	},
130*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
131*4882a593Smuzhiyun 	.flags = VOTABLE,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static struct gdsc gpu_gx_gdsc = {
135*4882a593Smuzhiyun 	.gdscr = 0x100c,
136*4882a593Smuzhiyun 	.clamp_io_ctrl = 0x1508,
137*4882a593Smuzhiyun 	.pd = {
138*4882a593Smuzhiyun 		.name = "gpu_gx_gdsc",
139*4882a593Smuzhiyun 		.power_on = gdsc_gx_do_nothing_enable,
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
142*4882a593Smuzhiyun 	.flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static struct clk_regmap *gpu_cc_sdm845_clocks[] = {
146*4882a593Smuzhiyun 	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
147*4882a593Smuzhiyun 	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
148*4882a593Smuzhiyun 	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
149*4882a593Smuzhiyun 	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static struct gdsc *gpu_cc_sdm845_gdscs[] = {
153*4882a593Smuzhiyun 	[GPU_CX_GDSC] = &gpu_cx_gdsc,
154*4882a593Smuzhiyun 	[GPU_GX_GDSC] = &gpu_gx_gdsc,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const struct regmap_config gpu_cc_sdm845_regmap_config = {
158*4882a593Smuzhiyun 	.reg_bits	= 32,
159*4882a593Smuzhiyun 	.reg_stride	= 4,
160*4882a593Smuzhiyun 	.val_bits	= 32,
161*4882a593Smuzhiyun 	.max_register	= 0x8008,
162*4882a593Smuzhiyun 	.fast_io	= true,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const struct qcom_cc_desc gpu_cc_sdm845_desc = {
166*4882a593Smuzhiyun 	.config = &gpu_cc_sdm845_regmap_config,
167*4882a593Smuzhiyun 	.clks = gpu_cc_sdm845_clocks,
168*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gpu_cc_sdm845_clocks),
169*4882a593Smuzhiyun 	.gdscs = gpu_cc_sdm845_gdscs,
170*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gpu_cc_sdm845_gdscs),
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const struct of_device_id gpu_cc_sdm845_match_table[] = {
174*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-gpucc" },
175*4882a593Smuzhiyun 	{ }
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gpu_cc_sdm845_match_table);
178*4882a593Smuzhiyun 
gpu_cc_sdm845_probe(struct platform_device * pdev)179*4882a593Smuzhiyun static int gpu_cc_sdm845_probe(struct platform_device *pdev)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct regmap *regmap;
182*4882a593Smuzhiyun 	unsigned int value, mask;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gpu_cc_sdm845_desc);
185*4882a593Smuzhiyun 	if (IS_ERR(regmap))
186*4882a593Smuzhiyun 		return PTR_ERR(regmap);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/*
191*4882a593Smuzhiyun 	 * Configure gpu_cc_cx_gmu_clk with recommended
192*4882a593Smuzhiyun 	 * wakeup/sleep settings
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
195*4882a593Smuzhiyun 	mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
196*4882a593Smuzhiyun 	value = 0xf << CX_GMU_CBCR_WAKE_SHIFT | 0xf << CX_GMU_CBCR_SLEEP_SHIFT;
197*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x1098, mask, value);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Configure clk_dis_wait for gpu_cx_gdsc */
200*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x106c, CLK_DIS_WAIT_MASK,
201*4882a593Smuzhiyun 						8 << CLK_DIS_WAIT_SHIFT);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gpu_cc_sdm845_desc, regmap);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static struct platform_driver gpu_cc_sdm845_driver = {
207*4882a593Smuzhiyun 	.probe = gpu_cc_sdm845_probe,
208*4882a593Smuzhiyun 	.driver = {
209*4882a593Smuzhiyun 		.name = "sdm845-gpucc",
210*4882a593Smuzhiyun 		.of_match_table = gpu_cc_sdm845_match_table,
211*4882a593Smuzhiyun 		.sync_state = clk_sync_state,
212*4882a593Smuzhiyun 	},
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
gpu_cc_sdm845_init(void)215*4882a593Smuzhiyun static int __init gpu_cc_sdm845_init(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	return platform_driver_register(&gpu_cc_sdm845_driver);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun subsys_initcall(gpu_cc_sdm845_init);
220*4882a593Smuzhiyun 
gpu_cc_sdm845_exit(void)221*4882a593Smuzhiyun static void __exit gpu_cc_sdm845_exit(void)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	platform_driver_unregister(&gpu_cc_sdm845_driver);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun module_exit(gpu_cc_sdm845_exit);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GPUCC SDM845 Driver");
228*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
229