xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gpucc-sc7180.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gpucc-sc7180.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "clk-alpha-pll.h"
14*4882a593Smuzhiyun #include "clk-branch.h"
15*4882a593Smuzhiyun #include "clk-rcg.h"
16*4882a593Smuzhiyun #include "clk-regmap.h"
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun #include "gdsc.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define CX_GMU_CBCR_SLEEP_MASK		0xF
21*4882a593Smuzhiyun #define CX_GMU_CBCR_SLEEP_SHIFT		4
22*4882a593Smuzhiyun #define CX_GMU_CBCR_WAKE_MASK		0xF
23*4882a593Smuzhiyun #define CX_GMU_CBCR_WAKE_SHIFT		8
24*4882a593Smuzhiyun #define CLK_DIS_WAIT_SHIFT		12
25*4882a593Smuzhiyun #define CLK_DIS_WAIT_MASK		(0xf << CLK_DIS_WAIT_SHIFT)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun enum {
28*4882a593Smuzhiyun 	P_BI_TCXO,
29*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
30*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
31*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN_DIV,
32*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_EVEN,
33*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_MAIN,
34*4882a593Smuzhiyun 	P_GPU_CC_PLL1_OUT_ODD,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct pll_vco fabia_vco[] = {
38*4882a593Smuzhiyun 	{ 249600000, 2000000000, 0 },
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static struct clk_alpha_pll gpu_cc_pll1 = {
42*4882a593Smuzhiyun 	.offset = 0x100,
43*4882a593Smuzhiyun 	.vco_table = fabia_vco,
44*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
45*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
46*4882a593Smuzhiyun 	.clkr = {
47*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
48*4882a593Smuzhiyun 			.name = "gpu_cc_pll1",
49*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
50*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
51*4882a593Smuzhiyun 			},
52*4882a593Smuzhiyun 			.num_parents = 1,
53*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
54*4882a593Smuzhiyun 		},
55*4882a593Smuzhiyun 	},
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const struct parent_map gpu_cc_parent_map_0[] = {
59*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
60*4882a593Smuzhiyun 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
61*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 5 },
62*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct clk_parent_data gpu_cc_parent_data_0[] = {
66*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
67*4882a593Smuzhiyun 	{ .hw = &gpu_cc_pll1.clkr.hw },
68*4882a593Smuzhiyun 	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
69*4882a593Smuzhiyun 	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
73*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
74*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
75*4882a593Smuzhiyun 	{ }
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static struct clk_rcg2 gpu_cc_gmu_clk_src = {
79*4882a593Smuzhiyun 	.cmd_rcgr = 0x1120,
80*4882a593Smuzhiyun 	.mnd_width = 0,
81*4882a593Smuzhiyun 	.hid_width = 5,
82*4882a593Smuzhiyun 	.parent_map = gpu_cc_parent_map_0,
83*4882a593Smuzhiyun 	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
84*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
85*4882a593Smuzhiyun 		.name = "gpu_cc_gmu_clk_src",
86*4882a593Smuzhiyun 		.parent_data = gpu_cc_parent_data_0,
87*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
88*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
89*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static struct clk_branch gpu_cc_crc_ahb_clk = {
94*4882a593Smuzhiyun 	.halt_reg = 0x107c,
95*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
96*4882a593Smuzhiyun 	.clkr = {
97*4882a593Smuzhiyun 		.enable_reg = 0x107c,
98*4882a593Smuzhiyun 		.enable_mask = BIT(0),
99*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
100*4882a593Smuzhiyun 			.name = "gpu_cc_crc_ahb_clk",
101*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
102*4882a593Smuzhiyun 		},
103*4882a593Smuzhiyun 	},
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_gmu_clk = {
107*4882a593Smuzhiyun 	.halt_reg = 0x1098,
108*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
109*4882a593Smuzhiyun 	.clkr = {
110*4882a593Smuzhiyun 		.enable_reg = 0x1098,
111*4882a593Smuzhiyun 		.enable_mask = BIT(0),
112*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
113*4882a593Smuzhiyun 			.name = "gpu_cc_cx_gmu_clk",
114*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){
115*4882a593Smuzhiyun 				.hw = &gpu_cc_gmu_clk_src.clkr.hw,
116*4882a593Smuzhiyun 			},
117*4882a593Smuzhiyun 			.num_parents = 1,
118*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
119*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
120*4882a593Smuzhiyun 		},
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
125*4882a593Smuzhiyun 	.halt_reg = 0x108c,
126*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
127*4882a593Smuzhiyun 	.clkr = {
128*4882a593Smuzhiyun 		.enable_reg = 0x108c,
129*4882a593Smuzhiyun 		.enable_mask = BIT(0),
130*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
131*4882a593Smuzhiyun 			.name = "gpu_cc_cx_snoc_dvm_clk",
132*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
133*4882a593Smuzhiyun 		},
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static struct clk_branch gpu_cc_cxo_aon_clk = {
138*4882a593Smuzhiyun 	.halt_reg = 0x1004,
139*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
140*4882a593Smuzhiyun 	.clkr = {
141*4882a593Smuzhiyun 		.enable_reg = 0x1004,
142*4882a593Smuzhiyun 		.enable_mask = BIT(0),
143*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
144*4882a593Smuzhiyun 			.name = "gpu_cc_cxo_aon_clk",
145*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
146*4882a593Smuzhiyun 		},
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static struct clk_branch gpu_cc_cxo_clk = {
151*4882a593Smuzhiyun 	.halt_reg = 0x109c,
152*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
153*4882a593Smuzhiyun 	.clkr = {
154*4882a593Smuzhiyun 		.enable_reg = 0x109c,
155*4882a593Smuzhiyun 		.enable_mask = BIT(0),
156*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
157*4882a593Smuzhiyun 			.name = "gpu_cc_cxo_clk",
158*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
159*4882a593Smuzhiyun 		},
160*4882a593Smuzhiyun 	},
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct gdsc cx_gdsc = {
164*4882a593Smuzhiyun 	.gdscr = 0x106c,
165*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x1540,
166*4882a593Smuzhiyun 	.pd = {
167*4882a593Smuzhiyun 		.name = "cx_gdsc",
168*4882a593Smuzhiyun 	},
169*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
170*4882a593Smuzhiyun 	.flags = VOTABLE,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static struct gdsc gx_gdsc = {
174*4882a593Smuzhiyun 	.gdscr = 0x100c,
175*4882a593Smuzhiyun 	.clamp_io_ctrl = 0x1508,
176*4882a593Smuzhiyun 	.pd = {
177*4882a593Smuzhiyun 		.name = "gx_gdsc",
178*4882a593Smuzhiyun 		.power_on = gdsc_gx_do_nothing_enable,
179*4882a593Smuzhiyun 	},
180*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
181*4882a593Smuzhiyun 	.flags = CLAMP_IO,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct gdsc *gpu_cc_sc7180_gdscs[] = {
185*4882a593Smuzhiyun 	[CX_GDSC] = &cx_gdsc,
186*4882a593Smuzhiyun 	[GX_GDSC] = &gx_gdsc,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static struct clk_regmap *gpu_cc_sc7180_clocks[] = {
190*4882a593Smuzhiyun 	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
191*4882a593Smuzhiyun 	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
192*4882a593Smuzhiyun 	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
193*4882a593Smuzhiyun 	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
194*4882a593Smuzhiyun 	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
195*4882a593Smuzhiyun 	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
196*4882a593Smuzhiyun 	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const struct regmap_config gpu_cc_sc7180_regmap_config = {
200*4882a593Smuzhiyun 	.reg_bits =	32,
201*4882a593Smuzhiyun 	.reg_stride =	4,
202*4882a593Smuzhiyun 	.val_bits =	32,
203*4882a593Smuzhiyun 	.max_register =	0x8008,
204*4882a593Smuzhiyun 	.fast_io =	true,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static const struct qcom_cc_desc gpu_cc_sc7180_desc = {
208*4882a593Smuzhiyun 	.config = &gpu_cc_sc7180_regmap_config,
209*4882a593Smuzhiyun 	.clks = gpu_cc_sc7180_clocks,
210*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gpu_cc_sc7180_clocks),
211*4882a593Smuzhiyun 	.gdscs = gpu_cc_sc7180_gdscs,
212*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gpu_cc_sc7180_gdscs),
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const struct of_device_id gpu_cc_sc7180_match_table[] = {
216*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-gpucc" },
217*4882a593Smuzhiyun 	{ }
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gpu_cc_sc7180_match_table);
220*4882a593Smuzhiyun 
gpu_cc_sc7180_probe(struct platform_device * pdev)221*4882a593Smuzhiyun static int gpu_cc_sc7180_probe(struct platform_device *pdev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct regmap *regmap;
224*4882a593Smuzhiyun 	struct alpha_pll_config gpu_cc_pll_config = {};
225*4882a593Smuzhiyun 	unsigned int value, mask;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gpu_cc_sc7180_desc);
228*4882a593Smuzhiyun 	if (IS_ERR(regmap))
229*4882a593Smuzhiyun 		return PTR_ERR(regmap);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* 360MHz Configuration */
232*4882a593Smuzhiyun 	gpu_cc_pll_config.l = 0x12;
233*4882a593Smuzhiyun 	gpu_cc_pll_config.alpha = 0xc000;
234*4882a593Smuzhiyun 	gpu_cc_pll_config.config_ctl_val = 0x20485699;
235*4882a593Smuzhiyun 	gpu_cc_pll_config.config_ctl_hi_val = 0x00002067;
236*4882a593Smuzhiyun 	gpu_cc_pll_config.user_ctl_val = 0x00000001;
237*4882a593Smuzhiyun 	gpu_cc_pll_config.user_ctl_hi_val = 0x00004805;
238*4882a593Smuzhiyun 	gpu_cc_pll_config.test_ctl_hi_val = 0x40000000;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll_config);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* Recommended WAKEUP/SLEEP settings for the gpu_cc_cx_gmu_clk */
243*4882a593Smuzhiyun 	mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
244*4882a593Smuzhiyun 	mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
245*4882a593Smuzhiyun 	value = 0xF << CX_GMU_CBCR_WAKE_SHIFT | 0xF << CX_GMU_CBCR_SLEEP_SHIFT;
246*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x1098, mask, value);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Configure clk_dis_wait for gpu_cx_gdsc */
249*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x106c, CLK_DIS_WAIT_MASK,
250*4882a593Smuzhiyun 						8 << CLK_DIS_WAIT_SHIFT);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gpu_cc_sc7180_desc, regmap);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static struct platform_driver gpu_cc_sc7180_driver = {
256*4882a593Smuzhiyun 	.probe = gpu_cc_sc7180_probe,
257*4882a593Smuzhiyun 	.driver = {
258*4882a593Smuzhiyun 		.name = "sc7180-gpucc",
259*4882a593Smuzhiyun 		.of_match_table = gpu_cc_sc7180_match_table,
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
gpu_cc_sc7180_init(void)263*4882a593Smuzhiyun static int __init gpu_cc_sc7180_init(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	return platform_driver_register(&gpu_cc_sc7180_driver);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun subsys_initcall(gpu_cc_sc7180_init);
268*4882a593Smuzhiyun 
gpu_cc_sc7180_exit(void)269*4882a593Smuzhiyun static void __exit gpu_cc_sc7180_exit(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	platform_driver_unregister(&gpu_cc_sc7180_driver);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun module_exit(gpu_cc_sc7180_exit);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GPU_CC SC7180 Driver");
276*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
277