xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gpucc-msm8998.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019, Jeffrey Hugo
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gpucc-msm8998.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun #include "clk-regmap.h"
21*4882a593Smuzhiyun #include "clk-regmap-divider.h"
22*4882a593Smuzhiyun #include "clk-alpha-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun #include "gdsc.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	P_XO,
30*4882a593Smuzhiyun 	P_GPLL0,
31*4882a593Smuzhiyun 	P_GPUPLL0_OUT_EVEN,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Instead of going directly to the block, XO is routed through this branch */
35*4882a593Smuzhiyun static struct clk_branch gpucc_cxo_clk = {
36*4882a593Smuzhiyun 	.halt_reg = 0x1020,
37*4882a593Smuzhiyun 	.clkr = {
38*4882a593Smuzhiyun 		.enable_reg = 0x1020,
39*4882a593Smuzhiyun 		.enable_mask = BIT(0),
40*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
41*4882a593Smuzhiyun 			.name = "gpucc_cxo_clk",
42*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
43*4882a593Smuzhiyun 				.fw_name = "xo",
44*4882a593Smuzhiyun 				.name = "xo"
45*4882a593Smuzhiyun 			},
46*4882a593Smuzhiyun 			.num_parents = 1,
47*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
48*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL,
49*4882a593Smuzhiyun 		},
50*4882a593Smuzhiyun 	},
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static const struct clk_div_table post_div_table_fabia_even[] = {
54*4882a593Smuzhiyun 	{ 0x0, 1 },
55*4882a593Smuzhiyun 	{ 0x1, 2 },
56*4882a593Smuzhiyun 	{ 0x3, 4 },
57*4882a593Smuzhiyun 	{ 0x7, 8 },
58*4882a593Smuzhiyun 	{ }
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static struct clk_alpha_pll gpupll0 = {
62*4882a593Smuzhiyun 	.offset = 0x0,
63*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
64*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
65*4882a593Smuzhiyun 		.name = "gpupll0",
66*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){ &gpucc_cxo_clk.clkr.hw },
67*4882a593Smuzhiyun 		.num_parents = 1,
68*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_fixed_fabia_ops,
69*4882a593Smuzhiyun 	},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpupll0_out_even = {
73*4882a593Smuzhiyun 	.offset = 0x0,
74*4882a593Smuzhiyun 	.post_div_shift = 8,
75*4882a593Smuzhiyun 	.post_div_table = post_div_table_fabia_even,
76*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
77*4882a593Smuzhiyun 	.width = 4,
78*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
79*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
80*4882a593Smuzhiyun 		.name = "gpupll0_out_even",
81*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){ &gpupll0.clkr.hw },
82*4882a593Smuzhiyun 		.num_parents = 1,
83*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
84*4882a593Smuzhiyun 	},
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const struct parent_map gpu_xo_gpll0_map[] = {
88*4882a593Smuzhiyun 	{ P_XO, 0 },
89*4882a593Smuzhiyun 	{ P_GPLL0, 5 },
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct clk_parent_data gpu_xo_gpll0[] = {
93*4882a593Smuzhiyun 	{ .hw = &gpucc_cxo_clk.clkr.hw },
94*4882a593Smuzhiyun 	{ .fw_name = "gpll0", .name = "gpll0" },
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct parent_map gpu_xo_gpupll0_map[] = {
98*4882a593Smuzhiyun 	{ P_XO, 0 },
99*4882a593Smuzhiyun 	{ P_GPUPLL0_OUT_EVEN, 1 },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct clk_parent_data gpu_xo_gpupll0[] = {
103*4882a593Smuzhiyun 	{ .hw = &gpucc_cxo_clk.clkr.hw },
104*4882a593Smuzhiyun 	{ .hw = &gpupll0_out_even.clkr.hw },
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const struct freq_tbl ftbl_rbcpr_clk_src[] = {
108*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
109*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
110*4882a593Smuzhiyun 	{ }
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static struct clk_rcg2 rbcpr_clk_src = {
114*4882a593Smuzhiyun 	.cmd_rcgr = 0x1030,
115*4882a593Smuzhiyun 	.hid_width = 5,
116*4882a593Smuzhiyun 	.parent_map = gpu_xo_gpll0_map,
117*4882a593Smuzhiyun 	.freq_tbl = ftbl_rbcpr_clk_src,
118*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
119*4882a593Smuzhiyun 		.name = "rbcpr_clk_src",
120*4882a593Smuzhiyun 		.parent_data = gpu_xo_gpll0,
121*4882a593Smuzhiyun 		.num_parents = 2,
122*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
123*4882a593Smuzhiyun 	},
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
127*4882a593Smuzhiyun 	{ .src = P_GPUPLL0_OUT_EVEN, .pre_div = 3 },
128*4882a593Smuzhiyun 	{ }
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static struct clk_rcg2 gfx3d_clk_src = {
132*4882a593Smuzhiyun 	.cmd_rcgr = 0x1070,
133*4882a593Smuzhiyun 	.hid_width = 5,
134*4882a593Smuzhiyun 	.parent_map = gpu_xo_gpupll0_map,
135*4882a593Smuzhiyun 	.freq_tbl = ftbl_gfx3d_clk_src,
136*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
137*4882a593Smuzhiyun 		.name = "gfx3d_clk_src",
138*4882a593Smuzhiyun 		.parent_data = gpu_xo_gpupll0,
139*4882a593Smuzhiyun 		.num_parents = 2,
140*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
141*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const struct freq_tbl ftbl_rbbmtimer_clk_src[] = {
146*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
147*4882a593Smuzhiyun 	{ }
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static struct clk_rcg2 rbbmtimer_clk_src = {
151*4882a593Smuzhiyun 	.cmd_rcgr = 0x10b0,
152*4882a593Smuzhiyun 	.hid_width = 5,
153*4882a593Smuzhiyun 	.parent_map = gpu_xo_gpll0_map,
154*4882a593Smuzhiyun 	.freq_tbl = ftbl_rbbmtimer_clk_src,
155*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
156*4882a593Smuzhiyun 		.name = "rbbmtimer_clk_src",
157*4882a593Smuzhiyun 		.parent_data = gpu_xo_gpll0,
158*4882a593Smuzhiyun 		.num_parents = 2,
159*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
160*4882a593Smuzhiyun 	},
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct freq_tbl ftbl_gfx3d_isense_clk_src[] = {
164*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
165*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 15, 0, 0),
166*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
167*4882a593Smuzhiyun 	F(300000000, P_GPLL0, 2, 0, 0),
168*4882a593Smuzhiyun 	{ }
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct clk_rcg2 gfx3d_isense_clk_src = {
172*4882a593Smuzhiyun 	.cmd_rcgr = 0x1100,
173*4882a593Smuzhiyun 	.hid_width = 5,
174*4882a593Smuzhiyun 	.parent_map = gpu_xo_gpll0_map,
175*4882a593Smuzhiyun 	.freq_tbl = ftbl_gfx3d_isense_clk_src,
176*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
177*4882a593Smuzhiyun 		.name = "gfx3d_isense_clk_src",
178*4882a593Smuzhiyun 		.parent_data = gpu_xo_gpll0,
179*4882a593Smuzhiyun 		.num_parents = 2,
180*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
181*4882a593Smuzhiyun 	},
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct clk_branch rbcpr_clk = {
185*4882a593Smuzhiyun 	.halt_reg = 0x1054,
186*4882a593Smuzhiyun 	.clkr = {
187*4882a593Smuzhiyun 		.enable_reg = 0x1054,
188*4882a593Smuzhiyun 		.enable_mask = BIT(0),
189*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
190*4882a593Smuzhiyun 			.name = "rbcpr_clk",
191*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){ &rbcpr_clk_src.clkr.hw },
192*4882a593Smuzhiyun 			.num_parents = 1,
193*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
194*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
195*4882a593Smuzhiyun 		},
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static struct clk_branch gfx3d_clk = {
200*4882a593Smuzhiyun 	.halt_reg = 0x1098,
201*4882a593Smuzhiyun 	.clkr = {
202*4882a593Smuzhiyun 		.enable_reg = 0x1098,
203*4882a593Smuzhiyun 		.enable_mask = BIT(0),
204*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
205*4882a593Smuzhiyun 			.name = "gfx3d_clk",
206*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){ &gfx3d_clk_src.clkr.hw },
207*4882a593Smuzhiyun 			.num_parents = 1,
208*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
209*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
210*4882a593Smuzhiyun 		},
211*4882a593Smuzhiyun 	},
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static struct clk_branch rbbmtimer_clk = {
215*4882a593Smuzhiyun 	.halt_reg = 0x10d0,
216*4882a593Smuzhiyun 	.clkr = {
217*4882a593Smuzhiyun 		.enable_reg = 0x10d0,
218*4882a593Smuzhiyun 		.enable_mask = BIT(0),
219*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
220*4882a593Smuzhiyun 			.name = "rbbmtimer_clk",
221*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){ &rbbmtimer_clk_src.clkr.hw },
222*4882a593Smuzhiyun 			.num_parents = 1,
223*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
224*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
225*4882a593Smuzhiyun 		},
226*4882a593Smuzhiyun 	},
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static struct clk_branch gfx3d_isense_clk = {
230*4882a593Smuzhiyun 	.halt_reg = 0x1124,
231*4882a593Smuzhiyun 	.clkr = {
232*4882a593Smuzhiyun 		.enable_reg = 0x1124,
233*4882a593Smuzhiyun 		.enable_mask = BIT(0),
234*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
235*4882a593Smuzhiyun 			.name = "gfx3d_isense_clk",
236*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){ &gfx3d_isense_clk_src.clkr.hw },
237*4882a593Smuzhiyun 			.num_parents = 1,
238*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
239*4882a593Smuzhiyun 		},
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static struct gdsc gpu_cx_gdsc = {
244*4882a593Smuzhiyun 	.gdscr = 0x1004,
245*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x1008,
246*4882a593Smuzhiyun 	.pd = {
247*4882a593Smuzhiyun 		.name = "gpu_cx",
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
250*4882a593Smuzhiyun 	.flags = VOTABLE,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static struct gdsc gpu_gx_gdsc = {
254*4882a593Smuzhiyun 	.gdscr = 0x1094,
255*4882a593Smuzhiyun 	.clamp_io_ctrl = 0x130,
256*4882a593Smuzhiyun 	.resets = (unsigned int []){ GPU_GX_BCR },
257*4882a593Smuzhiyun 	.reset_count = 1,
258*4882a593Smuzhiyun 	.cxcs = (unsigned int []){ 0x1098 },
259*4882a593Smuzhiyun 	.cxc_count = 1,
260*4882a593Smuzhiyun 	.pd = {
261*4882a593Smuzhiyun 		.name = "gpu_gx",
262*4882a593Smuzhiyun 	},
263*4882a593Smuzhiyun 	.parent = &gpu_cx_gdsc.pd,
264*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON | PWRSTS_RET,
265*4882a593Smuzhiyun 	.flags = CLAMP_IO | SW_RESET | AON_RESET | NO_RET_PERIPH,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static struct clk_regmap *gpucc_msm8998_clocks[] = {
269*4882a593Smuzhiyun 	[GPUPLL0] = &gpupll0.clkr,
270*4882a593Smuzhiyun 	[GPUPLL0_OUT_EVEN] = &gpupll0_out_even.clkr,
271*4882a593Smuzhiyun 	[RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
272*4882a593Smuzhiyun 	[GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
273*4882a593Smuzhiyun 	[RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
274*4882a593Smuzhiyun 	[GFX3D_ISENSE_CLK_SRC] = &gfx3d_isense_clk_src.clkr,
275*4882a593Smuzhiyun 	[RBCPR_CLK] = &rbcpr_clk.clkr,
276*4882a593Smuzhiyun 	[GFX3D_CLK] = &gfx3d_clk.clkr,
277*4882a593Smuzhiyun 	[RBBMTIMER_CLK] = &rbbmtimer_clk.clkr,
278*4882a593Smuzhiyun 	[GFX3D_ISENSE_CLK] = &gfx3d_isense_clk.clkr,
279*4882a593Smuzhiyun 	[GPUCC_CXO_CLK] = &gpucc_cxo_clk.clkr,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static struct gdsc *gpucc_msm8998_gdscs[] = {
283*4882a593Smuzhiyun 	[GPU_CX_GDSC] = &gpu_cx_gdsc,
284*4882a593Smuzhiyun 	[GPU_GX_GDSC] = &gpu_gx_gdsc,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const struct qcom_reset_map gpucc_msm8998_resets[] = {
288*4882a593Smuzhiyun 	[GPU_CX_BCR] = { 0x1000 },
289*4882a593Smuzhiyun 	[RBCPR_BCR] = { 0x1050 },
290*4882a593Smuzhiyun 	[GPU_GX_BCR] = { 0x1090 },
291*4882a593Smuzhiyun 	[GPU_ISENSE_BCR] = { 0x1120 },
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const struct regmap_config gpucc_msm8998_regmap_config = {
295*4882a593Smuzhiyun 	.reg_bits	= 32,
296*4882a593Smuzhiyun 	.reg_stride	= 4,
297*4882a593Smuzhiyun 	.val_bits	= 32,
298*4882a593Smuzhiyun 	.max_register	= 0x9000,
299*4882a593Smuzhiyun 	.fast_io	= true,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun static const struct qcom_cc_desc gpucc_msm8998_desc = {
303*4882a593Smuzhiyun 	.config = &gpucc_msm8998_regmap_config,
304*4882a593Smuzhiyun 	.clks = gpucc_msm8998_clocks,
305*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gpucc_msm8998_clocks),
306*4882a593Smuzhiyun 	.resets = gpucc_msm8998_resets,
307*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gpucc_msm8998_resets),
308*4882a593Smuzhiyun 	.gdscs = gpucc_msm8998_gdscs,
309*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gpucc_msm8998_gdscs),
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static const struct of_device_id gpucc_msm8998_match_table[] = {
313*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8998-gpucc" },
314*4882a593Smuzhiyun 	{ }
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gpucc_msm8998_match_table);
317*4882a593Smuzhiyun 
gpucc_msm8998_probe(struct platform_device * pdev)318*4882a593Smuzhiyun static int gpucc_msm8998_probe(struct platform_device *pdev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	struct regmap *regmap;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gpucc_msm8998_desc);
323*4882a593Smuzhiyun 	if (IS_ERR(regmap))
324*4882a593Smuzhiyun 		return PTR_ERR(regmap);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* force periph logic on to avoid perf counter corruption */
327*4882a593Smuzhiyun 	regmap_write_bits(regmap, gfx3d_clk.clkr.enable_reg, BIT(13), BIT(13));
328*4882a593Smuzhiyun 	/* tweak droop detector (GPUCC_GPU_DD_WRAP_CTRL) to reduce leakage */
329*4882a593Smuzhiyun 	regmap_write_bits(regmap, gfx3d_clk.clkr.enable_reg, BIT(0), BIT(0));
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gpucc_msm8998_desc, regmap);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static struct platform_driver gpucc_msm8998_driver = {
335*4882a593Smuzhiyun 	.probe		= gpucc_msm8998_probe,
336*4882a593Smuzhiyun 	.driver		= {
337*4882a593Smuzhiyun 		.name	= "gpucc-msm8998",
338*4882a593Smuzhiyun 		.of_match_table = gpucc_msm8998_match_table,
339*4882a593Smuzhiyun 	},
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun module_platform_driver(gpucc_msm8998_driver);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GPUCC MSM8998 Driver");
344*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
345