xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-sm8250.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-sm8250.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "clk-alpha-pll.h"
17*4882a593Smuzhiyun #include "clk-branch.h"
18*4882a593Smuzhiyun #include "clk-rcg.h"
19*4882a593Smuzhiyun #include "clk-regmap.h"
20*4882a593Smuzhiyun #include "clk-regmap-divider.h"
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun #include "gdsc.h"
23*4882a593Smuzhiyun #include "reset.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum {
26*4882a593Smuzhiyun 	P_BI_TCXO,
27*4882a593Smuzhiyun 	P_AUD_REF_CLK,
28*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
29*4882a593Smuzhiyun 	P_GPLL0_OUT_EVEN,
30*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
31*4882a593Smuzhiyun 	P_GPLL4_OUT_MAIN,
32*4882a593Smuzhiyun 	P_GPLL9_OUT_MAIN,
33*4882a593Smuzhiyun 	P_SLEEP_CLK,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static struct clk_alpha_pll gpll0 = {
37*4882a593Smuzhiyun 	.offset = 0x0,
38*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
39*4882a593Smuzhiyun 	.clkr = {
40*4882a593Smuzhiyun 		.enable_reg = 0x52018,
41*4882a593Smuzhiyun 		.enable_mask = BIT(0),
42*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
43*4882a593Smuzhiyun 			.name = "gpll0",
44*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
45*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
46*4882a593Smuzhiyun 			},
47*4882a593Smuzhiyun 			.num_parents = 1,
48*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_lucid_ops,
49*4882a593Smuzhiyun 		},
50*4882a593Smuzhiyun 	},
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static const struct clk_div_table post_div_table_gpll0_out_even[] = {
54*4882a593Smuzhiyun 	{ 0x1, 2 },
55*4882a593Smuzhiyun 	{ }
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_even = {
59*4882a593Smuzhiyun 	.offset = 0x0,
60*4882a593Smuzhiyun 	.post_div_shift = 8,
61*4882a593Smuzhiyun 	.post_div_table = post_div_table_gpll0_out_even,
62*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
63*4882a593Smuzhiyun 	.width = 4,
64*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
65*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
66*4882a593Smuzhiyun 		.name = "gpll0_out_even",
67*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
68*4882a593Smuzhiyun 			.hw = &gpll0.clkr.hw,
69*4882a593Smuzhiyun 		},
70*4882a593Smuzhiyun 		.num_parents = 1,
71*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_lucid_ops,
72*4882a593Smuzhiyun 	},
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static struct clk_alpha_pll gpll4 = {
76*4882a593Smuzhiyun 	.offset = 0x76000,
77*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
78*4882a593Smuzhiyun 	.clkr = {
79*4882a593Smuzhiyun 		.enable_reg = 0x52018,
80*4882a593Smuzhiyun 		.enable_mask = BIT(4),
81*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
82*4882a593Smuzhiyun 			.name = "gpll4",
83*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
84*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
85*4882a593Smuzhiyun 			},
86*4882a593Smuzhiyun 			.num_parents = 1,
87*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_lucid_ops,
88*4882a593Smuzhiyun 		},
89*4882a593Smuzhiyun 	},
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static struct clk_alpha_pll gpll9 = {
93*4882a593Smuzhiyun 	.offset = 0x1c000,
94*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
95*4882a593Smuzhiyun 	.clkr = {
96*4882a593Smuzhiyun 		.enable_reg = 0x52018,
97*4882a593Smuzhiyun 		.enable_mask = BIT(9),
98*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
99*4882a593Smuzhiyun 			.name = "gpll9",
100*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
101*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
102*4882a593Smuzhiyun 			},
103*4882a593Smuzhiyun 			.num_parents = 1,
104*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_lucid_ops,
105*4882a593Smuzhiyun 		},
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_0[] = {
110*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
111*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
112*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_0[] = {
116*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
117*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
118*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_0_ao[] = {
122*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo_ao" },
123*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
124*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_1[] = {
128*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
129*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
130*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
131*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_1[] = {
135*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
136*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
137*4882a593Smuzhiyun 	{ .fw_name = "sleep_clk" },
138*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_2[] = {
142*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
143*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_2[] = {
147*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
148*4882a593Smuzhiyun 	{ .fw_name = "sleep_clk" },
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_3[] = {
152*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_3[] = {
156*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_4[] = {
160*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
161*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
162*4882a593Smuzhiyun 	{ P_GPLL9_OUT_MAIN, 2 },
163*4882a593Smuzhiyun 	{ P_GPLL4_OUT_MAIN, 5 },
164*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_4[] = {
168*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
169*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
170*4882a593Smuzhiyun 	{ .hw = &gpll9.clkr.hw },
171*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
172*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_5[] = {
176*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
177*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
178*4882a593Smuzhiyun 	{ P_AUD_REF_CLK, 2 },
179*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_5[] = {
183*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
184*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
185*4882a593Smuzhiyun 	{ .fw_name = "aud_ref_clk" },
186*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
190*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
191*4882a593Smuzhiyun 	{ }
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
195*4882a593Smuzhiyun 	.cmd_rcgr = 0x48010,
196*4882a593Smuzhiyun 	.mnd_width = 0,
197*4882a593Smuzhiyun 	.hid_width = 5,
198*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
199*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
200*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
201*4882a593Smuzhiyun 		.name = "gcc_cpuss_ahb_clk_src",
202*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0_ao,
203*4882a593Smuzhiyun 		.num_parents = 3,
204*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
205*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
206*4882a593Smuzhiyun 	},
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
210*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
211*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
212*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
213*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
214*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
215*4882a593Smuzhiyun 	{ }
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp1_clk_src = {
219*4882a593Smuzhiyun 	.cmd_rcgr = 0x64004,
220*4882a593Smuzhiyun 	.mnd_width = 8,
221*4882a593Smuzhiyun 	.hid_width = 5,
222*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
223*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_clk_src,
224*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
225*4882a593Smuzhiyun 		.name = "gcc_gp1_clk_src",
226*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_1,
227*4882a593Smuzhiyun 		.num_parents = 4,
228*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp2_clk_src = {
233*4882a593Smuzhiyun 	.cmd_rcgr = 0x65004,
234*4882a593Smuzhiyun 	.mnd_width = 8,
235*4882a593Smuzhiyun 	.hid_width = 5,
236*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
237*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_clk_src,
238*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
239*4882a593Smuzhiyun 		.name = "gcc_gp2_clk_src",
240*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_1,
241*4882a593Smuzhiyun 		.num_parents = 4,
242*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
243*4882a593Smuzhiyun 	},
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp3_clk_src = {
247*4882a593Smuzhiyun 	.cmd_rcgr = 0x66004,
248*4882a593Smuzhiyun 	.mnd_width = 8,
249*4882a593Smuzhiyun 	.hid_width = 5,
250*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
251*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_clk_src,
252*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
253*4882a593Smuzhiyun 		.name = "gcc_gp3_clk_src",
254*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_1,
255*4882a593Smuzhiyun 		.num_parents = 4,
256*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
257*4882a593Smuzhiyun 	},
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
261*4882a593Smuzhiyun 	F(9600000, P_BI_TCXO, 2, 0, 0),
262*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
263*4882a593Smuzhiyun 	{ }
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
267*4882a593Smuzhiyun 	.cmd_rcgr = 0x6b038,
268*4882a593Smuzhiyun 	.mnd_width = 16,
269*4882a593Smuzhiyun 	.hid_width = 5,
270*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
271*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
272*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
273*4882a593Smuzhiyun 		.name = "gcc_pcie_0_aux_clk_src",
274*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_2,
275*4882a593Smuzhiyun 		.num_parents = 2,
276*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
277*4882a593Smuzhiyun 	},
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
281*4882a593Smuzhiyun 	.cmd_rcgr = 0x8d038,
282*4882a593Smuzhiyun 	.mnd_width = 16,
283*4882a593Smuzhiyun 	.hid_width = 5,
284*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
285*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
286*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
287*4882a593Smuzhiyun 		.name = "gcc_pcie_1_aux_clk_src",
288*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_2,
289*4882a593Smuzhiyun 		.num_parents = 2,
290*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_2_aux_clk_src = {
295*4882a593Smuzhiyun 	.cmd_rcgr = 0x6038,
296*4882a593Smuzhiyun 	.mnd_width = 16,
297*4882a593Smuzhiyun 	.hid_width = 5,
298*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
299*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
300*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
301*4882a593Smuzhiyun 		.name = "gcc_pcie_2_aux_clk_src",
302*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_2,
303*4882a593Smuzhiyun 		.num_parents = 2,
304*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
309*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
310*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
311*4882a593Smuzhiyun 	{ }
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
315*4882a593Smuzhiyun 	.cmd_rcgr = 0x6f014,
316*4882a593Smuzhiyun 	.mnd_width = 0,
317*4882a593Smuzhiyun 	.hid_width = 5,
318*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
319*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
320*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
321*4882a593Smuzhiyun 		.name = "gcc_pcie_phy_refgen_clk_src",
322*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0_ao,
323*4882a593Smuzhiyun 		.num_parents = 3,
324*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
325*4882a593Smuzhiyun 	},
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
329*4882a593Smuzhiyun 	F(9600000, P_BI_TCXO, 2, 0, 0),
330*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
331*4882a593Smuzhiyun 	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
332*4882a593Smuzhiyun 	{ }
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static struct clk_rcg2 gcc_pdm2_clk_src = {
336*4882a593Smuzhiyun 	.cmd_rcgr = 0x33010,
337*4882a593Smuzhiyun 	.mnd_width = 0,
338*4882a593Smuzhiyun 	.hid_width = 5,
339*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
340*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pdm2_clk_src,
341*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
342*4882a593Smuzhiyun 		.name = "gcc_pdm2_clk_src",
343*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
344*4882a593Smuzhiyun 		.num_parents = 3,
345*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
346*4882a593Smuzhiyun 	},
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
350*4882a593Smuzhiyun 	F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
351*4882a593Smuzhiyun 	F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
352*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
353*4882a593Smuzhiyun 	F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
354*4882a593Smuzhiyun 	F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
355*4882a593Smuzhiyun 	F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
356*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
357*4882a593Smuzhiyun 	F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
358*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
359*4882a593Smuzhiyun 	F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
360*4882a593Smuzhiyun 	F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
361*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
362*4882a593Smuzhiyun 	F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
363*4882a593Smuzhiyun 	F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
364*4882a593Smuzhiyun 	F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
365*4882a593Smuzhiyun 	F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
366*4882a593Smuzhiyun 	{ }
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
370*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s0_clk_src",
371*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
372*4882a593Smuzhiyun 	.num_parents = 3,
373*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
377*4882a593Smuzhiyun 	.cmd_rcgr = 0x17010,
378*4882a593Smuzhiyun 	.mnd_width = 16,
379*4882a593Smuzhiyun 	.hid_width = 5,
380*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
381*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
382*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
386*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s1_clk_src",
387*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
388*4882a593Smuzhiyun 	.num_parents = 3,
389*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
393*4882a593Smuzhiyun 	.cmd_rcgr = 0x17140,
394*4882a593Smuzhiyun 	.mnd_width = 16,
395*4882a593Smuzhiyun 	.hid_width = 5,
396*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
397*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
398*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s2_clk_src[] = {
402*4882a593Smuzhiyun 	F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
403*4882a593Smuzhiyun 	F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
404*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
405*4882a593Smuzhiyun 	F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
406*4882a593Smuzhiyun 	F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
407*4882a593Smuzhiyun 	F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
408*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
409*4882a593Smuzhiyun 	F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
410*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
411*4882a593Smuzhiyun 	F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
412*4882a593Smuzhiyun 	F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
413*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
414*4882a593Smuzhiyun 	{ }
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
418*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s2_clk_src",
419*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
420*4882a593Smuzhiyun 	.num_parents = 3,
421*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
425*4882a593Smuzhiyun 	.cmd_rcgr = 0x17270,
426*4882a593Smuzhiyun 	.mnd_width = 16,
427*4882a593Smuzhiyun 	.hid_width = 5,
428*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
429*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
430*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
434*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s3_clk_src",
435*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
436*4882a593Smuzhiyun 	.num_parents = 3,
437*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
441*4882a593Smuzhiyun 	.cmd_rcgr = 0x173a0,
442*4882a593Smuzhiyun 	.mnd_width = 16,
443*4882a593Smuzhiyun 	.hid_width = 5,
444*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
445*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
446*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
450*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s4_clk_src",
451*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
452*4882a593Smuzhiyun 	.num_parents = 3,
453*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
457*4882a593Smuzhiyun 	.cmd_rcgr = 0x174d0,
458*4882a593Smuzhiyun 	.mnd_width = 16,
459*4882a593Smuzhiyun 	.hid_width = 5,
460*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
461*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
462*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
466*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s5_clk_src",
467*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
468*4882a593Smuzhiyun 	.num_parents = 3,
469*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
473*4882a593Smuzhiyun 	.cmd_rcgr = 0x17600,
474*4882a593Smuzhiyun 	.mnd_width = 16,
475*4882a593Smuzhiyun 	.hid_width = 5,
476*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
477*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
478*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
482*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s6_clk_src",
483*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
484*4882a593Smuzhiyun 	.num_parents = 3,
485*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
489*4882a593Smuzhiyun 	.cmd_rcgr = 0x17730,
490*4882a593Smuzhiyun 	.mnd_width = 16,
491*4882a593Smuzhiyun 	.hid_width = 5,
492*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
493*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
494*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
498*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s7_clk_src",
499*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
500*4882a593Smuzhiyun 	.num_parents = 3,
501*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
505*4882a593Smuzhiyun 	.cmd_rcgr = 0x17860,
506*4882a593Smuzhiyun 	.mnd_width = 16,
507*4882a593Smuzhiyun 	.hid_width = 5,
508*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
509*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
510*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
514*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s0_clk_src",
515*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
516*4882a593Smuzhiyun 	.num_parents = 3,
517*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
521*4882a593Smuzhiyun 	.cmd_rcgr = 0x18010,
522*4882a593Smuzhiyun 	.mnd_width = 16,
523*4882a593Smuzhiyun 	.hid_width = 5,
524*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
525*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
526*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
530*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s1_clk_src",
531*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
532*4882a593Smuzhiyun 	.num_parents = 3,
533*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
537*4882a593Smuzhiyun 	.cmd_rcgr = 0x18140,
538*4882a593Smuzhiyun 	.mnd_width = 16,
539*4882a593Smuzhiyun 	.hid_width = 5,
540*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
541*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
542*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
546*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s2_clk_src",
547*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
548*4882a593Smuzhiyun 	.num_parents = 3,
549*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
553*4882a593Smuzhiyun 	.cmd_rcgr = 0x18270,
554*4882a593Smuzhiyun 	.mnd_width = 16,
555*4882a593Smuzhiyun 	.hid_width = 5,
556*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
557*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
558*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
562*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s3_clk_src",
563*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
564*4882a593Smuzhiyun 	.num_parents = 3,
565*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
569*4882a593Smuzhiyun 	.cmd_rcgr = 0x183a0,
570*4882a593Smuzhiyun 	.mnd_width = 16,
571*4882a593Smuzhiyun 	.hid_width = 5,
572*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
573*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
574*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
578*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s4_clk_src",
579*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
580*4882a593Smuzhiyun 	.num_parents = 3,
581*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
585*4882a593Smuzhiyun 	.cmd_rcgr = 0x184d0,
586*4882a593Smuzhiyun 	.mnd_width = 16,
587*4882a593Smuzhiyun 	.hid_width = 5,
588*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
589*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
590*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
594*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s5_clk_src",
595*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
596*4882a593Smuzhiyun 	.num_parents = 3,
597*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
601*4882a593Smuzhiyun 	.cmd_rcgr = 0x18600,
602*4882a593Smuzhiyun 	.mnd_width = 16,
603*4882a593Smuzhiyun 	.hid_width = 5,
604*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
605*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
606*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
610*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap2_s0_clk_src",
611*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
612*4882a593Smuzhiyun 	.num_parents = 3,
613*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
617*4882a593Smuzhiyun 	.cmd_rcgr = 0x1e010,
618*4882a593Smuzhiyun 	.mnd_width = 16,
619*4882a593Smuzhiyun 	.hid_width = 5,
620*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
621*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
622*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
626*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap2_s1_clk_src",
627*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
628*4882a593Smuzhiyun 	.num_parents = 3,
629*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
633*4882a593Smuzhiyun 	.cmd_rcgr = 0x1e140,
634*4882a593Smuzhiyun 	.mnd_width = 16,
635*4882a593Smuzhiyun 	.hid_width = 5,
636*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
637*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
638*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
642*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap2_s2_clk_src",
643*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
644*4882a593Smuzhiyun 	.num_parents = 3,
645*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
649*4882a593Smuzhiyun 	.cmd_rcgr = 0x1e270,
650*4882a593Smuzhiyun 	.mnd_width = 16,
651*4882a593Smuzhiyun 	.hid_width = 5,
652*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
653*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
654*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
658*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap2_s3_clk_src",
659*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
660*4882a593Smuzhiyun 	.num_parents = 3,
661*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
665*4882a593Smuzhiyun 	.cmd_rcgr = 0x1e3a0,
666*4882a593Smuzhiyun 	.mnd_width = 16,
667*4882a593Smuzhiyun 	.hid_width = 5,
668*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
669*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
670*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
674*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap2_s4_clk_src",
675*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
676*4882a593Smuzhiyun 	.num_parents = 3,
677*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
681*4882a593Smuzhiyun 	.cmd_rcgr = 0x1e4d0,
682*4882a593Smuzhiyun 	.mnd_width = 16,
683*4882a593Smuzhiyun 	.hid_width = 5,
684*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
685*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
686*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
690*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap2_s5_clk_src",
691*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_0,
692*4882a593Smuzhiyun 	.num_parents = 3,
693*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
697*4882a593Smuzhiyun 	.cmd_rcgr = 0x1e600,
698*4882a593Smuzhiyun 	.mnd_width = 16,
699*4882a593Smuzhiyun 	.hid_width = 5,
700*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
701*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
702*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
706*4882a593Smuzhiyun 	F(400000, P_BI_TCXO, 12, 1, 4),
707*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
708*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
709*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
710*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
711*4882a593Smuzhiyun 	F(202000000, P_GPLL9_OUT_MAIN, 4, 0, 0),
712*4882a593Smuzhiyun 	{ }
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
716*4882a593Smuzhiyun 	.cmd_rcgr = 0x1400c,
717*4882a593Smuzhiyun 	.mnd_width = 8,
718*4882a593Smuzhiyun 	.hid_width = 5,
719*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_4,
720*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
721*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
722*4882a593Smuzhiyun 		.name = "gcc_sdcc2_apps_clk_src",
723*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_4,
724*4882a593Smuzhiyun 		.num_parents = 5,
725*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
726*4882a593Smuzhiyun 	},
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
730*4882a593Smuzhiyun 	F(400000, P_BI_TCXO, 12, 1, 4),
731*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
732*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
733*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
734*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
735*4882a593Smuzhiyun 	{ }
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
739*4882a593Smuzhiyun 	.cmd_rcgr = 0x1600c,
740*4882a593Smuzhiyun 	.mnd_width = 8,
741*4882a593Smuzhiyun 	.hid_width = 5,
742*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
743*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
744*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
745*4882a593Smuzhiyun 		.name = "gcc_sdcc4_apps_clk_src",
746*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
747*4882a593Smuzhiyun 		.num_parents = 3,
748*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
749*4882a593Smuzhiyun 	},
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
753*4882a593Smuzhiyun 	F(105495, P_BI_TCXO, 2, 1, 91),
754*4882a593Smuzhiyun 	{ }
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static struct clk_rcg2 gcc_tsif_ref_clk_src = {
758*4882a593Smuzhiyun 	.cmd_rcgr = 0x36010,
759*4882a593Smuzhiyun 	.mnd_width = 8,
760*4882a593Smuzhiyun 	.hid_width = 5,
761*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_5,
762*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_tsif_ref_clk_src,
763*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
764*4882a593Smuzhiyun 		.name = "gcc_tsif_ref_clk_src",
765*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_5,
766*4882a593Smuzhiyun 		.num_parents = 4,
767*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
768*4882a593Smuzhiyun 	},
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
772*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
773*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
774*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
775*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
776*4882a593Smuzhiyun 	{ }
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
780*4882a593Smuzhiyun 	.cmd_rcgr = 0x75024,
781*4882a593Smuzhiyun 	.mnd_width = 8,
782*4882a593Smuzhiyun 	.hid_width = 5,
783*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
784*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
785*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
786*4882a593Smuzhiyun 		.name = "gcc_ufs_card_axi_clk_src",
787*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
788*4882a593Smuzhiyun 		.num_parents = 3,
789*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
790*4882a593Smuzhiyun 	},
791*4882a593Smuzhiyun };
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
794*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
795*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
796*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
797*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
798*4882a593Smuzhiyun 	{ }
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
802*4882a593Smuzhiyun 	.cmd_rcgr = 0x7506c,
803*4882a593Smuzhiyun 	.mnd_width = 0,
804*4882a593Smuzhiyun 	.hid_width = 5,
805*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
806*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
807*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
808*4882a593Smuzhiyun 		.name = "gcc_ufs_card_ice_core_clk_src",
809*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
810*4882a593Smuzhiyun 		.num_parents = 3,
811*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
812*4882a593Smuzhiyun 	},
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src[] = {
816*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
817*4882a593Smuzhiyun 	{ }
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
821*4882a593Smuzhiyun 	.cmd_rcgr = 0x750a0,
822*4882a593Smuzhiyun 	.mnd_width = 0,
823*4882a593Smuzhiyun 	.hid_width = 5,
824*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_3,
825*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
826*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
827*4882a593Smuzhiyun 		.name = "gcc_ufs_card_phy_aux_clk_src",
828*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_3,
829*4882a593Smuzhiyun 		.num_parents = 1,
830*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
831*4882a593Smuzhiyun 	},
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
835*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
836*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
837*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
838*4882a593Smuzhiyun 	{ }
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
842*4882a593Smuzhiyun 	.cmd_rcgr = 0x75084,
843*4882a593Smuzhiyun 	.mnd_width = 0,
844*4882a593Smuzhiyun 	.hid_width = 5,
845*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
846*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
847*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
848*4882a593Smuzhiyun 		.name = "gcc_ufs_card_unipro_core_clk_src",
849*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
850*4882a593Smuzhiyun 		.num_parents = 3,
851*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
852*4882a593Smuzhiyun 	},
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
856*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
857*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
858*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
859*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
860*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
861*4882a593Smuzhiyun 	{ }
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
865*4882a593Smuzhiyun 	.cmd_rcgr = 0x77024,
866*4882a593Smuzhiyun 	.mnd_width = 8,
867*4882a593Smuzhiyun 	.hid_width = 5,
868*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
869*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
870*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
871*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_axi_clk_src",
872*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
873*4882a593Smuzhiyun 		.num_parents = 3,
874*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
875*4882a593Smuzhiyun 	},
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
879*4882a593Smuzhiyun 	.cmd_rcgr = 0x7706c,
880*4882a593Smuzhiyun 	.mnd_width = 0,
881*4882a593Smuzhiyun 	.hid_width = 5,
882*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
883*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
884*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
885*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_ice_core_clk_src",
886*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
887*4882a593Smuzhiyun 		.num_parents = 3,
888*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
889*4882a593Smuzhiyun 	},
890*4882a593Smuzhiyun };
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
893*4882a593Smuzhiyun 	.cmd_rcgr = 0x770a0,
894*4882a593Smuzhiyun 	.mnd_width = 0,
895*4882a593Smuzhiyun 	.hid_width = 5,
896*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_3,
897*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
898*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
899*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_phy_aux_clk_src",
900*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_3,
901*4882a593Smuzhiyun 		.num_parents = 1,
902*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
903*4882a593Smuzhiyun 	},
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
907*4882a593Smuzhiyun 	.cmd_rcgr = 0x77084,
908*4882a593Smuzhiyun 	.mnd_width = 0,
909*4882a593Smuzhiyun 	.hid_width = 5,
910*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
911*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
912*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
913*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_unipro_core_clk_src",
914*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
915*4882a593Smuzhiyun 		.num_parents = 3,
916*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
917*4882a593Smuzhiyun 	},
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
921*4882a593Smuzhiyun 	F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
922*4882a593Smuzhiyun 	F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
923*4882a593Smuzhiyun 	F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
924*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
925*4882a593Smuzhiyun 	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
926*4882a593Smuzhiyun 	{ }
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
930*4882a593Smuzhiyun 	.cmd_rcgr = 0xf020,
931*4882a593Smuzhiyun 	.mnd_width = 8,
932*4882a593Smuzhiyun 	.hid_width = 5,
933*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
934*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
935*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
936*4882a593Smuzhiyun 		.name = "gcc_usb30_prim_master_clk_src",
937*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
938*4882a593Smuzhiyun 		.num_parents = 3,
939*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
940*4882a593Smuzhiyun 	},
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
944*4882a593Smuzhiyun 	.cmd_rcgr = 0xf038,
945*4882a593Smuzhiyun 	.mnd_width = 0,
946*4882a593Smuzhiyun 	.hid_width = 5,
947*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
948*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
949*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
950*4882a593Smuzhiyun 		.name = "gcc_usb30_prim_mock_utmi_clk_src",
951*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
952*4882a593Smuzhiyun 		.num_parents = 3,
953*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
954*4882a593Smuzhiyun 	},
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
958*4882a593Smuzhiyun 	.cmd_rcgr = 0x10020,
959*4882a593Smuzhiyun 	.mnd_width = 8,
960*4882a593Smuzhiyun 	.hid_width = 5,
961*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
962*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
963*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
964*4882a593Smuzhiyun 		.name = "gcc_usb30_sec_master_clk_src",
965*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
966*4882a593Smuzhiyun 		.num_parents = 3,
967*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
968*4882a593Smuzhiyun 	},
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
972*4882a593Smuzhiyun 	.cmd_rcgr = 0x10038,
973*4882a593Smuzhiyun 	.mnd_width = 0,
974*4882a593Smuzhiyun 	.hid_width = 5,
975*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
976*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
977*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
978*4882a593Smuzhiyun 		.name = "gcc_usb30_sec_mock_utmi_clk_src",
979*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
980*4882a593Smuzhiyun 		.num_parents = 3,
981*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
982*4882a593Smuzhiyun 	},
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
986*4882a593Smuzhiyun 	.cmd_rcgr = 0xf064,
987*4882a593Smuzhiyun 	.mnd_width = 0,
988*4882a593Smuzhiyun 	.hid_width = 5,
989*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
990*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
991*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
992*4882a593Smuzhiyun 		.name = "gcc_usb3_prim_phy_aux_clk_src",
993*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_2,
994*4882a593Smuzhiyun 		.num_parents = 2,
995*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
996*4882a593Smuzhiyun 	},
997*4882a593Smuzhiyun };
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
1000*4882a593Smuzhiyun 	.cmd_rcgr = 0x10064,
1001*4882a593Smuzhiyun 	.mnd_width = 0,
1002*4882a593Smuzhiyun 	.hid_width = 5,
1003*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
1004*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
1005*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1006*4882a593Smuzhiyun 		.name = "gcc_usb3_sec_phy_aux_clk_src",
1007*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_2,
1008*4882a593Smuzhiyun 		.num_parents = 2,
1009*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1010*4882a593Smuzhiyun 	},
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun static struct clk_regmap_div gcc_cpuss_ahb_postdiv_clk_src = {
1014*4882a593Smuzhiyun 	.reg = 0x48028,
1015*4882a593Smuzhiyun 	.shift = 0,
1016*4882a593Smuzhiyun 	.width = 4,
1017*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
1018*4882a593Smuzhiyun 		.name = "gcc_cpuss_ahb_postdiv_clk_src",
1019*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
1020*4882a593Smuzhiyun 			.hw = &gcc_cpuss_ahb_clk_src.clkr.hw,
1021*4882a593Smuzhiyun 		},
1022*4882a593Smuzhiyun 		.num_parents = 1,
1023*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1024*4882a593Smuzhiyun 		.ops = &clk_regmap_div_ro_ops,
1025*4882a593Smuzhiyun 	},
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
1029*4882a593Smuzhiyun 	.reg = 0xf050,
1030*4882a593Smuzhiyun 	.shift = 0,
1031*4882a593Smuzhiyun 	.width = 2,
1032*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
1033*4882a593Smuzhiyun 		.name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
1034*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
1035*4882a593Smuzhiyun 			.hw = &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
1036*4882a593Smuzhiyun 		},
1037*4882a593Smuzhiyun 		.num_parents = 1,
1038*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1039*4882a593Smuzhiyun 		.ops = &clk_regmap_div_ro_ops,
1040*4882a593Smuzhiyun 	},
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun static struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
1044*4882a593Smuzhiyun 	.reg = 0x10050,
1045*4882a593Smuzhiyun 	.shift = 0,
1046*4882a593Smuzhiyun 	.width = 2,
1047*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
1048*4882a593Smuzhiyun 		.name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src",
1049*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
1050*4882a593Smuzhiyun 			.hw = &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
1051*4882a593Smuzhiyun 		},
1052*4882a593Smuzhiyun 		.num_parents = 1,
1053*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1054*4882a593Smuzhiyun 		.ops = &clk_regmap_div_ro_ops,
1055*4882a593Smuzhiyun 	},
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
1059*4882a593Smuzhiyun 	.halt_reg = 0x9000c,
1060*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1061*4882a593Smuzhiyun 	.clkr = {
1062*4882a593Smuzhiyun 		.enable_reg = 0x9000c,
1063*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1064*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1065*4882a593Smuzhiyun 			.name = "gcc_aggre_noc_pcie_tbu_clk",
1066*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1067*4882a593Smuzhiyun 		},
1068*4882a593Smuzhiyun 	},
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
1072*4882a593Smuzhiyun 	.halt_reg = 0x750cc,
1073*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1074*4882a593Smuzhiyun 	.hwcg_reg = 0x750cc,
1075*4882a593Smuzhiyun 	.hwcg_bit = 1,
1076*4882a593Smuzhiyun 	.clkr = {
1077*4882a593Smuzhiyun 		.enable_reg = 0x750cc,
1078*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1079*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1080*4882a593Smuzhiyun 			.name = "gcc_aggre_ufs_card_axi_clk",
1081*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1082*4882a593Smuzhiyun 				.hw = &gcc_ufs_card_axi_clk_src.clkr.hw,
1083*4882a593Smuzhiyun 			},
1084*4882a593Smuzhiyun 			.num_parents = 1,
1085*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1086*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1087*4882a593Smuzhiyun 		},
1088*4882a593Smuzhiyun 	},
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
1092*4882a593Smuzhiyun 	.halt_reg = 0x770cc,
1093*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1094*4882a593Smuzhiyun 	.hwcg_reg = 0x770cc,
1095*4882a593Smuzhiyun 	.hwcg_bit = 1,
1096*4882a593Smuzhiyun 	.clkr = {
1097*4882a593Smuzhiyun 		.enable_reg = 0x770cc,
1098*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1099*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1100*4882a593Smuzhiyun 			.name = "gcc_aggre_ufs_phy_axi_clk",
1101*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1102*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_axi_clk_src.clkr.hw,
1103*4882a593Smuzhiyun 			},
1104*4882a593Smuzhiyun 			.num_parents = 1,
1105*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1106*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1107*4882a593Smuzhiyun 		},
1108*4882a593Smuzhiyun 	},
1109*4882a593Smuzhiyun };
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
1112*4882a593Smuzhiyun 	.halt_reg = 0xf080,
1113*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1114*4882a593Smuzhiyun 	.clkr = {
1115*4882a593Smuzhiyun 		.enable_reg = 0xf080,
1116*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1117*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1118*4882a593Smuzhiyun 			.name = "gcc_aggre_usb3_prim_axi_clk",
1119*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1120*4882a593Smuzhiyun 				.hw = &gcc_usb30_prim_master_clk_src.clkr.hw,
1121*4882a593Smuzhiyun 			},
1122*4882a593Smuzhiyun 			.num_parents = 1,
1123*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1124*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1125*4882a593Smuzhiyun 		},
1126*4882a593Smuzhiyun 	},
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
1130*4882a593Smuzhiyun 	.halt_reg = 0x10080,
1131*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1132*4882a593Smuzhiyun 	.clkr = {
1133*4882a593Smuzhiyun 		.enable_reg = 0x10080,
1134*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1135*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1136*4882a593Smuzhiyun 			.name = "gcc_aggre_usb3_sec_axi_clk",
1137*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1138*4882a593Smuzhiyun 				.hw = &gcc_usb30_sec_master_clk_src.clkr.hw,
1139*4882a593Smuzhiyun 			},
1140*4882a593Smuzhiyun 			.num_parents = 1,
1141*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1142*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1143*4882a593Smuzhiyun 		},
1144*4882a593Smuzhiyun 	},
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1148*4882a593Smuzhiyun 	.halt_reg = 0x38004,
1149*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1150*4882a593Smuzhiyun 	.hwcg_reg = 0x38004,
1151*4882a593Smuzhiyun 	.hwcg_bit = 1,
1152*4882a593Smuzhiyun 	.clkr = {
1153*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1154*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1155*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1156*4882a593Smuzhiyun 			.name = "gcc_boot_rom_ahb_clk",
1157*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1158*4882a593Smuzhiyun 		},
1159*4882a593Smuzhiyun 	},
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun static struct clk_branch gcc_camera_hf_axi_clk = {
1163*4882a593Smuzhiyun 	.halt_reg = 0xb02c,
1164*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1165*4882a593Smuzhiyun 	.clkr = {
1166*4882a593Smuzhiyun 		.enable_reg = 0xb02c,
1167*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1168*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1169*4882a593Smuzhiyun 			.name = "gcc_camera_hf_axi_clk",
1170*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1171*4882a593Smuzhiyun 		},
1172*4882a593Smuzhiyun 	},
1173*4882a593Smuzhiyun };
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun static struct clk_branch gcc_camera_sf_axi_clk = {
1176*4882a593Smuzhiyun 	.halt_reg = 0xb030,
1177*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1178*4882a593Smuzhiyun 	.clkr = {
1179*4882a593Smuzhiyun 		.enable_reg = 0xb030,
1180*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1181*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1182*4882a593Smuzhiyun 			.name = "gcc_camera_sf_axi_clk",
1183*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1184*4882a593Smuzhiyun 		},
1185*4882a593Smuzhiyun 	},
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun static struct clk_branch gcc_camera_xo_clk = {
1189*4882a593Smuzhiyun 	.halt_reg = 0xb040,
1190*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1191*4882a593Smuzhiyun 	.clkr = {
1192*4882a593Smuzhiyun 		.enable_reg = 0xb040,
1193*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1194*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1195*4882a593Smuzhiyun 			.name = "gcc_camera_xo_clk",
1196*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1197*4882a593Smuzhiyun 		},
1198*4882a593Smuzhiyun 	},
1199*4882a593Smuzhiyun };
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
1202*4882a593Smuzhiyun 	.halt_reg = 0xf07c,
1203*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1204*4882a593Smuzhiyun 	.clkr = {
1205*4882a593Smuzhiyun 		.enable_reg = 0xf07c,
1206*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1207*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1208*4882a593Smuzhiyun 			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
1209*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1210*4882a593Smuzhiyun 				.hw = &gcc_usb30_prim_master_clk_src.clkr.hw,
1211*4882a593Smuzhiyun 			},
1212*4882a593Smuzhiyun 			.num_parents = 1,
1213*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1214*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1215*4882a593Smuzhiyun 		},
1216*4882a593Smuzhiyun 	},
1217*4882a593Smuzhiyun };
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
1220*4882a593Smuzhiyun 	.halt_reg = 0x1007c,
1221*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1222*4882a593Smuzhiyun 	.clkr = {
1223*4882a593Smuzhiyun 		.enable_reg = 0x1007c,
1224*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1225*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1226*4882a593Smuzhiyun 			.name = "gcc_cfg_noc_usb3_sec_axi_clk",
1227*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1228*4882a593Smuzhiyun 				.hw = &gcc_usb30_sec_master_clk_src.clkr.hw,
1229*4882a593Smuzhiyun 			},
1230*4882a593Smuzhiyun 			.num_parents = 1,
1231*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1232*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1233*4882a593Smuzhiyun 		},
1234*4882a593Smuzhiyun 	},
1235*4882a593Smuzhiyun };
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_ahb_clk = {
1238*4882a593Smuzhiyun 	.halt_reg = 0x48000,
1239*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1240*4882a593Smuzhiyun 	.clkr = {
1241*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1242*4882a593Smuzhiyun 		.enable_mask = BIT(21),
1243*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1244*4882a593Smuzhiyun 			.name = "gcc_cpuss_ahb_clk",
1245*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1246*4882a593Smuzhiyun 				.hw = &gcc_cpuss_ahb_postdiv_clk_src.clkr.hw,
1247*4882a593Smuzhiyun 			},
1248*4882a593Smuzhiyun 			.num_parents = 1,
1249*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
1250*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1251*4882a593Smuzhiyun 		},
1252*4882a593Smuzhiyun 	},
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_rbcpr_clk = {
1256*4882a593Smuzhiyun 	.halt_reg = 0x48004,
1257*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1258*4882a593Smuzhiyun 	.clkr = {
1259*4882a593Smuzhiyun 		.enable_reg = 0x48004,
1260*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1261*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1262*4882a593Smuzhiyun 			.name = "gcc_cpuss_rbcpr_clk",
1263*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1264*4882a593Smuzhiyun 		},
1265*4882a593Smuzhiyun 	},
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun static struct clk_branch gcc_ddrss_gpu_axi_clk = {
1269*4882a593Smuzhiyun 	.halt_reg = 0x71154,
1270*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1271*4882a593Smuzhiyun 	.clkr = {
1272*4882a593Smuzhiyun 		.enable_reg = 0x71154,
1273*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1274*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1275*4882a593Smuzhiyun 			.name = "gcc_ddrss_gpu_axi_clk",
1276*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1277*4882a593Smuzhiyun 		},
1278*4882a593Smuzhiyun 	},
1279*4882a593Smuzhiyun };
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun static struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
1282*4882a593Smuzhiyun 	.halt_reg = 0x8d058,
1283*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1284*4882a593Smuzhiyun 	.clkr = {
1285*4882a593Smuzhiyun 		.enable_reg = 0x8d058,
1286*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1287*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1288*4882a593Smuzhiyun 			.name = "gcc_ddrss_pcie_sf_tbu_clk",
1289*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1290*4882a593Smuzhiyun 		},
1291*4882a593Smuzhiyun 	},
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun static struct clk_branch gcc_disp_hf_axi_clk = {
1295*4882a593Smuzhiyun 	.halt_reg = 0xb034,
1296*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1297*4882a593Smuzhiyun 	.clkr = {
1298*4882a593Smuzhiyun 		.enable_reg = 0xb034,
1299*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1300*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1301*4882a593Smuzhiyun 			.name = "gcc_disp_hf_axi_clk",
1302*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1303*4882a593Smuzhiyun 		},
1304*4882a593Smuzhiyun 	},
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun static struct clk_branch gcc_disp_sf_axi_clk = {
1308*4882a593Smuzhiyun 	.halt_reg = 0xb038,
1309*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1310*4882a593Smuzhiyun 	.clkr = {
1311*4882a593Smuzhiyun 		.enable_reg = 0xb038,
1312*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1313*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1314*4882a593Smuzhiyun 			.name = "gcc_disp_sf_axi_clk",
1315*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1316*4882a593Smuzhiyun 		},
1317*4882a593Smuzhiyun 	},
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun static struct clk_branch gcc_disp_xo_clk = {
1321*4882a593Smuzhiyun 	.halt_reg = 0xb044,
1322*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1323*4882a593Smuzhiyun 	.clkr = {
1324*4882a593Smuzhiyun 		.enable_reg = 0xb044,
1325*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1326*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1327*4882a593Smuzhiyun 			.name = "gcc_disp_xo_clk",
1328*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1329*4882a593Smuzhiyun 		},
1330*4882a593Smuzhiyun 	},
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1334*4882a593Smuzhiyun 	.halt_reg = 0x64000,
1335*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1336*4882a593Smuzhiyun 	.clkr = {
1337*4882a593Smuzhiyun 		.enable_reg = 0x64000,
1338*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1339*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1340*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
1341*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1342*4882a593Smuzhiyun 				.hw = &gcc_gp1_clk_src.clkr.hw,
1343*4882a593Smuzhiyun 			},
1344*4882a593Smuzhiyun 			.num_parents = 1,
1345*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1346*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1347*4882a593Smuzhiyun 		},
1348*4882a593Smuzhiyun 	},
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1352*4882a593Smuzhiyun 	.halt_reg = 0x65000,
1353*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1354*4882a593Smuzhiyun 	.clkr = {
1355*4882a593Smuzhiyun 		.enable_reg = 0x65000,
1356*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1357*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1358*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
1359*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1360*4882a593Smuzhiyun 				.hw = &gcc_gp2_clk_src.clkr.hw,
1361*4882a593Smuzhiyun 			},
1362*4882a593Smuzhiyun 			.num_parents = 1,
1363*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1364*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1365*4882a593Smuzhiyun 		},
1366*4882a593Smuzhiyun 	},
1367*4882a593Smuzhiyun };
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1370*4882a593Smuzhiyun 	.halt_reg = 0x66000,
1371*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1372*4882a593Smuzhiyun 	.clkr = {
1373*4882a593Smuzhiyun 		.enable_reg = 0x66000,
1374*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1375*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1376*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
1377*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1378*4882a593Smuzhiyun 				.hw = &gcc_gp3_clk_src.clkr.hw,
1379*4882a593Smuzhiyun 			},
1380*4882a593Smuzhiyun 			.num_parents = 1,
1381*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1382*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1383*4882a593Smuzhiyun 		},
1384*4882a593Smuzhiyun 	},
1385*4882a593Smuzhiyun };
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_clk_src = {
1388*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1389*4882a593Smuzhiyun 	.clkr = {
1390*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1391*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1392*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1393*4882a593Smuzhiyun 			.name = "gcc_gpu_gpll0_clk_src",
1394*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1395*4882a593Smuzhiyun 				.hw = &gpll0.clkr.hw,
1396*4882a593Smuzhiyun 			},
1397*4882a593Smuzhiyun 			.num_parents = 1,
1398*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1399*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1400*4882a593Smuzhiyun 		},
1401*4882a593Smuzhiyun 	},
1402*4882a593Smuzhiyun };
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
1405*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1406*4882a593Smuzhiyun 	.clkr = {
1407*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1408*4882a593Smuzhiyun 		.enable_mask = BIT(16),
1409*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1410*4882a593Smuzhiyun 			.name = "gcc_gpu_gpll0_div_clk_src",
1411*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1412*4882a593Smuzhiyun 				.hw = &gpll0_out_even.clkr.hw,
1413*4882a593Smuzhiyun 			},
1414*4882a593Smuzhiyun 			.num_parents = 1,
1415*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1416*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1417*4882a593Smuzhiyun 		},
1418*4882a593Smuzhiyun 	},
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun static struct clk_branch gcc_gpu_iref_en = {
1422*4882a593Smuzhiyun 	.halt_reg = 0x8c014,
1423*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1424*4882a593Smuzhiyun 	.clkr = {
1425*4882a593Smuzhiyun 		.enable_reg = 0x8c014,
1426*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1427*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1428*4882a593Smuzhiyun 			.name = "gcc_gpu_iref_en",
1429*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1430*4882a593Smuzhiyun 		},
1431*4882a593Smuzhiyun 	},
1432*4882a593Smuzhiyun };
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
1435*4882a593Smuzhiyun 	.halt_reg = 0x7100c,
1436*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1437*4882a593Smuzhiyun 	.clkr = {
1438*4882a593Smuzhiyun 		.enable_reg = 0x7100c,
1439*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1440*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1441*4882a593Smuzhiyun 			.name = "gcc_gpu_memnoc_gfx_clk",
1442*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1443*4882a593Smuzhiyun 		},
1444*4882a593Smuzhiyun 	},
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
1448*4882a593Smuzhiyun 	.halt_reg = 0x71018,
1449*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1450*4882a593Smuzhiyun 	.clkr = {
1451*4882a593Smuzhiyun 		.enable_reg = 0x71018,
1452*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1453*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1454*4882a593Smuzhiyun 			.name = "gcc_gpu_snoc_dvm_gfx_clk",
1455*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1456*4882a593Smuzhiyun 		},
1457*4882a593Smuzhiyun 	},
1458*4882a593Smuzhiyun };
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun static struct clk_branch gcc_npu_axi_clk = {
1461*4882a593Smuzhiyun 	.halt_reg = 0x4d008,
1462*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1463*4882a593Smuzhiyun 	.clkr = {
1464*4882a593Smuzhiyun 		.enable_reg = 0x4d008,
1465*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1466*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1467*4882a593Smuzhiyun 			.name = "gcc_npu_axi_clk",
1468*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1469*4882a593Smuzhiyun 		},
1470*4882a593Smuzhiyun 	},
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun static struct clk_branch gcc_npu_bwmon_axi_clk = {
1474*4882a593Smuzhiyun 	.halt_reg = 0x73008,
1475*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1476*4882a593Smuzhiyun 	.clkr = {
1477*4882a593Smuzhiyun 		.enable_reg = 0x73008,
1478*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1479*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1480*4882a593Smuzhiyun 			.name = "gcc_npu_bwmon_axi_clk",
1481*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1482*4882a593Smuzhiyun 		},
1483*4882a593Smuzhiyun 	},
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun static struct clk_branch gcc_npu_bwmon_cfg_ahb_clk = {
1487*4882a593Smuzhiyun 	.halt_reg = 0x73004,
1488*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1489*4882a593Smuzhiyun 	.clkr = {
1490*4882a593Smuzhiyun 		.enable_reg = 0x73004,
1491*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1492*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1493*4882a593Smuzhiyun 			.name = "gcc_npu_bwmon_cfg_ahb_clk",
1494*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1495*4882a593Smuzhiyun 		},
1496*4882a593Smuzhiyun 	},
1497*4882a593Smuzhiyun };
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun static struct clk_branch gcc_npu_cfg_ahb_clk = {
1500*4882a593Smuzhiyun 	.halt_reg = 0x4d004,
1501*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1502*4882a593Smuzhiyun 	.hwcg_reg = 0x4d004,
1503*4882a593Smuzhiyun 	.hwcg_bit = 1,
1504*4882a593Smuzhiyun 	.clkr = {
1505*4882a593Smuzhiyun 		.enable_reg = 0x4d004,
1506*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1507*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1508*4882a593Smuzhiyun 			.name = "gcc_npu_cfg_ahb_clk",
1509*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1510*4882a593Smuzhiyun 		},
1511*4882a593Smuzhiyun 	},
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun static struct clk_branch gcc_npu_dma_clk = {
1515*4882a593Smuzhiyun 	.halt_reg = 0x4d00c,
1516*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1517*4882a593Smuzhiyun 	.clkr = {
1518*4882a593Smuzhiyun 		.enable_reg = 0x4d00c,
1519*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1520*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1521*4882a593Smuzhiyun 			.name = "gcc_npu_dma_clk",
1522*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1523*4882a593Smuzhiyun 		},
1524*4882a593Smuzhiyun 	},
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun static struct clk_branch gcc_npu_gpll0_clk_src = {
1528*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1529*4882a593Smuzhiyun 	.clkr = {
1530*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1531*4882a593Smuzhiyun 		.enable_mask = BIT(18),
1532*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1533*4882a593Smuzhiyun 			.name = "gcc_npu_gpll0_clk_src",
1534*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1535*4882a593Smuzhiyun 				.hw = &gpll0.clkr.hw,
1536*4882a593Smuzhiyun 			},
1537*4882a593Smuzhiyun 			.num_parents = 1,
1538*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1539*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1540*4882a593Smuzhiyun 		},
1541*4882a593Smuzhiyun 	},
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun static struct clk_branch gcc_npu_gpll0_div_clk_src = {
1545*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1546*4882a593Smuzhiyun 	.clkr = {
1547*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1548*4882a593Smuzhiyun 		.enable_mask = BIT(19),
1549*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1550*4882a593Smuzhiyun 			.name = "gcc_npu_gpll0_div_clk_src",
1551*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1552*4882a593Smuzhiyun 				.hw = &gpll0_out_even.clkr.hw,
1553*4882a593Smuzhiyun 			},
1554*4882a593Smuzhiyun 			.num_parents = 1,
1555*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1556*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1557*4882a593Smuzhiyun 		},
1558*4882a593Smuzhiyun 	},
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_phy_refgen_clk = {
1562*4882a593Smuzhiyun 	.halt_reg = 0x6f02c,
1563*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1564*4882a593Smuzhiyun 	.clkr = {
1565*4882a593Smuzhiyun 		.enable_reg = 0x6f02c,
1566*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1567*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1568*4882a593Smuzhiyun 			.name = "gcc_pcie0_phy_refgen_clk",
1569*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1570*4882a593Smuzhiyun 				.hw = &gcc_pcie_phy_refgen_clk_src.clkr.hw,
1571*4882a593Smuzhiyun 			},
1572*4882a593Smuzhiyun 			.num_parents = 1,
1573*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1574*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1575*4882a593Smuzhiyun 		},
1576*4882a593Smuzhiyun 	},
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun static struct clk_branch gcc_pcie1_phy_refgen_clk = {
1580*4882a593Smuzhiyun 	.halt_reg = 0x6f030,
1581*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1582*4882a593Smuzhiyun 	.clkr = {
1583*4882a593Smuzhiyun 		.enable_reg = 0x6f030,
1584*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1585*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1586*4882a593Smuzhiyun 			.name = "gcc_pcie1_phy_refgen_clk",
1587*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1588*4882a593Smuzhiyun 				.hw = &gcc_pcie_phy_refgen_clk_src.clkr.hw,
1589*4882a593Smuzhiyun 			},
1590*4882a593Smuzhiyun 			.num_parents = 1,
1591*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1592*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1593*4882a593Smuzhiyun 		},
1594*4882a593Smuzhiyun 	},
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun static struct clk_branch gcc_pcie2_phy_refgen_clk = {
1598*4882a593Smuzhiyun 	.halt_reg = 0x6f034,
1599*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1600*4882a593Smuzhiyun 	.clkr = {
1601*4882a593Smuzhiyun 		.enable_reg = 0x6f034,
1602*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1603*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1604*4882a593Smuzhiyun 			.name = "gcc_pcie2_phy_refgen_clk",
1605*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1606*4882a593Smuzhiyun 				.hw = &gcc_pcie_phy_refgen_clk_src.clkr.hw,
1607*4882a593Smuzhiyun 			},
1608*4882a593Smuzhiyun 			.num_parents = 1,
1609*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1610*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1611*4882a593Smuzhiyun 		},
1612*4882a593Smuzhiyun 	},
1613*4882a593Smuzhiyun };
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_aux_clk = {
1616*4882a593Smuzhiyun 	.halt_reg = 0x6b028,
1617*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1618*4882a593Smuzhiyun 	.clkr = {
1619*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1620*4882a593Smuzhiyun 		.enable_mask = BIT(3),
1621*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1622*4882a593Smuzhiyun 			.name = "gcc_pcie_0_aux_clk",
1623*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1624*4882a593Smuzhiyun 				.hw = &gcc_pcie_0_aux_clk_src.clkr.hw,
1625*4882a593Smuzhiyun 			},
1626*4882a593Smuzhiyun 			.num_parents = 1,
1627*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1628*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1629*4882a593Smuzhiyun 		},
1630*4882a593Smuzhiyun 	},
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
1634*4882a593Smuzhiyun 	.halt_reg = 0x6b024,
1635*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1636*4882a593Smuzhiyun 	.hwcg_reg = 0x6b024,
1637*4882a593Smuzhiyun 	.hwcg_bit = 1,
1638*4882a593Smuzhiyun 	.clkr = {
1639*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1640*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1641*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1642*4882a593Smuzhiyun 			.name = "gcc_pcie_0_cfg_ahb_clk",
1643*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1644*4882a593Smuzhiyun 		},
1645*4882a593Smuzhiyun 	},
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
1649*4882a593Smuzhiyun 	.halt_reg = 0x6b01c,
1650*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1651*4882a593Smuzhiyun 	.clkr = {
1652*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1653*4882a593Smuzhiyun 		.enable_mask = BIT(1),
1654*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1655*4882a593Smuzhiyun 			.name = "gcc_pcie_0_mstr_axi_clk",
1656*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1657*4882a593Smuzhiyun 		},
1658*4882a593Smuzhiyun 	},
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_pipe_clk = {
1662*4882a593Smuzhiyun 	.halt_reg = 0x6b02c,
1663*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
1664*4882a593Smuzhiyun 	.clkr = {
1665*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1666*4882a593Smuzhiyun 		.enable_mask = BIT(4),
1667*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1668*4882a593Smuzhiyun 			.name = "gcc_pcie_0_pipe_clk",
1669*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1670*4882a593Smuzhiyun 		},
1671*4882a593Smuzhiyun 	},
1672*4882a593Smuzhiyun };
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_axi_clk = {
1675*4882a593Smuzhiyun 	.halt_reg = 0x6b014,
1676*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1677*4882a593Smuzhiyun 	.hwcg_reg = 0x6b014,
1678*4882a593Smuzhiyun 	.hwcg_bit = 1,
1679*4882a593Smuzhiyun 	.clkr = {
1680*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1681*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1682*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1683*4882a593Smuzhiyun 			.name = "gcc_pcie_0_slv_axi_clk",
1684*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1685*4882a593Smuzhiyun 		},
1686*4882a593Smuzhiyun 	},
1687*4882a593Smuzhiyun };
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
1690*4882a593Smuzhiyun 	.halt_reg = 0x6b010,
1691*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1692*4882a593Smuzhiyun 	.clkr = {
1693*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1694*4882a593Smuzhiyun 		.enable_mask = BIT(5),
1695*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1696*4882a593Smuzhiyun 			.name = "gcc_pcie_0_slv_q2a_axi_clk",
1697*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1698*4882a593Smuzhiyun 		},
1699*4882a593Smuzhiyun 	},
1700*4882a593Smuzhiyun };
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_aux_clk = {
1703*4882a593Smuzhiyun 	.halt_reg = 0x8d028,
1704*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1705*4882a593Smuzhiyun 	.clkr = {
1706*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1707*4882a593Smuzhiyun 		.enable_mask = BIT(29),
1708*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1709*4882a593Smuzhiyun 			.name = "gcc_pcie_1_aux_clk",
1710*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1711*4882a593Smuzhiyun 				.hw = &gcc_pcie_1_aux_clk_src.clkr.hw,
1712*4882a593Smuzhiyun 			},
1713*4882a593Smuzhiyun 			.num_parents = 1,
1714*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1715*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1716*4882a593Smuzhiyun 		},
1717*4882a593Smuzhiyun 	},
1718*4882a593Smuzhiyun };
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
1721*4882a593Smuzhiyun 	.halt_reg = 0x8d024,
1722*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1723*4882a593Smuzhiyun 	.hwcg_reg = 0x8d024,
1724*4882a593Smuzhiyun 	.hwcg_bit = 1,
1725*4882a593Smuzhiyun 	.clkr = {
1726*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1727*4882a593Smuzhiyun 		.enable_mask = BIT(28),
1728*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1729*4882a593Smuzhiyun 			.name = "gcc_pcie_1_cfg_ahb_clk",
1730*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1731*4882a593Smuzhiyun 		},
1732*4882a593Smuzhiyun 	},
1733*4882a593Smuzhiyun };
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
1736*4882a593Smuzhiyun 	.halt_reg = 0x8d01c,
1737*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1738*4882a593Smuzhiyun 	.clkr = {
1739*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1740*4882a593Smuzhiyun 		.enable_mask = BIT(27),
1741*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1742*4882a593Smuzhiyun 			.name = "gcc_pcie_1_mstr_axi_clk",
1743*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1744*4882a593Smuzhiyun 		},
1745*4882a593Smuzhiyun 	},
1746*4882a593Smuzhiyun };
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_pipe_clk = {
1749*4882a593Smuzhiyun 	.halt_reg = 0x8d02c,
1750*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
1751*4882a593Smuzhiyun 	.clkr = {
1752*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1753*4882a593Smuzhiyun 		.enable_mask = BIT(30),
1754*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1755*4882a593Smuzhiyun 			.name = "gcc_pcie_1_pipe_clk",
1756*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1757*4882a593Smuzhiyun 		},
1758*4882a593Smuzhiyun 	},
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_axi_clk = {
1762*4882a593Smuzhiyun 	.halt_reg = 0x8d014,
1763*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1764*4882a593Smuzhiyun 	.hwcg_reg = 0x8d014,
1765*4882a593Smuzhiyun 	.hwcg_bit = 1,
1766*4882a593Smuzhiyun 	.clkr = {
1767*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1768*4882a593Smuzhiyun 		.enable_mask = BIT(26),
1769*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1770*4882a593Smuzhiyun 			.name = "gcc_pcie_1_slv_axi_clk",
1771*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1772*4882a593Smuzhiyun 		},
1773*4882a593Smuzhiyun 	},
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
1777*4882a593Smuzhiyun 	.halt_reg = 0x8d010,
1778*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1779*4882a593Smuzhiyun 	.clkr = {
1780*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1781*4882a593Smuzhiyun 		.enable_mask = BIT(25),
1782*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1783*4882a593Smuzhiyun 			.name = "gcc_pcie_1_slv_q2a_axi_clk",
1784*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1785*4882a593Smuzhiyun 		},
1786*4882a593Smuzhiyun 	},
1787*4882a593Smuzhiyun };
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun static struct clk_branch gcc_pcie_2_aux_clk = {
1790*4882a593Smuzhiyun 	.halt_reg = 0x6028,
1791*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1792*4882a593Smuzhiyun 	.clkr = {
1793*4882a593Smuzhiyun 		.enable_reg = 0x52010,
1794*4882a593Smuzhiyun 		.enable_mask = BIT(14),
1795*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1796*4882a593Smuzhiyun 			.name = "gcc_pcie_2_aux_clk",
1797*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1798*4882a593Smuzhiyun 				.hw = &gcc_pcie_2_aux_clk_src.clkr.hw,
1799*4882a593Smuzhiyun 			},
1800*4882a593Smuzhiyun 			.num_parents = 1,
1801*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1802*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1803*4882a593Smuzhiyun 		},
1804*4882a593Smuzhiyun 	},
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
1808*4882a593Smuzhiyun 	.halt_reg = 0x6024,
1809*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1810*4882a593Smuzhiyun 	.hwcg_reg = 0x6024,
1811*4882a593Smuzhiyun 	.hwcg_bit = 1,
1812*4882a593Smuzhiyun 	.clkr = {
1813*4882a593Smuzhiyun 		.enable_reg = 0x52010,
1814*4882a593Smuzhiyun 		.enable_mask = BIT(13),
1815*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1816*4882a593Smuzhiyun 			.name = "gcc_pcie_2_cfg_ahb_clk",
1817*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1818*4882a593Smuzhiyun 		},
1819*4882a593Smuzhiyun 	},
1820*4882a593Smuzhiyun };
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
1823*4882a593Smuzhiyun 	.halt_reg = 0x601c,
1824*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1825*4882a593Smuzhiyun 	.clkr = {
1826*4882a593Smuzhiyun 		.enable_reg = 0x52010,
1827*4882a593Smuzhiyun 		.enable_mask = BIT(12),
1828*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1829*4882a593Smuzhiyun 			.name = "gcc_pcie_2_mstr_axi_clk",
1830*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1831*4882a593Smuzhiyun 		},
1832*4882a593Smuzhiyun 	},
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun static struct clk_branch gcc_pcie_2_pipe_clk = {
1836*4882a593Smuzhiyun 	.halt_reg = 0x602c,
1837*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
1838*4882a593Smuzhiyun 	.clkr = {
1839*4882a593Smuzhiyun 		.enable_reg = 0x52010,
1840*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1841*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1842*4882a593Smuzhiyun 			.name = "gcc_pcie_2_pipe_clk",
1843*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1844*4882a593Smuzhiyun 		},
1845*4882a593Smuzhiyun 	},
1846*4882a593Smuzhiyun };
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun static struct clk_branch gcc_pcie_2_slv_axi_clk = {
1849*4882a593Smuzhiyun 	.halt_reg = 0x6014,
1850*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1851*4882a593Smuzhiyun 	.hwcg_reg = 0x6014,
1852*4882a593Smuzhiyun 	.hwcg_bit = 1,
1853*4882a593Smuzhiyun 	.clkr = {
1854*4882a593Smuzhiyun 		.enable_reg = 0x52010,
1855*4882a593Smuzhiyun 		.enable_mask = BIT(11),
1856*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1857*4882a593Smuzhiyun 			.name = "gcc_pcie_2_slv_axi_clk",
1858*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1859*4882a593Smuzhiyun 		},
1860*4882a593Smuzhiyun 	},
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun static struct clk_branch gcc_pcie_2_slv_q2a_axi_clk = {
1864*4882a593Smuzhiyun 	.halt_reg = 0x6010,
1865*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1866*4882a593Smuzhiyun 	.clkr = {
1867*4882a593Smuzhiyun 		.enable_reg = 0x52010,
1868*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1869*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1870*4882a593Smuzhiyun 			.name = "gcc_pcie_2_slv_q2a_axi_clk",
1871*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1872*4882a593Smuzhiyun 		},
1873*4882a593Smuzhiyun 	},
1874*4882a593Smuzhiyun };
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun static struct clk_branch gcc_pcie_mdm_clkref_en = {
1877*4882a593Smuzhiyun 	.halt_reg = 0x8c00c,
1878*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1879*4882a593Smuzhiyun 	.clkr = {
1880*4882a593Smuzhiyun 		.enable_reg = 0x8c00c,
1881*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1882*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1883*4882a593Smuzhiyun 			.name = "gcc_pcie_mdm_clkref_en",
1884*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1885*4882a593Smuzhiyun 		},
1886*4882a593Smuzhiyun 	},
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun static struct clk_branch gcc_pcie_phy_aux_clk = {
1890*4882a593Smuzhiyun 	.halt_reg = 0x6f004,
1891*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1892*4882a593Smuzhiyun 	.clkr = {
1893*4882a593Smuzhiyun 		.enable_reg = 0x6f004,
1894*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1895*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1896*4882a593Smuzhiyun 			.name = "gcc_pcie_phy_aux_clk",
1897*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1898*4882a593Smuzhiyun 				.hw = &gcc_pcie_0_aux_clk_src.clkr.hw,
1899*4882a593Smuzhiyun 			},
1900*4882a593Smuzhiyun 			.num_parents = 1,
1901*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1902*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1903*4882a593Smuzhiyun 		},
1904*4882a593Smuzhiyun 	},
1905*4882a593Smuzhiyun };
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun static struct clk_branch gcc_pcie_wifi_clkref_en = {
1908*4882a593Smuzhiyun 	.halt_reg = 0x8c004,
1909*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1910*4882a593Smuzhiyun 	.clkr = {
1911*4882a593Smuzhiyun 		.enable_reg = 0x8c004,
1912*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1913*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1914*4882a593Smuzhiyun 			.name = "gcc_pcie_wifi_clkref_en",
1915*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1916*4882a593Smuzhiyun 		},
1917*4882a593Smuzhiyun 	},
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun static struct clk_branch gcc_pcie_wigig_clkref_en = {
1921*4882a593Smuzhiyun 	.halt_reg = 0x8c008,
1922*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1923*4882a593Smuzhiyun 	.clkr = {
1924*4882a593Smuzhiyun 		.enable_reg = 0x8c008,
1925*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1926*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1927*4882a593Smuzhiyun 			.name = "gcc_pcie_wigig_clkref_en",
1928*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1929*4882a593Smuzhiyun 		},
1930*4882a593Smuzhiyun 	},
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
1934*4882a593Smuzhiyun 	.halt_reg = 0x3300c,
1935*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1936*4882a593Smuzhiyun 	.clkr = {
1937*4882a593Smuzhiyun 		.enable_reg = 0x3300c,
1938*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1939*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1940*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
1941*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1942*4882a593Smuzhiyun 				.hw = &gcc_pdm2_clk_src.clkr.hw,
1943*4882a593Smuzhiyun 			},
1944*4882a593Smuzhiyun 			.num_parents = 1,
1945*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1946*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1947*4882a593Smuzhiyun 		},
1948*4882a593Smuzhiyun 	},
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
1952*4882a593Smuzhiyun 	.halt_reg = 0x33004,
1953*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1954*4882a593Smuzhiyun 	.hwcg_reg = 0x33004,
1955*4882a593Smuzhiyun 	.hwcg_bit = 1,
1956*4882a593Smuzhiyun 	.clkr = {
1957*4882a593Smuzhiyun 		.enable_reg = 0x33004,
1958*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1959*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1960*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
1961*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1962*4882a593Smuzhiyun 		},
1963*4882a593Smuzhiyun 	},
1964*4882a593Smuzhiyun };
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun static struct clk_branch gcc_pdm_xo4_clk = {
1967*4882a593Smuzhiyun 	.halt_reg = 0x33008,
1968*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1969*4882a593Smuzhiyun 	.clkr = {
1970*4882a593Smuzhiyun 		.enable_reg = 0x33008,
1971*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1972*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1973*4882a593Smuzhiyun 			.name = "gcc_pdm_xo4_clk",
1974*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1975*4882a593Smuzhiyun 		},
1976*4882a593Smuzhiyun 	},
1977*4882a593Smuzhiyun };
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
1980*4882a593Smuzhiyun 	.halt_reg = 0x34004,
1981*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1982*4882a593Smuzhiyun 	.clkr = {
1983*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1984*4882a593Smuzhiyun 		.enable_mask = BIT(13),
1985*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1986*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
1987*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1988*4882a593Smuzhiyun 		},
1989*4882a593Smuzhiyun 	},
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
1993*4882a593Smuzhiyun 	.halt_reg = 0xb018,
1994*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1995*4882a593Smuzhiyun 	.hwcg_reg = 0xb018,
1996*4882a593Smuzhiyun 	.hwcg_bit = 1,
1997*4882a593Smuzhiyun 	.clkr = {
1998*4882a593Smuzhiyun 		.enable_reg = 0xb018,
1999*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2000*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2001*4882a593Smuzhiyun 			.name = "gcc_qmip_camera_nrt_ahb_clk",
2002*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2003*4882a593Smuzhiyun 		},
2004*4882a593Smuzhiyun 	},
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
2008*4882a593Smuzhiyun 	.halt_reg = 0xb01c,
2009*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2010*4882a593Smuzhiyun 	.hwcg_reg = 0xb01c,
2011*4882a593Smuzhiyun 	.hwcg_bit = 1,
2012*4882a593Smuzhiyun 	.clkr = {
2013*4882a593Smuzhiyun 		.enable_reg = 0xb01c,
2014*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2015*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2016*4882a593Smuzhiyun 			.name = "gcc_qmip_camera_rt_ahb_clk",
2017*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2018*4882a593Smuzhiyun 		},
2019*4882a593Smuzhiyun 	},
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun static struct clk_branch gcc_qmip_disp_ahb_clk = {
2023*4882a593Smuzhiyun 	.halt_reg = 0xb020,
2024*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2025*4882a593Smuzhiyun 	.hwcg_reg = 0xb020,
2026*4882a593Smuzhiyun 	.hwcg_bit = 1,
2027*4882a593Smuzhiyun 	.clkr = {
2028*4882a593Smuzhiyun 		.enable_reg = 0xb020,
2029*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2030*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2031*4882a593Smuzhiyun 			.name = "gcc_qmip_disp_ahb_clk",
2032*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2033*4882a593Smuzhiyun 		},
2034*4882a593Smuzhiyun 	},
2035*4882a593Smuzhiyun };
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
2038*4882a593Smuzhiyun 	.halt_reg = 0xb010,
2039*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2040*4882a593Smuzhiyun 	.hwcg_reg = 0xb010,
2041*4882a593Smuzhiyun 	.hwcg_bit = 1,
2042*4882a593Smuzhiyun 	.clkr = {
2043*4882a593Smuzhiyun 		.enable_reg = 0xb010,
2044*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2045*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2046*4882a593Smuzhiyun 			.name = "gcc_qmip_video_cvp_ahb_clk",
2047*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2048*4882a593Smuzhiyun 		},
2049*4882a593Smuzhiyun 	},
2050*4882a593Smuzhiyun };
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
2053*4882a593Smuzhiyun 	.halt_reg = 0xb014,
2054*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2055*4882a593Smuzhiyun 	.hwcg_reg = 0xb014,
2056*4882a593Smuzhiyun 	.hwcg_bit = 1,
2057*4882a593Smuzhiyun 	.clkr = {
2058*4882a593Smuzhiyun 		.enable_reg = 0xb014,
2059*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2060*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2061*4882a593Smuzhiyun 			.name = "gcc_qmip_video_vcodec_ahb_clk",
2062*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2063*4882a593Smuzhiyun 		},
2064*4882a593Smuzhiyun 	},
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
2068*4882a593Smuzhiyun 	.halt_reg = 0x23008,
2069*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2070*4882a593Smuzhiyun 	.clkr = {
2071*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2072*4882a593Smuzhiyun 		.enable_mask = BIT(9),
2073*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2074*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_core_2x_clk",
2075*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2076*4882a593Smuzhiyun 		},
2077*4882a593Smuzhiyun 	},
2078*4882a593Smuzhiyun };
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_core_clk = {
2081*4882a593Smuzhiyun 	.halt_reg = 0x23000,
2082*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2083*4882a593Smuzhiyun 	.clkr = {
2084*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2085*4882a593Smuzhiyun 		.enable_mask = BIT(8),
2086*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2087*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_core_clk",
2088*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2089*4882a593Smuzhiyun 		},
2090*4882a593Smuzhiyun 	},
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
2094*4882a593Smuzhiyun 	.halt_reg = 0x1700c,
2095*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2096*4882a593Smuzhiyun 	.clkr = {
2097*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2098*4882a593Smuzhiyun 		.enable_mask = BIT(10),
2099*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2100*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s0_clk",
2101*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2102*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
2103*4882a593Smuzhiyun 			},
2104*4882a593Smuzhiyun 			.num_parents = 1,
2105*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2106*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2107*4882a593Smuzhiyun 		},
2108*4882a593Smuzhiyun 	},
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
2112*4882a593Smuzhiyun 	.halt_reg = 0x1713c,
2113*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2114*4882a593Smuzhiyun 	.clkr = {
2115*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2116*4882a593Smuzhiyun 		.enable_mask = BIT(11),
2117*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2118*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s1_clk",
2119*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2120*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
2121*4882a593Smuzhiyun 			},
2122*4882a593Smuzhiyun 			.num_parents = 1,
2123*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2124*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2125*4882a593Smuzhiyun 		},
2126*4882a593Smuzhiyun 	},
2127*4882a593Smuzhiyun };
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
2130*4882a593Smuzhiyun 	.halt_reg = 0x1726c,
2131*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2132*4882a593Smuzhiyun 	.clkr = {
2133*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2134*4882a593Smuzhiyun 		.enable_mask = BIT(12),
2135*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2136*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s2_clk",
2137*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2138*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
2139*4882a593Smuzhiyun 			},
2140*4882a593Smuzhiyun 			.num_parents = 1,
2141*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2142*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2143*4882a593Smuzhiyun 		},
2144*4882a593Smuzhiyun 	},
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
2148*4882a593Smuzhiyun 	.halt_reg = 0x1739c,
2149*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2150*4882a593Smuzhiyun 	.clkr = {
2151*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2152*4882a593Smuzhiyun 		.enable_mask = BIT(13),
2153*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2154*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s3_clk",
2155*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2156*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
2157*4882a593Smuzhiyun 			},
2158*4882a593Smuzhiyun 			.num_parents = 1,
2159*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2160*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2161*4882a593Smuzhiyun 		},
2162*4882a593Smuzhiyun 	},
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
2166*4882a593Smuzhiyun 	.halt_reg = 0x174cc,
2167*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2168*4882a593Smuzhiyun 	.clkr = {
2169*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2170*4882a593Smuzhiyun 		.enable_mask = BIT(14),
2171*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2172*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s4_clk",
2173*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2174*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
2175*4882a593Smuzhiyun 			},
2176*4882a593Smuzhiyun 			.num_parents = 1,
2177*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2178*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2179*4882a593Smuzhiyun 		},
2180*4882a593Smuzhiyun 	},
2181*4882a593Smuzhiyun };
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
2184*4882a593Smuzhiyun 	.halt_reg = 0x175fc,
2185*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2186*4882a593Smuzhiyun 	.clkr = {
2187*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2188*4882a593Smuzhiyun 		.enable_mask = BIT(15),
2189*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2190*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s5_clk",
2191*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2192*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
2193*4882a593Smuzhiyun 			},
2194*4882a593Smuzhiyun 			.num_parents = 1,
2195*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2196*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2197*4882a593Smuzhiyun 		},
2198*4882a593Smuzhiyun 	},
2199*4882a593Smuzhiyun };
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
2202*4882a593Smuzhiyun 	.halt_reg = 0x1772c,
2203*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2204*4882a593Smuzhiyun 	.clkr = {
2205*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2206*4882a593Smuzhiyun 		.enable_mask = BIT(16),
2207*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2208*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s6_clk",
2209*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2210*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
2211*4882a593Smuzhiyun 			},
2212*4882a593Smuzhiyun 			.num_parents = 1,
2213*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2214*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2215*4882a593Smuzhiyun 		},
2216*4882a593Smuzhiyun 	},
2217*4882a593Smuzhiyun };
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
2220*4882a593Smuzhiyun 	.halt_reg = 0x1785c,
2221*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2222*4882a593Smuzhiyun 	.clkr = {
2223*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2224*4882a593Smuzhiyun 		.enable_mask = BIT(17),
2225*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2226*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s7_clk",
2227*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2228*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
2229*4882a593Smuzhiyun 			},
2230*4882a593Smuzhiyun 			.num_parents = 1,
2231*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2232*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2233*4882a593Smuzhiyun 		},
2234*4882a593Smuzhiyun 	},
2235*4882a593Smuzhiyun };
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
2238*4882a593Smuzhiyun 	.halt_reg = 0x23140,
2239*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2240*4882a593Smuzhiyun 	.clkr = {
2241*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2242*4882a593Smuzhiyun 		.enable_mask = BIT(18),
2243*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2244*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_core_2x_clk",
2245*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2246*4882a593Smuzhiyun 		},
2247*4882a593Smuzhiyun 	},
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_core_clk = {
2251*4882a593Smuzhiyun 	.halt_reg = 0x23138,
2252*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2253*4882a593Smuzhiyun 	.clkr = {
2254*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2255*4882a593Smuzhiyun 		.enable_mask = BIT(19),
2256*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2257*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_core_clk",
2258*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2259*4882a593Smuzhiyun 		},
2260*4882a593Smuzhiyun 	},
2261*4882a593Smuzhiyun };
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
2264*4882a593Smuzhiyun 	.halt_reg = 0x1800c,
2265*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2266*4882a593Smuzhiyun 	.clkr = {
2267*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2268*4882a593Smuzhiyun 		.enable_mask = BIT(22),
2269*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2270*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s0_clk",
2271*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2272*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
2273*4882a593Smuzhiyun 			},
2274*4882a593Smuzhiyun 			.num_parents = 1,
2275*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2276*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2277*4882a593Smuzhiyun 		},
2278*4882a593Smuzhiyun 	},
2279*4882a593Smuzhiyun };
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
2282*4882a593Smuzhiyun 	.halt_reg = 0x1813c,
2283*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2284*4882a593Smuzhiyun 	.clkr = {
2285*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2286*4882a593Smuzhiyun 		.enable_mask = BIT(23),
2287*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2288*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s1_clk",
2289*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2290*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
2291*4882a593Smuzhiyun 			},
2292*4882a593Smuzhiyun 			.num_parents = 1,
2293*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2294*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2295*4882a593Smuzhiyun 		},
2296*4882a593Smuzhiyun 	},
2297*4882a593Smuzhiyun };
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
2300*4882a593Smuzhiyun 	.halt_reg = 0x1826c,
2301*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2302*4882a593Smuzhiyun 	.clkr = {
2303*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2304*4882a593Smuzhiyun 		.enable_mask = BIT(24),
2305*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2306*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s2_clk",
2307*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2308*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
2309*4882a593Smuzhiyun 			},
2310*4882a593Smuzhiyun 			.num_parents = 1,
2311*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2312*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2313*4882a593Smuzhiyun 		},
2314*4882a593Smuzhiyun 	},
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
2318*4882a593Smuzhiyun 	.halt_reg = 0x1839c,
2319*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2320*4882a593Smuzhiyun 	.clkr = {
2321*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2322*4882a593Smuzhiyun 		.enable_mask = BIT(25),
2323*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2324*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s3_clk",
2325*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2326*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
2327*4882a593Smuzhiyun 			},
2328*4882a593Smuzhiyun 			.num_parents = 1,
2329*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2330*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2331*4882a593Smuzhiyun 		},
2332*4882a593Smuzhiyun 	},
2333*4882a593Smuzhiyun };
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
2336*4882a593Smuzhiyun 	.halt_reg = 0x184cc,
2337*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2338*4882a593Smuzhiyun 	.clkr = {
2339*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2340*4882a593Smuzhiyun 		.enable_mask = BIT(26),
2341*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2342*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s4_clk",
2343*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2344*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
2345*4882a593Smuzhiyun 			},
2346*4882a593Smuzhiyun 			.num_parents = 1,
2347*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2348*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2349*4882a593Smuzhiyun 		},
2350*4882a593Smuzhiyun 	},
2351*4882a593Smuzhiyun };
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
2354*4882a593Smuzhiyun 	.halt_reg = 0x185fc,
2355*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2356*4882a593Smuzhiyun 	.clkr = {
2357*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2358*4882a593Smuzhiyun 		.enable_mask = BIT(27),
2359*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2360*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s5_clk",
2361*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2362*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
2363*4882a593Smuzhiyun 			},
2364*4882a593Smuzhiyun 			.num_parents = 1,
2365*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2366*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2367*4882a593Smuzhiyun 		},
2368*4882a593Smuzhiyun 	},
2369*4882a593Smuzhiyun };
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
2372*4882a593Smuzhiyun 	.halt_reg = 0x23278,
2373*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2374*4882a593Smuzhiyun 	.clkr = {
2375*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2376*4882a593Smuzhiyun 		.enable_mask = BIT(3),
2377*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2378*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_core_2x_clk",
2379*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2380*4882a593Smuzhiyun 		},
2381*4882a593Smuzhiyun 	},
2382*4882a593Smuzhiyun };
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_core_clk = {
2385*4882a593Smuzhiyun 	.halt_reg = 0x23270,
2386*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2387*4882a593Smuzhiyun 	.clkr = {
2388*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2389*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2390*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2391*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_core_clk",
2392*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2393*4882a593Smuzhiyun 		},
2394*4882a593Smuzhiyun 	},
2395*4882a593Smuzhiyun };
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
2398*4882a593Smuzhiyun 	.halt_reg = 0x1e00c,
2399*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2400*4882a593Smuzhiyun 	.clkr = {
2401*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2402*4882a593Smuzhiyun 		.enable_mask = BIT(4),
2403*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2404*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_s0_clk",
2405*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2406*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
2407*4882a593Smuzhiyun 			},
2408*4882a593Smuzhiyun 			.num_parents = 1,
2409*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2410*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2411*4882a593Smuzhiyun 		},
2412*4882a593Smuzhiyun 	},
2413*4882a593Smuzhiyun };
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
2416*4882a593Smuzhiyun 	.halt_reg = 0x1e13c,
2417*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2418*4882a593Smuzhiyun 	.clkr = {
2419*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2420*4882a593Smuzhiyun 		.enable_mask = BIT(5),
2421*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2422*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_s1_clk",
2423*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2424*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
2425*4882a593Smuzhiyun 			},
2426*4882a593Smuzhiyun 			.num_parents = 1,
2427*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2428*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2429*4882a593Smuzhiyun 		},
2430*4882a593Smuzhiyun 	},
2431*4882a593Smuzhiyun };
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
2434*4882a593Smuzhiyun 	.halt_reg = 0x1e26c,
2435*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2436*4882a593Smuzhiyun 	.clkr = {
2437*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2438*4882a593Smuzhiyun 		.enable_mask = BIT(6),
2439*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2440*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_s2_clk",
2441*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2442*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
2443*4882a593Smuzhiyun 			},
2444*4882a593Smuzhiyun 			.num_parents = 1,
2445*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2446*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2447*4882a593Smuzhiyun 		},
2448*4882a593Smuzhiyun 	},
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
2452*4882a593Smuzhiyun 	.halt_reg = 0x1e39c,
2453*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2454*4882a593Smuzhiyun 	.clkr = {
2455*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2456*4882a593Smuzhiyun 		.enable_mask = BIT(7),
2457*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2458*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_s3_clk",
2459*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2460*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
2461*4882a593Smuzhiyun 			},
2462*4882a593Smuzhiyun 			.num_parents = 1,
2463*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2464*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2465*4882a593Smuzhiyun 		},
2466*4882a593Smuzhiyun 	},
2467*4882a593Smuzhiyun };
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
2470*4882a593Smuzhiyun 	.halt_reg = 0x1e4cc,
2471*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2472*4882a593Smuzhiyun 	.clkr = {
2473*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2474*4882a593Smuzhiyun 		.enable_mask = BIT(8),
2475*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2476*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_s4_clk",
2477*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2478*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
2479*4882a593Smuzhiyun 			},
2480*4882a593Smuzhiyun 			.num_parents = 1,
2481*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2482*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2483*4882a593Smuzhiyun 		},
2484*4882a593Smuzhiyun 	},
2485*4882a593Smuzhiyun };
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
2488*4882a593Smuzhiyun 	.halt_reg = 0x1e5fc,
2489*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2490*4882a593Smuzhiyun 	.clkr = {
2491*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2492*4882a593Smuzhiyun 		.enable_mask = BIT(9),
2493*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2494*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap2_s5_clk",
2495*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2496*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
2497*4882a593Smuzhiyun 			},
2498*4882a593Smuzhiyun 			.num_parents = 1,
2499*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2500*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2501*4882a593Smuzhiyun 		},
2502*4882a593Smuzhiyun 	},
2503*4882a593Smuzhiyun };
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
2506*4882a593Smuzhiyun 	.halt_reg = 0x17004,
2507*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2508*4882a593Smuzhiyun 	.clkr = {
2509*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2510*4882a593Smuzhiyun 		.enable_mask = BIT(6),
2511*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2512*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
2513*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2514*4882a593Smuzhiyun 		},
2515*4882a593Smuzhiyun 	},
2516*4882a593Smuzhiyun };
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
2519*4882a593Smuzhiyun 	.halt_reg = 0x17008,
2520*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2521*4882a593Smuzhiyun 	.hwcg_reg = 0x17008,
2522*4882a593Smuzhiyun 	.hwcg_bit = 1,
2523*4882a593Smuzhiyun 	.clkr = {
2524*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2525*4882a593Smuzhiyun 		.enable_mask = BIT(7),
2526*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2527*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
2528*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2529*4882a593Smuzhiyun 		},
2530*4882a593Smuzhiyun 	},
2531*4882a593Smuzhiyun };
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
2534*4882a593Smuzhiyun 	.halt_reg = 0x18004,
2535*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2536*4882a593Smuzhiyun 	.clkr = {
2537*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2538*4882a593Smuzhiyun 		.enable_mask = BIT(20),
2539*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2540*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
2541*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2542*4882a593Smuzhiyun 		},
2543*4882a593Smuzhiyun 	},
2544*4882a593Smuzhiyun };
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
2547*4882a593Smuzhiyun 	.halt_reg = 0x18008,
2548*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2549*4882a593Smuzhiyun 	.hwcg_reg = 0x18008,
2550*4882a593Smuzhiyun 	.hwcg_bit = 1,
2551*4882a593Smuzhiyun 	.clkr = {
2552*4882a593Smuzhiyun 		.enable_reg = 0x52008,
2553*4882a593Smuzhiyun 		.enable_mask = BIT(21),
2554*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2555*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
2556*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2557*4882a593Smuzhiyun 		},
2558*4882a593Smuzhiyun 	},
2559*4882a593Smuzhiyun };
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
2562*4882a593Smuzhiyun 	.halt_reg = 0x1e004,
2563*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2564*4882a593Smuzhiyun 	.clkr = {
2565*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2566*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2567*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2568*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_2_m_ahb_clk",
2569*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2570*4882a593Smuzhiyun 		},
2571*4882a593Smuzhiyun 	},
2572*4882a593Smuzhiyun };
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
2575*4882a593Smuzhiyun 	.halt_reg = 0x1e008,
2576*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2577*4882a593Smuzhiyun 	.hwcg_reg = 0x1e008,
2578*4882a593Smuzhiyun 	.hwcg_bit = 1,
2579*4882a593Smuzhiyun 	.clkr = {
2580*4882a593Smuzhiyun 		.enable_reg = 0x52010,
2581*4882a593Smuzhiyun 		.enable_mask = BIT(1),
2582*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2583*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_2_s_ahb_clk",
2584*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2585*4882a593Smuzhiyun 		},
2586*4882a593Smuzhiyun 	},
2587*4882a593Smuzhiyun };
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2590*4882a593Smuzhiyun 	.halt_reg = 0x14008,
2591*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2592*4882a593Smuzhiyun 	.clkr = {
2593*4882a593Smuzhiyun 		.enable_reg = 0x14008,
2594*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2595*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2596*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
2597*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2598*4882a593Smuzhiyun 		},
2599*4882a593Smuzhiyun 	},
2600*4882a593Smuzhiyun };
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2603*4882a593Smuzhiyun 	.halt_reg = 0x14004,
2604*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2605*4882a593Smuzhiyun 	.clkr = {
2606*4882a593Smuzhiyun 		.enable_reg = 0x14004,
2607*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2608*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2609*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
2610*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2611*4882a593Smuzhiyun 				.hw = &gcc_sdcc2_apps_clk_src.clkr.hw,
2612*4882a593Smuzhiyun 			},
2613*4882a593Smuzhiyun 			.num_parents = 1,
2614*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2615*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2616*4882a593Smuzhiyun 		},
2617*4882a593Smuzhiyun 	},
2618*4882a593Smuzhiyun };
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_ahb_clk = {
2621*4882a593Smuzhiyun 	.halt_reg = 0x16008,
2622*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2623*4882a593Smuzhiyun 	.clkr = {
2624*4882a593Smuzhiyun 		.enable_reg = 0x16008,
2625*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2626*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2627*4882a593Smuzhiyun 			.name = "gcc_sdcc4_ahb_clk",
2628*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2629*4882a593Smuzhiyun 		},
2630*4882a593Smuzhiyun 	},
2631*4882a593Smuzhiyun };
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_apps_clk = {
2634*4882a593Smuzhiyun 	.halt_reg = 0x16004,
2635*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2636*4882a593Smuzhiyun 	.clkr = {
2637*4882a593Smuzhiyun 		.enable_reg = 0x16004,
2638*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2639*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2640*4882a593Smuzhiyun 			.name = "gcc_sdcc4_apps_clk",
2641*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2642*4882a593Smuzhiyun 				.hw = &gcc_sdcc4_apps_clk_src.clkr.hw,
2643*4882a593Smuzhiyun 			},
2644*4882a593Smuzhiyun 			.num_parents = 1,
2645*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2646*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2647*4882a593Smuzhiyun 		},
2648*4882a593Smuzhiyun 	},
2649*4882a593Smuzhiyun };
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ahb_clk = {
2652*4882a593Smuzhiyun 	.halt_reg = 0x36004,
2653*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2654*4882a593Smuzhiyun 	.clkr = {
2655*4882a593Smuzhiyun 		.enable_reg = 0x36004,
2656*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2657*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2658*4882a593Smuzhiyun 			.name = "gcc_tsif_ahb_clk",
2659*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2660*4882a593Smuzhiyun 		},
2661*4882a593Smuzhiyun 	},
2662*4882a593Smuzhiyun };
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun static struct clk_branch gcc_tsif_inactivity_timers_clk = {
2665*4882a593Smuzhiyun 	.halt_reg = 0x3600c,
2666*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2667*4882a593Smuzhiyun 	.clkr = {
2668*4882a593Smuzhiyun 		.enable_reg = 0x3600c,
2669*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2670*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2671*4882a593Smuzhiyun 			.name = "gcc_tsif_inactivity_timers_clk",
2672*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2673*4882a593Smuzhiyun 		},
2674*4882a593Smuzhiyun 	},
2675*4882a593Smuzhiyun };
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ref_clk = {
2678*4882a593Smuzhiyun 	.halt_reg = 0x36008,
2679*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2680*4882a593Smuzhiyun 	.clkr = {
2681*4882a593Smuzhiyun 		.enable_reg = 0x36008,
2682*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2683*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2684*4882a593Smuzhiyun 			.name = "gcc_tsif_ref_clk",
2685*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2686*4882a593Smuzhiyun 				.hw = &gcc_tsif_ref_clk_src.clkr.hw,
2687*4882a593Smuzhiyun 			},
2688*4882a593Smuzhiyun 			.num_parents = 1,
2689*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2690*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2691*4882a593Smuzhiyun 		},
2692*4882a593Smuzhiyun 	},
2693*4882a593Smuzhiyun };
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun static struct clk_branch gcc_ufs_1x_clkref_en = {
2696*4882a593Smuzhiyun 	.halt_reg = 0x8c000,
2697*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2698*4882a593Smuzhiyun 	.clkr = {
2699*4882a593Smuzhiyun 		.enable_reg = 0x8c000,
2700*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2701*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2702*4882a593Smuzhiyun 			.name = "gcc_ufs_1x_clkref_en",
2703*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2704*4882a593Smuzhiyun 		},
2705*4882a593Smuzhiyun 	},
2706*4882a593Smuzhiyun };
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_ahb_clk = {
2709*4882a593Smuzhiyun 	.halt_reg = 0x75018,
2710*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2711*4882a593Smuzhiyun 	.hwcg_reg = 0x75018,
2712*4882a593Smuzhiyun 	.hwcg_bit = 1,
2713*4882a593Smuzhiyun 	.clkr = {
2714*4882a593Smuzhiyun 		.enable_reg = 0x75018,
2715*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2716*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2717*4882a593Smuzhiyun 			.name = "gcc_ufs_card_ahb_clk",
2718*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2719*4882a593Smuzhiyun 		},
2720*4882a593Smuzhiyun 	},
2721*4882a593Smuzhiyun };
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_axi_clk = {
2724*4882a593Smuzhiyun 	.halt_reg = 0x75010,
2725*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2726*4882a593Smuzhiyun 	.hwcg_reg = 0x75010,
2727*4882a593Smuzhiyun 	.hwcg_bit = 1,
2728*4882a593Smuzhiyun 	.clkr = {
2729*4882a593Smuzhiyun 		.enable_reg = 0x75010,
2730*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2731*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2732*4882a593Smuzhiyun 			.name = "gcc_ufs_card_axi_clk",
2733*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2734*4882a593Smuzhiyun 				.hw = &gcc_ufs_card_axi_clk_src.clkr.hw,
2735*4882a593Smuzhiyun 			},
2736*4882a593Smuzhiyun 			.num_parents = 1,
2737*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2738*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2739*4882a593Smuzhiyun 		},
2740*4882a593Smuzhiyun 	},
2741*4882a593Smuzhiyun };
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_ice_core_clk = {
2744*4882a593Smuzhiyun 	.halt_reg = 0x75064,
2745*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2746*4882a593Smuzhiyun 	.hwcg_reg = 0x75064,
2747*4882a593Smuzhiyun 	.hwcg_bit = 1,
2748*4882a593Smuzhiyun 	.clkr = {
2749*4882a593Smuzhiyun 		.enable_reg = 0x75064,
2750*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2751*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2752*4882a593Smuzhiyun 			.name = "gcc_ufs_card_ice_core_clk",
2753*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2754*4882a593Smuzhiyun 				.hw = &gcc_ufs_card_ice_core_clk_src.clkr.hw,
2755*4882a593Smuzhiyun 			},
2756*4882a593Smuzhiyun 			.num_parents = 1,
2757*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2758*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2759*4882a593Smuzhiyun 		},
2760*4882a593Smuzhiyun 	},
2761*4882a593Smuzhiyun };
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_phy_aux_clk = {
2764*4882a593Smuzhiyun 	.halt_reg = 0x7509c,
2765*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2766*4882a593Smuzhiyun 	.hwcg_reg = 0x7509c,
2767*4882a593Smuzhiyun 	.hwcg_bit = 1,
2768*4882a593Smuzhiyun 	.clkr = {
2769*4882a593Smuzhiyun 		.enable_reg = 0x7509c,
2770*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2771*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2772*4882a593Smuzhiyun 			.name = "gcc_ufs_card_phy_aux_clk",
2773*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2774*4882a593Smuzhiyun 				.hw = &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
2775*4882a593Smuzhiyun 			},
2776*4882a593Smuzhiyun 			.num_parents = 1,
2777*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2778*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2779*4882a593Smuzhiyun 		},
2780*4882a593Smuzhiyun 	},
2781*4882a593Smuzhiyun };
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
2784*4882a593Smuzhiyun 	.halt_reg = 0x75020,
2785*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2786*4882a593Smuzhiyun 	.clkr = {
2787*4882a593Smuzhiyun 		.enable_reg = 0x75020,
2788*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2789*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2790*4882a593Smuzhiyun 			.name = "gcc_ufs_card_rx_symbol_0_clk",
2791*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2792*4882a593Smuzhiyun 		},
2793*4882a593Smuzhiyun 	},
2794*4882a593Smuzhiyun };
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
2797*4882a593Smuzhiyun 	.halt_reg = 0x750b8,
2798*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2799*4882a593Smuzhiyun 	.clkr = {
2800*4882a593Smuzhiyun 		.enable_reg = 0x750b8,
2801*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2802*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2803*4882a593Smuzhiyun 			.name = "gcc_ufs_card_rx_symbol_1_clk",
2804*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2805*4882a593Smuzhiyun 		},
2806*4882a593Smuzhiyun 	},
2807*4882a593Smuzhiyun };
2808*4882a593Smuzhiyun 
2809*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
2810*4882a593Smuzhiyun 	.halt_reg = 0x7501c,
2811*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2812*4882a593Smuzhiyun 	.clkr = {
2813*4882a593Smuzhiyun 		.enable_reg = 0x7501c,
2814*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2815*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2816*4882a593Smuzhiyun 			.name = "gcc_ufs_card_tx_symbol_0_clk",
2817*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2818*4882a593Smuzhiyun 		},
2819*4882a593Smuzhiyun 	},
2820*4882a593Smuzhiyun };
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_unipro_core_clk = {
2823*4882a593Smuzhiyun 	.halt_reg = 0x7505c,
2824*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2825*4882a593Smuzhiyun 	.hwcg_reg = 0x7505c,
2826*4882a593Smuzhiyun 	.hwcg_bit = 1,
2827*4882a593Smuzhiyun 	.clkr = {
2828*4882a593Smuzhiyun 		.enable_reg = 0x7505c,
2829*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2830*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2831*4882a593Smuzhiyun 			.name = "gcc_ufs_card_unipro_core_clk",
2832*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2833*4882a593Smuzhiyun 				.hw = &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
2834*4882a593Smuzhiyun 			},
2835*4882a593Smuzhiyun 			.num_parents = 1,
2836*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2837*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2838*4882a593Smuzhiyun 		},
2839*4882a593Smuzhiyun 	},
2840*4882a593Smuzhiyun };
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ahb_clk = {
2843*4882a593Smuzhiyun 	.halt_reg = 0x77018,
2844*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2845*4882a593Smuzhiyun 	.hwcg_reg = 0x77018,
2846*4882a593Smuzhiyun 	.hwcg_bit = 1,
2847*4882a593Smuzhiyun 	.clkr = {
2848*4882a593Smuzhiyun 		.enable_reg = 0x77018,
2849*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2850*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2851*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_ahb_clk",
2852*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2853*4882a593Smuzhiyun 		},
2854*4882a593Smuzhiyun 	},
2855*4882a593Smuzhiyun };
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_axi_clk = {
2858*4882a593Smuzhiyun 	.halt_reg = 0x77010,
2859*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2860*4882a593Smuzhiyun 	.hwcg_reg = 0x77010,
2861*4882a593Smuzhiyun 	.hwcg_bit = 1,
2862*4882a593Smuzhiyun 	.clkr = {
2863*4882a593Smuzhiyun 		.enable_reg = 0x77010,
2864*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2865*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2866*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_axi_clk",
2867*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2868*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_axi_clk_src.clkr.hw,
2869*4882a593Smuzhiyun 			},
2870*4882a593Smuzhiyun 			.num_parents = 1,
2871*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2872*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2873*4882a593Smuzhiyun 		},
2874*4882a593Smuzhiyun 	},
2875*4882a593Smuzhiyun };
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ice_core_clk = {
2878*4882a593Smuzhiyun 	.halt_reg = 0x77064,
2879*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2880*4882a593Smuzhiyun 	.hwcg_reg = 0x77064,
2881*4882a593Smuzhiyun 	.hwcg_bit = 1,
2882*4882a593Smuzhiyun 	.clkr = {
2883*4882a593Smuzhiyun 		.enable_reg = 0x77064,
2884*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2885*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2886*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_ice_core_clk",
2887*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2888*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
2889*4882a593Smuzhiyun 			},
2890*4882a593Smuzhiyun 			.num_parents = 1,
2891*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2892*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2893*4882a593Smuzhiyun 		},
2894*4882a593Smuzhiyun 	},
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
2898*4882a593Smuzhiyun 	.halt_reg = 0x7709c,
2899*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2900*4882a593Smuzhiyun 	.hwcg_reg = 0x7709c,
2901*4882a593Smuzhiyun 	.hwcg_bit = 1,
2902*4882a593Smuzhiyun 	.clkr = {
2903*4882a593Smuzhiyun 		.enable_reg = 0x7709c,
2904*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2905*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2906*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_phy_aux_clk",
2907*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2908*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
2909*4882a593Smuzhiyun 			},
2910*4882a593Smuzhiyun 			.num_parents = 1,
2911*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2912*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2913*4882a593Smuzhiyun 		},
2914*4882a593Smuzhiyun 	},
2915*4882a593Smuzhiyun };
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
2918*4882a593Smuzhiyun 	.halt_reg = 0x77020,
2919*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2920*4882a593Smuzhiyun 	.clkr = {
2921*4882a593Smuzhiyun 		.enable_reg = 0x77020,
2922*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2923*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2924*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_rx_symbol_0_clk",
2925*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2926*4882a593Smuzhiyun 		},
2927*4882a593Smuzhiyun 	},
2928*4882a593Smuzhiyun };
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
2931*4882a593Smuzhiyun 	.halt_reg = 0x770b8,
2932*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2933*4882a593Smuzhiyun 	.clkr = {
2934*4882a593Smuzhiyun 		.enable_reg = 0x770b8,
2935*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2936*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2937*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_rx_symbol_1_clk",
2938*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2939*4882a593Smuzhiyun 		},
2940*4882a593Smuzhiyun 	},
2941*4882a593Smuzhiyun };
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
2944*4882a593Smuzhiyun 	.halt_reg = 0x7701c,
2945*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2946*4882a593Smuzhiyun 	.clkr = {
2947*4882a593Smuzhiyun 		.enable_reg = 0x7701c,
2948*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2949*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2950*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_tx_symbol_0_clk",
2951*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2952*4882a593Smuzhiyun 		},
2953*4882a593Smuzhiyun 	},
2954*4882a593Smuzhiyun };
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
2957*4882a593Smuzhiyun 	.halt_reg = 0x7705c,
2958*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2959*4882a593Smuzhiyun 	.hwcg_reg = 0x7705c,
2960*4882a593Smuzhiyun 	.hwcg_bit = 1,
2961*4882a593Smuzhiyun 	.clkr = {
2962*4882a593Smuzhiyun 		.enable_reg = 0x7705c,
2963*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2964*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2965*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_unipro_core_clk",
2966*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2967*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
2968*4882a593Smuzhiyun 			},
2969*4882a593Smuzhiyun 			.num_parents = 1,
2970*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2971*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2972*4882a593Smuzhiyun 		},
2973*4882a593Smuzhiyun 	},
2974*4882a593Smuzhiyun };
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_master_clk = {
2977*4882a593Smuzhiyun 	.halt_reg = 0xf010,
2978*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2979*4882a593Smuzhiyun 	.clkr = {
2980*4882a593Smuzhiyun 		.enable_reg = 0xf010,
2981*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2982*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2983*4882a593Smuzhiyun 			.name = "gcc_usb30_prim_master_clk",
2984*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2985*4882a593Smuzhiyun 				.hw = &gcc_usb30_prim_master_clk_src.clkr.hw,
2986*4882a593Smuzhiyun 			},
2987*4882a593Smuzhiyun 			.num_parents = 1,
2988*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2989*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2990*4882a593Smuzhiyun 		},
2991*4882a593Smuzhiyun 	},
2992*4882a593Smuzhiyun };
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
2995*4882a593Smuzhiyun 	.halt_reg = 0xf01c,
2996*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2997*4882a593Smuzhiyun 	.clkr = {
2998*4882a593Smuzhiyun 		.enable_reg = 0xf01c,
2999*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3000*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3001*4882a593Smuzhiyun 			.name = "gcc_usb30_prim_mock_utmi_clk",
3002*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
3003*4882a593Smuzhiyun 				.hw =
3004*4882a593Smuzhiyun 			&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
3005*4882a593Smuzhiyun 			},
3006*4882a593Smuzhiyun 			.num_parents = 1,
3007*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3008*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3009*4882a593Smuzhiyun 		},
3010*4882a593Smuzhiyun 	},
3011*4882a593Smuzhiyun };
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_sleep_clk = {
3014*4882a593Smuzhiyun 	.halt_reg = 0xf018,
3015*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3016*4882a593Smuzhiyun 	.clkr = {
3017*4882a593Smuzhiyun 		.enable_reg = 0xf018,
3018*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3019*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3020*4882a593Smuzhiyun 			.name = "gcc_usb30_prim_sleep_clk",
3021*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3022*4882a593Smuzhiyun 		},
3023*4882a593Smuzhiyun 	},
3024*4882a593Smuzhiyun };
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_master_clk = {
3027*4882a593Smuzhiyun 	.halt_reg = 0x10010,
3028*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
3029*4882a593Smuzhiyun 	.clkr = {
3030*4882a593Smuzhiyun 		.enable_reg = 0x10010,
3031*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3032*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3033*4882a593Smuzhiyun 			.name = "gcc_usb30_sec_master_clk",
3034*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
3035*4882a593Smuzhiyun 				.hw = &gcc_usb30_sec_master_clk_src.clkr.hw,
3036*4882a593Smuzhiyun 			},
3037*4882a593Smuzhiyun 			.num_parents = 1,
3038*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3039*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3040*4882a593Smuzhiyun 		},
3041*4882a593Smuzhiyun 	},
3042*4882a593Smuzhiyun };
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
3045*4882a593Smuzhiyun 	.halt_reg = 0x1001c,
3046*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3047*4882a593Smuzhiyun 	.clkr = {
3048*4882a593Smuzhiyun 		.enable_reg = 0x1001c,
3049*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3050*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3051*4882a593Smuzhiyun 			.name = "gcc_usb30_sec_mock_utmi_clk",
3052*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
3053*4882a593Smuzhiyun 				.hw =
3054*4882a593Smuzhiyun 			&gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw,
3055*4882a593Smuzhiyun 			},
3056*4882a593Smuzhiyun 			.num_parents = 1,
3057*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3058*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3059*4882a593Smuzhiyun 		},
3060*4882a593Smuzhiyun 	},
3061*4882a593Smuzhiyun };
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_sleep_clk = {
3064*4882a593Smuzhiyun 	.halt_reg = 0x10018,
3065*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3066*4882a593Smuzhiyun 	.clkr = {
3067*4882a593Smuzhiyun 		.enable_reg = 0x10018,
3068*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3069*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3070*4882a593Smuzhiyun 			.name = "gcc_usb30_sec_sleep_clk",
3071*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3072*4882a593Smuzhiyun 		},
3073*4882a593Smuzhiyun 	},
3074*4882a593Smuzhiyun };
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
3077*4882a593Smuzhiyun 	.halt_reg = 0xf054,
3078*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3079*4882a593Smuzhiyun 	.clkr = {
3080*4882a593Smuzhiyun 		.enable_reg = 0xf054,
3081*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3082*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3083*4882a593Smuzhiyun 			.name = "gcc_usb3_prim_phy_aux_clk",
3084*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
3085*4882a593Smuzhiyun 				.hw = &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
3086*4882a593Smuzhiyun 			},
3087*4882a593Smuzhiyun 			.num_parents = 1,
3088*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3089*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3090*4882a593Smuzhiyun 		},
3091*4882a593Smuzhiyun 	},
3092*4882a593Smuzhiyun };
3093*4882a593Smuzhiyun 
3094*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
3095*4882a593Smuzhiyun 	.halt_reg = 0xf058,
3096*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3097*4882a593Smuzhiyun 	.clkr = {
3098*4882a593Smuzhiyun 		.enable_reg = 0xf058,
3099*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3100*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3101*4882a593Smuzhiyun 			.name = "gcc_usb3_prim_phy_com_aux_clk",
3102*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
3103*4882a593Smuzhiyun 				.hw = &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
3104*4882a593Smuzhiyun 			},
3105*4882a593Smuzhiyun 			.num_parents = 1,
3106*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3107*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3108*4882a593Smuzhiyun 		},
3109*4882a593Smuzhiyun 	},
3110*4882a593Smuzhiyun };
3111*4882a593Smuzhiyun 
3112*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
3113*4882a593Smuzhiyun 	.halt_reg = 0xf05c,
3114*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3115*4882a593Smuzhiyun 	.clkr = {
3116*4882a593Smuzhiyun 		.enable_reg = 0xf05c,
3117*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3118*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3119*4882a593Smuzhiyun 			.name = "gcc_usb3_prim_phy_pipe_clk",
3120*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3121*4882a593Smuzhiyun 		},
3122*4882a593Smuzhiyun 	},
3123*4882a593Smuzhiyun };
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_clkref_en = {
3126*4882a593Smuzhiyun 	.halt_reg = 0x8c010,
3127*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3128*4882a593Smuzhiyun 	.clkr = {
3129*4882a593Smuzhiyun 		.enable_reg = 0x8c010,
3130*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3131*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3132*4882a593Smuzhiyun 			.name = "gcc_usb3_sec_clkref_en",
3133*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3134*4882a593Smuzhiyun 		},
3135*4882a593Smuzhiyun 	},
3136*4882a593Smuzhiyun };
3137*4882a593Smuzhiyun 
3138*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
3139*4882a593Smuzhiyun 	.halt_reg = 0x10054,
3140*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3141*4882a593Smuzhiyun 	.clkr = {
3142*4882a593Smuzhiyun 		.enable_reg = 0x10054,
3143*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3144*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3145*4882a593Smuzhiyun 			.name = "gcc_usb3_sec_phy_aux_clk",
3146*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
3147*4882a593Smuzhiyun 				.hw = &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
3148*4882a593Smuzhiyun 			},
3149*4882a593Smuzhiyun 			.num_parents = 1,
3150*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3151*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3152*4882a593Smuzhiyun 		},
3153*4882a593Smuzhiyun 	},
3154*4882a593Smuzhiyun };
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
3157*4882a593Smuzhiyun 	.halt_reg = 0x10058,
3158*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3159*4882a593Smuzhiyun 	.clkr = {
3160*4882a593Smuzhiyun 		.enable_reg = 0x10058,
3161*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3162*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3163*4882a593Smuzhiyun 			.name = "gcc_usb3_sec_phy_com_aux_clk",
3164*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
3165*4882a593Smuzhiyun 				.hw = &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
3166*4882a593Smuzhiyun 			},
3167*4882a593Smuzhiyun 			.num_parents = 1,
3168*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3169*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3170*4882a593Smuzhiyun 		},
3171*4882a593Smuzhiyun 	},
3172*4882a593Smuzhiyun };
3173*4882a593Smuzhiyun 
3174*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
3175*4882a593Smuzhiyun 	.halt_reg = 0x1005c,
3176*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3177*4882a593Smuzhiyun 	.clkr = {
3178*4882a593Smuzhiyun 		.enable_reg = 0x1005c,
3179*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3180*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3181*4882a593Smuzhiyun 			.name = "gcc_usb3_sec_phy_pipe_clk",
3182*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3183*4882a593Smuzhiyun 		},
3184*4882a593Smuzhiyun 	},
3185*4882a593Smuzhiyun };
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun static struct clk_branch gcc_video_axi0_clk = {
3188*4882a593Smuzhiyun 	.halt_reg = 0xb024,
3189*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
3190*4882a593Smuzhiyun 	.clkr = {
3191*4882a593Smuzhiyun 		.enable_reg = 0xb024,
3192*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3193*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3194*4882a593Smuzhiyun 			.name = "gcc_video_axi0_clk",
3195*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3196*4882a593Smuzhiyun 		},
3197*4882a593Smuzhiyun 	},
3198*4882a593Smuzhiyun };
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun static struct clk_branch gcc_video_axi1_clk = {
3201*4882a593Smuzhiyun 	.halt_reg = 0xb028,
3202*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
3203*4882a593Smuzhiyun 	.clkr = {
3204*4882a593Smuzhiyun 		.enable_reg = 0xb028,
3205*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3206*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3207*4882a593Smuzhiyun 			.name = "gcc_video_axi1_clk",
3208*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3209*4882a593Smuzhiyun 		},
3210*4882a593Smuzhiyun 	},
3211*4882a593Smuzhiyun };
3212*4882a593Smuzhiyun 
3213*4882a593Smuzhiyun static struct clk_branch gcc_video_xo_clk = {
3214*4882a593Smuzhiyun 	.halt_reg = 0xb03c,
3215*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
3216*4882a593Smuzhiyun 	.clkr = {
3217*4882a593Smuzhiyun 		.enable_reg = 0xb03c,
3218*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3219*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3220*4882a593Smuzhiyun 			.name = "gcc_video_xo_clk",
3221*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3222*4882a593Smuzhiyun 		},
3223*4882a593Smuzhiyun 	},
3224*4882a593Smuzhiyun };
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun static struct gdsc pcie_0_gdsc = {
3227*4882a593Smuzhiyun 	.gdscr = 0x6b004,
3228*4882a593Smuzhiyun 	.pd = {
3229*4882a593Smuzhiyun 		.name = "pcie_0_gdsc",
3230*4882a593Smuzhiyun 	},
3231*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3232*4882a593Smuzhiyun };
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun static struct gdsc pcie_1_gdsc = {
3235*4882a593Smuzhiyun 	.gdscr = 0x8d004,
3236*4882a593Smuzhiyun 	.pd = {
3237*4882a593Smuzhiyun 		.name = "pcie_1_gdsc",
3238*4882a593Smuzhiyun 	},
3239*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3240*4882a593Smuzhiyun };
3241*4882a593Smuzhiyun 
3242*4882a593Smuzhiyun static struct gdsc pcie_2_gdsc = {
3243*4882a593Smuzhiyun 	.gdscr = 0x6004,
3244*4882a593Smuzhiyun 	.pd = {
3245*4882a593Smuzhiyun 		.name = "pcie_2_gdsc",
3246*4882a593Smuzhiyun 	},
3247*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3248*4882a593Smuzhiyun };
3249*4882a593Smuzhiyun 
3250*4882a593Smuzhiyun static struct gdsc ufs_card_gdsc = {
3251*4882a593Smuzhiyun 	.gdscr = 0x75004,
3252*4882a593Smuzhiyun 	.pd = {
3253*4882a593Smuzhiyun 		.name = "ufs_card_gdsc",
3254*4882a593Smuzhiyun 	},
3255*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3256*4882a593Smuzhiyun };
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun static struct gdsc ufs_phy_gdsc = {
3259*4882a593Smuzhiyun 	.gdscr = 0x77004,
3260*4882a593Smuzhiyun 	.pd = {
3261*4882a593Smuzhiyun 		.name = "ufs_phy_gdsc",
3262*4882a593Smuzhiyun 	},
3263*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3264*4882a593Smuzhiyun };
3265*4882a593Smuzhiyun 
3266*4882a593Smuzhiyun static struct gdsc usb30_prim_gdsc = {
3267*4882a593Smuzhiyun 	.gdscr = 0xf004,
3268*4882a593Smuzhiyun 	.pd = {
3269*4882a593Smuzhiyun 		.name = "usb30_prim_gdsc",
3270*4882a593Smuzhiyun 	},
3271*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3272*4882a593Smuzhiyun };
3273*4882a593Smuzhiyun 
3274*4882a593Smuzhiyun static struct gdsc usb30_sec_gdsc = {
3275*4882a593Smuzhiyun 	.gdscr = 0x10004,
3276*4882a593Smuzhiyun 	.pd = {
3277*4882a593Smuzhiyun 		.name = "usb30_sec_gdsc",
3278*4882a593Smuzhiyun 	},
3279*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3280*4882a593Smuzhiyun };
3281*4882a593Smuzhiyun 
3282*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
3283*4882a593Smuzhiyun 	.gdscr = 0x7d050,
3284*4882a593Smuzhiyun 	.pd = {
3285*4882a593Smuzhiyun 		.name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
3286*4882a593Smuzhiyun 	},
3287*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3288*4882a593Smuzhiyun 	.flags = VOTABLE,
3289*4882a593Smuzhiyun };
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
3292*4882a593Smuzhiyun 	.gdscr = 0x7d058,
3293*4882a593Smuzhiyun 	.pd = {
3294*4882a593Smuzhiyun 		.name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
3295*4882a593Smuzhiyun 	},
3296*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3297*4882a593Smuzhiyun 	.flags = VOTABLE,
3298*4882a593Smuzhiyun };
3299*4882a593Smuzhiyun 
3300*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = {
3301*4882a593Smuzhiyun 	.gdscr = 0x7d054,
3302*4882a593Smuzhiyun 	.pd = {
3303*4882a593Smuzhiyun 		.name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc",
3304*4882a593Smuzhiyun 	},
3305*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3306*4882a593Smuzhiyun 	.flags = VOTABLE,
3307*4882a593Smuzhiyun };
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc = {
3310*4882a593Smuzhiyun 	.gdscr = 0x7d06c,
3311*4882a593Smuzhiyun 	.pd = {
3312*4882a593Smuzhiyun 		.name = "hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc",
3313*4882a593Smuzhiyun 	},
3314*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3315*4882a593Smuzhiyun 	.flags = VOTABLE,
3316*4882a593Smuzhiyun };
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun static struct clk_regmap *gcc_sm8250_clocks[] = {
3319*4882a593Smuzhiyun 	[GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
3320*4882a593Smuzhiyun 	[GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
3321*4882a593Smuzhiyun 	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
3322*4882a593Smuzhiyun 	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
3323*4882a593Smuzhiyun 	[GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
3324*4882a593Smuzhiyun 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
3325*4882a593Smuzhiyun 	[GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
3326*4882a593Smuzhiyun 	[GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
3327*4882a593Smuzhiyun 	[GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
3328*4882a593Smuzhiyun 	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
3329*4882a593Smuzhiyun 	[GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
3330*4882a593Smuzhiyun 	[GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
3331*4882a593Smuzhiyun 	[GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
3332*4882a593Smuzhiyun 	[GCC_CPUSS_AHB_POSTDIV_CLK_SRC] = &gcc_cpuss_ahb_postdiv_clk_src.clkr,
3333*4882a593Smuzhiyun 	[GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
3334*4882a593Smuzhiyun 	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
3335*4882a593Smuzhiyun 	[GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr,
3336*4882a593Smuzhiyun 	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
3337*4882a593Smuzhiyun 	[GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
3338*4882a593Smuzhiyun 	[GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
3339*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
3340*4882a593Smuzhiyun 	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
3341*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
3342*4882a593Smuzhiyun 	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
3343*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
3344*4882a593Smuzhiyun 	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
3345*4882a593Smuzhiyun 	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
3346*4882a593Smuzhiyun 	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
3347*4882a593Smuzhiyun 	[GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr,
3348*4882a593Smuzhiyun 	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
3349*4882a593Smuzhiyun 	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
3350*4882a593Smuzhiyun 	[GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
3351*4882a593Smuzhiyun 	[GCC_NPU_BWMON_AXI_CLK] = &gcc_npu_bwmon_axi_clk.clkr,
3352*4882a593Smuzhiyun 	[GCC_NPU_BWMON_CFG_AHB_CLK] = &gcc_npu_bwmon_cfg_ahb_clk.clkr,
3353*4882a593Smuzhiyun 	[GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
3354*4882a593Smuzhiyun 	[GCC_NPU_DMA_CLK] = &gcc_npu_dma_clk.clkr,
3355*4882a593Smuzhiyun 	[GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
3356*4882a593Smuzhiyun 	[GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
3357*4882a593Smuzhiyun 	[GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr,
3358*4882a593Smuzhiyun 	[GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr,
3359*4882a593Smuzhiyun 	[GCC_PCIE2_PHY_REFGEN_CLK] = &gcc_pcie2_phy_refgen_clk.clkr,
3360*4882a593Smuzhiyun 	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
3361*4882a593Smuzhiyun 	[GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
3362*4882a593Smuzhiyun 	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
3363*4882a593Smuzhiyun 	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
3364*4882a593Smuzhiyun 	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
3365*4882a593Smuzhiyun 	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
3366*4882a593Smuzhiyun 	[GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
3367*4882a593Smuzhiyun 	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
3368*4882a593Smuzhiyun 	[GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
3369*4882a593Smuzhiyun 	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
3370*4882a593Smuzhiyun 	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
3371*4882a593Smuzhiyun 	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
3372*4882a593Smuzhiyun 	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
3373*4882a593Smuzhiyun 	[GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
3374*4882a593Smuzhiyun 	[GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
3375*4882a593Smuzhiyun 	[GCC_PCIE_2_AUX_CLK_SRC] = &gcc_pcie_2_aux_clk_src.clkr,
3376*4882a593Smuzhiyun 	[GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
3377*4882a593Smuzhiyun 	[GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
3378*4882a593Smuzhiyun 	[GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
3379*4882a593Smuzhiyun 	[GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
3380*4882a593Smuzhiyun 	[GCC_PCIE_2_SLV_Q2A_AXI_CLK] = &gcc_pcie_2_slv_q2a_axi_clk.clkr,
3381*4882a593Smuzhiyun 	[GCC_PCIE_MDM_CLKREF_EN] = &gcc_pcie_mdm_clkref_en.clkr,
3382*4882a593Smuzhiyun 	[GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
3383*4882a593Smuzhiyun 	[GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
3384*4882a593Smuzhiyun 	[GCC_PCIE_WIFI_CLKREF_EN] = &gcc_pcie_wifi_clkref_en.clkr,
3385*4882a593Smuzhiyun 	[GCC_PCIE_WIGIG_CLKREF_EN] = &gcc_pcie_wigig_clkref_en.clkr,
3386*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
3387*4882a593Smuzhiyun 	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
3388*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
3389*4882a593Smuzhiyun 	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
3390*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
3391*4882a593Smuzhiyun 	[GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
3392*4882a593Smuzhiyun 	[GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
3393*4882a593Smuzhiyun 	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
3394*4882a593Smuzhiyun 	[GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
3395*4882a593Smuzhiyun 	[GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
3396*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
3397*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
3398*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
3399*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
3400*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
3401*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
3402*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
3403*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
3404*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
3405*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
3406*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
3407*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
3408*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
3409*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
3410*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
3411*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
3412*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
3413*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
3414*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
3415*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
3416*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
3417*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
3418*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
3419*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
3420*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
3421*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
3422*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
3423*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
3424*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
3425*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
3426*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
3427*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
3428*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
3429*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
3430*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
3431*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
3432*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
3433*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
3434*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
3435*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
3436*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
3437*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
3438*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
3439*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
3440*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
3441*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
3442*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
3443*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
3444*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
3445*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
3446*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
3447*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
3448*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
3449*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
3450*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
3451*4882a593Smuzhiyun 	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
3452*4882a593Smuzhiyun 	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
3453*4882a593Smuzhiyun 	[GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
3454*4882a593Smuzhiyun 	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
3455*4882a593Smuzhiyun 	[GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
3456*4882a593Smuzhiyun 	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
3457*4882a593Smuzhiyun 	[GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
3458*4882a593Smuzhiyun 	[GCC_UFS_1X_CLKREF_EN] = &gcc_ufs_1x_clkref_en.clkr,
3459*4882a593Smuzhiyun 	[GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
3460*4882a593Smuzhiyun 	[GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
3461*4882a593Smuzhiyun 	[GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
3462*4882a593Smuzhiyun 	[GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
3463*4882a593Smuzhiyun 	[GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
3464*4882a593Smuzhiyun 	[GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
3465*4882a593Smuzhiyun 	[GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
3466*4882a593Smuzhiyun 	[GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
3467*4882a593Smuzhiyun 	[GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
3468*4882a593Smuzhiyun 	[GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
3469*4882a593Smuzhiyun 	[GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
3470*4882a593Smuzhiyun 	[GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
3471*4882a593Smuzhiyun 		&gcc_ufs_card_unipro_core_clk_src.clkr,
3472*4882a593Smuzhiyun 	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
3473*4882a593Smuzhiyun 	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
3474*4882a593Smuzhiyun 	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
3475*4882a593Smuzhiyun 	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
3476*4882a593Smuzhiyun 	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
3477*4882a593Smuzhiyun 	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
3478*4882a593Smuzhiyun 	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
3479*4882a593Smuzhiyun 	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
3480*4882a593Smuzhiyun 	[GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
3481*4882a593Smuzhiyun 	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
3482*4882a593Smuzhiyun 	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
3483*4882a593Smuzhiyun 	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
3484*4882a593Smuzhiyun 		&gcc_ufs_phy_unipro_core_clk_src.clkr,
3485*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
3486*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
3487*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
3488*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
3489*4882a593Smuzhiyun 		&gcc_usb30_prim_mock_utmi_clk_src.clkr,
3490*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] =
3491*4882a593Smuzhiyun 		&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
3492*4882a593Smuzhiyun 	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
3493*4882a593Smuzhiyun 	[GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
3494*4882a593Smuzhiyun 	[GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
3495*4882a593Smuzhiyun 	[GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
3496*4882a593Smuzhiyun 	[GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
3497*4882a593Smuzhiyun 		&gcc_usb30_sec_mock_utmi_clk_src.clkr,
3498*4882a593Smuzhiyun 	[GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] =
3499*4882a593Smuzhiyun 		&gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr,
3500*4882a593Smuzhiyun 	[GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
3501*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
3502*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
3503*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
3504*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
3505*4882a593Smuzhiyun 	[GCC_USB3_SEC_CLKREF_EN] = &gcc_usb3_sec_clkref_en.clkr,
3506*4882a593Smuzhiyun 	[GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
3507*4882a593Smuzhiyun 	[GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
3508*4882a593Smuzhiyun 	[GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
3509*4882a593Smuzhiyun 	[GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
3510*4882a593Smuzhiyun 	[GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
3511*4882a593Smuzhiyun 	[GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
3512*4882a593Smuzhiyun 	[GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
3513*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
3514*4882a593Smuzhiyun 	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
3515*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
3516*4882a593Smuzhiyun 	[GPLL9] = &gpll9.clkr,
3517*4882a593Smuzhiyun };
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun static struct gdsc *gcc_sm8250_gdscs[] = {
3520*4882a593Smuzhiyun 	[PCIE_0_GDSC] = &pcie_0_gdsc,
3521*4882a593Smuzhiyun 	[PCIE_1_GDSC] = &pcie_1_gdsc,
3522*4882a593Smuzhiyun 	[PCIE_2_GDSC] = &pcie_2_gdsc,
3523*4882a593Smuzhiyun 	[UFS_CARD_GDSC] = &ufs_card_gdsc,
3524*4882a593Smuzhiyun 	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
3525*4882a593Smuzhiyun 	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
3526*4882a593Smuzhiyun 	[USB30_SEC_GDSC] = &usb30_sec_gdsc,
3527*4882a593Smuzhiyun 	[HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
3528*4882a593Smuzhiyun 					&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
3529*4882a593Smuzhiyun 	[HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
3530*4882a593Smuzhiyun 					&hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
3531*4882a593Smuzhiyun 	[HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] =
3532*4882a593Smuzhiyun 					&hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc,
3533*4882a593Smuzhiyun 	[HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC] =
3534*4882a593Smuzhiyun 					&hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc,
3535*4882a593Smuzhiyun };
3536*4882a593Smuzhiyun 
3537*4882a593Smuzhiyun static const struct qcom_reset_map gcc_sm8250_resets[] = {
3538*4882a593Smuzhiyun 	[GCC_GPU_BCR] = { 0x71000 },
3539*4882a593Smuzhiyun 	[GCC_MMSS_BCR] = { 0xb000 },
3540*4882a593Smuzhiyun 	[GCC_NPU_BWMON_BCR] = { 0x73000 },
3541*4882a593Smuzhiyun 	[GCC_NPU_BCR] = { 0x4d000 },
3542*4882a593Smuzhiyun 	[GCC_PCIE_0_BCR] = { 0x6b000 },
3543*4882a593Smuzhiyun 	[GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
3544*4882a593Smuzhiyun 	[GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
3545*4882a593Smuzhiyun 	[GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
3546*4882a593Smuzhiyun 	[GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
3547*4882a593Smuzhiyun 	[GCC_PCIE_1_BCR] = { 0x8d000 },
3548*4882a593Smuzhiyun 	[GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
3549*4882a593Smuzhiyun 	[GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
3550*4882a593Smuzhiyun 	[GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
3551*4882a593Smuzhiyun 	[GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e000 },
3552*4882a593Smuzhiyun 	[GCC_PCIE_2_BCR] = { 0x6000 },
3553*4882a593Smuzhiyun 	[GCC_PCIE_2_LINK_DOWN_BCR] = { 0x1f014 },
3554*4882a593Smuzhiyun 	[GCC_PCIE_2_NOCSR_COM_PHY_BCR] = { 0x1f020 },
3555*4882a593Smuzhiyun 	[GCC_PCIE_2_PHY_BCR] = { 0x1f01c },
3556*4882a593Smuzhiyun 	[GCC_PCIE_2_PHY_NOCSR_COM_PHY_BCR] = { 0x1f028 },
3557*4882a593Smuzhiyun 	[GCC_PCIE_PHY_BCR] = { 0x6f000 },
3558*4882a593Smuzhiyun 	[GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
3559*4882a593Smuzhiyun 	[GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
3560*4882a593Smuzhiyun 	[GCC_PDM_BCR] = { 0x33000 },
3561*4882a593Smuzhiyun 	[GCC_PRNG_BCR] = { 0x34000 },
3562*4882a593Smuzhiyun 	[GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
3563*4882a593Smuzhiyun 	[GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
3564*4882a593Smuzhiyun 	[GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
3565*4882a593Smuzhiyun 	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
3566*4882a593Smuzhiyun 	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
3567*4882a593Smuzhiyun 	[GCC_SDCC2_BCR] = { 0x14000 },
3568*4882a593Smuzhiyun 	[GCC_SDCC4_BCR] = { 0x16000 },
3569*4882a593Smuzhiyun 	[GCC_TSIF_BCR] = { 0x36000 },
3570*4882a593Smuzhiyun 	[GCC_UFS_CARD_BCR] = { 0x75000 },
3571*4882a593Smuzhiyun 	[GCC_UFS_PHY_BCR] = { 0x77000 },
3572*4882a593Smuzhiyun 	[GCC_USB30_PRIM_BCR] = { 0xf000 },
3573*4882a593Smuzhiyun 	[GCC_USB30_SEC_BCR] = { 0x10000 },
3574*4882a593Smuzhiyun 	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
3575*4882a593Smuzhiyun 	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
3576*4882a593Smuzhiyun 	[GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
3577*4882a593Smuzhiyun 	[GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
3578*4882a593Smuzhiyun 	[GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
3579*4882a593Smuzhiyun 	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
3580*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
3581*4882a593Smuzhiyun 	[GCC_VIDEO_AXI0_CLK_ARES] = { 0xb024, 2 },
3582*4882a593Smuzhiyun 	[GCC_VIDEO_AXI1_CLK_ARES] = { 0xb028, 2 },
3583*4882a593Smuzhiyun };
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
3586*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
3587*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
3588*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
3589*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
3590*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
3591*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
3592*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
3593*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
3594*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
3595*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
3596*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
3597*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
3598*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
3599*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
3600*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
3601*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
3602*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
3603*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
3604*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
3605*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
3606*4882a593Smuzhiyun };
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun static const struct regmap_config gcc_sm8250_regmap_config = {
3609*4882a593Smuzhiyun 	.reg_bits = 32,
3610*4882a593Smuzhiyun 	.reg_stride = 4,
3611*4882a593Smuzhiyun 	.val_bits = 32,
3612*4882a593Smuzhiyun 	.max_register = 0x9c100,
3613*4882a593Smuzhiyun 	.fast_io = true,
3614*4882a593Smuzhiyun };
3615*4882a593Smuzhiyun 
3616*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_sm8250_desc = {
3617*4882a593Smuzhiyun 	.config = &gcc_sm8250_regmap_config,
3618*4882a593Smuzhiyun 	.clks = gcc_sm8250_clocks,
3619*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_sm8250_clocks),
3620*4882a593Smuzhiyun 	.resets = gcc_sm8250_resets,
3621*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_sm8250_resets),
3622*4882a593Smuzhiyun 	.gdscs = gcc_sm8250_gdscs,
3623*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_sm8250_gdscs),
3624*4882a593Smuzhiyun };
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun static const struct of_device_id gcc_sm8250_match_table[] = {
3627*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-sm8250" },
3628*4882a593Smuzhiyun 	{ }
3629*4882a593Smuzhiyun };
3630*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_sm8250_match_table);
3631*4882a593Smuzhiyun 
gcc_sm8250_probe(struct platform_device * pdev)3632*4882a593Smuzhiyun static int gcc_sm8250_probe(struct platform_device *pdev)
3633*4882a593Smuzhiyun {
3634*4882a593Smuzhiyun 	struct regmap *regmap;
3635*4882a593Smuzhiyun 	int ret;
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gcc_sm8250_desc);
3638*4882a593Smuzhiyun 	if (IS_ERR(regmap))
3639*4882a593Smuzhiyun 		return PTR_ERR(regmap);
3640*4882a593Smuzhiyun 
3641*4882a593Smuzhiyun 	/*
3642*4882a593Smuzhiyun 	 * Disable the GPLL0 active input to NPU and GPU
3643*4882a593Smuzhiyun 	 * via MISC registers.
3644*4882a593Smuzhiyun 	 */
3645*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
3646*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
3647*4882a593Smuzhiyun 
3648*4882a593Smuzhiyun 	/*
3649*4882a593Smuzhiyun 	 * Keep the clocks always-ON
3650*4882a593Smuzhiyun 	 * GCC_VIDEO_AHB_CLK, GCC_CAMERA_AHB_CLK, GCC_DISP_AHB_CLK,
3651*4882a593Smuzhiyun 	 * GCC_CPUSS_DVM_BUS_CLK, GCC_GPU_CFG_AHB_CLK,
3652*4882a593Smuzhiyun 	 * GCC_SYS_NOC_CPUSS_AHB_CLK
3653*4882a593Smuzhiyun 	 */
3654*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x0b004, BIT(0), BIT(0));
3655*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x0b008, BIT(0), BIT(0));
3656*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x0b00c, BIT(0), BIT(0));
3657*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x4818c, BIT(0), BIT(0));
3658*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
3659*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x52000, BIT(0), BIT(0));
3660*4882a593Smuzhiyun 
3661*4882a593Smuzhiyun 	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
3662*4882a593Smuzhiyun 				       ARRAY_SIZE(gcc_dfs_clocks));
3663*4882a593Smuzhiyun 	if (ret)
3664*4882a593Smuzhiyun 		return ret;
3665*4882a593Smuzhiyun 
3666*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gcc_sm8250_desc, regmap);
3667*4882a593Smuzhiyun }
3668*4882a593Smuzhiyun 
3669*4882a593Smuzhiyun static struct platform_driver gcc_sm8250_driver = {
3670*4882a593Smuzhiyun 	.probe = gcc_sm8250_probe,
3671*4882a593Smuzhiyun 	.driver = {
3672*4882a593Smuzhiyun 		.name = "gcc-sm8250",
3673*4882a593Smuzhiyun 		.of_match_table = gcc_sm8250_match_table,
3674*4882a593Smuzhiyun 	},
3675*4882a593Smuzhiyun };
3676*4882a593Smuzhiyun 
gcc_sm8250_init(void)3677*4882a593Smuzhiyun static int __init gcc_sm8250_init(void)
3678*4882a593Smuzhiyun {
3679*4882a593Smuzhiyun 	return platform_driver_register(&gcc_sm8250_driver);
3680*4882a593Smuzhiyun }
3681*4882a593Smuzhiyun subsys_initcall(gcc_sm8250_init);
3682*4882a593Smuzhiyun 
gcc_sm8250_exit(void)3683*4882a593Smuzhiyun static void __exit gcc_sm8250_exit(void)
3684*4882a593Smuzhiyun {
3685*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_sm8250_driver);
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun module_exit(gcc_sm8250_exit);
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GCC SM8250 Driver");
3690*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3691