1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/reset-controller.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-sm8150.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun #include "clk-alpha-pll.h"
19*4882a593Smuzhiyun #include "clk-branch.h"
20*4882a593Smuzhiyun #include "clk-pll.h"
21*4882a593Smuzhiyun #include "clk-rcg.h"
22*4882a593Smuzhiyun #include "clk-regmap.h"
23*4882a593Smuzhiyun #include "reset.h"
24*4882a593Smuzhiyun #include "gdsc.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun enum {
27*4882a593Smuzhiyun P_BI_TCXO,
28*4882a593Smuzhiyun P_AUD_REF_CLK,
29*4882a593Smuzhiyun P_CORE_BI_PLL_TEST_SE,
30*4882a593Smuzhiyun P_GPLL0_OUT_EVEN,
31*4882a593Smuzhiyun P_GPLL0_OUT_MAIN,
32*4882a593Smuzhiyun P_GPLL7_OUT_MAIN,
33*4882a593Smuzhiyun P_GPLL9_OUT_MAIN,
34*4882a593Smuzhiyun P_SLEEP_CLK,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static struct clk_alpha_pll gpll0 = {
38*4882a593Smuzhiyun .offset = 0x0,
39*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
40*4882a593Smuzhiyun .clkr = {
41*4882a593Smuzhiyun .enable_reg = 0x52000,
42*4882a593Smuzhiyun .enable_mask = BIT(0),
43*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
44*4882a593Smuzhiyun .name = "gpll0",
45*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
46*4882a593Smuzhiyun .fw_name = "bi_tcxo",
47*4882a593Smuzhiyun .name = "bi_tcxo",
48*4882a593Smuzhiyun },
49*4882a593Smuzhiyun .num_parents = 1,
50*4882a593Smuzhiyun .ops = &clk_alpha_pll_fixed_trion_ops,
51*4882a593Smuzhiyun },
52*4882a593Smuzhiyun },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const struct clk_div_table post_div_table_trion_even[] = {
56*4882a593Smuzhiyun { 0x0, 1 },
57*4882a593Smuzhiyun { 0x1, 2 },
58*4882a593Smuzhiyun { 0x3, 4 },
59*4882a593Smuzhiyun { 0x7, 8 },
60*4882a593Smuzhiyun { }
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_even = {
64*4882a593Smuzhiyun .offset = 0x0,
65*4882a593Smuzhiyun .post_div_shift = 8,
66*4882a593Smuzhiyun .post_div_table = post_div_table_trion_even,
67*4882a593Smuzhiyun .num_post_div = ARRAY_SIZE(post_div_table_trion_even),
68*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
69*4882a593Smuzhiyun .width = 4,
70*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
71*4882a593Smuzhiyun .name = "gpll0_out_even",
72*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
73*4882a593Smuzhiyun .hw = &gpll0.clkr.hw,
74*4882a593Smuzhiyun },
75*4882a593Smuzhiyun .num_parents = 1,
76*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_trion_ops,
77*4882a593Smuzhiyun },
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static struct clk_alpha_pll gpll7 = {
81*4882a593Smuzhiyun .offset = 0x1a000,
82*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
83*4882a593Smuzhiyun .clkr = {
84*4882a593Smuzhiyun .enable_reg = 0x52000,
85*4882a593Smuzhiyun .enable_mask = BIT(7),
86*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
87*4882a593Smuzhiyun .name = "gpll7",
88*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
89*4882a593Smuzhiyun .fw_name = "bi_tcxo",
90*4882a593Smuzhiyun .name = "bi_tcxo",
91*4882a593Smuzhiyun },
92*4882a593Smuzhiyun .num_parents = 1,
93*4882a593Smuzhiyun .ops = &clk_alpha_pll_fixed_trion_ops,
94*4882a593Smuzhiyun },
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static struct clk_alpha_pll gpll9 = {
99*4882a593Smuzhiyun .offset = 0x1c000,
100*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
101*4882a593Smuzhiyun .clkr = {
102*4882a593Smuzhiyun .enable_reg = 0x52000,
103*4882a593Smuzhiyun .enable_mask = BIT(9),
104*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
105*4882a593Smuzhiyun .name = "gpll9",
106*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
107*4882a593Smuzhiyun .fw_name = "bi_tcxo",
108*4882a593Smuzhiyun .name = "bi_tcxo",
109*4882a593Smuzhiyun },
110*4882a593Smuzhiyun .num_parents = 1,
111*4882a593Smuzhiyun .ops = &clk_alpha_pll_fixed_trion_ops,
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun },
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_0[] = {
117*4882a593Smuzhiyun { P_BI_TCXO, 0 },
118*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
119*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
120*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_0[] = {
124*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
125*4882a593Smuzhiyun { .hw = &gpll0.clkr.hw },
126*4882a593Smuzhiyun { .hw = &gpll0_out_even.clkr.hw },
127*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se" },
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_1[] = {
131*4882a593Smuzhiyun { P_BI_TCXO, 0 },
132*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
133*4882a593Smuzhiyun { P_SLEEP_CLK, 5 },
134*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
135*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_1[] = {
139*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
140*4882a593Smuzhiyun { .hw = &gpll0.clkr.hw },
141*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
142*4882a593Smuzhiyun { .hw = &gpll0_out_even.clkr.hw },
143*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se" },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_2[] = {
147*4882a593Smuzhiyun { P_BI_TCXO, 0 },
148*4882a593Smuzhiyun { P_SLEEP_CLK, 5 },
149*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_2[] = {
153*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
154*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
155*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se" },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_3[] = {
159*4882a593Smuzhiyun { P_BI_TCXO, 0 },
160*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
161*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_3[] = {
165*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
166*4882a593Smuzhiyun { .hw = &gpll0.clkr.hw },
167*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se"},
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_4[] = {
171*4882a593Smuzhiyun { P_BI_TCXO, 0 },
172*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_4[] = {
176*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
177*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se" },
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_5[] = {
181*4882a593Smuzhiyun { P_BI_TCXO, 0 },
182*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
183*4882a593Smuzhiyun { P_GPLL7_OUT_MAIN, 3 },
184*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
185*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_5[] = {
189*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
190*4882a593Smuzhiyun { .hw = &gpll0.clkr.hw },
191*4882a593Smuzhiyun { .hw = &gpll7.clkr.hw },
192*4882a593Smuzhiyun { .hw = &gpll0_out_even.clkr.hw },
193*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se" },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_6[] = {
197*4882a593Smuzhiyun { P_BI_TCXO, 0 },
198*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
199*4882a593Smuzhiyun { P_GPLL9_OUT_MAIN, 2 },
200*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
201*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_6[] = {
205*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
206*4882a593Smuzhiyun { .hw = &gpll0.clkr.hw },
207*4882a593Smuzhiyun { .hw = &gpll9.clkr.hw },
208*4882a593Smuzhiyun { .hw = &gpll0_out_even.clkr.hw },
209*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se" },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_7[] = {
213*4882a593Smuzhiyun { P_BI_TCXO, 0 },
214*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
215*4882a593Smuzhiyun { P_AUD_REF_CLK, 2 },
216*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
217*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static const struct clk_parent_data gcc_parents_7[] = {
221*4882a593Smuzhiyun { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
222*4882a593Smuzhiyun { .hw = &gpll0.clkr.hw },
223*4882a593Smuzhiyun { .fw_name = "aud_ref_clk", .name = "aud_ref_clk" },
224*4882a593Smuzhiyun { .hw = &gpll0_out_even.clkr.hw },
225*4882a593Smuzhiyun { .fw_name = "core_bi_pll_test_se" },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
229*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
230*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
231*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
232*4882a593Smuzhiyun { }
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
236*4882a593Smuzhiyun .cmd_rcgr = 0x48014,
237*4882a593Smuzhiyun .mnd_width = 0,
238*4882a593Smuzhiyun .hid_width = 5,
239*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
240*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
241*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
242*4882a593Smuzhiyun .name = "gcc_cpuss_ahb_clk_src",
243*4882a593Smuzhiyun .parent_data = gcc_parents_0,
244*4882a593Smuzhiyun .num_parents = 4,
245*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
246*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
247*4882a593Smuzhiyun },
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_emac_ptp_clk_src[] = {
251*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
252*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
253*4882a593Smuzhiyun F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
254*4882a593Smuzhiyun F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
255*4882a593Smuzhiyun { }
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static struct clk_rcg2 gcc_emac_ptp_clk_src = {
259*4882a593Smuzhiyun .cmd_rcgr = 0x6038,
260*4882a593Smuzhiyun .mnd_width = 0,
261*4882a593Smuzhiyun .hid_width = 5,
262*4882a593Smuzhiyun .parent_map = gcc_parent_map_5,
263*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_emac_ptp_clk_src,
264*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
265*4882a593Smuzhiyun .name = "gcc_emac_ptp_clk_src",
266*4882a593Smuzhiyun .parent_data = gcc_parents_5,
267*4882a593Smuzhiyun .num_parents = 5,
268*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
269*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_emac_rgmii_clk_src[] = {
274*4882a593Smuzhiyun F(2500000, P_BI_TCXO, 1, 25, 192),
275*4882a593Smuzhiyun F(5000000, P_BI_TCXO, 1, 25, 96),
276*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
277*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
278*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
279*4882a593Smuzhiyun F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
280*4882a593Smuzhiyun F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
281*4882a593Smuzhiyun { }
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static struct clk_rcg2 gcc_emac_rgmii_clk_src = {
285*4882a593Smuzhiyun .cmd_rcgr = 0x601c,
286*4882a593Smuzhiyun .mnd_width = 8,
287*4882a593Smuzhiyun .hid_width = 5,
288*4882a593Smuzhiyun .parent_map = gcc_parent_map_5,
289*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_emac_rgmii_clk_src,
290*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
291*4882a593Smuzhiyun .name = "gcc_emac_rgmii_clk_src",
292*4882a593Smuzhiyun .parent_data = gcc_parents_5,
293*4882a593Smuzhiyun .num_parents = 5,
294*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
295*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
300*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
301*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
302*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
303*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
304*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
305*4882a593Smuzhiyun { }
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp1_clk_src = {
309*4882a593Smuzhiyun .cmd_rcgr = 0x64004,
310*4882a593Smuzhiyun .mnd_width = 8,
311*4882a593Smuzhiyun .hid_width = 5,
312*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
313*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_clk_src,
314*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
315*4882a593Smuzhiyun .name = "gcc_gp1_clk_src",
316*4882a593Smuzhiyun .parent_data = gcc_parents_1,
317*4882a593Smuzhiyun .num_parents = 5,
318*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
319*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
320*4882a593Smuzhiyun },
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp2_clk_src = {
324*4882a593Smuzhiyun .cmd_rcgr = 0x65004,
325*4882a593Smuzhiyun .mnd_width = 8,
326*4882a593Smuzhiyun .hid_width = 5,
327*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
328*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_clk_src,
329*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
330*4882a593Smuzhiyun .name = "gcc_gp2_clk_src",
331*4882a593Smuzhiyun .parent_data = gcc_parents_1,
332*4882a593Smuzhiyun .num_parents = 5,
333*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
334*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
335*4882a593Smuzhiyun },
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp3_clk_src = {
339*4882a593Smuzhiyun .cmd_rcgr = 0x66004,
340*4882a593Smuzhiyun .mnd_width = 8,
341*4882a593Smuzhiyun .hid_width = 5,
342*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
343*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_clk_src,
344*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
345*4882a593Smuzhiyun .name = "gcc_gp3_clk_src",
346*4882a593Smuzhiyun .parent_data = gcc_parents_1,
347*4882a593Smuzhiyun .num_parents = 5,
348*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
349*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
350*4882a593Smuzhiyun },
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
354*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
355*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
356*4882a593Smuzhiyun { }
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
360*4882a593Smuzhiyun .cmd_rcgr = 0x6b02c,
361*4882a593Smuzhiyun .mnd_width = 16,
362*4882a593Smuzhiyun .hid_width = 5,
363*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
364*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
365*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
366*4882a593Smuzhiyun .name = "gcc_pcie_0_aux_clk_src",
367*4882a593Smuzhiyun .parent_data = gcc_parents_2,
368*4882a593Smuzhiyun .num_parents = 3,
369*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
370*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
371*4882a593Smuzhiyun },
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
375*4882a593Smuzhiyun .cmd_rcgr = 0x8d02c,
376*4882a593Smuzhiyun .mnd_width = 16,
377*4882a593Smuzhiyun .hid_width = 5,
378*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
379*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
380*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
381*4882a593Smuzhiyun .name = "gcc_pcie_1_aux_clk_src",
382*4882a593Smuzhiyun .parent_data = gcc_parents_2,
383*4882a593Smuzhiyun .num_parents = 3,
384*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
385*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
386*4882a593Smuzhiyun },
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
390*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
391*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
392*4882a593Smuzhiyun { }
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
396*4882a593Smuzhiyun .cmd_rcgr = 0x6f014,
397*4882a593Smuzhiyun .mnd_width = 0,
398*4882a593Smuzhiyun .hid_width = 5,
399*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
400*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
401*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
402*4882a593Smuzhiyun .name = "gcc_pcie_phy_refgen_clk_src",
403*4882a593Smuzhiyun .parent_data = gcc_parents_0,
404*4882a593Smuzhiyun .num_parents = 4,
405*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
406*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
407*4882a593Smuzhiyun },
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
411*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
412*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
413*4882a593Smuzhiyun F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
414*4882a593Smuzhiyun { }
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun static struct clk_rcg2 gcc_pdm2_clk_src = {
418*4882a593Smuzhiyun .cmd_rcgr = 0x33010,
419*4882a593Smuzhiyun .mnd_width = 0,
420*4882a593Smuzhiyun .hid_width = 5,
421*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
422*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pdm2_clk_src,
423*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
424*4882a593Smuzhiyun .name = "gcc_pdm2_clk_src",
425*4882a593Smuzhiyun .parent_data = gcc_parents_0,
426*4882a593Smuzhiyun .num_parents = 4,
427*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
428*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
429*4882a593Smuzhiyun },
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
433*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
434*4882a593Smuzhiyun F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
435*4882a593Smuzhiyun F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
436*4882a593Smuzhiyun F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
437*4882a593Smuzhiyun { }
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static struct clk_rcg2 gcc_qspi_core_clk_src = {
441*4882a593Smuzhiyun .cmd_rcgr = 0x4b008,
442*4882a593Smuzhiyun .mnd_width = 0,
443*4882a593Smuzhiyun .hid_width = 5,
444*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
445*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qspi_core_clk_src,
446*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
447*4882a593Smuzhiyun .name = "gcc_qspi_core_clk_src",
448*4882a593Smuzhiyun .parent_data = gcc_parents_0,
449*4882a593Smuzhiyun .num_parents = 4,
450*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
451*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
452*4882a593Smuzhiyun },
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
456*4882a593Smuzhiyun F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
457*4882a593Smuzhiyun F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
458*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
459*4882a593Smuzhiyun F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
460*4882a593Smuzhiyun F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
461*4882a593Smuzhiyun F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
462*4882a593Smuzhiyun F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
463*4882a593Smuzhiyun F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
464*4882a593Smuzhiyun F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
465*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
466*4882a593Smuzhiyun F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
467*4882a593Smuzhiyun F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
468*4882a593Smuzhiyun F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
469*4882a593Smuzhiyun F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
470*4882a593Smuzhiyun F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
471*4882a593Smuzhiyun { }
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
475*4882a593Smuzhiyun .cmd_rcgr = 0x17148,
476*4882a593Smuzhiyun .mnd_width = 16,
477*4882a593Smuzhiyun .hid_width = 5,
478*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
479*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
480*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
481*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s0_clk_src",
482*4882a593Smuzhiyun .parent_data = gcc_parents_0,
483*4882a593Smuzhiyun .num_parents = 4,
484*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
485*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
486*4882a593Smuzhiyun },
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
490*4882a593Smuzhiyun .cmd_rcgr = 0x17278,
491*4882a593Smuzhiyun .mnd_width = 16,
492*4882a593Smuzhiyun .hid_width = 5,
493*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
494*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
495*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
496*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s1_clk_src",
497*4882a593Smuzhiyun .parent_data = gcc_parents_0,
498*4882a593Smuzhiyun .num_parents = 4,
499*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
500*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
501*4882a593Smuzhiyun },
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
505*4882a593Smuzhiyun .cmd_rcgr = 0x173a8,
506*4882a593Smuzhiyun .mnd_width = 16,
507*4882a593Smuzhiyun .hid_width = 5,
508*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
509*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
510*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
511*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s2_clk_src",
512*4882a593Smuzhiyun .parent_data = gcc_parents_0,
513*4882a593Smuzhiyun .num_parents = 4,
514*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
515*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
516*4882a593Smuzhiyun },
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
520*4882a593Smuzhiyun .cmd_rcgr = 0x174d8,
521*4882a593Smuzhiyun .mnd_width = 16,
522*4882a593Smuzhiyun .hid_width = 5,
523*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
524*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
525*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
526*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s3_clk_src",
527*4882a593Smuzhiyun .parent_data = gcc_parents_0,
528*4882a593Smuzhiyun .num_parents = 4,
529*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
530*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
535*4882a593Smuzhiyun .cmd_rcgr = 0x17608,
536*4882a593Smuzhiyun .mnd_width = 16,
537*4882a593Smuzhiyun .hid_width = 5,
538*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
539*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
540*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
541*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s4_clk_src",
542*4882a593Smuzhiyun .parent_data = gcc_parents_0,
543*4882a593Smuzhiyun .num_parents = 4,
544*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
545*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
546*4882a593Smuzhiyun },
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
550*4882a593Smuzhiyun .cmd_rcgr = 0x17738,
551*4882a593Smuzhiyun .mnd_width = 16,
552*4882a593Smuzhiyun .hid_width = 5,
553*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
554*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
555*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
556*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s5_clk_src",
557*4882a593Smuzhiyun .parent_data = gcc_parents_0,
558*4882a593Smuzhiyun .num_parents = 4,
559*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
560*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
561*4882a593Smuzhiyun },
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
565*4882a593Smuzhiyun .cmd_rcgr = 0x17868,
566*4882a593Smuzhiyun .mnd_width = 16,
567*4882a593Smuzhiyun .hid_width = 5,
568*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
569*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
570*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
571*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s6_clk_src",
572*4882a593Smuzhiyun .parent_data = gcc_parents_0,
573*4882a593Smuzhiyun .num_parents = 4,
574*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
575*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
576*4882a593Smuzhiyun },
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
580*4882a593Smuzhiyun .cmd_rcgr = 0x17998,
581*4882a593Smuzhiyun .mnd_width = 16,
582*4882a593Smuzhiyun .hid_width = 5,
583*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
584*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
585*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
586*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s7_clk_src",
587*4882a593Smuzhiyun .parent_data = gcc_parents_0,
588*4882a593Smuzhiyun .num_parents = 4,
589*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
590*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
591*4882a593Smuzhiyun },
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
595*4882a593Smuzhiyun .cmd_rcgr = 0x18148,
596*4882a593Smuzhiyun .mnd_width = 16,
597*4882a593Smuzhiyun .hid_width = 5,
598*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
599*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
600*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
601*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s0_clk_src",
602*4882a593Smuzhiyun .parent_data = gcc_parents_0,
603*4882a593Smuzhiyun .num_parents = 4,
604*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
605*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
606*4882a593Smuzhiyun },
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
610*4882a593Smuzhiyun .cmd_rcgr = 0x18278,
611*4882a593Smuzhiyun .mnd_width = 16,
612*4882a593Smuzhiyun .hid_width = 5,
613*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
614*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
615*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
616*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s1_clk_src",
617*4882a593Smuzhiyun .parent_data = gcc_parents_0,
618*4882a593Smuzhiyun .num_parents = 4,
619*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
620*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
621*4882a593Smuzhiyun },
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
625*4882a593Smuzhiyun .cmd_rcgr = 0x183a8,
626*4882a593Smuzhiyun .mnd_width = 16,
627*4882a593Smuzhiyun .hid_width = 5,
628*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
629*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
630*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
631*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s2_clk_src",
632*4882a593Smuzhiyun .parent_data = gcc_parents_0,
633*4882a593Smuzhiyun .num_parents = 4,
634*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
635*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
636*4882a593Smuzhiyun },
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
640*4882a593Smuzhiyun .cmd_rcgr = 0x184d8,
641*4882a593Smuzhiyun .mnd_width = 16,
642*4882a593Smuzhiyun .hid_width = 5,
643*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
644*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
645*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
646*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s3_clk_src",
647*4882a593Smuzhiyun .parent_data = gcc_parents_0,
648*4882a593Smuzhiyun .num_parents = 4,
649*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
650*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
651*4882a593Smuzhiyun },
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
655*4882a593Smuzhiyun .cmd_rcgr = 0x18608,
656*4882a593Smuzhiyun .mnd_width = 16,
657*4882a593Smuzhiyun .hid_width = 5,
658*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
659*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
660*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
661*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s4_clk_src",
662*4882a593Smuzhiyun .parent_data = gcc_parents_0,
663*4882a593Smuzhiyun .num_parents = 4,
664*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
665*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
666*4882a593Smuzhiyun },
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
670*4882a593Smuzhiyun .cmd_rcgr = 0x18738,
671*4882a593Smuzhiyun .mnd_width = 16,
672*4882a593Smuzhiyun .hid_width = 5,
673*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
674*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
675*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
676*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s5_clk_src",
677*4882a593Smuzhiyun .parent_data = gcc_parents_0,
678*4882a593Smuzhiyun .num_parents = 4,
679*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
680*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
681*4882a593Smuzhiyun },
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
685*4882a593Smuzhiyun .cmd_rcgr = 0x1e148,
686*4882a593Smuzhiyun .mnd_width = 16,
687*4882a593Smuzhiyun .hid_width = 5,
688*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
689*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
690*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
691*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s0_clk_src",
692*4882a593Smuzhiyun .parent_data = gcc_parents_0,
693*4882a593Smuzhiyun .num_parents = 4,
694*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
695*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
696*4882a593Smuzhiyun },
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
700*4882a593Smuzhiyun .cmd_rcgr = 0x1e278,
701*4882a593Smuzhiyun .mnd_width = 16,
702*4882a593Smuzhiyun .hid_width = 5,
703*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
704*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
705*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
706*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s1_clk_src",
707*4882a593Smuzhiyun .parent_data = gcc_parents_0,
708*4882a593Smuzhiyun .num_parents = 4,
709*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
710*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
711*4882a593Smuzhiyun },
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
715*4882a593Smuzhiyun .cmd_rcgr = 0x1e3a8,
716*4882a593Smuzhiyun .mnd_width = 16,
717*4882a593Smuzhiyun .hid_width = 5,
718*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
719*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
720*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
721*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s2_clk_src",
722*4882a593Smuzhiyun .parent_data = gcc_parents_0,
723*4882a593Smuzhiyun .num_parents = 4,
724*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
725*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
726*4882a593Smuzhiyun },
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
730*4882a593Smuzhiyun .cmd_rcgr = 0x1e4d8,
731*4882a593Smuzhiyun .mnd_width = 16,
732*4882a593Smuzhiyun .hid_width = 5,
733*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
734*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
735*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
736*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s3_clk_src",
737*4882a593Smuzhiyun .parent_data = gcc_parents_0,
738*4882a593Smuzhiyun .num_parents = 4,
739*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
740*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
741*4882a593Smuzhiyun },
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
745*4882a593Smuzhiyun .cmd_rcgr = 0x1e608,
746*4882a593Smuzhiyun .mnd_width = 16,
747*4882a593Smuzhiyun .hid_width = 5,
748*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
749*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
750*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
751*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s4_clk_src",
752*4882a593Smuzhiyun .parent_data = gcc_parents_0,
753*4882a593Smuzhiyun .num_parents = 4,
754*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
755*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
756*4882a593Smuzhiyun },
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
760*4882a593Smuzhiyun .cmd_rcgr = 0x1e738,
761*4882a593Smuzhiyun .mnd_width = 16,
762*4882a593Smuzhiyun .hid_width = 5,
763*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
764*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
765*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
766*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s5_clk_src",
767*4882a593Smuzhiyun .parent_data = gcc_parents_0,
768*4882a593Smuzhiyun .num_parents = 4,
769*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
770*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
771*4882a593Smuzhiyun },
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
775*4882a593Smuzhiyun F(400000, P_BI_TCXO, 12, 1, 4),
776*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
777*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
778*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
779*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
780*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
781*4882a593Smuzhiyun F(202000000, P_GPLL9_OUT_MAIN, 4, 0, 0),
782*4882a593Smuzhiyun { }
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
786*4882a593Smuzhiyun .cmd_rcgr = 0x1400c,
787*4882a593Smuzhiyun .mnd_width = 8,
788*4882a593Smuzhiyun .hid_width = 5,
789*4882a593Smuzhiyun .parent_map = gcc_parent_map_6,
790*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
791*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
792*4882a593Smuzhiyun .name = "gcc_sdcc2_apps_clk_src",
793*4882a593Smuzhiyun .parent_data = gcc_parents_6,
794*4882a593Smuzhiyun .num_parents = 5,
795*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
796*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
797*4882a593Smuzhiyun },
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
801*4882a593Smuzhiyun F(400000, P_BI_TCXO, 12, 1, 4),
802*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
803*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
804*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
805*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
806*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
807*4882a593Smuzhiyun { }
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
811*4882a593Smuzhiyun .cmd_rcgr = 0x1600c,
812*4882a593Smuzhiyun .mnd_width = 8,
813*4882a593Smuzhiyun .hid_width = 5,
814*4882a593Smuzhiyun .parent_map = gcc_parent_map_3,
815*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
816*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
817*4882a593Smuzhiyun .name = "gcc_sdcc4_apps_clk_src",
818*4882a593Smuzhiyun .parent_data = gcc_parents_3,
819*4882a593Smuzhiyun .num_parents = 3,
820*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
821*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
822*4882a593Smuzhiyun },
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
826*4882a593Smuzhiyun F(105495, P_BI_TCXO, 2, 1, 91),
827*4882a593Smuzhiyun { }
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun static struct clk_rcg2 gcc_tsif_ref_clk_src = {
831*4882a593Smuzhiyun .cmd_rcgr = 0x36010,
832*4882a593Smuzhiyun .mnd_width = 8,
833*4882a593Smuzhiyun .hid_width = 5,
834*4882a593Smuzhiyun .parent_map = gcc_parent_map_7,
835*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
836*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
837*4882a593Smuzhiyun .name = "gcc_tsif_ref_clk_src",
838*4882a593Smuzhiyun .parent_data = gcc_parents_7,
839*4882a593Smuzhiyun .num_parents = 5,
840*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
841*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
842*4882a593Smuzhiyun },
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
846*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
847*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
848*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
849*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
850*4882a593Smuzhiyun F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
851*4882a593Smuzhiyun { }
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
855*4882a593Smuzhiyun .cmd_rcgr = 0x75020,
856*4882a593Smuzhiyun .mnd_width = 8,
857*4882a593Smuzhiyun .hid_width = 5,
858*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
859*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
860*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
861*4882a593Smuzhiyun .name = "gcc_ufs_card_axi_clk_src",
862*4882a593Smuzhiyun .parent_data = gcc_parents_0,
863*4882a593Smuzhiyun .num_parents = 4,
864*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
865*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
866*4882a593Smuzhiyun },
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
870*4882a593Smuzhiyun F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
871*4882a593Smuzhiyun F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
872*4882a593Smuzhiyun F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
873*4882a593Smuzhiyun F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
874*4882a593Smuzhiyun { }
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
878*4882a593Smuzhiyun .cmd_rcgr = 0x75060,
879*4882a593Smuzhiyun .mnd_width = 0,
880*4882a593Smuzhiyun .hid_width = 5,
881*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
882*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
883*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
884*4882a593Smuzhiyun .name = "gcc_ufs_card_ice_core_clk_src",
885*4882a593Smuzhiyun .parent_data = gcc_parents_0,
886*4882a593Smuzhiyun .num_parents = 4,
887*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
888*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
889*4882a593Smuzhiyun },
890*4882a593Smuzhiyun };
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src[] = {
893*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
894*4882a593Smuzhiyun { }
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
898*4882a593Smuzhiyun .cmd_rcgr = 0x75094,
899*4882a593Smuzhiyun .mnd_width = 0,
900*4882a593Smuzhiyun .hid_width = 5,
901*4882a593Smuzhiyun .parent_map = gcc_parent_map_4,
902*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
903*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
904*4882a593Smuzhiyun .name = "gcc_ufs_card_phy_aux_clk_src",
905*4882a593Smuzhiyun .parent_data = gcc_parents_4,
906*4882a593Smuzhiyun .num_parents = 2,
907*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
908*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
909*4882a593Smuzhiyun },
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
913*4882a593Smuzhiyun F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
914*4882a593Smuzhiyun F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
915*4882a593Smuzhiyun F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
916*4882a593Smuzhiyun { }
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
920*4882a593Smuzhiyun .cmd_rcgr = 0x75078,
921*4882a593Smuzhiyun .mnd_width = 0,
922*4882a593Smuzhiyun .hid_width = 5,
923*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
924*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
925*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
926*4882a593Smuzhiyun .name = "gcc_ufs_card_unipro_core_clk_src",
927*4882a593Smuzhiyun .parent_data = gcc_parents_0,
928*4882a593Smuzhiyun .num_parents = 4,
929*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
930*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
931*4882a593Smuzhiyun },
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
935*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
936*4882a593Smuzhiyun F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
937*4882a593Smuzhiyun F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
938*4882a593Smuzhiyun F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
939*4882a593Smuzhiyun F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
940*4882a593Smuzhiyun { }
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
944*4882a593Smuzhiyun .cmd_rcgr = 0x77020,
945*4882a593Smuzhiyun .mnd_width = 8,
946*4882a593Smuzhiyun .hid_width = 5,
947*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
948*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
949*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
950*4882a593Smuzhiyun .name = "gcc_ufs_phy_axi_clk_src",
951*4882a593Smuzhiyun .parent_data = gcc_parents_0,
952*4882a593Smuzhiyun .num_parents = 4,
953*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
954*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
955*4882a593Smuzhiyun },
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
959*4882a593Smuzhiyun .cmd_rcgr = 0x77060,
960*4882a593Smuzhiyun .mnd_width = 0,
961*4882a593Smuzhiyun .hid_width = 5,
962*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
963*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
964*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
965*4882a593Smuzhiyun .name = "gcc_ufs_phy_ice_core_clk_src",
966*4882a593Smuzhiyun .parent_data = gcc_parents_0,
967*4882a593Smuzhiyun .num_parents = 4,
968*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
969*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
970*4882a593Smuzhiyun },
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
974*4882a593Smuzhiyun .cmd_rcgr = 0x77094,
975*4882a593Smuzhiyun .mnd_width = 0,
976*4882a593Smuzhiyun .hid_width = 5,
977*4882a593Smuzhiyun .parent_map = gcc_parent_map_4,
978*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
979*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
980*4882a593Smuzhiyun .name = "gcc_ufs_phy_phy_aux_clk_src",
981*4882a593Smuzhiyun .parent_data = gcc_parents_4,
982*4882a593Smuzhiyun .num_parents = 2,
983*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
984*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
985*4882a593Smuzhiyun },
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
989*4882a593Smuzhiyun .cmd_rcgr = 0x77078,
990*4882a593Smuzhiyun .mnd_width = 0,
991*4882a593Smuzhiyun .hid_width = 5,
992*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
993*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
994*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
995*4882a593Smuzhiyun .name = "gcc_ufs_phy_unipro_core_clk_src",
996*4882a593Smuzhiyun .parent_data = gcc_parents_0,
997*4882a593Smuzhiyun .num_parents = 4,
998*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
999*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1000*4882a593Smuzhiyun },
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
1004*4882a593Smuzhiyun F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
1005*4882a593Smuzhiyun F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
1006*4882a593Smuzhiyun F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
1007*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
1008*4882a593Smuzhiyun F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
1009*4882a593Smuzhiyun { }
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
1013*4882a593Smuzhiyun .cmd_rcgr = 0xf01c,
1014*4882a593Smuzhiyun .mnd_width = 8,
1015*4882a593Smuzhiyun .hid_width = 5,
1016*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
1017*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
1018*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1019*4882a593Smuzhiyun .name = "gcc_usb30_prim_master_clk_src",
1020*4882a593Smuzhiyun .parent_data = gcc_parents_0,
1021*4882a593Smuzhiyun .num_parents = 4,
1022*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1023*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1024*4882a593Smuzhiyun },
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
1028*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
1029*4882a593Smuzhiyun F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
1030*4882a593Smuzhiyun F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
1031*4882a593Smuzhiyun { }
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
1035*4882a593Smuzhiyun .cmd_rcgr = 0xf034,
1036*4882a593Smuzhiyun .mnd_width = 0,
1037*4882a593Smuzhiyun .hid_width = 5,
1038*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
1039*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
1040*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1041*4882a593Smuzhiyun .name = "gcc_usb30_prim_mock_utmi_clk_src",
1042*4882a593Smuzhiyun .parent_data = gcc_parents_0,
1043*4882a593Smuzhiyun .num_parents = 4,
1044*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1045*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1046*4882a593Smuzhiyun },
1047*4882a593Smuzhiyun };
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
1050*4882a593Smuzhiyun .cmd_rcgr = 0x1001c,
1051*4882a593Smuzhiyun .mnd_width = 8,
1052*4882a593Smuzhiyun .hid_width = 5,
1053*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
1054*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
1055*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1056*4882a593Smuzhiyun .name = "gcc_usb30_sec_master_clk_src",
1057*4882a593Smuzhiyun .parent_data = gcc_parents_0,
1058*4882a593Smuzhiyun .num_parents = 4,
1059*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1060*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1061*4882a593Smuzhiyun },
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
1065*4882a593Smuzhiyun .cmd_rcgr = 0x10034,
1066*4882a593Smuzhiyun .mnd_width = 0,
1067*4882a593Smuzhiyun .hid_width = 5,
1068*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
1069*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
1070*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1071*4882a593Smuzhiyun .name = "gcc_usb30_sec_mock_utmi_clk_src",
1072*4882a593Smuzhiyun .parent_data = gcc_parents_0,
1073*4882a593Smuzhiyun .num_parents = 4,
1074*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1075*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1076*4882a593Smuzhiyun },
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
1080*4882a593Smuzhiyun .cmd_rcgr = 0xf060,
1081*4882a593Smuzhiyun .mnd_width = 0,
1082*4882a593Smuzhiyun .hid_width = 5,
1083*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
1084*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
1085*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1086*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_aux_clk_src",
1087*4882a593Smuzhiyun .parent_data = gcc_parents_2,
1088*4882a593Smuzhiyun .num_parents = 3,
1089*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1090*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1091*4882a593Smuzhiyun },
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
1095*4882a593Smuzhiyun .cmd_rcgr = 0x10060,
1096*4882a593Smuzhiyun .mnd_width = 0,
1097*4882a593Smuzhiyun .hid_width = 5,
1098*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
1099*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
1100*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1101*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_aux_clk_src",
1102*4882a593Smuzhiyun .parent_data = gcc_parents_2,
1103*4882a593Smuzhiyun .num_parents = 3,
1104*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1105*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1106*4882a593Smuzhiyun },
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
1110*4882a593Smuzhiyun .halt_reg = 0x90018,
1111*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1112*4882a593Smuzhiyun .clkr = {
1113*4882a593Smuzhiyun .enable_reg = 0x90018,
1114*4882a593Smuzhiyun .enable_mask = BIT(0),
1115*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1116*4882a593Smuzhiyun .name = "gcc_aggre_noc_pcie_tbu_clk",
1117*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1118*4882a593Smuzhiyun },
1119*4882a593Smuzhiyun },
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
1123*4882a593Smuzhiyun .halt_reg = 0x750c0,
1124*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1125*4882a593Smuzhiyun .hwcg_reg = 0x750c0,
1126*4882a593Smuzhiyun .hwcg_bit = 1,
1127*4882a593Smuzhiyun .clkr = {
1128*4882a593Smuzhiyun .enable_reg = 0x750c0,
1129*4882a593Smuzhiyun .enable_mask = BIT(0),
1130*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1131*4882a593Smuzhiyun .name = "gcc_aggre_ufs_card_axi_clk",
1132*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1133*4882a593Smuzhiyun &gcc_ufs_card_axi_clk_src.clkr.hw },
1134*4882a593Smuzhiyun .num_parents = 1,
1135*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1136*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1137*4882a593Smuzhiyun },
1138*4882a593Smuzhiyun },
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
1142*4882a593Smuzhiyun .halt_reg = 0x750c0,
1143*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1144*4882a593Smuzhiyun .hwcg_reg = 0x750c0,
1145*4882a593Smuzhiyun .hwcg_bit = 1,
1146*4882a593Smuzhiyun .clkr = {
1147*4882a593Smuzhiyun .enable_reg = 0x750c0,
1148*4882a593Smuzhiyun .enable_mask = BIT(1),
1149*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1150*4882a593Smuzhiyun .name = "gcc_aggre_ufs_card_axi_hw_ctl_clk",
1151*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1152*4882a593Smuzhiyun &gcc_aggre_ufs_card_axi_clk.clkr.hw },
1153*4882a593Smuzhiyun .num_parents = 1,
1154*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1155*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
1156*4882a593Smuzhiyun },
1157*4882a593Smuzhiyun },
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
1161*4882a593Smuzhiyun .halt_reg = 0x770c0,
1162*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1163*4882a593Smuzhiyun .hwcg_reg = 0x770c0,
1164*4882a593Smuzhiyun .hwcg_bit = 1,
1165*4882a593Smuzhiyun .clkr = {
1166*4882a593Smuzhiyun .enable_reg = 0x770c0,
1167*4882a593Smuzhiyun .enable_mask = BIT(0),
1168*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1169*4882a593Smuzhiyun .name = "gcc_aggre_ufs_phy_axi_clk",
1170*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1171*4882a593Smuzhiyun &gcc_ufs_phy_axi_clk_src.clkr.hw },
1172*4882a593Smuzhiyun .num_parents = 1,
1173*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1174*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1175*4882a593Smuzhiyun },
1176*4882a593Smuzhiyun },
1177*4882a593Smuzhiyun };
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
1180*4882a593Smuzhiyun .halt_reg = 0x770c0,
1181*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1182*4882a593Smuzhiyun .hwcg_reg = 0x770c0,
1183*4882a593Smuzhiyun .hwcg_bit = 1,
1184*4882a593Smuzhiyun .clkr = {
1185*4882a593Smuzhiyun .enable_reg = 0x770c0,
1186*4882a593Smuzhiyun .enable_mask = BIT(1),
1187*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1188*4882a593Smuzhiyun .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
1189*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1190*4882a593Smuzhiyun &gcc_aggre_ufs_phy_axi_clk.clkr.hw },
1191*4882a593Smuzhiyun .num_parents = 1,
1192*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1193*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
1194*4882a593Smuzhiyun },
1195*4882a593Smuzhiyun },
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
1199*4882a593Smuzhiyun .halt_reg = 0xf07c,
1200*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1201*4882a593Smuzhiyun .clkr = {
1202*4882a593Smuzhiyun .enable_reg = 0xf07c,
1203*4882a593Smuzhiyun .enable_mask = BIT(0),
1204*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1205*4882a593Smuzhiyun .name = "gcc_aggre_usb3_prim_axi_clk",
1206*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1207*4882a593Smuzhiyun &gcc_usb30_prim_master_clk_src.clkr.hw },
1208*4882a593Smuzhiyun .num_parents = 1,
1209*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1210*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1211*4882a593Smuzhiyun },
1212*4882a593Smuzhiyun },
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
1216*4882a593Smuzhiyun .halt_reg = 0x1007c,
1217*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1218*4882a593Smuzhiyun .clkr = {
1219*4882a593Smuzhiyun .enable_reg = 0x1007c,
1220*4882a593Smuzhiyun .enable_mask = BIT(0),
1221*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1222*4882a593Smuzhiyun .name = "gcc_aggre_usb3_sec_axi_clk",
1223*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1224*4882a593Smuzhiyun &gcc_usb30_sec_master_clk_src.clkr.hw },
1225*4882a593Smuzhiyun .num_parents = 1,
1226*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1227*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1228*4882a593Smuzhiyun },
1229*4882a593Smuzhiyun },
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1233*4882a593Smuzhiyun .halt_reg = 0x38004,
1234*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1235*4882a593Smuzhiyun .hwcg_reg = 0x38004,
1236*4882a593Smuzhiyun .hwcg_bit = 1,
1237*4882a593Smuzhiyun .clkr = {
1238*4882a593Smuzhiyun .enable_reg = 0x52004,
1239*4882a593Smuzhiyun .enable_mask = BIT(10),
1240*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1241*4882a593Smuzhiyun .name = "gcc_boot_rom_ahb_clk",
1242*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1243*4882a593Smuzhiyun },
1244*4882a593Smuzhiyun },
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /*
1248*4882a593Smuzhiyun * Clock ON depends on external parent 'config noc', so cant poll
1249*4882a593Smuzhiyun * delay and also mark as crtitical for camss boot
1250*4882a593Smuzhiyun */
1251*4882a593Smuzhiyun static struct clk_branch gcc_camera_ahb_clk = {
1252*4882a593Smuzhiyun .halt_reg = 0xb008,
1253*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1254*4882a593Smuzhiyun .hwcg_reg = 0xb008,
1255*4882a593Smuzhiyun .hwcg_bit = 1,
1256*4882a593Smuzhiyun .clkr = {
1257*4882a593Smuzhiyun .enable_reg = 0xb008,
1258*4882a593Smuzhiyun .enable_mask = BIT(0),
1259*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1260*4882a593Smuzhiyun .name = "gcc_camera_ahb_clk",
1261*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1262*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1263*4882a593Smuzhiyun },
1264*4882a593Smuzhiyun },
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun static struct clk_branch gcc_camera_hf_axi_clk = {
1268*4882a593Smuzhiyun .halt_reg = 0xb030,
1269*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1270*4882a593Smuzhiyun .clkr = {
1271*4882a593Smuzhiyun .enable_reg = 0xb030,
1272*4882a593Smuzhiyun .enable_mask = BIT(0),
1273*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1274*4882a593Smuzhiyun .name = "gcc_camera_hf_axi_clk",
1275*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1276*4882a593Smuzhiyun },
1277*4882a593Smuzhiyun },
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun static struct clk_branch gcc_camera_sf_axi_clk = {
1281*4882a593Smuzhiyun .halt_reg = 0xb034,
1282*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1283*4882a593Smuzhiyun .clkr = {
1284*4882a593Smuzhiyun .enable_reg = 0xb034,
1285*4882a593Smuzhiyun .enable_mask = BIT(0),
1286*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1287*4882a593Smuzhiyun .name = "gcc_camera_sf_axi_clk",
1288*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1289*4882a593Smuzhiyun },
1290*4882a593Smuzhiyun },
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* XO critical input to camss, so no need to poll */
1294*4882a593Smuzhiyun static struct clk_branch gcc_camera_xo_clk = {
1295*4882a593Smuzhiyun .halt_reg = 0xb044,
1296*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1297*4882a593Smuzhiyun .clkr = {
1298*4882a593Smuzhiyun .enable_reg = 0xb044,
1299*4882a593Smuzhiyun .enable_mask = BIT(0),
1300*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1301*4882a593Smuzhiyun .name = "gcc_camera_xo_clk",
1302*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1303*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1304*4882a593Smuzhiyun },
1305*4882a593Smuzhiyun },
1306*4882a593Smuzhiyun };
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
1309*4882a593Smuzhiyun .halt_reg = 0xf078,
1310*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1311*4882a593Smuzhiyun .clkr = {
1312*4882a593Smuzhiyun .enable_reg = 0xf078,
1313*4882a593Smuzhiyun .enable_mask = BIT(0),
1314*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1315*4882a593Smuzhiyun .name = "gcc_cfg_noc_usb3_prim_axi_clk",
1316*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1317*4882a593Smuzhiyun &gcc_usb30_prim_master_clk_src.clkr.hw },
1318*4882a593Smuzhiyun .num_parents = 1,
1319*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1320*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1321*4882a593Smuzhiyun },
1322*4882a593Smuzhiyun },
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
1326*4882a593Smuzhiyun .halt_reg = 0x10078,
1327*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1328*4882a593Smuzhiyun .clkr = {
1329*4882a593Smuzhiyun .enable_reg = 0x10078,
1330*4882a593Smuzhiyun .enable_mask = BIT(0),
1331*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1332*4882a593Smuzhiyun .name = "gcc_cfg_noc_usb3_sec_axi_clk",
1333*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1334*4882a593Smuzhiyun &gcc_usb30_sec_master_clk_src.clkr.hw },
1335*4882a593Smuzhiyun .num_parents = 1,
1336*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1337*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1338*4882a593Smuzhiyun },
1339*4882a593Smuzhiyun },
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_ahb_clk = {
1343*4882a593Smuzhiyun .halt_reg = 0x48000,
1344*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1345*4882a593Smuzhiyun .clkr = {
1346*4882a593Smuzhiyun .enable_reg = 0x52004,
1347*4882a593Smuzhiyun .enable_mask = BIT(21),
1348*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1349*4882a593Smuzhiyun .name = "gcc_cpuss_ahb_clk",
1350*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1351*4882a593Smuzhiyun &gcc_cpuss_ahb_clk_src.clkr.hw },
1352*4882a593Smuzhiyun .num_parents = 1,
1353*4882a593Smuzhiyun /* required for cpuss */
1354*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
1355*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1356*4882a593Smuzhiyun },
1357*4882a593Smuzhiyun },
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_dvm_bus_clk = {
1361*4882a593Smuzhiyun .halt_reg = 0x48190,
1362*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1363*4882a593Smuzhiyun .clkr = {
1364*4882a593Smuzhiyun .enable_reg = 0x48190,
1365*4882a593Smuzhiyun .enable_mask = BIT(0),
1366*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1367*4882a593Smuzhiyun .name = "gcc_cpuss_dvm_bus_clk",
1368*4882a593Smuzhiyun /* required for cpuss */
1369*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1370*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1371*4882a593Smuzhiyun },
1372*4882a593Smuzhiyun },
1373*4882a593Smuzhiyun };
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_gnoc_clk = {
1376*4882a593Smuzhiyun .halt_reg = 0x48004,
1377*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1378*4882a593Smuzhiyun .hwcg_reg = 0x48004,
1379*4882a593Smuzhiyun .hwcg_bit = 1,
1380*4882a593Smuzhiyun .clkr = {
1381*4882a593Smuzhiyun .enable_reg = 0x52004,
1382*4882a593Smuzhiyun .enable_mask = BIT(22),
1383*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1384*4882a593Smuzhiyun .name = "gcc_cpuss_gnoc_clk",
1385*4882a593Smuzhiyun /* required for cpuss */
1386*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1387*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1388*4882a593Smuzhiyun },
1389*4882a593Smuzhiyun },
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_rbcpr_clk = {
1393*4882a593Smuzhiyun .halt_reg = 0x48008,
1394*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1395*4882a593Smuzhiyun .clkr = {
1396*4882a593Smuzhiyun .enable_reg = 0x48008,
1397*4882a593Smuzhiyun .enable_mask = BIT(0),
1398*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1399*4882a593Smuzhiyun .name = "gcc_cpuss_rbcpr_clk",
1400*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1401*4882a593Smuzhiyun },
1402*4882a593Smuzhiyun },
1403*4882a593Smuzhiyun };
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun static struct clk_branch gcc_ddrss_gpu_axi_clk = {
1406*4882a593Smuzhiyun .halt_reg = 0x71154,
1407*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1408*4882a593Smuzhiyun .clkr = {
1409*4882a593Smuzhiyun .enable_reg = 0x71154,
1410*4882a593Smuzhiyun .enable_mask = BIT(0),
1411*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1412*4882a593Smuzhiyun .name = "gcc_ddrss_gpu_axi_clk",
1413*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1414*4882a593Smuzhiyun },
1415*4882a593Smuzhiyun },
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /*
1419*4882a593Smuzhiyun * Clock ON depends on external parent 'config noc', so cant poll
1420*4882a593Smuzhiyun * delay and also mark as crtitical for disp boot
1421*4882a593Smuzhiyun */
1422*4882a593Smuzhiyun static struct clk_branch gcc_disp_ahb_clk = {
1423*4882a593Smuzhiyun .halt_reg = 0xb00c,
1424*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1425*4882a593Smuzhiyun .hwcg_reg = 0xb00c,
1426*4882a593Smuzhiyun .hwcg_bit = 1,
1427*4882a593Smuzhiyun .clkr = {
1428*4882a593Smuzhiyun .enable_reg = 0xb00c,
1429*4882a593Smuzhiyun .enable_mask = BIT(0),
1430*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1431*4882a593Smuzhiyun .name = "gcc_disp_ahb_clk",
1432*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1433*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1434*4882a593Smuzhiyun },
1435*4882a593Smuzhiyun },
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static struct clk_branch gcc_disp_hf_axi_clk = {
1439*4882a593Smuzhiyun .halt_reg = 0xb038,
1440*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1441*4882a593Smuzhiyun .clkr = {
1442*4882a593Smuzhiyun .enable_reg = 0xb038,
1443*4882a593Smuzhiyun .enable_mask = BIT(0),
1444*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1445*4882a593Smuzhiyun .name = "gcc_disp_hf_axi_clk",
1446*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1447*4882a593Smuzhiyun },
1448*4882a593Smuzhiyun },
1449*4882a593Smuzhiyun };
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun static struct clk_branch gcc_disp_sf_axi_clk = {
1452*4882a593Smuzhiyun .halt_reg = 0xb03c,
1453*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1454*4882a593Smuzhiyun .clkr = {
1455*4882a593Smuzhiyun .enable_reg = 0xb03c,
1456*4882a593Smuzhiyun .enable_mask = BIT(0),
1457*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1458*4882a593Smuzhiyun .name = "gcc_disp_sf_axi_clk",
1459*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1460*4882a593Smuzhiyun },
1461*4882a593Smuzhiyun },
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* XO critical input to disp, so no need to poll */
1465*4882a593Smuzhiyun static struct clk_branch gcc_disp_xo_clk = {
1466*4882a593Smuzhiyun .halt_reg = 0xb048,
1467*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1468*4882a593Smuzhiyun .clkr = {
1469*4882a593Smuzhiyun .enable_reg = 0xb048,
1470*4882a593Smuzhiyun .enable_mask = BIT(0),
1471*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1472*4882a593Smuzhiyun .name = "gcc_disp_xo_clk",
1473*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1474*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1475*4882a593Smuzhiyun },
1476*4882a593Smuzhiyun },
1477*4882a593Smuzhiyun };
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun static struct clk_branch gcc_emac_axi_clk = {
1480*4882a593Smuzhiyun .halt_reg = 0x6010,
1481*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1482*4882a593Smuzhiyun .clkr = {
1483*4882a593Smuzhiyun .enable_reg = 0x6010,
1484*4882a593Smuzhiyun .enable_mask = BIT(0),
1485*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1486*4882a593Smuzhiyun .name = "gcc_emac_axi_clk",
1487*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1488*4882a593Smuzhiyun },
1489*4882a593Smuzhiyun },
1490*4882a593Smuzhiyun };
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun static struct clk_branch gcc_emac_ptp_clk = {
1493*4882a593Smuzhiyun .halt_reg = 0x6034,
1494*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1495*4882a593Smuzhiyun .clkr = {
1496*4882a593Smuzhiyun .enable_reg = 0x6034,
1497*4882a593Smuzhiyun .enable_mask = BIT(0),
1498*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1499*4882a593Smuzhiyun .name = "gcc_emac_ptp_clk",
1500*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1501*4882a593Smuzhiyun &gcc_emac_ptp_clk_src.clkr.hw },
1502*4882a593Smuzhiyun .num_parents = 1,
1503*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1504*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1505*4882a593Smuzhiyun },
1506*4882a593Smuzhiyun },
1507*4882a593Smuzhiyun };
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun static struct clk_branch gcc_emac_rgmii_clk = {
1510*4882a593Smuzhiyun .halt_reg = 0x6018,
1511*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1512*4882a593Smuzhiyun .clkr = {
1513*4882a593Smuzhiyun .enable_reg = 0x6018,
1514*4882a593Smuzhiyun .enable_mask = BIT(0),
1515*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1516*4882a593Smuzhiyun .name = "gcc_emac_rgmii_clk",
1517*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1518*4882a593Smuzhiyun &gcc_emac_rgmii_clk_src.clkr.hw },
1519*4882a593Smuzhiyun .num_parents = 1,
1520*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1521*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1522*4882a593Smuzhiyun },
1523*4882a593Smuzhiyun },
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static struct clk_branch gcc_emac_slv_ahb_clk = {
1527*4882a593Smuzhiyun .halt_reg = 0x6014,
1528*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1529*4882a593Smuzhiyun .hwcg_reg = 0x6014,
1530*4882a593Smuzhiyun .hwcg_bit = 1,
1531*4882a593Smuzhiyun .clkr = {
1532*4882a593Smuzhiyun .enable_reg = 0x6014,
1533*4882a593Smuzhiyun .enable_mask = BIT(0),
1534*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1535*4882a593Smuzhiyun .name = "gcc_emac_slv_ahb_clk",
1536*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1537*4882a593Smuzhiyun },
1538*4882a593Smuzhiyun },
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1542*4882a593Smuzhiyun .halt_reg = 0x64000,
1543*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1544*4882a593Smuzhiyun .clkr = {
1545*4882a593Smuzhiyun .enable_reg = 0x64000,
1546*4882a593Smuzhiyun .enable_mask = BIT(0),
1547*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1548*4882a593Smuzhiyun .name = "gcc_gp1_clk",
1549*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1550*4882a593Smuzhiyun &gcc_gp1_clk_src.clkr.hw },
1551*4882a593Smuzhiyun .num_parents = 1,
1552*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1553*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1554*4882a593Smuzhiyun },
1555*4882a593Smuzhiyun },
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1559*4882a593Smuzhiyun .halt_reg = 0x65000,
1560*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1561*4882a593Smuzhiyun .clkr = {
1562*4882a593Smuzhiyun .enable_reg = 0x65000,
1563*4882a593Smuzhiyun .enable_mask = BIT(0),
1564*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1565*4882a593Smuzhiyun .name = "gcc_gp2_clk",
1566*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1567*4882a593Smuzhiyun &gcc_gp2_clk_src.clkr.hw },
1568*4882a593Smuzhiyun .num_parents = 1,
1569*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1570*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1571*4882a593Smuzhiyun },
1572*4882a593Smuzhiyun },
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1576*4882a593Smuzhiyun .halt_reg = 0x66000,
1577*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1578*4882a593Smuzhiyun .clkr = {
1579*4882a593Smuzhiyun .enable_reg = 0x66000,
1580*4882a593Smuzhiyun .enable_mask = BIT(0),
1581*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1582*4882a593Smuzhiyun .name = "gcc_gp3_clk",
1583*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1584*4882a593Smuzhiyun &gcc_gp3_clk_src.clkr.hw },
1585*4882a593Smuzhiyun .num_parents = 1,
1586*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1587*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1588*4882a593Smuzhiyun },
1589*4882a593Smuzhiyun },
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun static struct clk_branch gcc_gpu_cfg_ahb_clk = {
1593*4882a593Smuzhiyun .halt_reg = 0x71004,
1594*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1595*4882a593Smuzhiyun .hwcg_reg = 0x71004,
1596*4882a593Smuzhiyun .hwcg_bit = 1,
1597*4882a593Smuzhiyun .clkr = {
1598*4882a593Smuzhiyun .enable_reg = 0x71004,
1599*4882a593Smuzhiyun .enable_mask = BIT(0),
1600*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1601*4882a593Smuzhiyun .name = "gcc_gpu_cfg_ahb_clk",
1602*4882a593Smuzhiyun /* required for gpu */
1603*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1604*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1605*4882a593Smuzhiyun },
1606*4882a593Smuzhiyun },
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_clk_src = {
1610*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
1611*4882a593Smuzhiyun .clkr = {
1612*4882a593Smuzhiyun .enable_reg = 0x52004,
1613*4882a593Smuzhiyun .enable_mask = BIT(15),
1614*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1615*4882a593Smuzhiyun .name = "gcc_gpu_gpll0_clk_src",
1616*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1617*4882a593Smuzhiyun &gpll0.clkr.hw },
1618*4882a593Smuzhiyun .num_parents = 1,
1619*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1620*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1621*4882a593Smuzhiyun },
1622*4882a593Smuzhiyun },
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
1626*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
1627*4882a593Smuzhiyun .clkr = {
1628*4882a593Smuzhiyun .enable_reg = 0x52004,
1629*4882a593Smuzhiyun .enable_mask = BIT(16),
1630*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1631*4882a593Smuzhiyun .name = "gcc_gpu_gpll0_div_clk_src",
1632*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1633*4882a593Smuzhiyun &gpll0_out_even.clkr.hw },
1634*4882a593Smuzhiyun .num_parents = 1,
1635*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1636*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1637*4882a593Smuzhiyun },
1638*4882a593Smuzhiyun },
1639*4882a593Smuzhiyun };
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun static struct clk_branch gcc_gpu_iref_clk = {
1642*4882a593Smuzhiyun .halt_reg = 0x8c010,
1643*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1644*4882a593Smuzhiyun .clkr = {
1645*4882a593Smuzhiyun .enable_reg = 0x8c010,
1646*4882a593Smuzhiyun .enable_mask = BIT(0),
1647*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1648*4882a593Smuzhiyun .name = "gcc_gpu_iref_clk",
1649*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1650*4882a593Smuzhiyun },
1651*4882a593Smuzhiyun },
1652*4882a593Smuzhiyun };
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
1655*4882a593Smuzhiyun .halt_reg = 0x7100c,
1656*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1657*4882a593Smuzhiyun .clkr = {
1658*4882a593Smuzhiyun .enable_reg = 0x7100c,
1659*4882a593Smuzhiyun .enable_mask = BIT(0),
1660*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1661*4882a593Smuzhiyun .name = "gcc_gpu_memnoc_gfx_clk",
1662*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1663*4882a593Smuzhiyun },
1664*4882a593Smuzhiyun },
1665*4882a593Smuzhiyun };
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
1668*4882a593Smuzhiyun .halt_reg = 0x71018,
1669*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1670*4882a593Smuzhiyun .clkr = {
1671*4882a593Smuzhiyun .enable_reg = 0x71018,
1672*4882a593Smuzhiyun .enable_mask = BIT(0),
1673*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1674*4882a593Smuzhiyun .name = "gcc_gpu_snoc_dvm_gfx_clk",
1675*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1676*4882a593Smuzhiyun },
1677*4882a593Smuzhiyun },
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun static struct clk_branch gcc_npu_at_clk = {
1681*4882a593Smuzhiyun .halt_reg = 0x4d010,
1682*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1683*4882a593Smuzhiyun .clkr = {
1684*4882a593Smuzhiyun .enable_reg = 0x4d010,
1685*4882a593Smuzhiyun .enable_mask = BIT(0),
1686*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1687*4882a593Smuzhiyun .name = "gcc_npu_at_clk",
1688*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1689*4882a593Smuzhiyun },
1690*4882a593Smuzhiyun },
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun static struct clk_branch gcc_npu_axi_clk = {
1694*4882a593Smuzhiyun .halt_reg = 0x4d008,
1695*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1696*4882a593Smuzhiyun .clkr = {
1697*4882a593Smuzhiyun .enable_reg = 0x4d008,
1698*4882a593Smuzhiyun .enable_mask = BIT(0),
1699*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1700*4882a593Smuzhiyun .name = "gcc_npu_axi_clk",
1701*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1702*4882a593Smuzhiyun },
1703*4882a593Smuzhiyun },
1704*4882a593Smuzhiyun };
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun static struct clk_branch gcc_npu_cfg_ahb_clk = {
1707*4882a593Smuzhiyun .halt_reg = 0x4d004,
1708*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1709*4882a593Smuzhiyun .hwcg_reg = 0x4d004,
1710*4882a593Smuzhiyun .hwcg_bit = 1,
1711*4882a593Smuzhiyun .clkr = {
1712*4882a593Smuzhiyun .enable_reg = 0x4d004,
1713*4882a593Smuzhiyun .enable_mask = BIT(0),
1714*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1715*4882a593Smuzhiyun .name = "gcc_npu_cfg_ahb_clk",
1716*4882a593Smuzhiyun /* required for npu */
1717*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1718*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1719*4882a593Smuzhiyun },
1720*4882a593Smuzhiyun },
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun static struct clk_branch gcc_npu_gpll0_clk_src = {
1724*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
1725*4882a593Smuzhiyun .clkr = {
1726*4882a593Smuzhiyun .enable_reg = 0x52004,
1727*4882a593Smuzhiyun .enable_mask = BIT(18),
1728*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1729*4882a593Smuzhiyun .name = "gcc_npu_gpll0_clk_src",
1730*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1731*4882a593Smuzhiyun &gpll0.clkr.hw },
1732*4882a593Smuzhiyun .num_parents = 1,
1733*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1734*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1735*4882a593Smuzhiyun },
1736*4882a593Smuzhiyun },
1737*4882a593Smuzhiyun };
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun static struct clk_branch gcc_npu_gpll0_div_clk_src = {
1740*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
1741*4882a593Smuzhiyun .clkr = {
1742*4882a593Smuzhiyun .enable_reg = 0x52004,
1743*4882a593Smuzhiyun .enable_mask = BIT(19),
1744*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1745*4882a593Smuzhiyun .name = "gcc_npu_gpll0_div_clk_src",
1746*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1747*4882a593Smuzhiyun &gpll0_out_even.clkr.hw },
1748*4882a593Smuzhiyun .num_parents = 1,
1749*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1750*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1751*4882a593Smuzhiyun },
1752*4882a593Smuzhiyun },
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun static struct clk_branch gcc_npu_trig_clk = {
1756*4882a593Smuzhiyun .halt_reg = 0x4d00c,
1757*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1758*4882a593Smuzhiyun .clkr = {
1759*4882a593Smuzhiyun .enable_reg = 0x4d00c,
1760*4882a593Smuzhiyun .enable_mask = BIT(0),
1761*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1762*4882a593Smuzhiyun .name = "gcc_npu_trig_clk",
1763*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1764*4882a593Smuzhiyun },
1765*4882a593Smuzhiyun },
1766*4882a593Smuzhiyun };
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_phy_refgen_clk = {
1769*4882a593Smuzhiyun .halt_reg = 0x6f02c,
1770*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1771*4882a593Smuzhiyun .clkr = {
1772*4882a593Smuzhiyun .enable_reg = 0x6f02c,
1773*4882a593Smuzhiyun .enable_mask = BIT(0),
1774*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1775*4882a593Smuzhiyun .name = "gcc_pcie0_phy_refgen_clk",
1776*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1777*4882a593Smuzhiyun &gcc_pcie_phy_refgen_clk_src.clkr.hw },
1778*4882a593Smuzhiyun .num_parents = 1,
1779*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1780*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1781*4882a593Smuzhiyun },
1782*4882a593Smuzhiyun },
1783*4882a593Smuzhiyun };
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun static struct clk_branch gcc_pcie1_phy_refgen_clk = {
1786*4882a593Smuzhiyun .halt_reg = 0x6f030,
1787*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1788*4882a593Smuzhiyun .clkr = {
1789*4882a593Smuzhiyun .enable_reg = 0x6f030,
1790*4882a593Smuzhiyun .enable_mask = BIT(0),
1791*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1792*4882a593Smuzhiyun .name = "gcc_pcie1_phy_refgen_clk",
1793*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1794*4882a593Smuzhiyun &gcc_pcie_phy_refgen_clk_src.clkr.hw },
1795*4882a593Smuzhiyun .num_parents = 1,
1796*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1797*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1798*4882a593Smuzhiyun },
1799*4882a593Smuzhiyun },
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_aux_clk = {
1803*4882a593Smuzhiyun .halt_reg = 0x6b020,
1804*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1805*4882a593Smuzhiyun .clkr = {
1806*4882a593Smuzhiyun .enable_reg = 0x5200c,
1807*4882a593Smuzhiyun .enable_mask = BIT(3),
1808*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1809*4882a593Smuzhiyun .name = "gcc_pcie_0_aux_clk",
1810*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1811*4882a593Smuzhiyun &gcc_pcie_0_aux_clk_src.clkr.hw },
1812*4882a593Smuzhiyun .num_parents = 1,
1813*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1814*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1815*4882a593Smuzhiyun },
1816*4882a593Smuzhiyun },
1817*4882a593Smuzhiyun };
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
1820*4882a593Smuzhiyun .halt_reg = 0x6b01c,
1821*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1822*4882a593Smuzhiyun .hwcg_reg = 0x6b01c,
1823*4882a593Smuzhiyun .hwcg_bit = 1,
1824*4882a593Smuzhiyun .clkr = {
1825*4882a593Smuzhiyun .enable_reg = 0x5200c,
1826*4882a593Smuzhiyun .enable_mask = BIT(2),
1827*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1828*4882a593Smuzhiyun .name = "gcc_pcie_0_cfg_ahb_clk",
1829*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1830*4882a593Smuzhiyun },
1831*4882a593Smuzhiyun },
1832*4882a593Smuzhiyun };
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_clkref_clk = {
1835*4882a593Smuzhiyun .halt_reg = 0x8c00c,
1836*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1837*4882a593Smuzhiyun .clkr = {
1838*4882a593Smuzhiyun .enable_reg = 0x8c00c,
1839*4882a593Smuzhiyun .enable_mask = BIT(0),
1840*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1841*4882a593Smuzhiyun .name = "gcc_pcie_0_clkref_clk",
1842*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1843*4882a593Smuzhiyun },
1844*4882a593Smuzhiyun },
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
1848*4882a593Smuzhiyun .halt_reg = 0x6b018,
1849*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1850*4882a593Smuzhiyun .clkr = {
1851*4882a593Smuzhiyun .enable_reg = 0x5200c,
1852*4882a593Smuzhiyun .enable_mask = BIT(1),
1853*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1854*4882a593Smuzhiyun .name = "gcc_pcie_0_mstr_axi_clk",
1855*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1856*4882a593Smuzhiyun },
1857*4882a593Smuzhiyun },
1858*4882a593Smuzhiyun };
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun /* Clock ON depends on external parent 'PIPE' clock, so dont poll */
1861*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_pipe_clk = {
1862*4882a593Smuzhiyun .halt_reg = 0x6b024,
1863*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1864*4882a593Smuzhiyun .clkr = {
1865*4882a593Smuzhiyun .enable_reg = 0x5200c,
1866*4882a593Smuzhiyun .enable_mask = BIT(4),
1867*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1868*4882a593Smuzhiyun .name = "gcc_pcie_0_pipe_clk",
1869*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1870*4882a593Smuzhiyun },
1871*4882a593Smuzhiyun },
1872*4882a593Smuzhiyun };
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_axi_clk = {
1875*4882a593Smuzhiyun .halt_reg = 0x6b014,
1876*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1877*4882a593Smuzhiyun .hwcg_reg = 0x6b014,
1878*4882a593Smuzhiyun .hwcg_bit = 1,
1879*4882a593Smuzhiyun .clkr = {
1880*4882a593Smuzhiyun .enable_reg = 0x5200c,
1881*4882a593Smuzhiyun .enable_mask = BIT(0),
1882*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1883*4882a593Smuzhiyun .name = "gcc_pcie_0_slv_axi_clk",
1884*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1885*4882a593Smuzhiyun },
1886*4882a593Smuzhiyun },
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
1890*4882a593Smuzhiyun .halt_reg = 0x6b010,
1891*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1892*4882a593Smuzhiyun .clkr = {
1893*4882a593Smuzhiyun .enable_reg = 0x5200c,
1894*4882a593Smuzhiyun .enable_mask = BIT(5),
1895*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1896*4882a593Smuzhiyun .name = "gcc_pcie_0_slv_q2a_axi_clk",
1897*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1898*4882a593Smuzhiyun },
1899*4882a593Smuzhiyun },
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_aux_clk = {
1903*4882a593Smuzhiyun .halt_reg = 0x8d020,
1904*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1905*4882a593Smuzhiyun .clkr = {
1906*4882a593Smuzhiyun .enable_reg = 0x52004,
1907*4882a593Smuzhiyun .enable_mask = BIT(29),
1908*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1909*4882a593Smuzhiyun .name = "gcc_pcie_1_aux_clk",
1910*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
1911*4882a593Smuzhiyun &gcc_pcie_1_aux_clk_src.clkr.hw },
1912*4882a593Smuzhiyun .num_parents = 1,
1913*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1914*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1915*4882a593Smuzhiyun },
1916*4882a593Smuzhiyun },
1917*4882a593Smuzhiyun };
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
1920*4882a593Smuzhiyun .halt_reg = 0x8d01c,
1921*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1922*4882a593Smuzhiyun .hwcg_reg = 0x8d01c,
1923*4882a593Smuzhiyun .hwcg_bit = 1,
1924*4882a593Smuzhiyun .clkr = {
1925*4882a593Smuzhiyun .enable_reg = 0x52004,
1926*4882a593Smuzhiyun .enable_mask = BIT(28),
1927*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1928*4882a593Smuzhiyun .name = "gcc_pcie_1_cfg_ahb_clk",
1929*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1930*4882a593Smuzhiyun },
1931*4882a593Smuzhiyun },
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_clkref_clk = {
1935*4882a593Smuzhiyun .halt_reg = 0x8c02c,
1936*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1937*4882a593Smuzhiyun .clkr = {
1938*4882a593Smuzhiyun .enable_reg = 0x8c02c,
1939*4882a593Smuzhiyun .enable_mask = BIT(0),
1940*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1941*4882a593Smuzhiyun .name = "gcc_pcie_1_clkref_clk",
1942*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1943*4882a593Smuzhiyun },
1944*4882a593Smuzhiyun },
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
1948*4882a593Smuzhiyun .halt_reg = 0x8d018,
1949*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1950*4882a593Smuzhiyun .clkr = {
1951*4882a593Smuzhiyun .enable_reg = 0x52004,
1952*4882a593Smuzhiyun .enable_mask = BIT(27),
1953*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1954*4882a593Smuzhiyun .name = "gcc_pcie_1_mstr_axi_clk",
1955*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1956*4882a593Smuzhiyun },
1957*4882a593Smuzhiyun },
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun /* Clock ON depends on external parent 'PIPE' clock, so dont poll */
1961*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_pipe_clk = {
1962*4882a593Smuzhiyun .halt_reg = 0x8d024,
1963*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1964*4882a593Smuzhiyun .clkr = {
1965*4882a593Smuzhiyun .enable_reg = 0x52004,
1966*4882a593Smuzhiyun .enable_mask = BIT(30),
1967*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1968*4882a593Smuzhiyun .name = "gcc_pcie_1_pipe_clk",
1969*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1970*4882a593Smuzhiyun },
1971*4882a593Smuzhiyun },
1972*4882a593Smuzhiyun };
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_axi_clk = {
1975*4882a593Smuzhiyun .halt_reg = 0x8d014,
1976*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1977*4882a593Smuzhiyun .hwcg_reg = 0x8d014,
1978*4882a593Smuzhiyun .hwcg_bit = 1,
1979*4882a593Smuzhiyun .clkr = {
1980*4882a593Smuzhiyun .enable_reg = 0x52004,
1981*4882a593Smuzhiyun .enable_mask = BIT(26),
1982*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1983*4882a593Smuzhiyun .name = "gcc_pcie_1_slv_axi_clk",
1984*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1985*4882a593Smuzhiyun },
1986*4882a593Smuzhiyun },
1987*4882a593Smuzhiyun };
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
1990*4882a593Smuzhiyun .halt_reg = 0x8d010,
1991*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1992*4882a593Smuzhiyun .clkr = {
1993*4882a593Smuzhiyun .enable_reg = 0x52004,
1994*4882a593Smuzhiyun .enable_mask = BIT(25),
1995*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1996*4882a593Smuzhiyun .name = "gcc_pcie_1_slv_q2a_axi_clk",
1997*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1998*4882a593Smuzhiyun },
1999*4882a593Smuzhiyun },
2000*4882a593Smuzhiyun };
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun static struct clk_branch gcc_pcie_phy_aux_clk = {
2003*4882a593Smuzhiyun .halt_reg = 0x6f004,
2004*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2005*4882a593Smuzhiyun .clkr = {
2006*4882a593Smuzhiyun .enable_reg = 0x6f004,
2007*4882a593Smuzhiyun .enable_mask = BIT(0),
2008*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2009*4882a593Smuzhiyun .name = "gcc_pcie_phy_aux_clk",
2010*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2011*4882a593Smuzhiyun &gcc_pcie_0_aux_clk_src.clkr.hw },
2012*4882a593Smuzhiyun .num_parents = 1,
2013*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2014*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2015*4882a593Smuzhiyun },
2016*4882a593Smuzhiyun },
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
2020*4882a593Smuzhiyun .halt_reg = 0x3300c,
2021*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2022*4882a593Smuzhiyun .clkr = {
2023*4882a593Smuzhiyun .enable_reg = 0x3300c,
2024*4882a593Smuzhiyun .enable_mask = BIT(0),
2025*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2026*4882a593Smuzhiyun .name = "gcc_pdm2_clk",
2027*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2028*4882a593Smuzhiyun &gcc_pdm2_clk_src.clkr.hw },
2029*4882a593Smuzhiyun .num_parents = 1,
2030*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2031*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2032*4882a593Smuzhiyun },
2033*4882a593Smuzhiyun },
2034*4882a593Smuzhiyun };
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
2037*4882a593Smuzhiyun .halt_reg = 0x33004,
2038*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2039*4882a593Smuzhiyun .hwcg_reg = 0x33004,
2040*4882a593Smuzhiyun .hwcg_bit = 1,
2041*4882a593Smuzhiyun .clkr = {
2042*4882a593Smuzhiyun .enable_reg = 0x33004,
2043*4882a593Smuzhiyun .enable_mask = BIT(0),
2044*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2045*4882a593Smuzhiyun .name = "gcc_pdm_ahb_clk",
2046*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2047*4882a593Smuzhiyun },
2048*4882a593Smuzhiyun },
2049*4882a593Smuzhiyun };
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun static struct clk_branch gcc_pdm_xo4_clk = {
2052*4882a593Smuzhiyun .halt_reg = 0x33008,
2053*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2054*4882a593Smuzhiyun .clkr = {
2055*4882a593Smuzhiyun .enable_reg = 0x33008,
2056*4882a593Smuzhiyun .enable_mask = BIT(0),
2057*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2058*4882a593Smuzhiyun .name = "gcc_pdm_xo4_clk",
2059*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2060*4882a593Smuzhiyun },
2061*4882a593Smuzhiyun },
2062*4882a593Smuzhiyun };
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
2065*4882a593Smuzhiyun .halt_reg = 0x34004,
2066*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2067*4882a593Smuzhiyun .clkr = {
2068*4882a593Smuzhiyun .enable_reg = 0x52004,
2069*4882a593Smuzhiyun .enable_mask = BIT(13),
2070*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2071*4882a593Smuzhiyun .name = "gcc_prng_ahb_clk",
2072*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2073*4882a593Smuzhiyun },
2074*4882a593Smuzhiyun },
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
2078*4882a593Smuzhiyun .halt_reg = 0xb018,
2079*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2080*4882a593Smuzhiyun .hwcg_reg = 0xb018,
2081*4882a593Smuzhiyun .hwcg_bit = 1,
2082*4882a593Smuzhiyun .clkr = {
2083*4882a593Smuzhiyun .enable_reg = 0xb018,
2084*4882a593Smuzhiyun .enable_mask = BIT(0),
2085*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2086*4882a593Smuzhiyun .name = "gcc_qmip_camera_nrt_ahb_clk",
2087*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2088*4882a593Smuzhiyun },
2089*4882a593Smuzhiyun },
2090*4882a593Smuzhiyun };
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
2093*4882a593Smuzhiyun .halt_reg = 0xb01c,
2094*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2095*4882a593Smuzhiyun .hwcg_reg = 0xb01c,
2096*4882a593Smuzhiyun .hwcg_bit = 1,
2097*4882a593Smuzhiyun .clkr = {
2098*4882a593Smuzhiyun .enable_reg = 0xb01c,
2099*4882a593Smuzhiyun .enable_mask = BIT(0),
2100*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2101*4882a593Smuzhiyun .name = "gcc_qmip_camera_rt_ahb_clk",
2102*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2103*4882a593Smuzhiyun },
2104*4882a593Smuzhiyun },
2105*4882a593Smuzhiyun };
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun static struct clk_branch gcc_qmip_disp_ahb_clk = {
2108*4882a593Smuzhiyun .halt_reg = 0xb020,
2109*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2110*4882a593Smuzhiyun .hwcg_reg = 0xb020,
2111*4882a593Smuzhiyun .hwcg_bit = 1,
2112*4882a593Smuzhiyun .clkr = {
2113*4882a593Smuzhiyun .enable_reg = 0xb020,
2114*4882a593Smuzhiyun .enable_mask = BIT(0),
2115*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2116*4882a593Smuzhiyun .name = "gcc_qmip_disp_ahb_clk",
2117*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2118*4882a593Smuzhiyun },
2119*4882a593Smuzhiyun },
2120*4882a593Smuzhiyun };
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
2123*4882a593Smuzhiyun .halt_reg = 0xb010,
2124*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2125*4882a593Smuzhiyun .hwcg_reg = 0xb010,
2126*4882a593Smuzhiyun .hwcg_bit = 1,
2127*4882a593Smuzhiyun .clkr = {
2128*4882a593Smuzhiyun .enable_reg = 0xb010,
2129*4882a593Smuzhiyun .enable_mask = BIT(0),
2130*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2131*4882a593Smuzhiyun .name = "gcc_qmip_video_cvp_ahb_clk",
2132*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2133*4882a593Smuzhiyun },
2134*4882a593Smuzhiyun },
2135*4882a593Smuzhiyun };
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
2138*4882a593Smuzhiyun .halt_reg = 0xb014,
2139*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2140*4882a593Smuzhiyun .hwcg_reg = 0xb014,
2141*4882a593Smuzhiyun .hwcg_bit = 1,
2142*4882a593Smuzhiyun .clkr = {
2143*4882a593Smuzhiyun .enable_reg = 0xb014,
2144*4882a593Smuzhiyun .enable_mask = BIT(0),
2145*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2146*4882a593Smuzhiyun .name = "gcc_qmip_video_vcodec_ahb_clk",
2147*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2148*4882a593Smuzhiyun },
2149*4882a593Smuzhiyun },
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
2153*4882a593Smuzhiyun .halt_reg = 0x4b000,
2154*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2155*4882a593Smuzhiyun .clkr = {
2156*4882a593Smuzhiyun .enable_reg = 0x4b000,
2157*4882a593Smuzhiyun .enable_mask = BIT(0),
2158*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2159*4882a593Smuzhiyun .name = "gcc_qspi_cnoc_periph_ahb_clk",
2160*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2161*4882a593Smuzhiyun },
2162*4882a593Smuzhiyun },
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun static struct clk_branch gcc_qspi_core_clk = {
2166*4882a593Smuzhiyun .halt_reg = 0x4b004,
2167*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2168*4882a593Smuzhiyun .clkr = {
2169*4882a593Smuzhiyun .enable_reg = 0x4b004,
2170*4882a593Smuzhiyun .enable_mask = BIT(0),
2171*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2172*4882a593Smuzhiyun .name = "gcc_qspi_core_clk",
2173*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2174*4882a593Smuzhiyun &gcc_qspi_core_clk_src.clkr.hw },
2175*4882a593Smuzhiyun .num_parents = 1,
2176*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2177*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2178*4882a593Smuzhiyun },
2179*4882a593Smuzhiyun },
2180*4882a593Smuzhiyun };
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
2183*4882a593Smuzhiyun .halt_reg = 0x17144,
2184*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2185*4882a593Smuzhiyun .clkr = {
2186*4882a593Smuzhiyun .enable_reg = 0x5200c,
2187*4882a593Smuzhiyun .enable_mask = BIT(10),
2188*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2189*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s0_clk",
2190*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2191*4882a593Smuzhiyun &gcc_qupv3_wrap0_s0_clk_src.clkr.hw },
2192*4882a593Smuzhiyun .num_parents = 1,
2193*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2194*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2195*4882a593Smuzhiyun },
2196*4882a593Smuzhiyun },
2197*4882a593Smuzhiyun };
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
2200*4882a593Smuzhiyun .halt_reg = 0x17274,
2201*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2202*4882a593Smuzhiyun .clkr = {
2203*4882a593Smuzhiyun .enable_reg = 0x5200c,
2204*4882a593Smuzhiyun .enable_mask = BIT(11),
2205*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2206*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s1_clk",
2207*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2208*4882a593Smuzhiyun &gcc_qupv3_wrap0_s1_clk_src.clkr.hw },
2209*4882a593Smuzhiyun .num_parents = 1,
2210*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2211*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2212*4882a593Smuzhiyun },
2213*4882a593Smuzhiyun },
2214*4882a593Smuzhiyun };
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
2217*4882a593Smuzhiyun .halt_reg = 0x173a4,
2218*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2219*4882a593Smuzhiyun .clkr = {
2220*4882a593Smuzhiyun .enable_reg = 0x5200c,
2221*4882a593Smuzhiyun .enable_mask = BIT(12),
2222*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2223*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s2_clk",
2224*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2225*4882a593Smuzhiyun &gcc_qupv3_wrap0_s2_clk_src.clkr.hw },
2226*4882a593Smuzhiyun .num_parents = 1,
2227*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2228*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2229*4882a593Smuzhiyun },
2230*4882a593Smuzhiyun },
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
2234*4882a593Smuzhiyun .halt_reg = 0x174d4,
2235*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2236*4882a593Smuzhiyun .clkr = {
2237*4882a593Smuzhiyun .enable_reg = 0x5200c,
2238*4882a593Smuzhiyun .enable_mask = BIT(13),
2239*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2240*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s3_clk",
2241*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2242*4882a593Smuzhiyun &gcc_qupv3_wrap0_s3_clk_src.clkr.hw },
2243*4882a593Smuzhiyun .num_parents = 1,
2244*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2245*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2246*4882a593Smuzhiyun },
2247*4882a593Smuzhiyun },
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
2251*4882a593Smuzhiyun .halt_reg = 0x17604,
2252*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2253*4882a593Smuzhiyun .clkr = {
2254*4882a593Smuzhiyun .enable_reg = 0x5200c,
2255*4882a593Smuzhiyun .enable_mask = BIT(14),
2256*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2257*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s4_clk",
2258*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2259*4882a593Smuzhiyun &gcc_qupv3_wrap0_s4_clk_src.clkr.hw },
2260*4882a593Smuzhiyun .num_parents = 1,
2261*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2262*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2263*4882a593Smuzhiyun },
2264*4882a593Smuzhiyun },
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
2268*4882a593Smuzhiyun .halt_reg = 0x17734,
2269*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2270*4882a593Smuzhiyun .clkr = {
2271*4882a593Smuzhiyun .enable_reg = 0x5200c,
2272*4882a593Smuzhiyun .enable_mask = BIT(15),
2273*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2274*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s5_clk",
2275*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2276*4882a593Smuzhiyun &gcc_qupv3_wrap0_s5_clk_src.clkr.hw },
2277*4882a593Smuzhiyun .num_parents = 1,
2278*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2279*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2280*4882a593Smuzhiyun },
2281*4882a593Smuzhiyun },
2282*4882a593Smuzhiyun };
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
2285*4882a593Smuzhiyun .halt_reg = 0x17864,
2286*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2287*4882a593Smuzhiyun .clkr = {
2288*4882a593Smuzhiyun .enable_reg = 0x5200c,
2289*4882a593Smuzhiyun .enable_mask = BIT(16),
2290*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2291*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s6_clk",
2292*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2293*4882a593Smuzhiyun &gcc_qupv3_wrap0_s6_clk_src.clkr.hw },
2294*4882a593Smuzhiyun .num_parents = 1,
2295*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2296*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2297*4882a593Smuzhiyun },
2298*4882a593Smuzhiyun },
2299*4882a593Smuzhiyun };
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
2302*4882a593Smuzhiyun .halt_reg = 0x17994,
2303*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2304*4882a593Smuzhiyun .clkr = {
2305*4882a593Smuzhiyun .enable_reg = 0x5200c,
2306*4882a593Smuzhiyun .enable_mask = BIT(17),
2307*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2308*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s7_clk",
2309*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2310*4882a593Smuzhiyun &gcc_qupv3_wrap0_s7_clk_src.clkr.hw },
2311*4882a593Smuzhiyun .num_parents = 1,
2312*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2313*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2314*4882a593Smuzhiyun },
2315*4882a593Smuzhiyun },
2316*4882a593Smuzhiyun };
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
2319*4882a593Smuzhiyun .halt_reg = 0x18144,
2320*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2321*4882a593Smuzhiyun .clkr = {
2322*4882a593Smuzhiyun .enable_reg = 0x5200c,
2323*4882a593Smuzhiyun .enable_mask = BIT(22),
2324*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2325*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s0_clk",
2326*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2327*4882a593Smuzhiyun &gcc_qupv3_wrap1_s0_clk_src.clkr.hw },
2328*4882a593Smuzhiyun .num_parents = 1,
2329*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2330*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2331*4882a593Smuzhiyun },
2332*4882a593Smuzhiyun },
2333*4882a593Smuzhiyun };
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
2336*4882a593Smuzhiyun .halt_reg = 0x18274,
2337*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2338*4882a593Smuzhiyun .clkr = {
2339*4882a593Smuzhiyun .enable_reg = 0x5200c,
2340*4882a593Smuzhiyun .enable_mask = BIT(23),
2341*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2342*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s1_clk",
2343*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2344*4882a593Smuzhiyun &gcc_qupv3_wrap1_s1_clk_src.clkr.hw },
2345*4882a593Smuzhiyun .num_parents = 1,
2346*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2347*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2348*4882a593Smuzhiyun },
2349*4882a593Smuzhiyun },
2350*4882a593Smuzhiyun };
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
2353*4882a593Smuzhiyun .halt_reg = 0x183a4,
2354*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2355*4882a593Smuzhiyun .clkr = {
2356*4882a593Smuzhiyun .enable_reg = 0x5200c,
2357*4882a593Smuzhiyun .enable_mask = BIT(24),
2358*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2359*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s2_clk",
2360*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2361*4882a593Smuzhiyun &gcc_qupv3_wrap1_s2_clk_src.clkr.hw },
2362*4882a593Smuzhiyun .num_parents = 1,
2363*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2364*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2365*4882a593Smuzhiyun },
2366*4882a593Smuzhiyun },
2367*4882a593Smuzhiyun };
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
2370*4882a593Smuzhiyun .halt_reg = 0x184d4,
2371*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2372*4882a593Smuzhiyun .clkr = {
2373*4882a593Smuzhiyun .enable_reg = 0x5200c,
2374*4882a593Smuzhiyun .enable_mask = BIT(25),
2375*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2376*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s3_clk",
2377*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2378*4882a593Smuzhiyun &gcc_qupv3_wrap1_s3_clk_src.clkr.hw },
2379*4882a593Smuzhiyun .num_parents = 1,
2380*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2381*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2382*4882a593Smuzhiyun },
2383*4882a593Smuzhiyun },
2384*4882a593Smuzhiyun };
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
2387*4882a593Smuzhiyun .halt_reg = 0x18604,
2388*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2389*4882a593Smuzhiyun .clkr = {
2390*4882a593Smuzhiyun .enable_reg = 0x5200c,
2391*4882a593Smuzhiyun .enable_mask = BIT(26),
2392*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2393*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s4_clk",
2394*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2395*4882a593Smuzhiyun &gcc_qupv3_wrap1_s4_clk_src.clkr.hw },
2396*4882a593Smuzhiyun .num_parents = 1,
2397*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2398*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2399*4882a593Smuzhiyun },
2400*4882a593Smuzhiyun },
2401*4882a593Smuzhiyun };
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
2404*4882a593Smuzhiyun .halt_reg = 0x18734,
2405*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2406*4882a593Smuzhiyun .clkr = {
2407*4882a593Smuzhiyun .enable_reg = 0x5200c,
2408*4882a593Smuzhiyun .enable_mask = BIT(27),
2409*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2410*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s5_clk",
2411*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2412*4882a593Smuzhiyun &gcc_qupv3_wrap1_s5_clk_src.clkr.hw },
2413*4882a593Smuzhiyun .num_parents = 1,
2414*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2415*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2416*4882a593Smuzhiyun },
2417*4882a593Smuzhiyun },
2418*4882a593Smuzhiyun };
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
2421*4882a593Smuzhiyun .halt_reg = 0x1e144,
2422*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2423*4882a593Smuzhiyun .clkr = {
2424*4882a593Smuzhiyun .enable_reg = 0x52014,
2425*4882a593Smuzhiyun .enable_mask = BIT(4),
2426*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2427*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s0_clk",
2428*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2429*4882a593Smuzhiyun &gcc_qupv3_wrap2_s0_clk_src.clkr.hw },
2430*4882a593Smuzhiyun .num_parents = 1,
2431*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2432*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2433*4882a593Smuzhiyun },
2434*4882a593Smuzhiyun },
2435*4882a593Smuzhiyun };
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
2438*4882a593Smuzhiyun .halt_reg = 0x1e274,
2439*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2440*4882a593Smuzhiyun .clkr = {
2441*4882a593Smuzhiyun .enable_reg = 0x52014,
2442*4882a593Smuzhiyun .enable_mask = BIT(5),
2443*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2444*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s1_clk",
2445*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2446*4882a593Smuzhiyun &gcc_qupv3_wrap2_s1_clk_src.clkr.hw },
2447*4882a593Smuzhiyun .num_parents = 1,
2448*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2449*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2450*4882a593Smuzhiyun },
2451*4882a593Smuzhiyun },
2452*4882a593Smuzhiyun };
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
2455*4882a593Smuzhiyun .halt_reg = 0x1e3a4,
2456*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2457*4882a593Smuzhiyun .clkr = {
2458*4882a593Smuzhiyun .enable_reg = 0x52014,
2459*4882a593Smuzhiyun .enable_mask = BIT(6),
2460*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2461*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s2_clk",
2462*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2463*4882a593Smuzhiyun &gcc_qupv3_wrap2_s2_clk_src.clkr.hw },
2464*4882a593Smuzhiyun .num_parents = 1,
2465*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2466*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2467*4882a593Smuzhiyun },
2468*4882a593Smuzhiyun },
2469*4882a593Smuzhiyun };
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
2472*4882a593Smuzhiyun .halt_reg = 0x1e4d4,
2473*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2474*4882a593Smuzhiyun .clkr = {
2475*4882a593Smuzhiyun .enable_reg = 0x52014,
2476*4882a593Smuzhiyun .enable_mask = BIT(7),
2477*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2478*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s3_clk",
2479*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2480*4882a593Smuzhiyun &gcc_qupv3_wrap2_s3_clk_src.clkr.hw },
2481*4882a593Smuzhiyun .num_parents = 1,
2482*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2483*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2484*4882a593Smuzhiyun },
2485*4882a593Smuzhiyun },
2486*4882a593Smuzhiyun };
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
2489*4882a593Smuzhiyun .halt_reg = 0x1e604,
2490*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2491*4882a593Smuzhiyun .clkr = {
2492*4882a593Smuzhiyun .enable_reg = 0x52014,
2493*4882a593Smuzhiyun .enable_mask = BIT(8),
2494*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2495*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s4_clk",
2496*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2497*4882a593Smuzhiyun &gcc_qupv3_wrap2_s4_clk_src.clkr.hw },
2498*4882a593Smuzhiyun .num_parents = 1,
2499*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2500*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2501*4882a593Smuzhiyun },
2502*4882a593Smuzhiyun },
2503*4882a593Smuzhiyun };
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
2506*4882a593Smuzhiyun .halt_reg = 0x1e734,
2507*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2508*4882a593Smuzhiyun .clkr = {
2509*4882a593Smuzhiyun .enable_reg = 0x52014,
2510*4882a593Smuzhiyun .enable_mask = BIT(9),
2511*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2512*4882a593Smuzhiyun .name = "gcc_qupv3_wrap2_s5_clk",
2513*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2514*4882a593Smuzhiyun &gcc_qupv3_wrap2_s5_clk_src.clkr.hw },
2515*4882a593Smuzhiyun .num_parents = 1,
2516*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2517*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2518*4882a593Smuzhiyun },
2519*4882a593Smuzhiyun },
2520*4882a593Smuzhiyun };
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
2523*4882a593Smuzhiyun .halt_reg = 0x17004,
2524*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2525*4882a593Smuzhiyun .clkr = {
2526*4882a593Smuzhiyun .enable_reg = 0x5200c,
2527*4882a593Smuzhiyun .enable_mask = BIT(6),
2528*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2529*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_0_m_ahb_clk",
2530*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2531*4882a593Smuzhiyun },
2532*4882a593Smuzhiyun },
2533*4882a593Smuzhiyun };
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
2536*4882a593Smuzhiyun .halt_reg = 0x17008,
2537*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2538*4882a593Smuzhiyun .hwcg_reg = 0x17008,
2539*4882a593Smuzhiyun .hwcg_bit = 1,
2540*4882a593Smuzhiyun .clkr = {
2541*4882a593Smuzhiyun .enable_reg = 0x5200c,
2542*4882a593Smuzhiyun .enable_mask = BIT(7),
2543*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2544*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_0_s_ahb_clk",
2545*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2546*4882a593Smuzhiyun },
2547*4882a593Smuzhiyun },
2548*4882a593Smuzhiyun };
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
2551*4882a593Smuzhiyun .halt_reg = 0x18004,
2552*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2553*4882a593Smuzhiyun .clkr = {
2554*4882a593Smuzhiyun .enable_reg = 0x5200c,
2555*4882a593Smuzhiyun .enable_mask = BIT(20),
2556*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2557*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_1_m_ahb_clk",
2558*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2559*4882a593Smuzhiyun },
2560*4882a593Smuzhiyun },
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
2564*4882a593Smuzhiyun .halt_reg = 0x18008,
2565*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2566*4882a593Smuzhiyun .hwcg_reg = 0x18008,
2567*4882a593Smuzhiyun .hwcg_bit = 1,
2568*4882a593Smuzhiyun .clkr = {
2569*4882a593Smuzhiyun .enable_reg = 0x5200c,
2570*4882a593Smuzhiyun .enable_mask = BIT(21),
2571*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2572*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_1_s_ahb_clk",
2573*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2574*4882a593Smuzhiyun },
2575*4882a593Smuzhiyun },
2576*4882a593Smuzhiyun };
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
2579*4882a593Smuzhiyun .halt_reg = 0x1e004,
2580*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2581*4882a593Smuzhiyun .clkr = {
2582*4882a593Smuzhiyun .enable_reg = 0x52014,
2583*4882a593Smuzhiyun .enable_mask = BIT(2),
2584*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2585*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_2_m_ahb_clk",
2586*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2587*4882a593Smuzhiyun },
2588*4882a593Smuzhiyun },
2589*4882a593Smuzhiyun };
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
2592*4882a593Smuzhiyun .halt_reg = 0x1e008,
2593*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2594*4882a593Smuzhiyun .hwcg_reg = 0x1e008,
2595*4882a593Smuzhiyun .hwcg_bit = 1,
2596*4882a593Smuzhiyun .clkr = {
2597*4882a593Smuzhiyun .enable_reg = 0x52014,
2598*4882a593Smuzhiyun .enable_mask = BIT(1),
2599*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2600*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_2_s_ahb_clk",
2601*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2602*4882a593Smuzhiyun },
2603*4882a593Smuzhiyun },
2604*4882a593Smuzhiyun };
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2607*4882a593Smuzhiyun .halt_reg = 0x14008,
2608*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2609*4882a593Smuzhiyun .clkr = {
2610*4882a593Smuzhiyun .enable_reg = 0x14008,
2611*4882a593Smuzhiyun .enable_mask = BIT(0),
2612*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2613*4882a593Smuzhiyun .name = "gcc_sdcc2_ahb_clk",
2614*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2615*4882a593Smuzhiyun },
2616*4882a593Smuzhiyun },
2617*4882a593Smuzhiyun };
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2620*4882a593Smuzhiyun .halt_reg = 0x14004,
2621*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2622*4882a593Smuzhiyun .clkr = {
2623*4882a593Smuzhiyun .enable_reg = 0x14004,
2624*4882a593Smuzhiyun .enable_mask = BIT(0),
2625*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2626*4882a593Smuzhiyun .name = "gcc_sdcc2_apps_clk",
2627*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2628*4882a593Smuzhiyun &gcc_sdcc2_apps_clk_src.clkr.hw },
2629*4882a593Smuzhiyun .num_parents = 1,
2630*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2631*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2632*4882a593Smuzhiyun },
2633*4882a593Smuzhiyun },
2634*4882a593Smuzhiyun };
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_ahb_clk = {
2637*4882a593Smuzhiyun .halt_reg = 0x16008,
2638*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2639*4882a593Smuzhiyun .clkr = {
2640*4882a593Smuzhiyun .enable_reg = 0x16008,
2641*4882a593Smuzhiyun .enable_mask = BIT(0),
2642*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2643*4882a593Smuzhiyun .name = "gcc_sdcc4_ahb_clk",
2644*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2645*4882a593Smuzhiyun },
2646*4882a593Smuzhiyun },
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_apps_clk = {
2650*4882a593Smuzhiyun .halt_reg = 0x16004,
2651*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2652*4882a593Smuzhiyun .clkr = {
2653*4882a593Smuzhiyun .enable_reg = 0x16004,
2654*4882a593Smuzhiyun .enable_mask = BIT(0),
2655*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2656*4882a593Smuzhiyun .name = "gcc_sdcc4_apps_clk",
2657*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2658*4882a593Smuzhiyun &gcc_sdcc4_apps_clk_src.clkr.hw },
2659*4882a593Smuzhiyun .num_parents = 1,
2660*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2661*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2662*4882a593Smuzhiyun },
2663*4882a593Smuzhiyun },
2664*4882a593Smuzhiyun };
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
2667*4882a593Smuzhiyun .halt_reg = 0x4819c,
2668*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2669*4882a593Smuzhiyun .clkr = {
2670*4882a593Smuzhiyun .enable_reg = 0x52004,
2671*4882a593Smuzhiyun .enable_mask = BIT(0),
2672*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2673*4882a593Smuzhiyun .name = "gcc_sys_noc_cpuss_ahb_clk",
2674*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2675*4882a593Smuzhiyun &gcc_cpuss_ahb_clk_src.clkr.hw },
2676*4882a593Smuzhiyun .num_parents = 1,
2677*4882a593Smuzhiyun /* required for cpuss */
2678*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
2679*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2680*4882a593Smuzhiyun },
2681*4882a593Smuzhiyun },
2682*4882a593Smuzhiyun };
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ahb_clk = {
2685*4882a593Smuzhiyun .halt_reg = 0x36004,
2686*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2687*4882a593Smuzhiyun .clkr = {
2688*4882a593Smuzhiyun .enable_reg = 0x36004,
2689*4882a593Smuzhiyun .enable_mask = BIT(0),
2690*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2691*4882a593Smuzhiyun .name = "gcc_tsif_ahb_clk",
2692*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2693*4882a593Smuzhiyun },
2694*4882a593Smuzhiyun },
2695*4882a593Smuzhiyun };
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun static struct clk_branch gcc_tsif_inactivity_timers_clk = {
2698*4882a593Smuzhiyun .halt_reg = 0x3600c,
2699*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2700*4882a593Smuzhiyun .clkr = {
2701*4882a593Smuzhiyun .enable_reg = 0x3600c,
2702*4882a593Smuzhiyun .enable_mask = BIT(0),
2703*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2704*4882a593Smuzhiyun .name = "gcc_tsif_inactivity_timers_clk",
2705*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2706*4882a593Smuzhiyun },
2707*4882a593Smuzhiyun },
2708*4882a593Smuzhiyun };
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ref_clk = {
2711*4882a593Smuzhiyun .halt_reg = 0x36008,
2712*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2713*4882a593Smuzhiyun .clkr = {
2714*4882a593Smuzhiyun .enable_reg = 0x36008,
2715*4882a593Smuzhiyun .enable_mask = BIT(0),
2716*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2717*4882a593Smuzhiyun .name = "gcc_tsif_ref_clk",
2718*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2719*4882a593Smuzhiyun &gcc_tsif_ref_clk_src.clkr.hw },
2720*4882a593Smuzhiyun .num_parents = 1,
2721*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2722*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2723*4882a593Smuzhiyun },
2724*4882a593Smuzhiyun },
2725*4882a593Smuzhiyun };
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_ahb_clk = {
2728*4882a593Smuzhiyun .halt_reg = 0x75014,
2729*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2730*4882a593Smuzhiyun .hwcg_reg = 0x75014,
2731*4882a593Smuzhiyun .hwcg_bit = 1,
2732*4882a593Smuzhiyun .clkr = {
2733*4882a593Smuzhiyun .enable_reg = 0x75014,
2734*4882a593Smuzhiyun .enable_mask = BIT(0),
2735*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2736*4882a593Smuzhiyun .name = "gcc_ufs_card_ahb_clk",
2737*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2738*4882a593Smuzhiyun },
2739*4882a593Smuzhiyun },
2740*4882a593Smuzhiyun };
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_axi_clk = {
2743*4882a593Smuzhiyun .halt_reg = 0x75010,
2744*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2745*4882a593Smuzhiyun .hwcg_reg = 0x75010,
2746*4882a593Smuzhiyun .hwcg_bit = 1,
2747*4882a593Smuzhiyun .clkr = {
2748*4882a593Smuzhiyun .enable_reg = 0x75010,
2749*4882a593Smuzhiyun .enable_mask = BIT(0),
2750*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2751*4882a593Smuzhiyun .name = "gcc_ufs_card_axi_clk",
2752*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2753*4882a593Smuzhiyun &gcc_ufs_card_axi_clk_src.clkr.hw },
2754*4882a593Smuzhiyun .num_parents = 1,
2755*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2756*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2757*4882a593Smuzhiyun },
2758*4882a593Smuzhiyun },
2759*4882a593Smuzhiyun };
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
2762*4882a593Smuzhiyun .halt_reg = 0x75010,
2763*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2764*4882a593Smuzhiyun .hwcg_reg = 0x75010,
2765*4882a593Smuzhiyun .hwcg_bit = 1,
2766*4882a593Smuzhiyun .clkr = {
2767*4882a593Smuzhiyun .enable_reg = 0x75010,
2768*4882a593Smuzhiyun .enable_mask = BIT(1),
2769*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2770*4882a593Smuzhiyun .name = "gcc_ufs_card_axi_hw_ctl_clk",
2771*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2772*4882a593Smuzhiyun &gcc_ufs_card_axi_clk.clkr.hw },
2773*4882a593Smuzhiyun .num_parents = 1,
2774*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2775*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
2776*4882a593Smuzhiyun },
2777*4882a593Smuzhiyun },
2778*4882a593Smuzhiyun };
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_clkref_clk = {
2781*4882a593Smuzhiyun .halt_reg = 0x8c004,
2782*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2783*4882a593Smuzhiyun .clkr = {
2784*4882a593Smuzhiyun .enable_reg = 0x8c004,
2785*4882a593Smuzhiyun .enable_mask = BIT(0),
2786*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2787*4882a593Smuzhiyun .name = "gcc_ufs_card_clkref_clk",
2788*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2789*4882a593Smuzhiyun },
2790*4882a593Smuzhiyun },
2791*4882a593Smuzhiyun };
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_ice_core_clk = {
2794*4882a593Smuzhiyun .halt_reg = 0x7505c,
2795*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2796*4882a593Smuzhiyun .hwcg_reg = 0x7505c,
2797*4882a593Smuzhiyun .hwcg_bit = 1,
2798*4882a593Smuzhiyun .clkr = {
2799*4882a593Smuzhiyun .enable_reg = 0x7505c,
2800*4882a593Smuzhiyun .enable_mask = BIT(0),
2801*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2802*4882a593Smuzhiyun .name = "gcc_ufs_card_ice_core_clk",
2803*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2804*4882a593Smuzhiyun &gcc_ufs_card_ice_core_clk_src.clkr.hw },
2805*4882a593Smuzhiyun .num_parents = 1,
2806*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2807*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2808*4882a593Smuzhiyun },
2809*4882a593Smuzhiyun },
2810*4882a593Smuzhiyun };
2811*4882a593Smuzhiyun
2812*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
2813*4882a593Smuzhiyun .halt_reg = 0x7505c,
2814*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2815*4882a593Smuzhiyun .hwcg_reg = 0x7505c,
2816*4882a593Smuzhiyun .hwcg_bit = 1,
2817*4882a593Smuzhiyun .clkr = {
2818*4882a593Smuzhiyun .enable_reg = 0x7505c,
2819*4882a593Smuzhiyun .enable_mask = BIT(1),
2820*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2821*4882a593Smuzhiyun .name = "gcc_ufs_card_ice_core_hw_ctl_clk",
2822*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2823*4882a593Smuzhiyun &gcc_ufs_card_ice_core_clk.clkr.hw },
2824*4882a593Smuzhiyun .num_parents = 1,
2825*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2826*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
2827*4882a593Smuzhiyun },
2828*4882a593Smuzhiyun },
2829*4882a593Smuzhiyun };
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_phy_aux_clk = {
2832*4882a593Smuzhiyun .halt_reg = 0x75090,
2833*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2834*4882a593Smuzhiyun .hwcg_reg = 0x75090,
2835*4882a593Smuzhiyun .hwcg_bit = 1,
2836*4882a593Smuzhiyun .clkr = {
2837*4882a593Smuzhiyun .enable_reg = 0x75090,
2838*4882a593Smuzhiyun .enable_mask = BIT(0),
2839*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2840*4882a593Smuzhiyun .name = "gcc_ufs_card_phy_aux_clk",
2841*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2842*4882a593Smuzhiyun &gcc_ufs_card_phy_aux_clk_src.clkr.hw },
2843*4882a593Smuzhiyun .num_parents = 1,
2844*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2845*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2846*4882a593Smuzhiyun },
2847*4882a593Smuzhiyun },
2848*4882a593Smuzhiyun };
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
2851*4882a593Smuzhiyun .halt_reg = 0x75090,
2852*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2853*4882a593Smuzhiyun .hwcg_reg = 0x75090,
2854*4882a593Smuzhiyun .hwcg_bit = 1,
2855*4882a593Smuzhiyun .clkr = {
2856*4882a593Smuzhiyun .enable_reg = 0x75090,
2857*4882a593Smuzhiyun .enable_mask = BIT(1),
2858*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2859*4882a593Smuzhiyun .name = "gcc_ufs_card_phy_aux_hw_ctl_clk",
2860*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2861*4882a593Smuzhiyun &gcc_ufs_card_phy_aux_clk.clkr.hw },
2862*4882a593Smuzhiyun .num_parents = 1,
2863*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2864*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
2865*4882a593Smuzhiyun },
2866*4882a593Smuzhiyun },
2867*4882a593Smuzhiyun };
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun /* external clocks so add BRANCH_HALT_SKIP */
2870*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
2871*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2872*4882a593Smuzhiyun .clkr = {
2873*4882a593Smuzhiyun .enable_reg = 0x7501c,
2874*4882a593Smuzhiyun .enable_mask = BIT(0),
2875*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2876*4882a593Smuzhiyun .name = "gcc_ufs_card_rx_symbol_0_clk",
2877*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2878*4882a593Smuzhiyun },
2879*4882a593Smuzhiyun },
2880*4882a593Smuzhiyun };
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun /* external clocks so add BRANCH_HALT_SKIP */
2883*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
2884*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2885*4882a593Smuzhiyun .clkr = {
2886*4882a593Smuzhiyun .enable_reg = 0x750ac,
2887*4882a593Smuzhiyun .enable_mask = BIT(0),
2888*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2889*4882a593Smuzhiyun .name = "gcc_ufs_card_rx_symbol_1_clk",
2890*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2891*4882a593Smuzhiyun },
2892*4882a593Smuzhiyun },
2893*4882a593Smuzhiyun };
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun /* external clocks so add BRANCH_HALT_SKIP */
2896*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
2897*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2898*4882a593Smuzhiyun .clkr = {
2899*4882a593Smuzhiyun .enable_reg = 0x75018,
2900*4882a593Smuzhiyun .enable_mask = BIT(0),
2901*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2902*4882a593Smuzhiyun .name = "gcc_ufs_card_tx_symbol_0_clk",
2903*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2904*4882a593Smuzhiyun },
2905*4882a593Smuzhiyun },
2906*4882a593Smuzhiyun };
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_unipro_core_clk = {
2909*4882a593Smuzhiyun .halt_reg = 0x75058,
2910*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2911*4882a593Smuzhiyun .hwcg_reg = 0x75058,
2912*4882a593Smuzhiyun .hwcg_bit = 1,
2913*4882a593Smuzhiyun .clkr = {
2914*4882a593Smuzhiyun .enable_reg = 0x75058,
2915*4882a593Smuzhiyun .enable_mask = BIT(0),
2916*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2917*4882a593Smuzhiyun .name = "gcc_ufs_card_unipro_core_clk",
2918*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2919*4882a593Smuzhiyun &gcc_ufs_card_unipro_core_clk_src.clkr.hw },
2920*4882a593Smuzhiyun .num_parents = 1,
2921*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2922*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2923*4882a593Smuzhiyun },
2924*4882a593Smuzhiyun },
2925*4882a593Smuzhiyun };
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
2928*4882a593Smuzhiyun .halt_reg = 0x75058,
2929*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2930*4882a593Smuzhiyun .hwcg_reg = 0x75058,
2931*4882a593Smuzhiyun .hwcg_bit = 1,
2932*4882a593Smuzhiyun .clkr = {
2933*4882a593Smuzhiyun .enable_reg = 0x75058,
2934*4882a593Smuzhiyun .enable_mask = BIT(1),
2935*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2936*4882a593Smuzhiyun .name = "gcc_ufs_card_unipro_core_hw_ctl_clk",
2937*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2938*4882a593Smuzhiyun &gcc_ufs_card_unipro_core_clk.clkr.hw },
2939*4882a593Smuzhiyun .num_parents = 1,
2940*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2941*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
2942*4882a593Smuzhiyun },
2943*4882a593Smuzhiyun },
2944*4882a593Smuzhiyun };
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun static struct clk_branch gcc_ufs_mem_clkref_clk = {
2947*4882a593Smuzhiyun .halt_reg = 0x8c000,
2948*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2949*4882a593Smuzhiyun .clkr = {
2950*4882a593Smuzhiyun .enable_reg = 0x8c000,
2951*4882a593Smuzhiyun .enable_mask = BIT(0),
2952*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2953*4882a593Smuzhiyun .name = "gcc_ufs_mem_clkref_clk",
2954*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2955*4882a593Smuzhiyun },
2956*4882a593Smuzhiyun },
2957*4882a593Smuzhiyun };
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ahb_clk = {
2960*4882a593Smuzhiyun .halt_reg = 0x77014,
2961*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2962*4882a593Smuzhiyun .hwcg_reg = 0x77014,
2963*4882a593Smuzhiyun .hwcg_bit = 1,
2964*4882a593Smuzhiyun .clkr = {
2965*4882a593Smuzhiyun .enable_reg = 0x77014,
2966*4882a593Smuzhiyun .enable_mask = BIT(0),
2967*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2968*4882a593Smuzhiyun .name = "gcc_ufs_phy_ahb_clk",
2969*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2970*4882a593Smuzhiyun },
2971*4882a593Smuzhiyun },
2972*4882a593Smuzhiyun };
2973*4882a593Smuzhiyun
2974*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_axi_clk = {
2975*4882a593Smuzhiyun .halt_reg = 0x77010,
2976*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2977*4882a593Smuzhiyun .hwcg_reg = 0x77010,
2978*4882a593Smuzhiyun .hwcg_bit = 1,
2979*4882a593Smuzhiyun .clkr = {
2980*4882a593Smuzhiyun .enable_reg = 0x77010,
2981*4882a593Smuzhiyun .enable_mask = BIT(0),
2982*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2983*4882a593Smuzhiyun .name = "gcc_ufs_phy_axi_clk",
2984*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
2985*4882a593Smuzhiyun &gcc_ufs_phy_axi_clk_src.clkr.hw },
2986*4882a593Smuzhiyun .num_parents = 1,
2987*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2988*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2989*4882a593Smuzhiyun },
2990*4882a593Smuzhiyun },
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
2994*4882a593Smuzhiyun .halt_reg = 0x77010,
2995*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2996*4882a593Smuzhiyun .hwcg_reg = 0x77010,
2997*4882a593Smuzhiyun .hwcg_bit = 1,
2998*4882a593Smuzhiyun .clkr = {
2999*4882a593Smuzhiyun .enable_reg = 0x77010,
3000*4882a593Smuzhiyun .enable_mask = BIT(1),
3001*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3002*4882a593Smuzhiyun .name = "gcc_ufs_phy_axi_hw_ctl_clk",
3003*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3004*4882a593Smuzhiyun &gcc_ufs_phy_axi_clk.clkr.hw },
3005*4882a593Smuzhiyun .num_parents = 1,
3006*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3007*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
3008*4882a593Smuzhiyun },
3009*4882a593Smuzhiyun },
3010*4882a593Smuzhiyun };
3011*4882a593Smuzhiyun
3012*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ice_core_clk = {
3013*4882a593Smuzhiyun .halt_reg = 0x7705c,
3014*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3015*4882a593Smuzhiyun .hwcg_reg = 0x7705c,
3016*4882a593Smuzhiyun .hwcg_bit = 1,
3017*4882a593Smuzhiyun .clkr = {
3018*4882a593Smuzhiyun .enable_reg = 0x7705c,
3019*4882a593Smuzhiyun .enable_mask = BIT(0),
3020*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3021*4882a593Smuzhiyun .name = "gcc_ufs_phy_ice_core_clk",
3022*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3023*4882a593Smuzhiyun &gcc_ufs_phy_ice_core_clk_src.clkr.hw },
3024*4882a593Smuzhiyun .num_parents = 1,
3025*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3026*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3027*4882a593Smuzhiyun },
3028*4882a593Smuzhiyun },
3029*4882a593Smuzhiyun };
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
3032*4882a593Smuzhiyun .halt_reg = 0x7705c,
3033*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3034*4882a593Smuzhiyun .hwcg_reg = 0x7705c,
3035*4882a593Smuzhiyun .hwcg_bit = 1,
3036*4882a593Smuzhiyun .clkr = {
3037*4882a593Smuzhiyun .enable_reg = 0x7705c,
3038*4882a593Smuzhiyun .enable_mask = BIT(1),
3039*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3040*4882a593Smuzhiyun .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
3041*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3042*4882a593Smuzhiyun &gcc_ufs_phy_ice_core_clk.clkr.hw },
3043*4882a593Smuzhiyun .num_parents = 1,
3044*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3045*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
3046*4882a593Smuzhiyun },
3047*4882a593Smuzhiyun },
3048*4882a593Smuzhiyun };
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
3051*4882a593Smuzhiyun .halt_reg = 0x77090,
3052*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3053*4882a593Smuzhiyun .hwcg_reg = 0x77090,
3054*4882a593Smuzhiyun .hwcg_bit = 1,
3055*4882a593Smuzhiyun .clkr = {
3056*4882a593Smuzhiyun .enable_reg = 0x77090,
3057*4882a593Smuzhiyun .enable_mask = BIT(0),
3058*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3059*4882a593Smuzhiyun .name = "gcc_ufs_phy_phy_aux_clk",
3060*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3061*4882a593Smuzhiyun &gcc_ufs_phy_phy_aux_clk_src.clkr.hw },
3062*4882a593Smuzhiyun .num_parents = 1,
3063*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3064*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3065*4882a593Smuzhiyun },
3066*4882a593Smuzhiyun },
3067*4882a593Smuzhiyun };
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
3070*4882a593Smuzhiyun .halt_reg = 0x77090,
3071*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3072*4882a593Smuzhiyun .hwcg_reg = 0x77090,
3073*4882a593Smuzhiyun .hwcg_bit = 1,
3074*4882a593Smuzhiyun .clkr = {
3075*4882a593Smuzhiyun .enable_reg = 0x77090,
3076*4882a593Smuzhiyun .enable_mask = BIT(1),
3077*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3078*4882a593Smuzhiyun .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
3079*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3080*4882a593Smuzhiyun &gcc_ufs_phy_phy_aux_clk.clkr.hw },
3081*4882a593Smuzhiyun .num_parents = 1,
3082*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3083*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
3084*4882a593Smuzhiyun },
3085*4882a593Smuzhiyun },
3086*4882a593Smuzhiyun };
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun /* external clocks so add BRANCH_HALT_SKIP */
3089*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
3090*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
3091*4882a593Smuzhiyun .clkr = {
3092*4882a593Smuzhiyun .enable_reg = 0x7701c,
3093*4882a593Smuzhiyun .enable_mask = BIT(0),
3094*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3095*4882a593Smuzhiyun .name = "gcc_ufs_phy_rx_symbol_0_clk",
3096*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3097*4882a593Smuzhiyun },
3098*4882a593Smuzhiyun },
3099*4882a593Smuzhiyun };
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun /* external clocks so add BRANCH_HALT_SKIP */
3102*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
3103*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
3104*4882a593Smuzhiyun .clkr = {
3105*4882a593Smuzhiyun .enable_reg = 0x770ac,
3106*4882a593Smuzhiyun .enable_mask = BIT(0),
3107*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3108*4882a593Smuzhiyun .name = "gcc_ufs_phy_rx_symbol_1_clk",
3109*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3110*4882a593Smuzhiyun },
3111*4882a593Smuzhiyun },
3112*4882a593Smuzhiyun };
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun /* external clocks so add BRANCH_HALT_SKIP */
3115*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
3116*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
3117*4882a593Smuzhiyun .clkr = {
3118*4882a593Smuzhiyun .enable_reg = 0x77018,
3119*4882a593Smuzhiyun .enable_mask = BIT(0),
3120*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3121*4882a593Smuzhiyun .name = "gcc_ufs_phy_tx_symbol_0_clk",
3122*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3123*4882a593Smuzhiyun },
3124*4882a593Smuzhiyun },
3125*4882a593Smuzhiyun };
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
3128*4882a593Smuzhiyun .halt_reg = 0x77058,
3129*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3130*4882a593Smuzhiyun .hwcg_reg = 0x77058,
3131*4882a593Smuzhiyun .hwcg_bit = 1,
3132*4882a593Smuzhiyun .clkr = {
3133*4882a593Smuzhiyun .enable_reg = 0x77058,
3134*4882a593Smuzhiyun .enable_mask = BIT(0),
3135*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3136*4882a593Smuzhiyun .name = "gcc_ufs_phy_unipro_core_clk",
3137*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3138*4882a593Smuzhiyun &gcc_ufs_phy_unipro_core_clk_src.clkr.hw },
3139*4882a593Smuzhiyun .num_parents = 1,
3140*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3141*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3142*4882a593Smuzhiyun },
3143*4882a593Smuzhiyun },
3144*4882a593Smuzhiyun };
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
3147*4882a593Smuzhiyun .halt_reg = 0x77058,
3148*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3149*4882a593Smuzhiyun .hwcg_reg = 0x77058,
3150*4882a593Smuzhiyun .hwcg_bit = 1,
3151*4882a593Smuzhiyun .clkr = {
3152*4882a593Smuzhiyun .enable_reg = 0x77058,
3153*4882a593Smuzhiyun .enable_mask = BIT(1),
3154*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3155*4882a593Smuzhiyun .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
3156*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3157*4882a593Smuzhiyun &gcc_ufs_phy_unipro_core_clk.clkr.hw },
3158*4882a593Smuzhiyun .num_parents = 1,
3159*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3160*4882a593Smuzhiyun .ops = &clk_branch_simple_ops,
3161*4882a593Smuzhiyun },
3162*4882a593Smuzhiyun },
3163*4882a593Smuzhiyun };
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_master_clk = {
3166*4882a593Smuzhiyun .halt_reg = 0xf010,
3167*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3168*4882a593Smuzhiyun .clkr = {
3169*4882a593Smuzhiyun .enable_reg = 0xf010,
3170*4882a593Smuzhiyun .enable_mask = BIT(0),
3171*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3172*4882a593Smuzhiyun .name = "gcc_usb30_prim_master_clk",
3173*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3174*4882a593Smuzhiyun &gcc_usb30_prim_master_clk_src.clkr.hw },
3175*4882a593Smuzhiyun .num_parents = 1,
3176*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3177*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3178*4882a593Smuzhiyun },
3179*4882a593Smuzhiyun },
3180*4882a593Smuzhiyun };
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
3183*4882a593Smuzhiyun .halt_reg = 0xf018,
3184*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3185*4882a593Smuzhiyun .clkr = {
3186*4882a593Smuzhiyun .enable_reg = 0xf018,
3187*4882a593Smuzhiyun .enable_mask = BIT(0),
3188*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3189*4882a593Smuzhiyun .name = "gcc_usb30_prim_mock_utmi_clk",
3190*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3191*4882a593Smuzhiyun &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw },
3192*4882a593Smuzhiyun .num_parents = 1,
3193*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3194*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3195*4882a593Smuzhiyun },
3196*4882a593Smuzhiyun },
3197*4882a593Smuzhiyun };
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_sleep_clk = {
3200*4882a593Smuzhiyun .halt_reg = 0xf014,
3201*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3202*4882a593Smuzhiyun .clkr = {
3203*4882a593Smuzhiyun .enable_reg = 0xf014,
3204*4882a593Smuzhiyun .enable_mask = BIT(0),
3205*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3206*4882a593Smuzhiyun .name = "gcc_usb30_prim_sleep_clk",
3207*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3208*4882a593Smuzhiyun },
3209*4882a593Smuzhiyun },
3210*4882a593Smuzhiyun };
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_master_clk = {
3213*4882a593Smuzhiyun .halt_reg = 0x10010,
3214*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3215*4882a593Smuzhiyun .clkr = {
3216*4882a593Smuzhiyun .enable_reg = 0x10010,
3217*4882a593Smuzhiyun .enable_mask = BIT(0),
3218*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3219*4882a593Smuzhiyun .name = "gcc_usb30_sec_master_clk",
3220*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3221*4882a593Smuzhiyun &gcc_usb30_sec_master_clk_src.clkr.hw },
3222*4882a593Smuzhiyun .num_parents = 1,
3223*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3224*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3225*4882a593Smuzhiyun },
3226*4882a593Smuzhiyun },
3227*4882a593Smuzhiyun };
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
3230*4882a593Smuzhiyun .halt_reg = 0x10018,
3231*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3232*4882a593Smuzhiyun .clkr = {
3233*4882a593Smuzhiyun .enable_reg = 0x10018,
3234*4882a593Smuzhiyun .enable_mask = BIT(0),
3235*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3236*4882a593Smuzhiyun .name = "gcc_usb30_sec_mock_utmi_clk",
3237*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3238*4882a593Smuzhiyun &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw },
3239*4882a593Smuzhiyun .num_parents = 1,
3240*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3241*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3242*4882a593Smuzhiyun },
3243*4882a593Smuzhiyun },
3244*4882a593Smuzhiyun };
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_sleep_clk = {
3247*4882a593Smuzhiyun .halt_reg = 0x10014,
3248*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3249*4882a593Smuzhiyun .clkr = {
3250*4882a593Smuzhiyun .enable_reg = 0x10014,
3251*4882a593Smuzhiyun .enable_mask = BIT(0),
3252*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3253*4882a593Smuzhiyun .name = "gcc_usb30_sec_sleep_clk",
3254*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3255*4882a593Smuzhiyun },
3256*4882a593Smuzhiyun },
3257*4882a593Smuzhiyun };
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_clkref_clk = {
3260*4882a593Smuzhiyun .halt_reg = 0x8c008,
3261*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3262*4882a593Smuzhiyun .clkr = {
3263*4882a593Smuzhiyun .enable_reg = 0x8c008,
3264*4882a593Smuzhiyun .enable_mask = BIT(0),
3265*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3266*4882a593Smuzhiyun .name = "gcc_usb3_prim_clkref_clk",
3267*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3268*4882a593Smuzhiyun },
3269*4882a593Smuzhiyun },
3270*4882a593Smuzhiyun };
3271*4882a593Smuzhiyun
3272*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
3273*4882a593Smuzhiyun .halt_reg = 0xf050,
3274*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3275*4882a593Smuzhiyun .clkr = {
3276*4882a593Smuzhiyun .enable_reg = 0xf050,
3277*4882a593Smuzhiyun .enable_mask = BIT(0),
3278*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3279*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_aux_clk",
3280*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3281*4882a593Smuzhiyun &gcc_usb3_prim_phy_aux_clk_src.clkr.hw },
3282*4882a593Smuzhiyun .num_parents = 1,
3283*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3284*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3285*4882a593Smuzhiyun },
3286*4882a593Smuzhiyun },
3287*4882a593Smuzhiyun };
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
3290*4882a593Smuzhiyun .halt_reg = 0xf054,
3291*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3292*4882a593Smuzhiyun .clkr = {
3293*4882a593Smuzhiyun .enable_reg = 0xf054,
3294*4882a593Smuzhiyun .enable_mask = BIT(0),
3295*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3296*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_com_aux_clk",
3297*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3298*4882a593Smuzhiyun &gcc_usb3_prim_phy_aux_clk_src.clkr.hw },
3299*4882a593Smuzhiyun .num_parents = 1,
3300*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3301*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3302*4882a593Smuzhiyun },
3303*4882a593Smuzhiyun },
3304*4882a593Smuzhiyun };
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
3307*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
3308*4882a593Smuzhiyun .clkr = {
3309*4882a593Smuzhiyun .enable_reg = 0xf058,
3310*4882a593Smuzhiyun .enable_mask = BIT(0),
3311*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3312*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_pipe_clk",
3313*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3314*4882a593Smuzhiyun },
3315*4882a593Smuzhiyun },
3316*4882a593Smuzhiyun };
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_clkref_clk = {
3319*4882a593Smuzhiyun .halt_reg = 0x8c028,
3320*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3321*4882a593Smuzhiyun .clkr = {
3322*4882a593Smuzhiyun .enable_reg = 0x8c028,
3323*4882a593Smuzhiyun .enable_mask = BIT(0),
3324*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3325*4882a593Smuzhiyun .name = "gcc_usb3_sec_clkref_clk",
3326*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3327*4882a593Smuzhiyun },
3328*4882a593Smuzhiyun },
3329*4882a593Smuzhiyun };
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
3332*4882a593Smuzhiyun .halt_reg = 0x10050,
3333*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3334*4882a593Smuzhiyun .clkr = {
3335*4882a593Smuzhiyun .enable_reg = 0x10050,
3336*4882a593Smuzhiyun .enable_mask = BIT(0),
3337*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3338*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_aux_clk",
3339*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3340*4882a593Smuzhiyun &gcc_usb3_sec_phy_aux_clk_src.clkr.hw },
3341*4882a593Smuzhiyun .num_parents = 1,
3342*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3343*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3344*4882a593Smuzhiyun },
3345*4882a593Smuzhiyun },
3346*4882a593Smuzhiyun };
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
3349*4882a593Smuzhiyun .halt_reg = 0x10054,
3350*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3351*4882a593Smuzhiyun .clkr = {
3352*4882a593Smuzhiyun .enable_reg = 0x10054,
3353*4882a593Smuzhiyun .enable_mask = BIT(0),
3354*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3355*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_com_aux_clk",
3356*4882a593Smuzhiyun .parent_hws = (const struct clk_hw *[]){
3357*4882a593Smuzhiyun &gcc_usb3_sec_phy_aux_clk_src.clkr.hw },
3358*4882a593Smuzhiyun .num_parents = 1,
3359*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3360*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3361*4882a593Smuzhiyun },
3362*4882a593Smuzhiyun },
3363*4882a593Smuzhiyun };
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
3366*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
3367*4882a593Smuzhiyun .clkr = {
3368*4882a593Smuzhiyun .enable_reg = 0x10058,
3369*4882a593Smuzhiyun .enable_mask = BIT(0),
3370*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3371*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_pipe_clk",
3372*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3373*4882a593Smuzhiyun },
3374*4882a593Smuzhiyun },
3375*4882a593Smuzhiyun };
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun /*
3378*4882a593Smuzhiyun * Clock ON depends on external parent 'config noc', so cant poll
3379*4882a593Smuzhiyun * delay and also mark as crtitical for video boot
3380*4882a593Smuzhiyun */
3381*4882a593Smuzhiyun static struct clk_branch gcc_video_ahb_clk = {
3382*4882a593Smuzhiyun .halt_reg = 0xb004,
3383*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
3384*4882a593Smuzhiyun .hwcg_reg = 0xb004,
3385*4882a593Smuzhiyun .hwcg_bit = 1,
3386*4882a593Smuzhiyun .clkr = {
3387*4882a593Smuzhiyun .enable_reg = 0xb004,
3388*4882a593Smuzhiyun .enable_mask = BIT(0),
3389*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3390*4882a593Smuzhiyun .name = "gcc_video_ahb_clk",
3391*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3392*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3393*4882a593Smuzhiyun },
3394*4882a593Smuzhiyun },
3395*4882a593Smuzhiyun };
3396*4882a593Smuzhiyun
3397*4882a593Smuzhiyun static struct clk_branch gcc_video_axi0_clk = {
3398*4882a593Smuzhiyun .halt_reg = 0xb024,
3399*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3400*4882a593Smuzhiyun .clkr = {
3401*4882a593Smuzhiyun .enable_reg = 0xb024,
3402*4882a593Smuzhiyun .enable_mask = BIT(0),
3403*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3404*4882a593Smuzhiyun .name = "gcc_video_axi0_clk",
3405*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3406*4882a593Smuzhiyun },
3407*4882a593Smuzhiyun },
3408*4882a593Smuzhiyun };
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun static struct clk_branch gcc_video_axi1_clk = {
3411*4882a593Smuzhiyun .halt_reg = 0xb028,
3412*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3413*4882a593Smuzhiyun .clkr = {
3414*4882a593Smuzhiyun .enable_reg = 0xb028,
3415*4882a593Smuzhiyun .enable_mask = BIT(0),
3416*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3417*4882a593Smuzhiyun .name = "gcc_video_axi1_clk",
3418*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3419*4882a593Smuzhiyun },
3420*4882a593Smuzhiyun },
3421*4882a593Smuzhiyun };
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun static struct clk_branch gcc_video_axic_clk = {
3424*4882a593Smuzhiyun .halt_reg = 0xb02c,
3425*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3426*4882a593Smuzhiyun .clkr = {
3427*4882a593Smuzhiyun .enable_reg = 0xb02c,
3428*4882a593Smuzhiyun .enable_mask = BIT(0),
3429*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3430*4882a593Smuzhiyun .name = "gcc_video_axic_clk",
3431*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3432*4882a593Smuzhiyun },
3433*4882a593Smuzhiyun },
3434*4882a593Smuzhiyun };
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun /* XO critical input to video, so no need to poll */
3437*4882a593Smuzhiyun static struct clk_branch gcc_video_xo_clk = {
3438*4882a593Smuzhiyun .halt_reg = 0xb040,
3439*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
3440*4882a593Smuzhiyun .clkr = {
3441*4882a593Smuzhiyun .enable_reg = 0xb040,
3442*4882a593Smuzhiyun .enable_mask = BIT(0),
3443*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3444*4882a593Smuzhiyun .name = "gcc_video_xo_clk",
3445*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3446*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3447*4882a593Smuzhiyun },
3448*4882a593Smuzhiyun },
3449*4882a593Smuzhiyun };
3450*4882a593Smuzhiyun
3451*4882a593Smuzhiyun static struct gdsc usb30_prim_gdsc = {
3452*4882a593Smuzhiyun .gdscr = 0xf004,
3453*4882a593Smuzhiyun .pd = {
3454*4882a593Smuzhiyun .name = "usb30_prim_gdsc",
3455*4882a593Smuzhiyun },
3456*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3457*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3458*4882a593Smuzhiyun };
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun static struct gdsc usb30_sec_gdsc = {
3461*4882a593Smuzhiyun .gdscr = 0x10004,
3462*4882a593Smuzhiyun .pd = {
3463*4882a593Smuzhiyun .name = "usb30_sec_gdsc",
3464*4882a593Smuzhiyun },
3465*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3466*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3467*4882a593Smuzhiyun };
3468*4882a593Smuzhiyun
3469*4882a593Smuzhiyun static struct clk_regmap *gcc_sm8150_clocks[] = {
3470*4882a593Smuzhiyun [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
3471*4882a593Smuzhiyun [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
3472*4882a593Smuzhiyun [GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] =
3473*4882a593Smuzhiyun &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr,
3474*4882a593Smuzhiyun [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
3475*4882a593Smuzhiyun [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] =
3476*4882a593Smuzhiyun &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
3477*4882a593Smuzhiyun [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
3478*4882a593Smuzhiyun [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
3479*4882a593Smuzhiyun [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
3480*4882a593Smuzhiyun [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
3481*4882a593Smuzhiyun [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
3482*4882a593Smuzhiyun [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
3483*4882a593Smuzhiyun [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
3484*4882a593Smuzhiyun [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
3485*4882a593Smuzhiyun [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
3486*4882a593Smuzhiyun [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
3487*4882a593Smuzhiyun [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
3488*4882a593Smuzhiyun [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
3489*4882a593Smuzhiyun [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
3490*4882a593Smuzhiyun [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
3491*4882a593Smuzhiyun [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
3492*4882a593Smuzhiyun [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
3493*4882a593Smuzhiyun [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
3494*4882a593Smuzhiyun [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
3495*4882a593Smuzhiyun [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
3496*4882a593Smuzhiyun [GCC_EMAC_AXI_CLK] = &gcc_emac_axi_clk.clkr,
3497*4882a593Smuzhiyun [GCC_EMAC_PTP_CLK] = &gcc_emac_ptp_clk.clkr,
3498*4882a593Smuzhiyun [GCC_EMAC_PTP_CLK_SRC] = &gcc_emac_ptp_clk_src.clkr,
3499*4882a593Smuzhiyun [GCC_EMAC_RGMII_CLK] = &gcc_emac_rgmii_clk.clkr,
3500*4882a593Smuzhiyun [GCC_EMAC_RGMII_CLK_SRC] = &gcc_emac_rgmii_clk_src.clkr,
3501*4882a593Smuzhiyun [GCC_EMAC_SLV_AHB_CLK] = &gcc_emac_slv_ahb_clk.clkr,
3502*4882a593Smuzhiyun [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
3503*4882a593Smuzhiyun [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
3504*4882a593Smuzhiyun [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
3505*4882a593Smuzhiyun [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
3506*4882a593Smuzhiyun [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
3507*4882a593Smuzhiyun [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
3508*4882a593Smuzhiyun [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
3509*4882a593Smuzhiyun [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
3510*4882a593Smuzhiyun [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
3511*4882a593Smuzhiyun [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
3512*4882a593Smuzhiyun [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
3513*4882a593Smuzhiyun [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
3514*4882a593Smuzhiyun [GCC_NPU_AT_CLK] = &gcc_npu_at_clk.clkr,
3515*4882a593Smuzhiyun [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
3516*4882a593Smuzhiyun [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
3517*4882a593Smuzhiyun [GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
3518*4882a593Smuzhiyun [GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
3519*4882a593Smuzhiyun [GCC_NPU_TRIG_CLK] = &gcc_npu_trig_clk.clkr,
3520*4882a593Smuzhiyun [GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr,
3521*4882a593Smuzhiyun [GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr,
3522*4882a593Smuzhiyun [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
3523*4882a593Smuzhiyun [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
3524*4882a593Smuzhiyun [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
3525*4882a593Smuzhiyun [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
3526*4882a593Smuzhiyun [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
3527*4882a593Smuzhiyun [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
3528*4882a593Smuzhiyun [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
3529*4882a593Smuzhiyun [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
3530*4882a593Smuzhiyun [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
3531*4882a593Smuzhiyun [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
3532*4882a593Smuzhiyun [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
3533*4882a593Smuzhiyun [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
3534*4882a593Smuzhiyun [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
3535*4882a593Smuzhiyun [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
3536*4882a593Smuzhiyun [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
3537*4882a593Smuzhiyun [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
3538*4882a593Smuzhiyun [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
3539*4882a593Smuzhiyun [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
3540*4882a593Smuzhiyun [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
3541*4882a593Smuzhiyun [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
3542*4882a593Smuzhiyun [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
3543*4882a593Smuzhiyun [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
3544*4882a593Smuzhiyun [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
3545*4882a593Smuzhiyun [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
3546*4882a593Smuzhiyun [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
3547*4882a593Smuzhiyun [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
3548*4882a593Smuzhiyun [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
3549*4882a593Smuzhiyun [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
3550*4882a593Smuzhiyun [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
3551*4882a593Smuzhiyun [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
3552*4882a593Smuzhiyun [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
3553*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
3554*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
3555*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
3556*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
3557*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
3558*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
3559*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
3560*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
3561*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
3562*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
3563*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
3564*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
3565*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
3566*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
3567*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
3568*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
3569*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
3570*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
3571*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
3572*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
3573*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
3574*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
3575*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
3576*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
3577*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
3578*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
3579*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
3580*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
3581*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
3582*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
3583*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
3584*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
3585*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
3586*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
3587*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
3588*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
3589*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
3590*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
3591*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
3592*4882a593Smuzhiyun [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
3593*4882a593Smuzhiyun [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
3594*4882a593Smuzhiyun [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
3595*4882a593Smuzhiyun [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
3596*4882a593Smuzhiyun [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
3597*4882a593Smuzhiyun [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
3598*4882a593Smuzhiyun [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
3599*4882a593Smuzhiyun [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
3600*4882a593Smuzhiyun [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
3601*4882a593Smuzhiyun [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
3602*4882a593Smuzhiyun [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
3603*4882a593Smuzhiyun [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
3604*4882a593Smuzhiyun [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
3605*4882a593Smuzhiyun [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
3606*4882a593Smuzhiyun [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
3607*4882a593Smuzhiyun [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
3608*4882a593Smuzhiyun [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
3609*4882a593Smuzhiyun [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
3610*4882a593Smuzhiyun [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
3611*4882a593Smuzhiyun [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
3612*4882a593Smuzhiyun [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
3613*4882a593Smuzhiyun [GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr,
3614*4882a593Smuzhiyun [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
3615*4882a593Smuzhiyun [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
3616*4882a593Smuzhiyun [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
3617*4882a593Smuzhiyun [GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] =
3618*4882a593Smuzhiyun &gcc_ufs_card_ice_core_hw_ctl_clk.clkr,
3619*4882a593Smuzhiyun [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
3620*4882a593Smuzhiyun [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
3621*4882a593Smuzhiyun [GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] =
3622*4882a593Smuzhiyun &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr,
3623*4882a593Smuzhiyun [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
3624*4882a593Smuzhiyun [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
3625*4882a593Smuzhiyun [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
3626*4882a593Smuzhiyun [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
3627*4882a593Smuzhiyun [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
3628*4882a593Smuzhiyun &gcc_ufs_card_unipro_core_clk_src.clkr,
3629*4882a593Smuzhiyun [GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] =
3630*4882a593Smuzhiyun &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr,
3631*4882a593Smuzhiyun [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
3632*4882a593Smuzhiyun [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
3633*4882a593Smuzhiyun [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
3634*4882a593Smuzhiyun [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
3635*4882a593Smuzhiyun [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
3636*4882a593Smuzhiyun [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
3637*4882a593Smuzhiyun [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
3638*4882a593Smuzhiyun [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] =
3639*4882a593Smuzhiyun &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
3640*4882a593Smuzhiyun [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
3641*4882a593Smuzhiyun [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
3642*4882a593Smuzhiyun [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
3643*4882a593Smuzhiyun [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
3644*4882a593Smuzhiyun [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
3645*4882a593Smuzhiyun [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
3646*4882a593Smuzhiyun [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
3647*4882a593Smuzhiyun [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
3648*4882a593Smuzhiyun &gcc_ufs_phy_unipro_core_clk_src.clkr,
3649*4882a593Smuzhiyun [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] =
3650*4882a593Smuzhiyun &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
3651*4882a593Smuzhiyun [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
3652*4882a593Smuzhiyun [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
3653*4882a593Smuzhiyun [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
3654*4882a593Smuzhiyun [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
3655*4882a593Smuzhiyun &gcc_usb30_prim_mock_utmi_clk_src.clkr,
3656*4882a593Smuzhiyun [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
3657*4882a593Smuzhiyun [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
3658*4882a593Smuzhiyun [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
3659*4882a593Smuzhiyun [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
3660*4882a593Smuzhiyun [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
3661*4882a593Smuzhiyun &gcc_usb30_sec_mock_utmi_clk_src.clkr,
3662*4882a593Smuzhiyun [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
3663*4882a593Smuzhiyun [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
3664*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
3665*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
3666*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
3667*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
3668*4882a593Smuzhiyun [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
3669*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
3670*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
3671*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
3672*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
3673*4882a593Smuzhiyun [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
3674*4882a593Smuzhiyun [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
3675*4882a593Smuzhiyun [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
3676*4882a593Smuzhiyun [GCC_VIDEO_AXIC_CLK] = &gcc_video_axic_clk.clkr,
3677*4882a593Smuzhiyun [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
3678*4882a593Smuzhiyun [GPLL0] = &gpll0.clkr,
3679*4882a593Smuzhiyun [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
3680*4882a593Smuzhiyun [GPLL7] = &gpll7.clkr,
3681*4882a593Smuzhiyun [GPLL9] = &gpll9.clkr,
3682*4882a593Smuzhiyun };
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun static const struct qcom_reset_map gcc_sm8150_resets[] = {
3685*4882a593Smuzhiyun [GCC_EMAC_BCR] = { 0x6000 },
3686*4882a593Smuzhiyun [GCC_GPU_BCR] = { 0x71000 },
3687*4882a593Smuzhiyun [GCC_MMSS_BCR] = { 0xb000 },
3688*4882a593Smuzhiyun [GCC_NPU_BCR] = { 0x4d000 },
3689*4882a593Smuzhiyun [GCC_PCIE_0_BCR] = { 0x6b000 },
3690*4882a593Smuzhiyun [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
3691*4882a593Smuzhiyun [GCC_PCIE_1_BCR] = { 0x8d000 },
3692*4882a593Smuzhiyun [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
3693*4882a593Smuzhiyun [GCC_PCIE_PHY_BCR] = { 0x6f000 },
3694*4882a593Smuzhiyun [GCC_PDM_BCR] = { 0x33000 },
3695*4882a593Smuzhiyun [GCC_PRNG_BCR] = { 0x34000 },
3696*4882a593Smuzhiyun [GCC_QSPI_BCR] = { 0x24008 },
3697*4882a593Smuzhiyun [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
3698*4882a593Smuzhiyun [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
3699*4882a593Smuzhiyun [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
3700*4882a593Smuzhiyun [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
3701*4882a593Smuzhiyun [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
3702*4882a593Smuzhiyun [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
3703*4882a593Smuzhiyun [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
3704*4882a593Smuzhiyun [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
3705*4882a593Smuzhiyun [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
3706*4882a593Smuzhiyun [GCC_SDCC2_BCR] = { 0x14000 },
3707*4882a593Smuzhiyun [GCC_SDCC4_BCR] = { 0x16000 },
3708*4882a593Smuzhiyun [GCC_TSIF_BCR] = { 0x36000 },
3709*4882a593Smuzhiyun [GCC_UFS_CARD_BCR] = { 0x75000 },
3710*4882a593Smuzhiyun [GCC_UFS_PHY_BCR] = { 0x77000 },
3711*4882a593Smuzhiyun [GCC_USB30_PRIM_BCR] = { 0xf000 },
3712*4882a593Smuzhiyun [GCC_USB30_SEC_BCR] = { 0x10000 },
3713*4882a593Smuzhiyun [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
3714*4882a593Smuzhiyun };
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun static struct gdsc *gcc_sm8150_gdscs[] = {
3717*4882a593Smuzhiyun [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
3718*4882a593Smuzhiyun [USB30_SEC_GDSC] = &usb30_sec_gdsc,
3719*4882a593Smuzhiyun };
3720*4882a593Smuzhiyun
3721*4882a593Smuzhiyun static const struct regmap_config gcc_sm8150_regmap_config = {
3722*4882a593Smuzhiyun .reg_bits = 32,
3723*4882a593Smuzhiyun .reg_stride = 4,
3724*4882a593Smuzhiyun .val_bits = 32,
3725*4882a593Smuzhiyun .max_register = 0x9c040,
3726*4882a593Smuzhiyun .fast_io = true,
3727*4882a593Smuzhiyun };
3728*4882a593Smuzhiyun
3729*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_sm8150_desc = {
3730*4882a593Smuzhiyun .config = &gcc_sm8150_regmap_config,
3731*4882a593Smuzhiyun .clks = gcc_sm8150_clocks,
3732*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(gcc_sm8150_clocks),
3733*4882a593Smuzhiyun .resets = gcc_sm8150_resets,
3734*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(gcc_sm8150_resets),
3735*4882a593Smuzhiyun .gdscs = gcc_sm8150_gdscs,
3736*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(gcc_sm8150_gdscs),
3737*4882a593Smuzhiyun };
3738*4882a593Smuzhiyun
3739*4882a593Smuzhiyun static const struct of_device_id gcc_sm8150_match_table[] = {
3740*4882a593Smuzhiyun { .compatible = "qcom,gcc-sm8150" },
3741*4882a593Smuzhiyun { }
3742*4882a593Smuzhiyun };
3743*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_sm8150_match_table);
3744*4882a593Smuzhiyun
gcc_sm8150_probe(struct platform_device * pdev)3745*4882a593Smuzhiyun static int gcc_sm8150_probe(struct platform_device *pdev)
3746*4882a593Smuzhiyun {
3747*4882a593Smuzhiyun struct regmap *regmap;
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &gcc_sm8150_desc);
3750*4882a593Smuzhiyun if (IS_ERR(regmap))
3751*4882a593Smuzhiyun return PTR_ERR(regmap);
3752*4882a593Smuzhiyun
3753*4882a593Smuzhiyun /* Disable the GPLL0 active input to NPU and GPU via MISC registers */
3754*4882a593Smuzhiyun regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
3755*4882a593Smuzhiyun regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &gcc_sm8150_desc, regmap);
3758*4882a593Smuzhiyun }
3759*4882a593Smuzhiyun
3760*4882a593Smuzhiyun static struct platform_driver gcc_sm8150_driver = {
3761*4882a593Smuzhiyun .probe = gcc_sm8150_probe,
3762*4882a593Smuzhiyun .driver = {
3763*4882a593Smuzhiyun .name = "gcc-sm8150",
3764*4882a593Smuzhiyun .of_match_table = gcc_sm8150_match_table,
3765*4882a593Smuzhiyun },
3766*4882a593Smuzhiyun };
3767*4882a593Smuzhiyun
gcc_sm8150_init(void)3768*4882a593Smuzhiyun static int __init gcc_sm8150_init(void)
3769*4882a593Smuzhiyun {
3770*4882a593Smuzhiyun return platform_driver_register(&gcc_sm8150_driver);
3771*4882a593Smuzhiyun }
3772*4882a593Smuzhiyun subsys_initcall(gcc_sm8150_init);
3773*4882a593Smuzhiyun
gcc_sm8150_exit(void)3774*4882a593Smuzhiyun static void __exit gcc_sm8150_exit(void)
3775*4882a593Smuzhiyun {
3776*4882a593Smuzhiyun platform_driver_unregister(&gcc_sm8150_driver);
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun module_exit(gcc_sm8150_exit);
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GCC SM8150 Driver");
3781*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3782