1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018, 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-sdm845.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun #include "clk-regmap.h"
21*4882a593Smuzhiyun #include "clk-pll.h"
22*4882a593Smuzhiyun #include "clk-rcg.h"
23*4882a593Smuzhiyun #include "clk-branch.h"
24*4882a593Smuzhiyun #include "clk-alpha-pll.h"
25*4882a593Smuzhiyun #include "gdsc.h"
26*4882a593Smuzhiyun #include "reset.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun P_BI_TCXO,
30*4882a593Smuzhiyun P_AUD_REF_CLK,
31*4882a593Smuzhiyun P_CORE_BI_PLL_TEST_SE,
32*4882a593Smuzhiyun P_GPLL0_OUT_EVEN,
33*4882a593Smuzhiyun P_GPLL0_OUT_MAIN,
34*4882a593Smuzhiyun P_GPLL4_OUT_MAIN,
35*4882a593Smuzhiyun P_SLEEP_CLK,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_0[] = {
39*4882a593Smuzhiyun { P_BI_TCXO, 0 },
40*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
41*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
42*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const char * const gcc_parent_names_0[] = {
46*4882a593Smuzhiyun "bi_tcxo",
47*4882a593Smuzhiyun "gpll0",
48*4882a593Smuzhiyun "gpll0_out_even",
49*4882a593Smuzhiyun "core_bi_pll_test_se",
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_1[] = {
53*4882a593Smuzhiyun { P_BI_TCXO, 0 },
54*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
55*4882a593Smuzhiyun { P_SLEEP_CLK, 5 },
56*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
57*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static const char * const gcc_parent_names_1[] = {
61*4882a593Smuzhiyun "bi_tcxo",
62*4882a593Smuzhiyun "gpll0",
63*4882a593Smuzhiyun "core_pi_sleep_clk",
64*4882a593Smuzhiyun "gpll0_out_even",
65*4882a593Smuzhiyun "core_bi_pll_test_se",
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_2[] = {
69*4882a593Smuzhiyun { P_BI_TCXO, 0 },
70*4882a593Smuzhiyun { P_SLEEP_CLK, 5 },
71*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const char * const gcc_parent_names_2[] = {
75*4882a593Smuzhiyun "bi_tcxo",
76*4882a593Smuzhiyun "core_pi_sleep_clk",
77*4882a593Smuzhiyun "core_bi_pll_test_se",
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_3[] = {
81*4882a593Smuzhiyun { P_BI_TCXO, 0 },
82*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
83*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const char * const gcc_parent_names_3[] = {
87*4882a593Smuzhiyun "bi_tcxo",
88*4882a593Smuzhiyun "gpll0",
89*4882a593Smuzhiyun "core_bi_pll_test_se",
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_4[] = {
93*4882a593Smuzhiyun { P_BI_TCXO, 0 },
94*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const char * const gcc_parent_names_4[] = {
98*4882a593Smuzhiyun "bi_tcxo",
99*4882a593Smuzhiyun "core_bi_pll_test_se",
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_6[] = {
103*4882a593Smuzhiyun { P_BI_TCXO, 0 },
104*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
105*4882a593Smuzhiyun { P_AUD_REF_CLK, 2 },
106*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
107*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const char * const gcc_parent_names_6[] = {
111*4882a593Smuzhiyun "bi_tcxo",
112*4882a593Smuzhiyun "gpll0",
113*4882a593Smuzhiyun "aud_ref_clk",
114*4882a593Smuzhiyun "gpll0_out_even",
115*4882a593Smuzhiyun "core_bi_pll_test_se",
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const char * const gcc_parent_names_7_ao[] = {
119*4882a593Smuzhiyun "bi_tcxo_ao",
120*4882a593Smuzhiyun "gpll0",
121*4882a593Smuzhiyun "gpll0_out_even",
122*4882a593Smuzhiyun "core_bi_pll_test_se",
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const char * const gcc_parent_names_8[] = {
126*4882a593Smuzhiyun "bi_tcxo",
127*4882a593Smuzhiyun "gpll0",
128*4882a593Smuzhiyun "core_bi_pll_test_se",
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const char * const gcc_parent_names_8_ao[] = {
132*4882a593Smuzhiyun "bi_tcxo_ao",
133*4882a593Smuzhiyun "gpll0",
134*4882a593Smuzhiyun "core_bi_pll_test_se",
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_10[] = {
138*4882a593Smuzhiyun { P_BI_TCXO, 0 },
139*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
140*4882a593Smuzhiyun { P_GPLL4_OUT_MAIN, 5 },
141*4882a593Smuzhiyun { P_GPLL0_OUT_EVEN, 6 },
142*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static const char * const gcc_parent_names_10[] = {
146*4882a593Smuzhiyun "bi_tcxo",
147*4882a593Smuzhiyun "gpll0",
148*4882a593Smuzhiyun "gpll4",
149*4882a593Smuzhiyun "gpll0_out_even",
150*4882a593Smuzhiyun "core_bi_pll_test_se",
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static struct clk_alpha_pll gpll0 = {
154*4882a593Smuzhiyun .offset = 0x0,
155*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
156*4882a593Smuzhiyun .clkr = {
157*4882a593Smuzhiyun .enable_reg = 0x52000,
158*4882a593Smuzhiyun .enable_mask = BIT(0),
159*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
160*4882a593Smuzhiyun .name = "gpll0",
161*4882a593Smuzhiyun .parent_names = (const char *[]){ "bi_tcxo" },
162*4882a593Smuzhiyun .num_parents = 1,
163*4882a593Smuzhiyun .ops = &clk_alpha_pll_fixed_fabia_ops,
164*4882a593Smuzhiyun },
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static struct clk_alpha_pll gpll4 = {
169*4882a593Smuzhiyun .offset = 0x76000,
170*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
171*4882a593Smuzhiyun .clkr = {
172*4882a593Smuzhiyun .enable_reg = 0x52000,
173*4882a593Smuzhiyun .enable_mask = BIT(4),
174*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
175*4882a593Smuzhiyun .name = "gpll4",
176*4882a593Smuzhiyun .parent_names = (const char *[]){ "bi_tcxo" },
177*4882a593Smuzhiyun .num_parents = 1,
178*4882a593Smuzhiyun .ops = &clk_alpha_pll_fixed_fabia_ops,
179*4882a593Smuzhiyun },
180*4882a593Smuzhiyun },
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const struct clk_div_table post_div_table_fabia_even[] = {
184*4882a593Smuzhiyun { 0x0, 1 },
185*4882a593Smuzhiyun { 0x1, 2 },
186*4882a593Smuzhiyun { 0x3, 4 },
187*4882a593Smuzhiyun { 0x7, 8 },
188*4882a593Smuzhiyun { }
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_even = {
192*4882a593Smuzhiyun .offset = 0x0,
193*4882a593Smuzhiyun .post_div_shift = 8,
194*4882a593Smuzhiyun .post_div_table = post_div_table_fabia_even,
195*4882a593Smuzhiyun .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
196*4882a593Smuzhiyun .width = 4,
197*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
198*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
199*4882a593Smuzhiyun .name = "gpll0_out_even",
200*4882a593Smuzhiyun .parent_names = (const char *[]){ "gpll0" },
201*4882a593Smuzhiyun .num_parents = 1,
202*4882a593Smuzhiyun .ops = &clk_alpha_pll_postdiv_fabia_ops,
203*4882a593Smuzhiyun },
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
207*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
208*4882a593Smuzhiyun { }
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
212*4882a593Smuzhiyun .cmd_rcgr = 0x48014,
213*4882a593Smuzhiyun .mnd_width = 0,
214*4882a593Smuzhiyun .hid_width = 5,
215*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
216*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
217*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
218*4882a593Smuzhiyun .name = "gcc_cpuss_ahb_clk_src",
219*4882a593Smuzhiyun .parent_names = gcc_parent_names_7_ao,
220*4882a593Smuzhiyun .num_parents = 4,
221*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
222*4882a593Smuzhiyun },
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
226*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
227*4882a593Smuzhiyun { }
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
231*4882a593Smuzhiyun .cmd_rcgr = 0x4815c,
232*4882a593Smuzhiyun .mnd_width = 0,
233*4882a593Smuzhiyun .hid_width = 5,
234*4882a593Smuzhiyun .parent_map = gcc_parent_map_3,
235*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
236*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
237*4882a593Smuzhiyun .name = "gcc_cpuss_rbcpr_clk_src",
238*4882a593Smuzhiyun .parent_names = gcc_parent_names_8_ao,
239*4882a593Smuzhiyun .num_parents = 3,
240*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
241*4882a593Smuzhiyun },
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
245*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
246*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
247*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
248*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
249*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
250*4882a593Smuzhiyun { }
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp1_clk_src = {
254*4882a593Smuzhiyun .cmd_rcgr = 0x64004,
255*4882a593Smuzhiyun .mnd_width = 8,
256*4882a593Smuzhiyun .hid_width = 5,
257*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
258*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_clk_src,
259*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
260*4882a593Smuzhiyun .name = "gcc_gp1_clk_src",
261*4882a593Smuzhiyun .parent_names = gcc_parent_names_1,
262*4882a593Smuzhiyun .num_parents = 5,
263*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp2_clk_src = {
268*4882a593Smuzhiyun .cmd_rcgr = 0x65004,
269*4882a593Smuzhiyun .mnd_width = 8,
270*4882a593Smuzhiyun .hid_width = 5,
271*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
272*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_clk_src,
273*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
274*4882a593Smuzhiyun .name = "gcc_gp2_clk_src",
275*4882a593Smuzhiyun .parent_names = gcc_parent_names_1,
276*4882a593Smuzhiyun .num_parents = 5,
277*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
278*4882a593Smuzhiyun },
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp3_clk_src = {
282*4882a593Smuzhiyun .cmd_rcgr = 0x66004,
283*4882a593Smuzhiyun .mnd_width = 8,
284*4882a593Smuzhiyun .hid_width = 5,
285*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
286*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_clk_src,
287*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
288*4882a593Smuzhiyun .name = "gcc_gp3_clk_src",
289*4882a593Smuzhiyun .parent_names = gcc_parent_names_1,
290*4882a593Smuzhiyun .num_parents = 5,
291*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
292*4882a593Smuzhiyun },
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
296*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
297*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
298*4882a593Smuzhiyun { }
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
302*4882a593Smuzhiyun .cmd_rcgr = 0x6b028,
303*4882a593Smuzhiyun .mnd_width = 16,
304*4882a593Smuzhiyun .hid_width = 5,
305*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
306*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
307*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
308*4882a593Smuzhiyun .name = "gcc_pcie_0_aux_clk_src",
309*4882a593Smuzhiyun .parent_names = gcc_parent_names_2,
310*4882a593Smuzhiyun .num_parents = 3,
311*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
316*4882a593Smuzhiyun .cmd_rcgr = 0x8d028,
317*4882a593Smuzhiyun .mnd_width = 16,
318*4882a593Smuzhiyun .hid_width = 5,
319*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
320*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
321*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
322*4882a593Smuzhiyun .name = "gcc_pcie_1_aux_clk_src",
323*4882a593Smuzhiyun .parent_names = gcc_parent_names_2,
324*4882a593Smuzhiyun .num_parents = 3,
325*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
330*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
331*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
332*4882a593Smuzhiyun { }
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
336*4882a593Smuzhiyun .cmd_rcgr = 0x6f014,
337*4882a593Smuzhiyun .mnd_width = 0,
338*4882a593Smuzhiyun .hid_width = 5,
339*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
340*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
341*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
342*4882a593Smuzhiyun .name = "gcc_pcie_phy_refgen_clk_src",
343*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
344*4882a593Smuzhiyun .num_parents = 4,
345*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
346*4882a593Smuzhiyun },
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
350*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
351*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
352*4882a593Smuzhiyun F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
353*4882a593Smuzhiyun F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
354*4882a593Smuzhiyun { }
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct clk_rcg2 gcc_qspi_core_clk_src = {
358*4882a593Smuzhiyun .cmd_rcgr = 0x4b008,
359*4882a593Smuzhiyun .mnd_width = 0,
360*4882a593Smuzhiyun .hid_width = 5,
361*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
362*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qspi_core_clk_src,
363*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
364*4882a593Smuzhiyun .name = "gcc_qspi_core_clk_src",
365*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
366*4882a593Smuzhiyun .num_parents = 4,
367*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
372*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
373*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
374*4882a593Smuzhiyun F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
375*4882a593Smuzhiyun { }
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static struct clk_rcg2 gcc_pdm2_clk_src = {
379*4882a593Smuzhiyun .cmd_rcgr = 0x33010,
380*4882a593Smuzhiyun .mnd_width = 0,
381*4882a593Smuzhiyun .hid_width = 5,
382*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
383*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pdm2_clk_src,
384*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
385*4882a593Smuzhiyun .name = "gcc_pdm2_clk_src",
386*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
387*4882a593Smuzhiyun .num_parents = 4,
388*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
389*4882a593Smuzhiyun },
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
393*4882a593Smuzhiyun F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
394*4882a593Smuzhiyun F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
395*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
396*4882a593Smuzhiyun F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
397*4882a593Smuzhiyun F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
398*4882a593Smuzhiyun F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
399*4882a593Smuzhiyun F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
400*4882a593Smuzhiyun F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
401*4882a593Smuzhiyun F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
402*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
403*4882a593Smuzhiyun F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
404*4882a593Smuzhiyun F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
405*4882a593Smuzhiyun F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
406*4882a593Smuzhiyun F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
407*4882a593Smuzhiyun F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
408*4882a593Smuzhiyun { }
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
412*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s0_clk_src",
413*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
414*4882a593Smuzhiyun .num_parents = 4,
415*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
419*4882a593Smuzhiyun .cmd_rcgr = 0x17034,
420*4882a593Smuzhiyun .mnd_width = 16,
421*4882a593Smuzhiyun .hid_width = 5,
422*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
423*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
424*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
428*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s1_clk_src",
429*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
430*4882a593Smuzhiyun .num_parents = 4,
431*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
435*4882a593Smuzhiyun .cmd_rcgr = 0x17164,
436*4882a593Smuzhiyun .mnd_width = 16,
437*4882a593Smuzhiyun .hid_width = 5,
438*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
439*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
440*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
444*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s2_clk_src",
445*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
446*4882a593Smuzhiyun .num_parents = 4,
447*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
451*4882a593Smuzhiyun .cmd_rcgr = 0x17294,
452*4882a593Smuzhiyun .mnd_width = 16,
453*4882a593Smuzhiyun .hid_width = 5,
454*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
455*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
456*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
460*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s3_clk_src",
461*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
462*4882a593Smuzhiyun .num_parents = 4,
463*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
467*4882a593Smuzhiyun .cmd_rcgr = 0x173c4,
468*4882a593Smuzhiyun .mnd_width = 16,
469*4882a593Smuzhiyun .hid_width = 5,
470*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
471*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
472*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
476*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s4_clk_src",
477*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
478*4882a593Smuzhiyun .num_parents = 4,
479*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
483*4882a593Smuzhiyun .cmd_rcgr = 0x174f4,
484*4882a593Smuzhiyun .mnd_width = 16,
485*4882a593Smuzhiyun .hid_width = 5,
486*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
487*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
488*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
492*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s5_clk_src",
493*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
494*4882a593Smuzhiyun .num_parents = 4,
495*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
499*4882a593Smuzhiyun .cmd_rcgr = 0x17624,
500*4882a593Smuzhiyun .mnd_width = 16,
501*4882a593Smuzhiyun .hid_width = 5,
502*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
503*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
504*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
508*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s6_clk_src",
509*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
510*4882a593Smuzhiyun .num_parents = 4,
511*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
515*4882a593Smuzhiyun .cmd_rcgr = 0x17754,
516*4882a593Smuzhiyun .mnd_width = 16,
517*4882a593Smuzhiyun .hid_width = 5,
518*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
519*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
520*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
524*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s7_clk_src",
525*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
526*4882a593Smuzhiyun .num_parents = 4,
527*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
531*4882a593Smuzhiyun .cmd_rcgr = 0x17884,
532*4882a593Smuzhiyun .mnd_width = 16,
533*4882a593Smuzhiyun .hid_width = 5,
534*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
535*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
536*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
540*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s0_clk_src",
541*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
542*4882a593Smuzhiyun .num_parents = 4,
543*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
547*4882a593Smuzhiyun .cmd_rcgr = 0x18018,
548*4882a593Smuzhiyun .mnd_width = 16,
549*4882a593Smuzhiyun .hid_width = 5,
550*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
551*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
552*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
556*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s1_clk_src",
557*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
558*4882a593Smuzhiyun .num_parents = 4,
559*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
563*4882a593Smuzhiyun .cmd_rcgr = 0x18148,
564*4882a593Smuzhiyun .mnd_width = 16,
565*4882a593Smuzhiyun .hid_width = 5,
566*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
567*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
568*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
572*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s2_clk_src",
573*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
574*4882a593Smuzhiyun .num_parents = 4,
575*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
579*4882a593Smuzhiyun .cmd_rcgr = 0x18278,
580*4882a593Smuzhiyun .mnd_width = 16,
581*4882a593Smuzhiyun .hid_width = 5,
582*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
583*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
584*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
588*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s3_clk_src",
589*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
590*4882a593Smuzhiyun .num_parents = 4,
591*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
595*4882a593Smuzhiyun .cmd_rcgr = 0x183a8,
596*4882a593Smuzhiyun .mnd_width = 16,
597*4882a593Smuzhiyun .hid_width = 5,
598*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
599*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
600*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
604*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s4_clk_src",
605*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
606*4882a593Smuzhiyun .num_parents = 4,
607*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
611*4882a593Smuzhiyun .cmd_rcgr = 0x184d8,
612*4882a593Smuzhiyun .mnd_width = 16,
613*4882a593Smuzhiyun .hid_width = 5,
614*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
615*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
616*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
620*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s5_clk_src",
621*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
622*4882a593Smuzhiyun .num_parents = 4,
623*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
627*4882a593Smuzhiyun .cmd_rcgr = 0x18608,
628*4882a593Smuzhiyun .mnd_width = 16,
629*4882a593Smuzhiyun .hid_width = 5,
630*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
631*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
632*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
636*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s6_clk_src",
637*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
638*4882a593Smuzhiyun .num_parents = 4,
639*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
643*4882a593Smuzhiyun .cmd_rcgr = 0x18738,
644*4882a593Smuzhiyun .mnd_width = 16,
645*4882a593Smuzhiyun .hid_width = 5,
646*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
647*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
648*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
652*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s7_clk_src",
653*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
654*4882a593Smuzhiyun .num_parents = 4,
655*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
659*4882a593Smuzhiyun .cmd_rcgr = 0x18868,
660*4882a593Smuzhiyun .mnd_width = 16,
661*4882a593Smuzhiyun .hid_width = 5,
662*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
663*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
664*4882a593Smuzhiyun .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
668*4882a593Smuzhiyun F(400000, P_BI_TCXO, 12, 1, 4),
669*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
670*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
671*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
672*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
673*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
674*4882a593Smuzhiyun F(201500000, P_GPLL4_OUT_MAIN, 4, 0, 0),
675*4882a593Smuzhiyun { }
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
679*4882a593Smuzhiyun .cmd_rcgr = 0x1400c,
680*4882a593Smuzhiyun .mnd_width = 8,
681*4882a593Smuzhiyun .hid_width = 5,
682*4882a593Smuzhiyun .parent_map = gcc_parent_map_10,
683*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
684*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
685*4882a593Smuzhiyun .name = "gcc_sdcc2_apps_clk_src",
686*4882a593Smuzhiyun .parent_names = gcc_parent_names_10,
687*4882a593Smuzhiyun .num_parents = 5,
688*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
689*4882a593Smuzhiyun },
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
693*4882a593Smuzhiyun F(400000, P_BI_TCXO, 12, 1, 4),
694*4882a593Smuzhiyun F(9600000, P_BI_TCXO, 2, 0, 0),
695*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
696*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
697*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
698*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
699*4882a593Smuzhiyun { }
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
703*4882a593Smuzhiyun .cmd_rcgr = 0x1600c,
704*4882a593Smuzhiyun .mnd_width = 8,
705*4882a593Smuzhiyun .hid_width = 5,
706*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
707*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
708*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
709*4882a593Smuzhiyun .name = "gcc_sdcc4_apps_clk_src",
710*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
711*4882a593Smuzhiyun .num_parents = 4,
712*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
713*4882a593Smuzhiyun },
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
717*4882a593Smuzhiyun F(105495, P_BI_TCXO, 2, 1, 91),
718*4882a593Smuzhiyun { }
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun static struct clk_rcg2 gcc_tsif_ref_clk_src = {
722*4882a593Smuzhiyun .cmd_rcgr = 0x36010,
723*4882a593Smuzhiyun .mnd_width = 8,
724*4882a593Smuzhiyun .hid_width = 5,
725*4882a593Smuzhiyun .parent_map = gcc_parent_map_6,
726*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
727*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
728*4882a593Smuzhiyun .name = "gcc_tsif_ref_clk_src",
729*4882a593Smuzhiyun .parent_names = gcc_parent_names_6,
730*4882a593Smuzhiyun .num_parents = 5,
731*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
732*4882a593Smuzhiyun },
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
736*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
737*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
738*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
739*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
740*4882a593Smuzhiyun F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
741*4882a593Smuzhiyun { }
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
745*4882a593Smuzhiyun .cmd_rcgr = 0x7501c,
746*4882a593Smuzhiyun .mnd_width = 8,
747*4882a593Smuzhiyun .hid_width = 5,
748*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
749*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
750*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
751*4882a593Smuzhiyun .name = "gcc_ufs_card_axi_clk_src",
752*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
753*4882a593Smuzhiyun .num_parents = 4,
754*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
755*4882a593Smuzhiyun },
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
759*4882a593Smuzhiyun F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
760*4882a593Smuzhiyun F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
761*4882a593Smuzhiyun F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
762*4882a593Smuzhiyun F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
763*4882a593Smuzhiyun { }
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
767*4882a593Smuzhiyun .cmd_rcgr = 0x7505c,
768*4882a593Smuzhiyun .mnd_width = 0,
769*4882a593Smuzhiyun .hid_width = 5,
770*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
771*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
772*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
773*4882a593Smuzhiyun .name = "gcc_ufs_card_ice_core_clk_src",
774*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
775*4882a593Smuzhiyun .num_parents = 4,
776*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
777*4882a593Smuzhiyun },
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
781*4882a593Smuzhiyun .cmd_rcgr = 0x75090,
782*4882a593Smuzhiyun .mnd_width = 0,
783*4882a593Smuzhiyun .hid_width = 5,
784*4882a593Smuzhiyun .parent_map = gcc_parent_map_4,
785*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
786*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
787*4882a593Smuzhiyun .name = "gcc_ufs_card_phy_aux_clk_src",
788*4882a593Smuzhiyun .parent_names = gcc_parent_names_4,
789*4882a593Smuzhiyun .num_parents = 2,
790*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
791*4882a593Smuzhiyun },
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
795*4882a593Smuzhiyun F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
796*4882a593Smuzhiyun F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
797*4882a593Smuzhiyun F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
798*4882a593Smuzhiyun { }
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
802*4882a593Smuzhiyun .cmd_rcgr = 0x75074,
803*4882a593Smuzhiyun .mnd_width = 0,
804*4882a593Smuzhiyun .hid_width = 5,
805*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
806*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
807*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
808*4882a593Smuzhiyun .name = "gcc_ufs_card_unipro_core_clk_src",
809*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
810*4882a593Smuzhiyun .num_parents = 4,
811*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
812*4882a593Smuzhiyun },
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
816*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
817*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
818*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
819*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
820*4882a593Smuzhiyun F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
821*4882a593Smuzhiyun { }
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
825*4882a593Smuzhiyun .cmd_rcgr = 0x7701c,
826*4882a593Smuzhiyun .mnd_width = 8,
827*4882a593Smuzhiyun .hid_width = 5,
828*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
829*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
830*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
831*4882a593Smuzhiyun .name = "gcc_ufs_phy_axi_clk_src",
832*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
833*4882a593Smuzhiyun .num_parents = 4,
834*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
835*4882a593Smuzhiyun },
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
839*4882a593Smuzhiyun .cmd_rcgr = 0x7705c,
840*4882a593Smuzhiyun .mnd_width = 0,
841*4882a593Smuzhiyun .hid_width = 5,
842*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
843*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
844*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
845*4882a593Smuzhiyun .name = "gcc_ufs_phy_ice_core_clk_src",
846*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
847*4882a593Smuzhiyun .num_parents = 4,
848*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
849*4882a593Smuzhiyun },
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
853*4882a593Smuzhiyun .cmd_rcgr = 0x77090,
854*4882a593Smuzhiyun .mnd_width = 0,
855*4882a593Smuzhiyun .hid_width = 5,
856*4882a593Smuzhiyun .parent_map = gcc_parent_map_4,
857*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
858*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
859*4882a593Smuzhiyun .name = "gcc_ufs_phy_phy_aux_clk_src",
860*4882a593Smuzhiyun .parent_names = gcc_parent_names_4,
861*4882a593Smuzhiyun .num_parents = 2,
862*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
863*4882a593Smuzhiyun },
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
867*4882a593Smuzhiyun .cmd_rcgr = 0x77074,
868*4882a593Smuzhiyun .mnd_width = 0,
869*4882a593Smuzhiyun .hid_width = 5,
870*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
871*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
872*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
873*4882a593Smuzhiyun .name = "gcc_ufs_phy_unipro_core_clk_src",
874*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
875*4882a593Smuzhiyun .num_parents = 4,
876*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
877*4882a593Smuzhiyun },
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
881*4882a593Smuzhiyun F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
882*4882a593Smuzhiyun F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
883*4882a593Smuzhiyun F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
884*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
885*4882a593Smuzhiyun F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
886*4882a593Smuzhiyun { }
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
890*4882a593Smuzhiyun .cmd_rcgr = 0xf018,
891*4882a593Smuzhiyun .mnd_width = 8,
892*4882a593Smuzhiyun .hid_width = 5,
893*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
894*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
895*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
896*4882a593Smuzhiyun .name = "gcc_usb30_prim_master_clk_src",
897*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
898*4882a593Smuzhiyun .num_parents = 4,
899*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
900*4882a593Smuzhiyun },
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
904*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
905*4882a593Smuzhiyun F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
906*4882a593Smuzhiyun F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
907*4882a593Smuzhiyun F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
908*4882a593Smuzhiyun { }
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
912*4882a593Smuzhiyun .cmd_rcgr = 0xf030,
913*4882a593Smuzhiyun .mnd_width = 0,
914*4882a593Smuzhiyun .hid_width = 5,
915*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
916*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
917*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
918*4882a593Smuzhiyun .name = "gcc_usb30_prim_mock_utmi_clk_src",
919*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
920*4882a593Smuzhiyun .num_parents = 4,
921*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
922*4882a593Smuzhiyun },
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
926*4882a593Smuzhiyun .cmd_rcgr = 0x10018,
927*4882a593Smuzhiyun .mnd_width = 8,
928*4882a593Smuzhiyun .hid_width = 5,
929*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
930*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
931*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
932*4882a593Smuzhiyun .name = "gcc_usb30_sec_master_clk_src",
933*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
934*4882a593Smuzhiyun .num_parents = 4,
935*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
936*4882a593Smuzhiyun },
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
940*4882a593Smuzhiyun .cmd_rcgr = 0x10030,
941*4882a593Smuzhiyun .mnd_width = 0,
942*4882a593Smuzhiyun .hid_width = 5,
943*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
944*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
945*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
946*4882a593Smuzhiyun .name = "gcc_usb30_sec_mock_utmi_clk_src",
947*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
948*4882a593Smuzhiyun .num_parents = 4,
949*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
950*4882a593Smuzhiyun },
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
954*4882a593Smuzhiyun .cmd_rcgr = 0xf05c,
955*4882a593Smuzhiyun .mnd_width = 0,
956*4882a593Smuzhiyun .hid_width = 5,
957*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
958*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
959*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
960*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_aux_clk_src",
961*4882a593Smuzhiyun .parent_names = gcc_parent_names_2,
962*4882a593Smuzhiyun .num_parents = 3,
963*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
964*4882a593Smuzhiyun },
965*4882a593Smuzhiyun };
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
968*4882a593Smuzhiyun .cmd_rcgr = 0x1005c,
969*4882a593Smuzhiyun .mnd_width = 0,
970*4882a593Smuzhiyun .hid_width = 5,
971*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
972*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
973*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
974*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_aux_clk_src",
975*4882a593Smuzhiyun .parent_names = gcc_parent_names_2,
976*4882a593Smuzhiyun .num_parents = 3,
977*4882a593Smuzhiyun .ops = &clk_rcg2_shared_ops,
978*4882a593Smuzhiyun },
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun static struct clk_rcg2 gcc_vs_ctrl_clk_src = {
982*4882a593Smuzhiyun .cmd_rcgr = 0x7a030,
983*4882a593Smuzhiyun .mnd_width = 0,
984*4882a593Smuzhiyun .hid_width = 5,
985*4882a593Smuzhiyun .parent_map = gcc_parent_map_3,
986*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
987*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
988*4882a593Smuzhiyun .name = "gcc_vs_ctrl_clk_src",
989*4882a593Smuzhiyun .parent_names = gcc_parent_names_3,
990*4882a593Smuzhiyun .num_parents = 3,
991*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
992*4882a593Smuzhiyun },
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
996*4882a593Smuzhiyun F(19200000, P_BI_TCXO, 1, 0, 0),
997*4882a593Smuzhiyun F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
998*4882a593Smuzhiyun F(600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
999*4882a593Smuzhiyun { }
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun static struct clk_rcg2 gcc_vsensor_clk_src = {
1003*4882a593Smuzhiyun .cmd_rcgr = 0x7a018,
1004*4882a593Smuzhiyun .mnd_width = 0,
1005*4882a593Smuzhiyun .hid_width = 5,
1006*4882a593Smuzhiyun .parent_map = gcc_parent_map_3,
1007*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_vsensor_clk_src,
1008*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1009*4882a593Smuzhiyun .name = "gcc_vsensor_clk_src",
1010*4882a593Smuzhiyun .parent_names = gcc_parent_names_8,
1011*4882a593Smuzhiyun .num_parents = 3,
1012*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1013*4882a593Smuzhiyun },
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
1017*4882a593Smuzhiyun .halt_reg = 0x90014,
1018*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1019*4882a593Smuzhiyun .clkr = {
1020*4882a593Smuzhiyun .enable_reg = 0x90014,
1021*4882a593Smuzhiyun .enable_mask = BIT(0),
1022*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1023*4882a593Smuzhiyun .name = "gcc_aggre_noc_pcie_tbu_clk",
1024*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1025*4882a593Smuzhiyun },
1026*4882a593Smuzhiyun },
1027*4882a593Smuzhiyun };
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
1030*4882a593Smuzhiyun .halt_reg = 0x82028,
1031*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1032*4882a593Smuzhiyun .hwcg_reg = 0x82028,
1033*4882a593Smuzhiyun .hwcg_bit = 1,
1034*4882a593Smuzhiyun .clkr = {
1035*4882a593Smuzhiyun .enable_reg = 0x82028,
1036*4882a593Smuzhiyun .enable_mask = BIT(0),
1037*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1038*4882a593Smuzhiyun .name = "gcc_aggre_ufs_card_axi_clk",
1039*4882a593Smuzhiyun .parent_names = (const char *[]){
1040*4882a593Smuzhiyun "gcc_ufs_card_axi_clk_src",
1041*4882a593Smuzhiyun },
1042*4882a593Smuzhiyun .num_parents = 1,
1043*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1044*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1045*4882a593Smuzhiyun },
1046*4882a593Smuzhiyun },
1047*4882a593Smuzhiyun };
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
1050*4882a593Smuzhiyun .halt_reg = 0x82024,
1051*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1052*4882a593Smuzhiyun .hwcg_reg = 0x82024,
1053*4882a593Smuzhiyun .hwcg_bit = 1,
1054*4882a593Smuzhiyun .clkr = {
1055*4882a593Smuzhiyun .enable_reg = 0x82024,
1056*4882a593Smuzhiyun .enable_mask = BIT(0),
1057*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1058*4882a593Smuzhiyun .name = "gcc_aggre_ufs_phy_axi_clk",
1059*4882a593Smuzhiyun .parent_names = (const char *[]){
1060*4882a593Smuzhiyun "gcc_ufs_phy_axi_clk_src",
1061*4882a593Smuzhiyun },
1062*4882a593Smuzhiyun .num_parents = 1,
1063*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1064*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1065*4882a593Smuzhiyun },
1066*4882a593Smuzhiyun },
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
1070*4882a593Smuzhiyun .halt_reg = 0x8201c,
1071*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1072*4882a593Smuzhiyun .clkr = {
1073*4882a593Smuzhiyun .enable_reg = 0x8201c,
1074*4882a593Smuzhiyun .enable_mask = BIT(0),
1075*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1076*4882a593Smuzhiyun .name = "gcc_aggre_usb3_prim_axi_clk",
1077*4882a593Smuzhiyun .parent_names = (const char *[]){
1078*4882a593Smuzhiyun "gcc_usb30_prim_master_clk_src",
1079*4882a593Smuzhiyun },
1080*4882a593Smuzhiyun .num_parents = 1,
1081*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1082*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1083*4882a593Smuzhiyun },
1084*4882a593Smuzhiyun },
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
1088*4882a593Smuzhiyun .halt_reg = 0x82020,
1089*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1090*4882a593Smuzhiyun .clkr = {
1091*4882a593Smuzhiyun .enable_reg = 0x82020,
1092*4882a593Smuzhiyun .enable_mask = BIT(0),
1093*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1094*4882a593Smuzhiyun .name = "gcc_aggre_usb3_sec_axi_clk",
1095*4882a593Smuzhiyun .parent_names = (const char *[]){
1096*4882a593Smuzhiyun "gcc_usb30_sec_master_clk_src",
1097*4882a593Smuzhiyun },
1098*4882a593Smuzhiyun .num_parents = 1,
1099*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1100*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1101*4882a593Smuzhiyun },
1102*4882a593Smuzhiyun },
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun static struct clk_branch gcc_apc_vs_clk = {
1106*4882a593Smuzhiyun .halt_reg = 0x7a050,
1107*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1108*4882a593Smuzhiyun .clkr = {
1109*4882a593Smuzhiyun .enable_reg = 0x7a050,
1110*4882a593Smuzhiyun .enable_mask = BIT(0),
1111*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1112*4882a593Smuzhiyun .name = "gcc_apc_vs_clk",
1113*4882a593Smuzhiyun .parent_names = (const char *[]){
1114*4882a593Smuzhiyun "gcc_vsensor_clk_src",
1115*4882a593Smuzhiyun },
1116*4882a593Smuzhiyun .num_parents = 1,
1117*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1118*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1119*4882a593Smuzhiyun },
1120*4882a593Smuzhiyun },
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1124*4882a593Smuzhiyun .halt_reg = 0x38004,
1125*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1126*4882a593Smuzhiyun .hwcg_reg = 0x38004,
1127*4882a593Smuzhiyun .hwcg_bit = 1,
1128*4882a593Smuzhiyun .clkr = {
1129*4882a593Smuzhiyun .enable_reg = 0x52004,
1130*4882a593Smuzhiyun .enable_mask = BIT(10),
1131*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1132*4882a593Smuzhiyun .name = "gcc_boot_rom_ahb_clk",
1133*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1134*4882a593Smuzhiyun },
1135*4882a593Smuzhiyun },
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun static struct clk_branch gcc_camera_ahb_clk = {
1139*4882a593Smuzhiyun .halt_reg = 0xb008,
1140*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1141*4882a593Smuzhiyun .hwcg_reg = 0xb008,
1142*4882a593Smuzhiyun .hwcg_bit = 1,
1143*4882a593Smuzhiyun .clkr = {
1144*4882a593Smuzhiyun .enable_reg = 0xb008,
1145*4882a593Smuzhiyun .enable_mask = BIT(0),
1146*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1147*4882a593Smuzhiyun .name = "gcc_camera_ahb_clk",
1148*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1149*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1150*4882a593Smuzhiyun },
1151*4882a593Smuzhiyun },
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun static struct clk_branch gcc_camera_axi_clk = {
1155*4882a593Smuzhiyun .halt_reg = 0xb020,
1156*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1157*4882a593Smuzhiyun .clkr = {
1158*4882a593Smuzhiyun .enable_reg = 0xb020,
1159*4882a593Smuzhiyun .enable_mask = BIT(0),
1160*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1161*4882a593Smuzhiyun .name = "gcc_camera_axi_clk",
1162*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1163*4882a593Smuzhiyun },
1164*4882a593Smuzhiyun },
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun static struct clk_branch gcc_camera_xo_clk = {
1168*4882a593Smuzhiyun .halt_reg = 0xb02c,
1169*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1170*4882a593Smuzhiyun .clkr = {
1171*4882a593Smuzhiyun .enable_reg = 0xb02c,
1172*4882a593Smuzhiyun .enable_mask = BIT(0),
1173*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1174*4882a593Smuzhiyun .name = "gcc_camera_xo_clk",
1175*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1176*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1177*4882a593Smuzhiyun },
1178*4882a593Smuzhiyun },
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun static struct clk_branch gcc_ce1_ahb_clk = {
1182*4882a593Smuzhiyun .halt_reg = 0x4100c,
1183*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1184*4882a593Smuzhiyun .hwcg_reg = 0x4100c,
1185*4882a593Smuzhiyun .hwcg_bit = 1,
1186*4882a593Smuzhiyun .clkr = {
1187*4882a593Smuzhiyun .enable_reg = 0x52004,
1188*4882a593Smuzhiyun .enable_mask = BIT(3),
1189*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1190*4882a593Smuzhiyun .name = "gcc_ce1_ahb_clk",
1191*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1192*4882a593Smuzhiyun },
1193*4882a593Smuzhiyun },
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun static struct clk_branch gcc_ce1_axi_clk = {
1197*4882a593Smuzhiyun .halt_reg = 0x41008,
1198*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1199*4882a593Smuzhiyun .clkr = {
1200*4882a593Smuzhiyun .enable_reg = 0x52004,
1201*4882a593Smuzhiyun .enable_mask = BIT(4),
1202*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1203*4882a593Smuzhiyun .name = "gcc_ce1_axi_clk",
1204*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1205*4882a593Smuzhiyun },
1206*4882a593Smuzhiyun },
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun static struct clk_branch gcc_ce1_clk = {
1210*4882a593Smuzhiyun .halt_reg = 0x41004,
1211*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1212*4882a593Smuzhiyun .clkr = {
1213*4882a593Smuzhiyun .enable_reg = 0x52004,
1214*4882a593Smuzhiyun .enable_mask = BIT(5),
1215*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1216*4882a593Smuzhiyun .name = "gcc_ce1_clk",
1217*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1218*4882a593Smuzhiyun },
1219*4882a593Smuzhiyun },
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
1223*4882a593Smuzhiyun .halt_reg = 0x502c,
1224*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1225*4882a593Smuzhiyun .clkr = {
1226*4882a593Smuzhiyun .enable_reg = 0x502c,
1227*4882a593Smuzhiyun .enable_mask = BIT(0),
1228*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1229*4882a593Smuzhiyun .name = "gcc_cfg_noc_usb3_prim_axi_clk",
1230*4882a593Smuzhiyun .parent_names = (const char *[]){
1231*4882a593Smuzhiyun "gcc_usb30_prim_master_clk_src",
1232*4882a593Smuzhiyun },
1233*4882a593Smuzhiyun .num_parents = 1,
1234*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1235*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1236*4882a593Smuzhiyun },
1237*4882a593Smuzhiyun },
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
1241*4882a593Smuzhiyun .halt_reg = 0x5030,
1242*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1243*4882a593Smuzhiyun .clkr = {
1244*4882a593Smuzhiyun .enable_reg = 0x5030,
1245*4882a593Smuzhiyun .enable_mask = BIT(0),
1246*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1247*4882a593Smuzhiyun .name = "gcc_cfg_noc_usb3_sec_axi_clk",
1248*4882a593Smuzhiyun .parent_names = (const char *[]){
1249*4882a593Smuzhiyun "gcc_usb30_sec_master_clk_src",
1250*4882a593Smuzhiyun },
1251*4882a593Smuzhiyun .num_parents = 1,
1252*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1253*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1254*4882a593Smuzhiyun },
1255*4882a593Smuzhiyun },
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_ahb_clk = {
1259*4882a593Smuzhiyun .halt_reg = 0x48000,
1260*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1261*4882a593Smuzhiyun .clkr = {
1262*4882a593Smuzhiyun .enable_reg = 0x52004,
1263*4882a593Smuzhiyun .enable_mask = BIT(21),
1264*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1265*4882a593Smuzhiyun .name = "gcc_cpuss_ahb_clk",
1266*4882a593Smuzhiyun .parent_names = (const char *[]){
1267*4882a593Smuzhiyun "gcc_cpuss_ahb_clk_src",
1268*4882a593Smuzhiyun },
1269*4882a593Smuzhiyun .num_parents = 1,
1270*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1271*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1272*4882a593Smuzhiyun },
1273*4882a593Smuzhiyun },
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_rbcpr_clk = {
1277*4882a593Smuzhiyun .halt_reg = 0x48008,
1278*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1279*4882a593Smuzhiyun .clkr = {
1280*4882a593Smuzhiyun .enable_reg = 0x48008,
1281*4882a593Smuzhiyun .enable_mask = BIT(0),
1282*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1283*4882a593Smuzhiyun .name = "gcc_cpuss_rbcpr_clk",
1284*4882a593Smuzhiyun .parent_names = (const char *[]){
1285*4882a593Smuzhiyun "gcc_cpuss_rbcpr_clk_src",
1286*4882a593Smuzhiyun },
1287*4882a593Smuzhiyun .num_parents = 1,
1288*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1289*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1290*4882a593Smuzhiyun },
1291*4882a593Smuzhiyun },
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun static struct clk_branch gcc_ddrss_gpu_axi_clk = {
1295*4882a593Smuzhiyun .halt_reg = 0x44038,
1296*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1297*4882a593Smuzhiyun .clkr = {
1298*4882a593Smuzhiyun .enable_reg = 0x44038,
1299*4882a593Smuzhiyun .enable_mask = BIT(0),
1300*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1301*4882a593Smuzhiyun .name = "gcc_ddrss_gpu_axi_clk",
1302*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1303*4882a593Smuzhiyun },
1304*4882a593Smuzhiyun },
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun static struct clk_branch gcc_disp_ahb_clk = {
1308*4882a593Smuzhiyun .halt_reg = 0xb00c,
1309*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1310*4882a593Smuzhiyun .hwcg_reg = 0xb00c,
1311*4882a593Smuzhiyun .hwcg_bit = 1,
1312*4882a593Smuzhiyun .clkr = {
1313*4882a593Smuzhiyun .enable_reg = 0xb00c,
1314*4882a593Smuzhiyun .enable_mask = BIT(0),
1315*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1316*4882a593Smuzhiyun .name = "gcc_disp_ahb_clk",
1317*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1318*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1319*4882a593Smuzhiyun },
1320*4882a593Smuzhiyun },
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun static struct clk_branch gcc_disp_axi_clk = {
1324*4882a593Smuzhiyun .halt_reg = 0xb024,
1325*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1326*4882a593Smuzhiyun .clkr = {
1327*4882a593Smuzhiyun .enable_reg = 0xb024,
1328*4882a593Smuzhiyun .enable_mask = BIT(0),
1329*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1330*4882a593Smuzhiyun .name = "gcc_disp_axi_clk",
1331*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1332*4882a593Smuzhiyun },
1333*4882a593Smuzhiyun },
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun static struct clk_branch gcc_disp_gpll0_clk_src = {
1337*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1338*4882a593Smuzhiyun .clkr = {
1339*4882a593Smuzhiyun .enable_reg = 0x52004,
1340*4882a593Smuzhiyun .enable_mask = BIT(18),
1341*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1342*4882a593Smuzhiyun .name = "gcc_disp_gpll0_clk_src",
1343*4882a593Smuzhiyun .parent_names = (const char *[]){
1344*4882a593Smuzhiyun "gpll0",
1345*4882a593Smuzhiyun },
1346*4882a593Smuzhiyun .num_parents = 1,
1347*4882a593Smuzhiyun .ops = &clk_branch2_aon_ops,
1348*4882a593Smuzhiyun },
1349*4882a593Smuzhiyun },
1350*4882a593Smuzhiyun };
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun static struct clk_branch gcc_disp_gpll0_div_clk_src = {
1353*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1354*4882a593Smuzhiyun .clkr = {
1355*4882a593Smuzhiyun .enable_reg = 0x52004,
1356*4882a593Smuzhiyun .enable_mask = BIT(19),
1357*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1358*4882a593Smuzhiyun .name = "gcc_disp_gpll0_div_clk_src",
1359*4882a593Smuzhiyun .parent_names = (const char *[]){
1360*4882a593Smuzhiyun "gpll0_out_even",
1361*4882a593Smuzhiyun },
1362*4882a593Smuzhiyun .num_parents = 1,
1363*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1364*4882a593Smuzhiyun },
1365*4882a593Smuzhiyun },
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun static struct clk_branch gcc_disp_xo_clk = {
1369*4882a593Smuzhiyun .halt_reg = 0xb030,
1370*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1371*4882a593Smuzhiyun .clkr = {
1372*4882a593Smuzhiyun .enable_reg = 0xb030,
1373*4882a593Smuzhiyun .enable_mask = BIT(0),
1374*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1375*4882a593Smuzhiyun .name = "gcc_disp_xo_clk",
1376*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1377*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1378*4882a593Smuzhiyun },
1379*4882a593Smuzhiyun },
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1383*4882a593Smuzhiyun .halt_reg = 0x64000,
1384*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1385*4882a593Smuzhiyun .clkr = {
1386*4882a593Smuzhiyun .enable_reg = 0x64000,
1387*4882a593Smuzhiyun .enable_mask = BIT(0),
1388*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1389*4882a593Smuzhiyun .name = "gcc_gp1_clk",
1390*4882a593Smuzhiyun .parent_names = (const char *[]){
1391*4882a593Smuzhiyun "gcc_gp1_clk_src",
1392*4882a593Smuzhiyun },
1393*4882a593Smuzhiyun .num_parents = 1,
1394*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1395*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1396*4882a593Smuzhiyun },
1397*4882a593Smuzhiyun },
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1401*4882a593Smuzhiyun .halt_reg = 0x65000,
1402*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1403*4882a593Smuzhiyun .clkr = {
1404*4882a593Smuzhiyun .enable_reg = 0x65000,
1405*4882a593Smuzhiyun .enable_mask = BIT(0),
1406*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1407*4882a593Smuzhiyun .name = "gcc_gp2_clk",
1408*4882a593Smuzhiyun .parent_names = (const char *[]){
1409*4882a593Smuzhiyun "gcc_gp2_clk_src",
1410*4882a593Smuzhiyun },
1411*4882a593Smuzhiyun .num_parents = 1,
1412*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1413*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1414*4882a593Smuzhiyun },
1415*4882a593Smuzhiyun },
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1419*4882a593Smuzhiyun .halt_reg = 0x66000,
1420*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1421*4882a593Smuzhiyun .clkr = {
1422*4882a593Smuzhiyun .enable_reg = 0x66000,
1423*4882a593Smuzhiyun .enable_mask = BIT(0),
1424*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1425*4882a593Smuzhiyun .name = "gcc_gp3_clk",
1426*4882a593Smuzhiyun .parent_names = (const char *[]){
1427*4882a593Smuzhiyun "gcc_gp3_clk_src",
1428*4882a593Smuzhiyun },
1429*4882a593Smuzhiyun .num_parents = 1,
1430*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1431*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1432*4882a593Smuzhiyun },
1433*4882a593Smuzhiyun },
1434*4882a593Smuzhiyun };
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun static struct clk_branch gcc_gpu_cfg_ahb_clk = {
1437*4882a593Smuzhiyun .halt_reg = 0x71004,
1438*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1439*4882a593Smuzhiyun .hwcg_reg = 0x71004,
1440*4882a593Smuzhiyun .hwcg_bit = 1,
1441*4882a593Smuzhiyun .clkr = {
1442*4882a593Smuzhiyun .enable_reg = 0x71004,
1443*4882a593Smuzhiyun .enable_mask = BIT(0),
1444*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1445*4882a593Smuzhiyun .name = "gcc_gpu_cfg_ahb_clk",
1446*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
1447*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1448*4882a593Smuzhiyun },
1449*4882a593Smuzhiyun },
1450*4882a593Smuzhiyun };
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_clk_src = {
1453*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1454*4882a593Smuzhiyun .clkr = {
1455*4882a593Smuzhiyun .enable_reg = 0x52004,
1456*4882a593Smuzhiyun .enable_mask = BIT(15),
1457*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1458*4882a593Smuzhiyun .name = "gcc_gpu_gpll0_clk_src",
1459*4882a593Smuzhiyun .parent_names = (const char *[]){
1460*4882a593Smuzhiyun "gpll0",
1461*4882a593Smuzhiyun },
1462*4882a593Smuzhiyun .num_parents = 1,
1463*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1464*4882a593Smuzhiyun },
1465*4882a593Smuzhiyun },
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
1469*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1470*4882a593Smuzhiyun .clkr = {
1471*4882a593Smuzhiyun .enable_reg = 0x52004,
1472*4882a593Smuzhiyun .enable_mask = BIT(16),
1473*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1474*4882a593Smuzhiyun .name = "gcc_gpu_gpll0_div_clk_src",
1475*4882a593Smuzhiyun .parent_names = (const char *[]){
1476*4882a593Smuzhiyun "gpll0_out_even",
1477*4882a593Smuzhiyun },
1478*4882a593Smuzhiyun .num_parents = 1,
1479*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1480*4882a593Smuzhiyun },
1481*4882a593Smuzhiyun },
1482*4882a593Smuzhiyun };
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun static struct clk_branch gcc_gpu_iref_clk = {
1485*4882a593Smuzhiyun .halt_reg = 0x8c010,
1486*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1487*4882a593Smuzhiyun .clkr = {
1488*4882a593Smuzhiyun .enable_reg = 0x8c010,
1489*4882a593Smuzhiyun .enable_mask = BIT(0),
1490*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1491*4882a593Smuzhiyun .name = "gcc_gpu_iref_clk",
1492*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1493*4882a593Smuzhiyun },
1494*4882a593Smuzhiyun },
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
1498*4882a593Smuzhiyun .halt_reg = 0x7100c,
1499*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1500*4882a593Smuzhiyun .clkr = {
1501*4882a593Smuzhiyun .enable_reg = 0x7100c,
1502*4882a593Smuzhiyun .enable_mask = BIT(0),
1503*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1504*4882a593Smuzhiyun .name = "gcc_gpu_memnoc_gfx_clk",
1505*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1506*4882a593Smuzhiyun },
1507*4882a593Smuzhiyun },
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
1511*4882a593Smuzhiyun .halt_reg = 0x71018,
1512*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1513*4882a593Smuzhiyun .clkr = {
1514*4882a593Smuzhiyun .enable_reg = 0x71018,
1515*4882a593Smuzhiyun .enable_mask = BIT(0),
1516*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1517*4882a593Smuzhiyun .name = "gcc_gpu_snoc_dvm_gfx_clk",
1518*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1519*4882a593Smuzhiyun },
1520*4882a593Smuzhiyun },
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun static struct clk_branch gcc_gpu_vs_clk = {
1524*4882a593Smuzhiyun .halt_reg = 0x7a04c,
1525*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1526*4882a593Smuzhiyun .clkr = {
1527*4882a593Smuzhiyun .enable_reg = 0x7a04c,
1528*4882a593Smuzhiyun .enable_mask = BIT(0),
1529*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1530*4882a593Smuzhiyun .name = "gcc_gpu_vs_clk",
1531*4882a593Smuzhiyun .parent_names = (const char *[]){
1532*4882a593Smuzhiyun "gcc_vsensor_clk_src",
1533*4882a593Smuzhiyun },
1534*4882a593Smuzhiyun .num_parents = 1,
1535*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1536*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1537*4882a593Smuzhiyun },
1538*4882a593Smuzhiyun },
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun static struct clk_branch gcc_mss_axis2_clk = {
1542*4882a593Smuzhiyun .halt_reg = 0x8a008,
1543*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1544*4882a593Smuzhiyun .clkr = {
1545*4882a593Smuzhiyun .enable_reg = 0x8a008,
1546*4882a593Smuzhiyun .enable_mask = BIT(0),
1547*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1548*4882a593Smuzhiyun .name = "gcc_mss_axis2_clk",
1549*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1550*4882a593Smuzhiyun },
1551*4882a593Smuzhiyun },
1552*4882a593Smuzhiyun };
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun static struct clk_branch gcc_mss_cfg_ahb_clk = {
1555*4882a593Smuzhiyun .halt_reg = 0x8a000,
1556*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1557*4882a593Smuzhiyun .hwcg_reg = 0x8a000,
1558*4882a593Smuzhiyun .hwcg_bit = 1,
1559*4882a593Smuzhiyun .clkr = {
1560*4882a593Smuzhiyun .enable_reg = 0x8a000,
1561*4882a593Smuzhiyun .enable_mask = BIT(0),
1562*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1563*4882a593Smuzhiyun .name = "gcc_mss_cfg_ahb_clk",
1564*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1565*4882a593Smuzhiyun },
1566*4882a593Smuzhiyun },
1567*4882a593Smuzhiyun };
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun static struct clk_branch gcc_mss_gpll0_div_clk_src = {
1570*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1571*4882a593Smuzhiyun .clkr = {
1572*4882a593Smuzhiyun .enable_reg = 0x52004,
1573*4882a593Smuzhiyun .enable_mask = BIT(17),
1574*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1575*4882a593Smuzhiyun .name = "gcc_mss_gpll0_div_clk_src",
1576*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1577*4882a593Smuzhiyun },
1578*4882a593Smuzhiyun },
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun static struct clk_branch gcc_mss_mfab_axis_clk = {
1582*4882a593Smuzhiyun .halt_reg = 0x8a004,
1583*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1584*4882a593Smuzhiyun .hwcg_reg = 0x8a004,
1585*4882a593Smuzhiyun .hwcg_bit = 1,
1586*4882a593Smuzhiyun .clkr = {
1587*4882a593Smuzhiyun .enable_reg = 0x8a004,
1588*4882a593Smuzhiyun .enable_mask = BIT(0),
1589*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1590*4882a593Smuzhiyun .name = "gcc_mss_mfab_axis_clk",
1591*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1592*4882a593Smuzhiyun },
1593*4882a593Smuzhiyun },
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
1597*4882a593Smuzhiyun .halt_reg = 0x8a154,
1598*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1599*4882a593Smuzhiyun .clkr = {
1600*4882a593Smuzhiyun .enable_reg = 0x8a154,
1601*4882a593Smuzhiyun .enable_mask = BIT(0),
1602*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1603*4882a593Smuzhiyun .name = "gcc_mss_q6_memnoc_axi_clk",
1604*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1605*4882a593Smuzhiyun },
1606*4882a593Smuzhiyun },
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun static struct clk_branch gcc_mss_snoc_axi_clk = {
1610*4882a593Smuzhiyun .halt_reg = 0x8a150,
1611*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1612*4882a593Smuzhiyun .clkr = {
1613*4882a593Smuzhiyun .enable_reg = 0x8a150,
1614*4882a593Smuzhiyun .enable_mask = BIT(0),
1615*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1616*4882a593Smuzhiyun .name = "gcc_mss_snoc_axi_clk",
1617*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1618*4882a593Smuzhiyun },
1619*4882a593Smuzhiyun },
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun static struct clk_branch gcc_mss_vs_clk = {
1623*4882a593Smuzhiyun .halt_reg = 0x7a048,
1624*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1625*4882a593Smuzhiyun .clkr = {
1626*4882a593Smuzhiyun .enable_reg = 0x7a048,
1627*4882a593Smuzhiyun .enable_mask = BIT(0),
1628*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1629*4882a593Smuzhiyun .name = "gcc_mss_vs_clk",
1630*4882a593Smuzhiyun .parent_names = (const char *[]){
1631*4882a593Smuzhiyun "gcc_vsensor_clk_src",
1632*4882a593Smuzhiyun },
1633*4882a593Smuzhiyun .num_parents = 1,
1634*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1635*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1636*4882a593Smuzhiyun },
1637*4882a593Smuzhiyun },
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_aux_clk = {
1641*4882a593Smuzhiyun .halt_reg = 0x6b01c,
1642*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1643*4882a593Smuzhiyun .clkr = {
1644*4882a593Smuzhiyun .enable_reg = 0x5200c,
1645*4882a593Smuzhiyun .enable_mask = BIT(3),
1646*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1647*4882a593Smuzhiyun .name = "gcc_pcie_0_aux_clk",
1648*4882a593Smuzhiyun .parent_names = (const char *[]){
1649*4882a593Smuzhiyun "gcc_pcie_0_aux_clk_src",
1650*4882a593Smuzhiyun },
1651*4882a593Smuzhiyun .num_parents = 1,
1652*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1653*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1654*4882a593Smuzhiyun },
1655*4882a593Smuzhiyun },
1656*4882a593Smuzhiyun };
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
1659*4882a593Smuzhiyun .halt_reg = 0x6b018,
1660*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1661*4882a593Smuzhiyun .hwcg_reg = 0x6b018,
1662*4882a593Smuzhiyun .hwcg_bit = 1,
1663*4882a593Smuzhiyun .clkr = {
1664*4882a593Smuzhiyun .enable_reg = 0x5200c,
1665*4882a593Smuzhiyun .enable_mask = BIT(2),
1666*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1667*4882a593Smuzhiyun .name = "gcc_pcie_0_cfg_ahb_clk",
1668*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1669*4882a593Smuzhiyun },
1670*4882a593Smuzhiyun },
1671*4882a593Smuzhiyun };
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_clkref_clk = {
1674*4882a593Smuzhiyun .halt_reg = 0x8c00c,
1675*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1676*4882a593Smuzhiyun .clkr = {
1677*4882a593Smuzhiyun .enable_reg = 0x8c00c,
1678*4882a593Smuzhiyun .enable_mask = BIT(0),
1679*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1680*4882a593Smuzhiyun .name = "gcc_pcie_0_clkref_clk",
1681*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1682*4882a593Smuzhiyun },
1683*4882a593Smuzhiyun },
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
1687*4882a593Smuzhiyun .halt_reg = 0x6b014,
1688*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1689*4882a593Smuzhiyun .clkr = {
1690*4882a593Smuzhiyun .enable_reg = 0x5200c,
1691*4882a593Smuzhiyun .enable_mask = BIT(1),
1692*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1693*4882a593Smuzhiyun .name = "gcc_pcie_0_mstr_axi_clk",
1694*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1695*4882a593Smuzhiyun },
1696*4882a593Smuzhiyun },
1697*4882a593Smuzhiyun };
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_pipe_clk = {
1700*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
1701*4882a593Smuzhiyun .clkr = {
1702*4882a593Smuzhiyun .enable_reg = 0x5200c,
1703*4882a593Smuzhiyun .enable_mask = BIT(4),
1704*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1705*4882a593Smuzhiyun .name = "gcc_pcie_0_pipe_clk",
1706*4882a593Smuzhiyun .parent_names = (const char *[]){ "pcie_0_pipe_clk" },
1707*4882a593Smuzhiyun .num_parents = 1,
1708*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1709*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1710*4882a593Smuzhiyun },
1711*4882a593Smuzhiyun },
1712*4882a593Smuzhiyun };
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_axi_clk = {
1715*4882a593Smuzhiyun .halt_reg = 0x6b010,
1716*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1717*4882a593Smuzhiyun .hwcg_reg = 0x6b010,
1718*4882a593Smuzhiyun .hwcg_bit = 1,
1719*4882a593Smuzhiyun .clkr = {
1720*4882a593Smuzhiyun .enable_reg = 0x5200c,
1721*4882a593Smuzhiyun .enable_mask = BIT(0),
1722*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1723*4882a593Smuzhiyun .name = "gcc_pcie_0_slv_axi_clk",
1724*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1725*4882a593Smuzhiyun },
1726*4882a593Smuzhiyun },
1727*4882a593Smuzhiyun };
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
1730*4882a593Smuzhiyun .halt_reg = 0x6b00c,
1731*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1732*4882a593Smuzhiyun .clkr = {
1733*4882a593Smuzhiyun .enable_reg = 0x5200c,
1734*4882a593Smuzhiyun .enable_mask = BIT(5),
1735*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1736*4882a593Smuzhiyun .name = "gcc_pcie_0_slv_q2a_axi_clk",
1737*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1738*4882a593Smuzhiyun },
1739*4882a593Smuzhiyun },
1740*4882a593Smuzhiyun };
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_aux_clk = {
1743*4882a593Smuzhiyun .halt_reg = 0x8d01c,
1744*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1745*4882a593Smuzhiyun .clkr = {
1746*4882a593Smuzhiyun .enable_reg = 0x52004,
1747*4882a593Smuzhiyun .enable_mask = BIT(29),
1748*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1749*4882a593Smuzhiyun .name = "gcc_pcie_1_aux_clk",
1750*4882a593Smuzhiyun .parent_names = (const char *[]){
1751*4882a593Smuzhiyun "gcc_pcie_1_aux_clk_src",
1752*4882a593Smuzhiyun },
1753*4882a593Smuzhiyun .num_parents = 1,
1754*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1755*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1756*4882a593Smuzhiyun },
1757*4882a593Smuzhiyun },
1758*4882a593Smuzhiyun };
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
1761*4882a593Smuzhiyun .halt_reg = 0x8d018,
1762*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1763*4882a593Smuzhiyun .hwcg_reg = 0x8d018,
1764*4882a593Smuzhiyun .hwcg_bit = 1,
1765*4882a593Smuzhiyun .clkr = {
1766*4882a593Smuzhiyun .enable_reg = 0x52004,
1767*4882a593Smuzhiyun .enable_mask = BIT(28),
1768*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1769*4882a593Smuzhiyun .name = "gcc_pcie_1_cfg_ahb_clk",
1770*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1771*4882a593Smuzhiyun },
1772*4882a593Smuzhiyun },
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_clkref_clk = {
1776*4882a593Smuzhiyun .halt_reg = 0x8c02c,
1777*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1778*4882a593Smuzhiyun .clkr = {
1779*4882a593Smuzhiyun .enable_reg = 0x8c02c,
1780*4882a593Smuzhiyun .enable_mask = BIT(0),
1781*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1782*4882a593Smuzhiyun .name = "gcc_pcie_1_clkref_clk",
1783*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1784*4882a593Smuzhiyun },
1785*4882a593Smuzhiyun },
1786*4882a593Smuzhiyun };
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
1789*4882a593Smuzhiyun .halt_reg = 0x8d014,
1790*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1791*4882a593Smuzhiyun .clkr = {
1792*4882a593Smuzhiyun .enable_reg = 0x52004,
1793*4882a593Smuzhiyun .enable_mask = BIT(27),
1794*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1795*4882a593Smuzhiyun .name = "gcc_pcie_1_mstr_axi_clk",
1796*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1797*4882a593Smuzhiyun },
1798*4882a593Smuzhiyun },
1799*4882a593Smuzhiyun };
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_pipe_clk = {
1802*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
1803*4882a593Smuzhiyun .clkr = {
1804*4882a593Smuzhiyun .enable_reg = 0x52004,
1805*4882a593Smuzhiyun .enable_mask = BIT(30),
1806*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1807*4882a593Smuzhiyun .name = "gcc_pcie_1_pipe_clk",
1808*4882a593Smuzhiyun .parent_names = (const char *[]){ "pcie_1_pipe_clk" },
1809*4882a593Smuzhiyun .num_parents = 1,
1810*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1811*4882a593Smuzhiyun },
1812*4882a593Smuzhiyun },
1813*4882a593Smuzhiyun };
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_axi_clk = {
1816*4882a593Smuzhiyun .halt_reg = 0x8d010,
1817*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1818*4882a593Smuzhiyun .hwcg_reg = 0x8d010,
1819*4882a593Smuzhiyun .hwcg_bit = 1,
1820*4882a593Smuzhiyun .clkr = {
1821*4882a593Smuzhiyun .enable_reg = 0x52004,
1822*4882a593Smuzhiyun .enable_mask = BIT(26),
1823*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1824*4882a593Smuzhiyun .name = "gcc_pcie_1_slv_axi_clk",
1825*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1826*4882a593Smuzhiyun },
1827*4882a593Smuzhiyun },
1828*4882a593Smuzhiyun };
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
1831*4882a593Smuzhiyun .halt_reg = 0x8d00c,
1832*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1833*4882a593Smuzhiyun .clkr = {
1834*4882a593Smuzhiyun .enable_reg = 0x52004,
1835*4882a593Smuzhiyun .enable_mask = BIT(25),
1836*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1837*4882a593Smuzhiyun .name = "gcc_pcie_1_slv_q2a_axi_clk",
1838*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1839*4882a593Smuzhiyun },
1840*4882a593Smuzhiyun },
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun static struct clk_branch gcc_pcie_phy_aux_clk = {
1844*4882a593Smuzhiyun .halt_reg = 0x6f004,
1845*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1846*4882a593Smuzhiyun .clkr = {
1847*4882a593Smuzhiyun .enable_reg = 0x6f004,
1848*4882a593Smuzhiyun .enable_mask = BIT(0),
1849*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1850*4882a593Smuzhiyun .name = "gcc_pcie_phy_aux_clk",
1851*4882a593Smuzhiyun .parent_names = (const char *[]){
1852*4882a593Smuzhiyun "gcc_pcie_0_aux_clk_src",
1853*4882a593Smuzhiyun },
1854*4882a593Smuzhiyun .num_parents = 1,
1855*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1856*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1857*4882a593Smuzhiyun },
1858*4882a593Smuzhiyun },
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun static struct clk_branch gcc_pcie_phy_refgen_clk = {
1862*4882a593Smuzhiyun .halt_reg = 0x6f02c,
1863*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1864*4882a593Smuzhiyun .clkr = {
1865*4882a593Smuzhiyun .enable_reg = 0x6f02c,
1866*4882a593Smuzhiyun .enable_mask = BIT(0),
1867*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1868*4882a593Smuzhiyun .name = "gcc_pcie_phy_refgen_clk",
1869*4882a593Smuzhiyun .parent_names = (const char *[]){
1870*4882a593Smuzhiyun "gcc_pcie_phy_refgen_clk_src",
1871*4882a593Smuzhiyun },
1872*4882a593Smuzhiyun .num_parents = 1,
1873*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1874*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1875*4882a593Smuzhiyun },
1876*4882a593Smuzhiyun },
1877*4882a593Smuzhiyun };
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
1880*4882a593Smuzhiyun .halt_reg = 0x3300c,
1881*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1882*4882a593Smuzhiyun .clkr = {
1883*4882a593Smuzhiyun .enable_reg = 0x3300c,
1884*4882a593Smuzhiyun .enable_mask = BIT(0),
1885*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1886*4882a593Smuzhiyun .name = "gcc_pdm2_clk",
1887*4882a593Smuzhiyun .parent_names = (const char *[]){
1888*4882a593Smuzhiyun "gcc_pdm2_clk_src",
1889*4882a593Smuzhiyun },
1890*4882a593Smuzhiyun .num_parents = 1,
1891*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1892*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1893*4882a593Smuzhiyun },
1894*4882a593Smuzhiyun },
1895*4882a593Smuzhiyun };
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
1898*4882a593Smuzhiyun .halt_reg = 0x33004,
1899*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1900*4882a593Smuzhiyun .hwcg_reg = 0x33004,
1901*4882a593Smuzhiyun .hwcg_bit = 1,
1902*4882a593Smuzhiyun .clkr = {
1903*4882a593Smuzhiyun .enable_reg = 0x33004,
1904*4882a593Smuzhiyun .enable_mask = BIT(0),
1905*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1906*4882a593Smuzhiyun .name = "gcc_pdm_ahb_clk",
1907*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1908*4882a593Smuzhiyun },
1909*4882a593Smuzhiyun },
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun static struct clk_branch gcc_pdm_xo4_clk = {
1913*4882a593Smuzhiyun .halt_reg = 0x33008,
1914*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1915*4882a593Smuzhiyun .clkr = {
1916*4882a593Smuzhiyun .enable_reg = 0x33008,
1917*4882a593Smuzhiyun .enable_mask = BIT(0),
1918*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1919*4882a593Smuzhiyun .name = "gcc_pdm_xo4_clk",
1920*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1921*4882a593Smuzhiyun },
1922*4882a593Smuzhiyun },
1923*4882a593Smuzhiyun };
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
1926*4882a593Smuzhiyun .halt_reg = 0x34004,
1927*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1928*4882a593Smuzhiyun .hwcg_reg = 0x34004,
1929*4882a593Smuzhiyun .hwcg_bit = 1,
1930*4882a593Smuzhiyun .clkr = {
1931*4882a593Smuzhiyun .enable_reg = 0x52004,
1932*4882a593Smuzhiyun .enable_mask = BIT(13),
1933*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1934*4882a593Smuzhiyun .name = "gcc_prng_ahb_clk",
1935*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1936*4882a593Smuzhiyun },
1937*4882a593Smuzhiyun },
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun static struct clk_branch gcc_qmip_camera_ahb_clk = {
1941*4882a593Smuzhiyun .halt_reg = 0xb014,
1942*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1943*4882a593Smuzhiyun .hwcg_reg = 0xb014,
1944*4882a593Smuzhiyun .hwcg_bit = 1,
1945*4882a593Smuzhiyun .clkr = {
1946*4882a593Smuzhiyun .enable_reg = 0xb014,
1947*4882a593Smuzhiyun .enable_mask = BIT(0),
1948*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1949*4882a593Smuzhiyun .name = "gcc_qmip_camera_ahb_clk",
1950*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1951*4882a593Smuzhiyun },
1952*4882a593Smuzhiyun },
1953*4882a593Smuzhiyun };
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun static struct clk_branch gcc_qmip_disp_ahb_clk = {
1956*4882a593Smuzhiyun .halt_reg = 0xb018,
1957*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1958*4882a593Smuzhiyun .hwcg_reg = 0xb018,
1959*4882a593Smuzhiyun .hwcg_bit = 1,
1960*4882a593Smuzhiyun .clkr = {
1961*4882a593Smuzhiyun .enable_reg = 0xb018,
1962*4882a593Smuzhiyun .enable_mask = BIT(0),
1963*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1964*4882a593Smuzhiyun .name = "gcc_qmip_disp_ahb_clk",
1965*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1966*4882a593Smuzhiyun },
1967*4882a593Smuzhiyun },
1968*4882a593Smuzhiyun };
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun static struct clk_branch gcc_qmip_video_ahb_clk = {
1971*4882a593Smuzhiyun .halt_reg = 0xb010,
1972*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1973*4882a593Smuzhiyun .hwcg_reg = 0xb010,
1974*4882a593Smuzhiyun .hwcg_bit = 1,
1975*4882a593Smuzhiyun .clkr = {
1976*4882a593Smuzhiyun .enable_reg = 0xb010,
1977*4882a593Smuzhiyun .enable_mask = BIT(0),
1978*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1979*4882a593Smuzhiyun .name = "gcc_qmip_video_ahb_clk",
1980*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1981*4882a593Smuzhiyun },
1982*4882a593Smuzhiyun },
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
1986*4882a593Smuzhiyun .halt_reg = 0x4b000,
1987*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1988*4882a593Smuzhiyun .clkr = {
1989*4882a593Smuzhiyun .enable_reg = 0x4b000,
1990*4882a593Smuzhiyun .enable_mask = BIT(0),
1991*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1992*4882a593Smuzhiyun .name = "gcc_qspi_cnoc_periph_ahb_clk",
1993*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1994*4882a593Smuzhiyun },
1995*4882a593Smuzhiyun },
1996*4882a593Smuzhiyun };
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun static struct clk_branch gcc_qspi_core_clk = {
1999*4882a593Smuzhiyun .halt_reg = 0x4b004,
2000*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2001*4882a593Smuzhiyun .clkr = {
2002*4882a593Smuzhiyun .enable_reg = 0x4b004,
2003*4882a593Smuzhiyun .enable_mask = BIT(0),
2004*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2005*4882a593Smuzhiyun .name = "gcc_qspi_core_clk",
2006*4882a593Smuzhiyun .parent_names = (const char *[]){
2007*4882a593Smuzhiyun "gcc_qspi_core_clk_src",
2008*4882a593Smuzhiyun },
2009*4882a593Smuzhiyun .num_parents = 1,
2010*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2011*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2012*4882a593Smuzhiyun },
2013*4882a593Smuzhiyun },
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
2017*4882a593Smuzhiyun .halt_reg = 0x17030,
2018*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2019*4882a593Smuzhiyun .clkr = {
2020*4882a593Smuzhiyun .enable_reg = 0x5200c,
2021*4882a593Smuzhiyun .enable_mask = BIT(10),
2022*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2023*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s0_clk",
2024*4882a593Smuzhiyun .parent_names = (const char *[]){
2025*4882a593Smuzhiyun "gcc_qupv3_wrap0_s0_clk_src",
2026*4882a593Smuzhiyun },
2027*4882a593Smuzhiyun .num_parents = 1,
2028*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2029*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2030*4882a593Smuzhiyun },
2031*4882a593Smuzhiyun },
2032*4882a593Smuzhiyun };
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
2035*4882a593Smuzhiyun .halt_reg = 0x17160,
2036*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2037*4882a593Smuzhiyun .clkr = {
2038*4882a593Smuzhiyun .enable_reg = 0x5200c,
2039*4882a593Smuzhiyun .enable_mask = BIT(11),
2040*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2041*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s1_clk",
2042*4882a593Smuzhiyun .parent_names = (const char *[]){
2043*4882a593Smuzhiyun "gcc_qupv3_wrap0_s1_clk_src",
2044*4882a593Smuzhiyun },
2045*4882a593Smuzhiyun .num_parents = 1,
2046*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2047*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2048*4882a593Smuzhiyun },
2049*4882a593Smuzhiyun },
2050*4882a593Smuzhiyun };
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
2053*4882a593Smuzhiyun .halt_reg = 0x17290,
2054*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2055*4882a593Smuzhiyun .clkr = {
2056*4882a593Smuzhiyun .enable_reg = 0x5200c,
2057*4882a593Smuzhiyun .enable_mask = BIT(12),
2058*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2059*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s2_clk",
2060*4882a593Smuzhiyun .parent_names = (const char *[]){
2061*4882a593Smuzhiyun "gcc_qupv3_wrap0_s2_clk_src",
2062*4882a593Smuzhiyun },
2063*4882a593Smuzhiyun .num_parents = 1,
2064*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2065*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2066*4882a593Smuzhiyun },
2067*4882a593Smuzhiyun },
2068*4882a593Smuzhiyun };
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
2071*4882a593Smuzhiyun .halt_reg = 0x173c0,
2072*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2073*4882a593Smuzhiyun .clkr = {
2074*4882a593Smuzhiyun .enable_reg = 0x5200c,
2075*4882a593Smuzhiyun .enable_mask = BIT(13),
2076*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2077*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s3_clk",
2078*4882a593Smuzhiyun .parent_names = (const char *[]){
2079*4882a593Smuzhiyun "gcc_qupv3_wrap0_s3_clk_src",
2080*4882a593Smuzhiyun },
2081*4882a593Smuzhiyun .num_parents = 1,
2082*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2083*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2084*4882a593Smuzhiyun },
2085*4882a593Smuzhiyun },
2086*4882a593Smuzhiyun };
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
2089*4882a593Smuzhiyun .halt_reg = 0x174f0,
2090*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2091*4882a593Smuzhiyun .clkr = {
2092*4882a593Smuzhiyun .enable_reg = 0x5200c,
2093*4882a593Smuzhiyun .enable_mask = BIT(14),
2094*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2095*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s4_clk",
2096*4882a593Smuzhiyun .parent_names = (const char *[]){
2097*4882a593Smuzhiyun "gcc_qupv3_wrap0_s4_clk_src",
2098*4882a593Smuzhiyun },
2099*4882a593Smuzhiyun .num_parents = 1,
2100*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2101*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2102*4882a593Smuzhiyun },
2103*4882a593Smuzhiyun },
2104*4882a593Smuzhiyun };
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
2107*4882a593Smuzhiyun .halt_reg = 0x17620,
2108*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2109*4882a593Smuzhiyun .clkr = {
2110*4882a593Smuzhiyun .enable_reg = 0x5200c,
2111*4882a593Smuzhiyun .enable_mask = BIT(15),
2112*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2113*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s5_clk",
2114*4882a593Smuzhiyun .parent_names = (const char *[]){
2115*4882a593Smuzhiyun "gcc_qupv3_wrap0_s5_clk_src",
2116*4882a593Smuzhiyun },
2117*4882a593Smuzhiyun .num_parents = 1,
2118*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2119*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2120*4882a593Smuzhiyun },
2121*4882a593Smuzhiyun },
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
2125*4882a593Smuzhiyun .halt_reg = 0x17750,
2126*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2127*4882a593Smuzhiyun .clkr = {
2128*4882a593Smuzhiyun .enable_reg = 0x5200c,
2129*4882a593Smuzhiyun .enable_mask = BIT(16),
2130*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2131*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s6_clk",
2132*4882a593Smuzhiyun .parent_names = (const char *[]){
2133*4882a593Smuzhiyun "gcc_qupv3_wrap0_s6_clk_src",
2134*4882a593Smuzhiyun },
2135*4882a593Smuzhiyun .num_parents = 1,
2136*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2137*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2138*4882a593Smuzhiyun },
2139*4882a593Smuzhiyun },
2140*4882a593Smuzhiyun };
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
2143*4882a593Smuzhiyun .halt_reg = 0x17880,
2144*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2145*4882a593Smuzhiyun .clkr = {
2146*4882a593Smuzhiyun .enable_reg = 0x5200c,
2147*4882a593Smuzhiyun .enable_mask = BIT(17),
2148*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2149*4882a593Smuzhiyun .name = "gcc_qupv3_wrap0_s7_clk",
2150*4882a593Smuzhiyun .parent_names = (const char *[]){
2151*4882a593Smuzhiyun "gcc_qupv3_wrap0_s7_clk_src",
2152*4882a593Smuzhiyun },
2153*4882a593Smuzhiyun .num_parents = 1,
2154*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2155*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2156*4882a593Smuzhiyun },
2157*4882a593Smuzhiyun },
2158*4882a593Smuzhiyun };
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
2161*4882a593Smuzhiyun .halt_reg = 0x18014,
2162*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2163*4882a593Smuzhiyun .clkr = {
2164*4882a593Smuzhiyun .enable_reg = 0x5200c,
2165*4882a593Smuzhiyun .enable_mask = BIT(22),
2166*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2167*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s0_clk",
2168*4882a593Smuzhiyun .parent_names = (const char *[]){
2169*4882a593Smuzhiyun "gcc_qupv3_wrap1_s0_clk_src",
2170*4882a593Smuzhiyun },
2171*4882a593Smuzhiyun .num_parents = 1,
2172*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2173*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2174*4882a593Smuzhiyun },
2175*4882a593Smuzhiyun },
2176*4882a593Smuzhiyun };
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
2179*4882a593Smuzhiyun .halt_reg = 0x18144,
2180*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2181*4882a593Smuzhiyun .clkr = {
2182*4882a593Smuzhiyun .enable_reg = 0x5200c,
2183*4882a593Smuzhiyun .enable_mask = BIT(23),
2184*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2185*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s1_clk",
2186*4882a593Smuzhiyun .parent_names = (const char *[]){
2187*4882a593Smuzhiyun "gcc_qupv3_wrap1_s1_clk_src",
2188*4882a593Smuzhiyun },
2189*4882a593Smuzhiyun .num_parents = 1,
2190*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2191*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2192*4882a593Smuzhiyun },
2193*4882a593Smuzhiyun },
2194*4882a593Smuzhiyun };
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
2197*4882a593Smuzhiyun .halt_reg = 0x18274,
2198*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2199*4882a593Smuzhiyun .clkr = {
2200*4882a593Smuzhiyun .enable_reg = 0x5200c,
2201*4882a593Smuzhiyun .enable_mask = BIT(24),
2202*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2203*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s2_clk",
2204*4882a593Smuzhiyun .parent_names = (const char *[]){
2205*4882a593Smuzhiyun "gcc_qupv3_wrap1_s2_clk_src",
2206*4882a593Smuzhiyun },
2207*4882a593Smuzhiyun .num_parents = 1,
2208*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2209*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2210*4882a593Smuzhiyun },
2211*4882a593Smuzhiyun },
2212*4882a593Smuzhiyun };
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
2215*4882a593Smuzhiyun .halt_reg = 0x183a4,
2216*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2217*4882a593Smuzhiyun .clkr = {
2218*4882a593Smuzhiyun .enable_reg = 0x5200c,
2219*4882a593Smuzhiyun .enable_mask = BIT(25),
2220*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2221*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s3_clk",
2222*4882a593Smuzhiyun .parent_names = (const char *[]){
2223*4882a593Smuzhiyun "gcc_qupv3_wrap1_s3_clk_src",
2224*4882a593Smuzhiyun },
2225*4882a593Smuzhiyun .num_parents = 1,
2226*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2227*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2228*4882a593Smuzhiyun },
2229*4882a593Smuzhiyun },
2230*4882a593Smuzhiyun };
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
2233*4882a593Smuzhiyun .halt_reg = 0x184d4,
2234*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2235*4882a593Smuzhiyun .clkr = {
2236*4882a593Smuzhiyun .enable_reg = 0x5200c,
2237*4882a593Smuzhiyun .enable_mask = BIT(26),
2238*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2239*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s4_clk",
2240*4882a593Smuzhiyun .parent_names = (const char *[]){
2241*4882a593Smuzhiyun "gcc_qupv3_wrap1_s4_clk_src",
2242*4882a593Smuzhiyun },
2243*4882a593Smuzhiyun .num_parents = 1,
2244*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2245*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2246*4882a593Smuzhiyun },
2247*4882a593Smuzhiyun },
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
2251*4882a593Smuzhiyun .halt_reg = 0x18604,
2252*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2253*4882a593Smuzhiyun .clkr = {
2254*4882a593Smuzhiyun .enable_reg = 0x5200c,
2255*4882a593Smuzhiyun .enable_mask = BIT(27),
2256*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2257*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s5_clk",
2258*4882a593Smuzhiyun .parent_names = (const char *[]){
2259*4882a593Smuzhiyun "gcc_qupv3_wrap1_s5_clk_src",
2260*4882a593Smuzhiyun },
2261*4882a593Smuzhiyun .num_parents = 1,
2262*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2263*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2264*4882a593Smuzhiyun },
2265*4882a593Smuzhiyun },
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
2269*4882a593Smuzhiyun .halt_reg = 0x18734,
2270*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2271*4882a593Smuzhiyun .clkr = {
2272*4882a593Smuzhiyun .enable_reg = 0x5200c,
2273*4882a593Smuzhiyun .enable_mask = BIT(28),
2274*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2275*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s6_clk",
2276*4882a593Smuzhiyun .parent_names = (const char *[]){
2277*4882a593Smuzhiyun "gcc_qupv3_wrap1_s6_clk_src",
2278*4882a593Smuzhiyun },
2279*4882a593Smuzhiyun .num_parents = 1,
2280*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2281*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2282*4882a593Smuzhiyun },
2283*4882a593Smuzhiyun },
2284*4882a593Smuzhiyun };
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
2287*4882a593Smuzhiyun .halt_reg = 0x18864,
2288*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2289*4882a593Smuzhiyun .clkr = {
2290*4882a593Smuzhiyun .enable_reg = 0x5200c,
2291*4882a593Smuzhiyun .enable_mask = BIT(29),
2292*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2293*4882a593Smuzhiyun .name = "gcc_qupv3_wrap1_s7_clk",
2294*4882a593Smuzhiyun .parent_names = (const char *[]){
2295*4882a593Smuzhiyun "gcc_qupv3_wrap1_s7_clk_src",
2296*4882a593Smuzhiyun },
2297*4882a593Smuzhiyun .num_parents = 1,
2298*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2299*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2300*4882a593Smuzhiyun },
2301*4882a593Smuzhiyun },
2302*4882a593Smuzhiyun };
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
2305*4882a593Smuzhiyun .halt_reg = 0x17004,
2306*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2307*4882a593Smuzhiyun .clkr = {
2308*4882a593Smuzhiyun .enable_reg = 0x5200c,
2309*4882a593Smuzhiyun .enable_mask = BIT(6),
2310*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2311*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_0_m_ahb_clk",
2312*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2313*4882a593Smuzhiyun },
2314*4882a593Smuzhiyun },
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
2318*4882a593Smuzhiyun .halt_reg = 0x17008,
2319*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2320*4882a593Smuzhiyun .hwcg_reg = 0x17008,
2321*4882a593Smuzhiyun .hwcg_bit = 1,
2322*4882a593Smuzhiyun .clkr = {
2323*4882a593Smuzhiyun .enable_reg = 0x5200c,
2324*4882a593Smuzhiyun .enable_mask = BIT(7),
2325*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2326*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_0_s_ahb_clk",
2327*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2328*4882a593Smuzhiyun },
2329*4882a593Smuzhiyun },
2330*4882a593Smuzhiyun };
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
2333*4882a593Smuzhiyun .halt_reg = 0x1800c,
2334*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2335*4882a593Smuzhiyun .clkr = {
2336*4882a593Smuzhiyun .enable_reg = 0x5200c,
2337*4882a593Smuzhiyun .enable_mask = BIT(20),
2338*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2339*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_1_m_ahb_clk",
2340*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2341*4882a593Smuzhiyun },
2342*4882a593Smuzhiyun },
2343*4882a593Smuzhiyun };
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
2346*4882a593Smuzhiyun .halt_reg = 0x18010,
2347*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2348*4882a593Smuzhiyun .hwcg_reg = 0x18010,
2349*4882a593Smuzhiyun .hwcg_bit = 1,
2350*4882a593Smuzhiyun .clkr = {
2351*4882a593Smuzhiyun .enable_reg = 0x5200c,
2352*4882a593Smuzhiyun .enable_mask = BIT(21),
2353*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2354*4882a593Smuzhiyun .name = "gcc_qupv3_wrap_1_s_ahb_clk",
2355*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2356*4882a593Smuzhiyun },
2357*4882a593Smuzhiyun },
2358*4882a593Smuzhiyun };
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2361*4882a593Smuzhiyun .halt_reg = 0x14008,
2362*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2363*4882a593Smuzhiyun .clkr = {
2364*4882a593Smuzhiyun .enable_reg = 0x14008,
2365*4882a593Smuzhiyun .enable_mask = BIT(0),
2366*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2367*4882a593Smuzhiyun .name = "gcc_sdcc2_ahb_clk",
2368*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2369*4882a593Smuzhiyun },
2370*4882a593Smuzhiyun },
2371*4882a593Smuzhiyun };
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2374*4882a593Smuzhiyun .halt_reg = 0x14004,
2375*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2376*4882a593Smuzhiyun .clkr = {
2377*4882a593Smuzhiyun .enable_reg = 0x14004,
2378*4882a593Smuzhiyun .enable_mask = BIT(0),
2379*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2380*4882a593Smuzhiyun .name = "gcc_sdcc2_apps_clk",
2381*4882a593Smuzhiyun .parent_names = (const char *[]){
2382*4882a593Smuzhiyun "gcc_sdcc2_apps_clk_src",
2383*4882a593Smuzhiyun },
2384*4882a593Smuzhiyun .num_parents = 1,
2385*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2386*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2387*4882a593Smuzhiyun },
2388*4882a593Smuzhiyun },
2389*4882a593Smuzhiyun };
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_ahb_clk = {
2392*4882a593Smuzhiyun .halt_reg = 0x16008,
2393*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2394*4882a593Smuzhiyun .clkr = {
2395*4882a593Smuzhiyun .enable_reg = 0x16008,
2396*4882a593Smuzhiyun .enable_mask = BIT(0),
2397*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2398*4882a593Smuzhiyun .name = "gcc_sdcc4_ahb_clk",
2399*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2400*4882a593Smuzhiyun },
2401*4882a593Smuzhiyun },
2402*4882a593Smuzhiyun };
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_apps_clk = {
2405*4882a593Smuzhiyun .halt_reg = 0x16004,
2406*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2407*4882a593Smuzhiyun .clkr = {
2408*4882a593Smuzhiyun .enable_reg = 0x16004,
2409*4882a593Smuzhiyun .enable_mask = BIT(0),
2410*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2411*4882a593Smuzhiyun .name = "gcc_sdcc4_apps_clk",
2412*4882a593Smuzhiyun .parent_names = (const char *[]){
2413*4882a593Smuzhiyun "gcc_sdcc4_apps_clk_src",
2414*4882a593Smuzhiyun },
2415*4882a593Smuzhiyun .num_parents = 1,
2416*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2417*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2418*4882a593Smuzhiyun },
2419*4882a593Smuzhiyun },
2420*4882a593Smuzhiyun };
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
2423*4882a593Smuzhiyun .halt_reg = 0x414c,
2424*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2425*4882a593Smuzhiyun .clkr = {
2426*4882a593Smuzhiyun .enable_reg = 0x52004,
2427*4882a593Smuzhiyun .enable_mask = BIT(0),
2428*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2429*4882a593Smuzhiyun .name = "gcc_sys_noc_cpuss_ahb_clk",
2430*4882a593Smuzhiyun .parent_names = (const char *[]){
2431*4882a593Smuzhiyun "gcc_cpuss_ahb_clk_src",
2432*4882a593Smuzhiyun },
2433*4882a593Smuzhiyun .num_parents = 1,
2434*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
2435*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2436*4882a593Smuzhiyun },
2437*4882a593Smuzhiyun },
2438*4882a593Smuzhiyun };
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ahb_clk = {
2441*4882a593Smuzhiyun .halt_reg = 0x36004,
2442*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2443*4882a593Smuzhiyun .clkr = {
2444*4882a593Smuzhiyun .enable_reg = 0x36004,
2445*4882a593Smuzhiyun .enable_mask = BIT(0),
2446*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2447*4882a593Smuzhiyun .name = "gcc_tsif_ahb_clk",
2448*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2449*4882a593Smuzhiyun },
2450*4882a593Smuzhiyun },
2451*4882a593Smuzhiyun };
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun static struct clk_branch gcc_tsif_inactivity_timers_clk = {
2454*4882a593Smuzhiyun .halt_reg = 0x3600c,
2455*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2456*4882a593Smuzhiyun .clkr = {
2457*4882a593Smuzhiyun .enable_reg = 0x3600c,
2458*4882a593Smuzhiyun .enable_mask = BIT(0),
2459*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2460*4882a593Smuzhiyun .name = "gcc_tsif_inactivity_timers_clk",
2461*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2462*4882a593Smuzhiyun },
2463*4882a593Smuzhiyun },
2464*4882a593Smuzhiyun };
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ref_clk = {
2467*4882a593Smuzhiyun .halt_reg = 0x36008,
2468*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2469*4882a593Smuzhiyun .clkr = {
2470*4882a593Smuzhiyun .enable_reg = 0x36008,
2471*4882a593Smuzhiyun .enable_mask = BIT(0),
2472*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2473*4882a593Smuzhiyun .name = "gcc_tsif_ref_clk",
2474*4882a593Smuzhiyun .parent_names = (const char *[]){
2475*4882a593Smuzhiyun "gcc_tsif_ref_clk_src",
2476*4882a593Smuzhiyun },
2477*4882a593Smuzhiyun .num_parents = 1,
2478*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2479*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2480*4882a593Smuzhiyun },
2481*4882a593Smuzhiyun },
2482*4882a593Smuzhiyun };
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_ahb_clk = {
2485*4882a593Smuzhiyun .halt_reg = 0x75010,
2486*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2487*4882a593Smuzhiyun .hwcg_reg = 0x75010,
2488*4882a593Smuzhiyun .hwcg_bit = 1,
2489*4882a593Smuzhiyun .clkr = {
2490*4882a593Smuzhiyun .enable_reg = 0x75010,
2491*4882a593Smuzhiyun .enable_mask = BIT(0),
2492*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2493*4882a593Smuzhiyun .name = "gcc_ufs_card_ahb_clk",
2494*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2495*4882a593Smuzhiyun },
2496*4882a593Smuzhiyun },
2497*4882a593Smuzhiyun };
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_axi_clk = {
2500*4882a593Smuzhiyun .halt_reg = 0x7500c,
2501*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2502*4882a593Smuzhiyun .hwcg_reg = 0x7500c,
2503*4882a593Smuzhiyun .hwcg_bit = 1,
2504*4882a593Smuzhiyun .clkr = {
2505*4882a593Smuzhiyun .enable_reg = 0x7500c,
2506*4882a593Smuzhiyun .enable_mask = BIT(0),
2507*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2508*4882a593Smuzhiyun .name = "gcc_ufs_card_axi_clk",
2509*4882a593Smuzhiyun .parent_names = (const char *[]){
2510*4882a593Smuzhiyun "gcc_ufs_card_axi_clk_src",
2511*4882a593Smuzhiyun },
2512*4882a593Smuzhiyun .num_parents = 1,
2513*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2514*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2515*4882a593Smuzhiyun },
2516*4882a593Smuzhiyun },
2517*4882a593Smuzhiyun };
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_clkref_clk = {
2520*4882a593Smuzhiyun .halt_reg = 0x8c004,
2521*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2522*4882a593Smuzhiyun .clkr = {
2523*4882a593Smuzhiyun .enable_reg = 0x8c004,
2524*4882a593Smuzhiyun .enable_mask = BIT(0),
2525*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2526*4882a593Smuzhiyun .name = "gcc_ufs_card_clkref_clk",
2527*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2528*4882a593Smuzhiyun },
2529*4882a593Smuzhiyun },
2530*4882a593Smuzhiyun };
2531*4882a593Smuzhiyun
2532*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_ice_core_clk = {
2533*4882a593Smuzhiyun .halt_reg = 0x75058,
2534*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2535*4882a593Smuzhiyun .hwcg_reg = 0x75058,
2536*4882a593Smuzhiyun .hwcg_bit = 1,
2537*4882a593Smuzhiyun .clkr = {
2538*4882a593Smuzhiyun .enable_reg = 0x75058,
2539*4882a593Smuzhiyun .enable_mask = BIT(0),
2540*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2541*4882a593Smuzhiyun .name = "gcc_ufs_card_ice_core_clk",
2542*4882a593Smuzhiyun .parent_names = (const char *[]){
2543*4882a593Smuzhiyun "gcc_ufs_card_ice_core_clk_src",
2544*4882a593Smuzhiyun },
2545*4882a593Smuzhiyun .num_parents = 1,
2546*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2547*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2548*4882a593Smuzhiyun },
2549*4882a593Smuzhiyun },
2550*4882a593Smuzhiyun };
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_phy_aux_clk = {
2553*4882a593Smuzhiyun .halt_reg = 0x7508c,
2554*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2555*4882a593Smuzhiyun .hwcg_reg = 0x7508c,
2556*4882a593Smuzhiyun .hwcg_bit = 1,
2557*4882a593Smuzhiyun .clkr = {
2558*4882a593Smuzhiyun .enable_reg = 0x7508c,
2559*4882a593Smuzhiyun .enable_mask = BIT(0),
2560*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2561*4882a593Smuzhiyun .name = "gcc_ufs_card_phy_aux_clk",
2562*4882a593Smuzhiyun .parent_names = (const char *[]){
2563*4882a593Smuzhiyun "gcc_ufs_card_phy_aux_clk_src",
2564*4882a593Smuzhiyun },
2565*4882a593Smuzhiyun .num_parents = 1,
2566*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2567*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2568*4882a593Smuzhiyun },
2569*4882a593Smuzhiyun },
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
2573*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2574*4882a593Smuzhiyun .clkr = {
2575*4882a593Smuzhiyun .enable_reg = 0x75018,
2576*4882a593Smuzhiyun .enable_mask = BIT(0),
2577*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2578*4882a593Smuzhiyun .name = "gcc_ufs_card_rx_symbol_0_clk",
2579*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2580*4882a593Smuzhiyun },
2581*4882a593Smuzhiyun },
2582*4882a593Smuzhiyun };
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
2585*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2586*4882a593Smuzhiyun .clkr = {
2587*4882a593Smuzhiyun .enable_reg = 0x750a8,
2588*4882a593Smuzhiyun .enable_mask = BIT(0),
2589*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2590*4882a593Smuzhiyun .name = "gcc_ufs_card_rx_symbol_1_clk",
2591*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2592*4882a593Smuzhiyun },
2593*4882a593Smuzhiyun },
2594*4882a593Smuzhiyun };
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
2597*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2598*4882a593Smuzhiyun .clkr = {
2599*4882a593Smuzhiyun .enable_reg = 0x75014,
2600*4882a593Smuzhiyun .enable_mask = BIT(0),
2601*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2602*4882a593Smuzhiyun .name = "gcc_ufs_card_tx_symbol_0_clk",
2603*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2604*4882a593Smuzhiyun },
2605*4882a593Smuzhiyun },
2606*4882a593Smuzhiyun };
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun static struct clk_branch gcc_ufs_card_unipro_core_clk = {
2609*4882a593Smuzhiyun .halt_reg = 0x75054,
2610*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2611*4882a593Smuzhiyun .hwcg_reg = 0x75054,
2612*4882a593Smuzhiyun .hwcg_bit = 1,
2613*4882a593Smuzhiyun .clkr = {
2614*4882a593Smuzhiyun .enable_reg = 0x75054,
2615*4882a593Smuzhiyun .enable_mask = BIT(0),
2616*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2617*4882a593Smuzhiyun .name = "gcc_ufs_card_unipro_core_clk",
2618*4882a593Smuzhiyun .parent_names = (const char *[]){
2619*4882a593Smuzhiyun "gcc_ufs_card_unipro_core_clk_src",
2620*4882a593Smuzhiyun },
2621*4882a593Smuzhiyun .num_parents = 1,
2622*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2623*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2624*4882a593Smuzhiyun },
2625*4882a593Smuzhiyun },
2626*4882a593Smuzhiyun };
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun static struct clk_branch gcc_ufs_mem_clkref_clk = {
2629*4882a593Smuzhiyun .halt_reg = 0x8c000,
2630*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2631*4882a593Smuzhiyun .clkr = {
2632*4882a593Smuzhiyun .enable_reg = 0x8c000,
2633*4882a593Smuzhiyun .enable_mask = BIT(0),
2634*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2635*4882a593Smuzhiyun .name = "gcc_ufs_mem_clkref_clk",
2636*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2637*4882a593Smuzhiyun },
2638*4882a593Smuzhiyun },
2639*4882a593Smuzhiyun };
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ahb_clk = {
2642*4882a593Smuzhiyun .halt_reg = 0x77010,
2643*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2644*4882a593Smuzhiyun .hwcg_reg = 0x77010,
2645*4882a593Smuzhiyun .hwcg_bit = 1,
2646*4882a593Smuzhiyun .clkr = {
2647*4882a593Smuzhiyun .enable_reg = 0x77010,
2648*4882a593Smuzhiyun .enable_mask = BIT(0),
2649*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2650*4882a593Smuzhiyun .name = "gcc_ufs_phy_ahb_clk",
2651*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2652*4882a593Smuzhiyun },
2653*4882a593Smuzhiyun },
2654*4882a593Smuzhiyun };
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_axi_clk = {
2657*4882a593Smuzhiyun .halt_reg = 0x7700c,
2658*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2659*4882a593Smuzhiyun .hwcg_reg = 0x7700c,
2660*4882a593Smuzhiyun .hwcg_bit = 1,
2661*4882a593Smuzhiyun .clkr = {
2662*4882a593Smuzhiyun .enable_reg = 0x7700c,
2663*4882a593Smuzhiyun .enable_mask = BIT(0),
2664*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2665*4882a593Smuzhiyun .name = "gcc_ufs_phy_axi_clk",
2666*4882a593Smuzhiyun .parent_names = (const char *[]){
2667*4882a593Smuzhiyun "gcc_ufs_phy_axi_clk_src",
2668*4882a593Smuzhiyun },
2669*4882a593Smuzhiyun .num_parents = 1,
2670*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2671*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2672*4882a593Smuzhiyun },
2673*4882a593Smuzhiyun },
2674*4882a593Smuzhiyun };
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ice_core_clk = {
2677*4882a593Smuzhiyun .halt_reg = 0x77058,
2678*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2679*4882a593Smuzhiyun .hwcg_reg = 0x77058,
2680*4882a593Smuzhiyun .hwcg_bit = 1,
2681*4882a593Smuzhiyun .clkr = {
2682*4882a593Smuzhiyun .enable_reg = 0x77058,
2683*4882a593Smuzhiyun .enable_mask = BIT(0),
2684*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2685*4882a593Smuzhiyun .name = "gcc_ufs_phy_ice_core_clk",
2686*4882a593Smuzhiyun .parent_names = (const char *[]){
2687*4882a593Smuzhiyun "gcc_ufs_phy_ice_core_clk_src",
2688*4882a593Smuzhiyun },
2689*4882a593Smuzhiyun .num_parents = 1,
2690*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2691*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2692*4882a593Smuzhiyun },
2693*4882a593Smuzhiyun },
2694*4882a593Smuzhiyun };
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
2697*4882a593Smuzhiyun .halt_reg = 0x7708c,
2698*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2699*4882a593Smuzhiyun .hwcg_reg = 0x7708c,
2700*4882a593Smuzhiyun .hwcg_bit = 1,
2701*4882a593Smuzhiyun .clkr = {
2702*4882a593Smuzhiyun .enable_reg = 0x7708c,
2703*4882a593Smuzhiyun .enable_mask = BIT(0),
2704*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2705*4882a593Smuzhiyun .name = "gcc_ufs_phy_phy_aux_clk",
2706*4882a593Smuzhiyun .parent_names = (const char *[]){
2707*4882a593Smuzhiyun "gcc_ufs_phy_phy_aux_clk_src",
2708*4882a593Smuzhiyun },
2709*4882a593Smuzhiyun .num_parents = 1,
2710*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2711*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2712*4882a593Smuzhiyun },
2713*4882a593Smuzhiyun },
2714*4882a593Smuzhiyun };
2715*4882a593Smuzhiyun
2716*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
2717*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2718*4882a593Smuzhiyun .clkr = {
2719*4882a593Smuzhiyun .enable_reg = 0x77018,
2720*4882a593Smuzhiyun .enable_mask = BIT(0),
2721*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2722*4882a593Smuzhiyun .name = "gcc_ufs_phy_rx_symbol_0_clk",
2723*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2724*4882a593Smuzhiyun },
2725*4882a593Smuzhiyun },
2726*4882a593Smuzhiyun };
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
2729*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2730*4882a593Smuzhiyun .clkr = {
2731*4882a593Smuzhiyun .enable_reg = 0x770a8,
2732*4882a593Smuzhiyun .enable_mask = BIT(0),
2733*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2734*4882a593Smuzhiyun .name = "gcc_ufs_phy_rx_symbol_1_clk",
2735*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2736*4882a593Smuzhiyun },
2737*4882a593Smuzhiyun },
2738*4882a593Smuzhiyun };
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
2741*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2742*4882a593Smuzhiyun .clkr = {
2743*4882a593Smuzhiyun .enable_reg = 0x77014,
2744*4882a593Smuzhiyun .enable_mask = BIT(0),
2745*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2746*4882a593Smuzhiyun .name = "gcc_ufs_phy_tx_symbol_0_clk",
2747*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2748*4882a593Smuzhiyun },
2749*4882a593Smuzhiyun },
2750*4882a593Smuzhiyun };
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
2753*4882a593Smuzhiyun .halt_reg = 0x77054,
2754*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2755*4882a593Smuzhiyun .hwcg_reg = 0x77054,
2756*4882a593Smuzhiyun .hwcg_bit = 1,
2757*4882a593Smuzhiyun .clkr = {
2758*4882a593Smuzhiyun .enable_reg = 0x77054,
2759*4882a593Smuzhiyun .enable_mask = BIT(0),
2760*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2761*4882a593Smuzhiyun .name = "gcc_ufs_phy_unipro_core_clk",
2762*4882a593Smuzhiyun .parent_names = (const char *[]){
2763*4882a593Smuzhiyun "gcc_ufs_phy_unipro_core_clk_src",
2764*4882a593Smuzhiyun },
2765*4882a593Smuzhiyun .num_parents = 1,
2766*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2767*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2768*4882a593Smuzhiyun },
2769*4882a593Smuzhiyun },
2770*4882a593Smuzhiyun };
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_master_clk = {
2773*4882a593Smuzhiyun .halt_reg = 0xf00c,
2774*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2775*4882a593Smuzhiyun .clkr = {
2776*4882a593Smuzhiyun .enable_reg = 0xf00c,
2777*4882a593Smuzhiyun .enable_mask = BIT(0),
2778*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2779*4882a593Smuzhiyun .name = "gcc_usb30_prim_master_clk",
2780*4882a593Smuzhiyun .parent_names = (const char *[]){
2781*4882a593Smuzhiyun "gcc_usb30_prim_master_clk_src",
2782*4882a593Smuzhiyun },
2783*4882a593Smuzhiyun .num_parents = 1,
2784*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2785*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2786*4882a593Smuzhiyun },
2787*4882a593Smuzhiyun },
2788*4882a593Smuzhiyun };
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
2791*4882a593Smuzhiyun .halt_reg = 0xf014,
2792*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2793*4882a593Smuzhiyun .clkr = {
2794*4882a593Smuzhiyun .enable_reg = 0xf014,
2795*4882a593Smuzhiyun .enable_mask = BIT(0),
2796*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2797*4882a593Smuzhiyun .name = "gcc_usb30_prim_mock_utmi_clk",
2798*4882a593Smuzhiyun .parent_names = (const char *[]){
2799*4882a593Smuzhiyun "gcc_usb30_prim_mock_utmi_clk_src",
2800*4882a593Smuzhiyun },
2801*4882a593Smuzhiyun .num_parents = 1,
2802*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2803*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2804*4882a593Smuzhiyun },
2805*4882a593Smuzhiyun },
2806*4882a593Smuzhiyun };
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_sleep_clk = {
2809*4882a593Smuzhiyun .halt_reg = 0xf010,
2810*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2811*4882a593Smuzhiyun .clkr = {
2812*4882a593Smuzhiyun .enable_reg = 0xf010,
2813*4882a593Smuzhiyun .enable_mask = BIT(0),
2814*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2815*4882a593Smuzhiyun .name = "gcc_usb30_prim_sleep_clk",
2816*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2817*4882a593Smuzhiyun },
2818*4882a593Smuzhiyun },
2819*4882a593Smuzhiyun };
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_master_clk = {
2822*4882a593Smuzhiyun .halt_reg = 0x1000c,
2823*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2824*4882a593Smuzhiyun .clkr = {
2825*4882a593Smuzhiyun .enable_reg = 0x1000c,
2826*4882a593Smuzhiyun .enable_mask = BIT(0),
2827*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2828*4882a593Smuzhiyun .name = "gcc_usb30_sec_master_clk",
2829*4882a593Smuzhiyun .parent_names = (const char *[]){
2830*4882a593Smuzhiyun "gcc_usb30_sec_master_clk_src",
2831*4882a593Smuzhiyun },
2832*4882a593Smuzhiyun .num_parents = 1,
2833*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2834*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2835*4882a593Smuzhiyun },
2836*4882a593Smuzhiyun },
2837*4882a593Smuzhiyun };
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
2840*4882a593Smuzhiyun .halt_reg = 0x10014,
2841*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2842*4882a593Smuzhiyun .clkr = {
2843*4882a593Smuzhiyun .enable_reg = 0x10014,
2844*4882a593Smuzhiyun .enable_mask = BIT(0),
2845*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2846*4882a593Smuzhiyun .name = "gcc_usb30_sec_mock_utmi_clk",
2847*4882a593Smuzhiyun .parent_names = (const char *[]){
2848*4882a593Smuzhiyun "gcc_usb30_sec_mock_utmi_clk_src",
2849*4882a593Smuzhiyun },
2850*4882a593Smuzhiyun .num_parents = 1,
2851*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2852*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2853*4882a593Smuzhiyun },
2854*4882a593Smuzhiyun },
2855*4882a593Smuzhiyun };
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_sleep_clk = {
2858*4882a593Smuzhiyun .halt_reg = 0x10010,
2859*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2860*4882a593Smuzhiyun .clkr = {
2861*4882a593Smuzhiyun .enable_reg = 0x10010,
2862*4882a593Smuzhiyun .enable_mask = BIT(0),
2863*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2864*4882a593Smuzhiyun .name = "gcc_usb30_sec_sleep_clk",
2865*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2866*4882a593Smuzhiyun },
2867*4882a593Smuzhiyun },
2868*4882a593Smuzhiyun };
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_clkref_clk = {
2871*4882a593Smuzhiyun .halt_reg = 0x8c008,
2872*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2873*4882a593Smuzhiyun .clkr = {
2874*4882a593Smuzhiyun .enable_reg = 0x8c008,
2875*4882a593Smuzhiyun .enable_mask = BIT(0),
2876*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2877*4882a593Smuzhiyun .name = "gcc_usb3_prim_clkref_clk",
2878*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2879*4882a593Smuzhiyun },
2880*4882a593Smuzhiyun },
2881*4882a593Smuzhiyun };
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
2884*4882a593Smuzhiyun .halt_reg = 0xf04c,
2885*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2886*4882a593Smuzhiyun .clkr = {
2887*4882a593Smuzhiyun .enable_reg = 0xf04c,
2888*4882a593Smuzhiyun .enable_mask = BIT(0),
2889*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2890*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_aux_clk",
2891*4882a593Smuzhiyun .parent_names = (const char *[]){
2892*4882a593Smuzhiyun "gcc_usb3_prim_phy_aux_clk_src",
2893*4882a593Smuzhiyun },
2894*4882a593Smuzhiyun .num_parents = 1,
2895*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2896*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2897*4882a593Smuzhiyun },
2898*4882a593Smuzhiyun },
2899*4882a593Smuzhiyun };
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
2902*4882a593Smuzhiyun .halt_reg = 0xf050,
2903*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2904*4882a593Smuzhiyun .clkr = {
2905*4882a593Smuzhiyun .enable_reg = 0xf050,
2906*4882a593Smuzhiyun .enable_mask = BIT(0),
2907*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2908*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_com_aux_clk",
2909*4882a593Smuzhiyun .parent_names = (const char *[]){
2910*4882a593Smuzhiyun "gcc_usb3_prim_phy_aux_clk_src",
2911*4882a593Smuzhiyun },
2912*4882a593Smuzhiyun .num_parents = 1,
2913*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2914*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2915*4882a593Smuzhiyun },
2916*4882a593Smuzhiyun },
2917*4882a593Smuzhiyun };
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
2920*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2921*4882a593Smuzhiyun .clkr = {
2922*4882a593Smuzhiyun .enable_reg = 0xf054,
2923*4882a593Smuzhiyun .enable_mask = BIT(0),
2924*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2925*4882a593Smuzhiyun .name = "gcc_usb3_prim_phy_pipe_clk",
2926*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2927*4882a593Smuzhiyun },
2928*4882a593Smuzhiyun },
2929*4882a593Smuzhiyun };
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_clkref_clk = {
2932*4882a593Smuzhiyun .halt_reg = 0x8c028,
2933*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2934*4882a593Smuzhiyun .clkr = {
2935*4882a593Smuzhiyun .enable_reg = 0x8c028,
2936*4882a593Smuzhiyun .enable_mask = BIT(0),
2937*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2938*4882a593Smuzhiyun .name = "gcc_usb3_sec_clkref_clk",
2939*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2940*4882a593Smuzhiyun },
2941*4882a593Smuzhiyun },
2942*4882a593Smuzhiyun };
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
2945*4882a593Smuzhiyun .halt_reg = 0x1004c,
2946*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2947*4882a593Smuzhiyun .clkr = {
2948*4882a593Smuzhiyun .enable_reg = 0x1004c,
2949*4882a593Smuzhiyun .enable_mask = BIT(0),
2950*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2951*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_aux_clk",
2952*4882a593Smuzhiyun .parent_names = (const char *[]){
2953*4882a593Smuzhiyun "gcc_usb3_sec_phy_aux_clk_src",
2954*4882a593Smuzhiyun },
2955*4882a593Smuzhiyun .num_parents = 1,
2956*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2957*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2958*4882a593Smuzhiyun },
2959*4882a593Smuzhiyun },
2960*4882a593Smuzhiyun };
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
2963*4882a593Smuzhiyun .halt_reg = 0x10050,
2964*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2965*4882a593Smuzhiyun .clkr = {
2966*4882a593Smuzhiyun .enable_reg = 0x10050,
2967*4882a593Smuzhiyun .enable_mask = BIT(0),
2968*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2969*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_com_aux_clk",
2970*4882a593Smuzhiyun .parent_names = (const char *[]){
2971*4882a593Smuzhiyun "gcc_usb3_sec_phy_aux_clk_src",
2972*4882a593Smuzhiyun },
2973*4882a593Smuzhiyun .num_parents = 1,
2974*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2975*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2976*4882a593Smuzhiyun },
2977*4882a593Smuzhiyun },
2978*4882a593Smuzhiyun };
2979*4882a593Smuzhiyun
2980*4882a593Smuzhiyun static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
2981*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2982*4882a593Smuzhiyun .clkr = {
2983*4882a593Smuzhiyun .enable_reg = 0x10054,
2984*4882a593Smuzhiyun .enable_mask = BIT(0),
2985*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2986*4882a593Smuzhiyun .name = "gcc_usb3_sec_phy_pipe_clk",
2987*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2988*4882a593Smuzhiyun },
2989*4882a593Smuzhiyun },
2990*4882a593Smuzhiyun };
2991*4882a593Smuzhiyun
2992*4882a593Smuzhiyun static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
2993*4882a593Smuzhiyun .halt_reg = 0x6a004,
2994*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2995*4882a593Smuzhiyun .hwcg_reg = 0x6a004,
2996*4882a593Smuzhiyun .hwcg_bit = 1,
2997*4882a593Smuzhiyun .clkr = {
2998*4882a593Smuzhiyun .enable_reg = 0x6a004,
2999*4882a593Smuzhiyun .enable_mask = BIT(0),
3000*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3001*4882a593Smuzhiyun .name = "gcc_usb_phy_cfg_ahb2phy_clk",
3002*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3003*4882a593Smuzhiyun },
3004*4882a593Smuzhiyun },
3005*4882a593Smuzhiyun };
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun static struct clk_branch gcc_vdda_vs_clk = {
3008*4882a593Smuzhiyun .halt_reg = 0x7a00c,
3009*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3010*4882a593Smuzhiyun .clkr = {
3011*4882a593Smuzhiyun .enable_reg = 0x7a00c,
3012*4882a593Smuzhiyun .enable_mask = BIT(0),
3013*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3014*4882a593Smuzhiyun .name = "gcc_vdda_vs_clk",
3015*4882a593Smuzhiyun .parent_names = (const char *[]){
3016*4882a593Smuzhiyun "gcc_vsensor_clk_src",
3017*4882a593Smuzhiyun },
3018*4882a593Smuzhiyun .num_parents = 1,
3019*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3020*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3021*4882a593Smuzhiyun },
3022*4882a593Smuzhiyun },
3023*4882a593Smuzhiyun };
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun static struct clk_branch gcc_vddcx_vs_clk = {
3026*4882a593Smuzhiyun .halt_reg = 0x7a004,
3027*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3028*4882a593Smuzhiyun .clkr = {
3029*4882a593Smuzhiyun .enable_reg = 0x7a004,
3030*4882a593Smuzhiyun .enable_mask = BIT(0),
3031*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3032*4882a593Smuzhiyun .name = "gcc_vddcx_vs_clk",
3033*4882a593Smuzhiyun .parent_names = (const char *[]){
3034*4882a593Smuzhiyun "gcc_vsensor_clk_src",
3035*4882a593Smuzhiyun },
3036*4882a593Smuzhiyun .num_parents = 1,
3037*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3038*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3039*4882a593Smuzhiyun },
3040*4882a593Smuzhiyun },
3041*4882a593Smuzhiyun };
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun static struct clk_branch gcc_vddmx_vs_clk = {
3044*4882a593Smuzhiyun .halt_reg = 0x7a008,
3045*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3046*4882a593Smuzhiyun .clkr = {
3047*4882a593Smuzhiyun .enable_reg = 0x7a008,
3048*4882a593Smuzhiyun .enable_mask = BIT(0),
3049*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3050*4882a593Smuzhiyun .name = "gcc_vddmx_vs_clk",
3051*4882a593Smuzhiyun .parent_names = (const char *[]){
3052*4882a593Smuzhiyun "gcc_vsensor_clk_src",
3053*4882a593Smuzhiyun },
3054*4882a593Smuzhiyun .num_parents = 1,
3055*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3056*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3057*4882a593Smuzhiyun },
3058*4882a593Smuzhiyun },
3059*4882a593Smuzhiyun };
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun static struct clk_branch gcc_video_ahb_clk = {
3062*4882a593Smuzhiyun .halt_reg = 0xb004,
3063*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3064*4882a593Smuzhiyun .hwcg_reg = 0xb004,
3065*4882a593Smuzhiyun .hwcg_bit = 1,
3066*4882a593Smuzhiyun .clkr = {
3067*4882a593Smuzhiyun .enable_reg = 0xb004,
3068*4882a593Smuzhiyun .enable_mask = BIT(0),
3069*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3070*4882a593Smuzhiyun .name = "gcc_video_ahb_clk",
3071*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3072*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3073*4882a593Smuzhiyun },
3074*4882a593Smuzhiyun },
3075*4882a593Smuzhiyun };
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun static struct clk_branch gcc_video_axi_clk = {
3078*4882a593Smuzhiyun .halt_reg = 0xb01c,
3079*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
3080*4882a593Smuzhiyun .clkr = {
3081*4882a593Smuzhiyun .enable_reg = 0xb01c,
3082*4882a593Smuzhiyun .enable_mask = BIT(0),
3083*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3084*4882a593Smuzhiyun .name = "gcc_video_axi_clk",
3085*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3086*4882a593Smuzhiyun },
3087*4882a593Smuzhiyun },
3088*4882a593Smuzhiyun };
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun static struct clk_branch gcc_video_xo_clk = {
3091*4882a593Smuzhiyun .halt_reg = 0xb028,
3092*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3093*4882a593Smuzhiyun .clkr = {
3094*4882a593Smuzhiyun .enable_reg = 0xb028,
3095*4882a593Smuzhiyun .enable_mask = BIT(0),
3096*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3097*4882a593Smuzhiyun .name = "gcc_video_xo_clk",
3098*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3099*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3100*4882a593Smuzhiyun },
3101*4882a593Smuzhiyun },
3102*4882a593Smuzhiyun };
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun static struct clk_branch gcc_vs_ctrl_ahb_clk = {
3105*4882a593Smuzhiyun .halt_reg = 0x7a014,
3106*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3107*4882a593Smuzhiyun .hwcg_reg = 0x7a014,
3108*4882a593Smuzhiyun .hwcg_bit = 1,
3109*4882a593Smuzhiyun .clkr = {
3110*4882a593Smuzhiyun .enable_reg = 0x7a014,
3111*4882a593Smuzhiyun .enable_mask = BIT(0),
3112*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3113*4882a593Smuzhiyun .name = "gcc_vs_ctrl_ahb_clk",
3114*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3115*4882a593Smuzhiyun },
3116*4882a593Smuzhiyun },
3117*4882a593Smuzhiyun };
3118*4882a593Smuzhiyun
3119*4882a593Smuzhiyun static struct clk_branch gcc_vs_ctrl_clk = {
3120*4882a593Smuzhiyun .halt_reg = 0x7a010,
3121*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3122*4882a593Smuzhiyun .clkr = {
3123*4882a593Smuzhiyun .enable_reg = 0x7a010,
3124*4882a593Smuzhiyun .enable_mask = BIT(0),
3125*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3126*4882a593Smuzhiyun .name = "gcc_vs_ctrl_clk",
3127*4882a593Smuzhiyun .parent_names = (const char *[]){
3128*4882a593Smuzhiyun "gcc_vs_ctrl_clk_src",
3129*4882a593Smuzhiyun },
3130*4882a593Smuzhiyun .num_parents = 1,
3131*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3132*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3133*4882a593Smuzhiyun },
3134*4882a593Smuzhiyun },
3135*4882a593Smuzhiyun };
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_dvm_bus_clk = {
3138*4882a593Smuzhiyun .halt_reg = 0x48190,
3139*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3140*4882a593Smuzhiyun .clkr = {
3141*4882a593Smuzhiyun .enable_reg = 0x48190,
3142*4882a593Smuzhiyun .enable_mask = BIT(0),
3143*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3144*4882a593Smuzhiyun .name = "gcc_cpuss_dvm_bus_clk",
3145*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3146*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3147*4882a593Smuzhiyun },
3148*4882a593Smuzhiyun },
3149*4882a593Smuzhiyun };
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_gnoc_clk = {
3152*4882a593Smuzhiyun .halt_reg = 0x48004,
3153*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3154*4882a593Smuzhiyun .hwcg_reg = 0x48004,
3155*4882a593Smuzhiyun .hwcg_bit = 1,
3156*4882a593Smuzhiyun .clkr = {
3157*4882a593Smuzhiyun .enable_reg = 0x52004,
3158*4882a593Smuzhiyun .enable_mask = BIT(22),
3159*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3160*4882a593Smuzhiyun .name = "gcc_cpuss_gnoc_clk",
3161*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3162*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3163*4882a593Smuzhiyun },
3164*4882a593Smuzhiyun },
3165*4882a593Smuzhiyun };
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun /* TODO: Remove after DTS updated to protect these */
3168*4882a593Smuzhiyun #ifdef CONFIG_SDM_LPASSCC_845
3169*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6_axi_clk = {
3170*4882a593Smuzhiyun .halt_reg = 0x47000,
3171*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3172*4882a593Smuzhiyun .clkr = {
3173*4882a593Smuzhiyun .enable_reg = 0x47000,
3174*4882a593Smuzhiyun .enable_mask = BIT(0),
3175*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3176*4882a593Smuzhiyun .name = "gcc_lpass_q6_axi_clk",
3177*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3178*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3179*4882a593Smuzhiyun },
3180*4882a593Smuzhiyun },
3181*4882a593Smuzhiyun };
3182*4882a593Smuzhiyun
3183*4882a593Smuzhiyun static struct clk_branch gcc_lpass_sway_clk = {
3184*4882a593Smuzhiyun .halt_reg = 0x47008,
3185*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
3186*4882a593Smuzhiyun .clkr = {
3187*4882a593Smuzhiyun .enable_reg = 0x47008,
3188*4882a593Smuzhiyun .enable_mask = BIT(0),
3189*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3190*4882a593Smuzhiyun .name = "gcc_lpass_sway_clk",
3191*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
3192*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3193*4882a593Smuzhiyun },
3194*4882a593Smuzhiyun },
3195*4882a593Smuzhiyun };
3196*4882a593Smuzhiyun #endif
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun static struct gdsc pcie_0_gdsc = {
3199*4882a593Smuzhiyun .gdscr = 0x6b004,
3200*4882a593Smuzhiyun .pd = {
3201*4882a593Smuzhiyun .name = "pcie_0_gdsc",
3202*4882a593Smuzhiyun },
3203*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3204*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3205*4882a593Smuzhiyun };
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun static struct gdsc pcie_1_gdsc = {
3208*4882a593Smuzhiyun .gdscr = 0x8d004,
3209*4882a593Smuzhiyun .pd = {
3210*4882a593Smuzhiyun .name = "pcie_1_gdsc",
3211*4882a593Smuzhiyun },
3212*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3213*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3214*4882a593Smuzhiyun };
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun static struct gdsc ufs_card_gdsc = {
3217*4882a593Smuzhiyun .gdscr = 0x75004,
3218*4882a593Smuzhiyun .pd = {
3219*4882a593Smuzhiyun .name = "ufs_card_gdsc",
3220*4882a593Smuzhiyun },
3221*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3222*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3223*4882a593Smuzhiyun };
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun static struct gdsc ufs_phy_gdsc = {
3226*4882a593Smuzhiyun .gdscr = 0x77004,
3227*4882a593Smuzhiyun .pd = {
3228*4882a593Smuzhiyun .name = "ufs_phy_gdsc",
3229*4882a593Smuzhiyun },
3230*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3231*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3232*4882a593Smuzhiyun };
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun static struct gdsc usb30_prim_gdsc = {
3235*4882a593Smuzhiyun .gdscr = 0xf004,
3236*4882a593Smuzhiyun .pd = {
3237*4882a593Smuzhiyun .name = "usb30_prim_gdsc",
3238*4882a593Smuzhiyun },
3239*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3240*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3241*4882a593Smuzhiyun };
3242*4882a593Smuzhiyun
3243*4882a593Smuzhiyun static struct gdsc usb30_sec_gdsc = {
3244*4882a593Smuzhiyun .gdscr = 0x10004,
3245*4882a593Smuzhiyun .pd = {
3246*4882a593Smuzhiyun .name = "usb30_sec_gdsc",
3247*4882a593Smuzhiyun },
3248*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3249*4882a593Smuzhiyun .flags = POLL_CFG_GDSCR,
3250*4882a593Smuzhiyun };
3251*4882a593Smuzhiyun
3252*4882a593Smuzhiyun static struct gdsc hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc = {
3253*4882a593Smuzhiyun .gdscr = 0x7d030,
3254*4882a593Smuzhiyun .pd = {
3255*4882a593Smuzhiyun .name = "hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc",
3256*4882a593Smuzhiyun },
3257*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3258*4882a593Smuzhiyun .flags = VOTABLE,
3259*4882a593Smuzhiyun };
3260*4882a593Smuzhiyun
3261*4882a593Smuzhiyun static struct gdsc hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc = {
3262*4882a593Smuzhiyun .gdscr = 0x7d03c,
3263*4882a593Smuzhiyun .pd = {
3264*4882a593Smuzhiyun .name = "hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc",
3265*4882a593Smuzhiyun },
3266*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3267*4882a593Smuzhiyun .flags = VOTABLE,
3268*4882a593Smuzhiyun };
3269*4882a593Smuzhiyun
3270*4882a593Smuzhiyun static struct gdsc hlos1_vote_aggre_noc_mmu_tbu1_gdsc = {
3271*4882a593Smuzhiyun .gdscr = 0x7d034,
3272*4882a593Smuzhiyun .pd = {
3273*4882a593Smuzhiyun .name = "hlos1_vote_aggre_noc_mmu_tbu1_gdsc",
3274*4882a593Smuzhiyun },
3275*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3276*4882a593Smuzhiyun .flags = VOTABLE,
3277*4882a593Smuzhiyun };
3278*4882a593Smuzhiyun
3279*4882a593Smuzhiyun static struct gdsc hlos1_vote_aggre_noc_mmu_tbu2_gdsc = {
3280*4882a593Smuzhiyun .gdscr = 0x7d038,
3281*4882a593Smuzhiyun .pd = {
3282*4882a593Smuzhiyun .name = "hlos1_vote_aggre_noc_mmu_tbu2_gdsc",
3283*4882a593Smuzhiyun },
3284*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3285*4882a593Smuzhiyun .flags = VOTABLE,
3286*4882a593Smuzhiyun };
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
3289*4882a593Smuzhiyun .gdscr = 0x7d040,
3290*4882a593Smuzhiyun .pd = {
3291*4882a593Smuzhiyun .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
3292*4882a593Smuzhiyun },
3293*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3294*4882a593Smuzhiyun .flags = VOTABLE,
3295*4882a593Smuzhiyun };
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
3298*4882a593Smuzhiyun .gdscr = 0x7d048,
3299*4882a593Smuzhiyun .pd = {
3300*4882a593Smuzhiyun .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
3301*4882a593Smuzhiyun },
3302*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3303*4882a593Smuzhiyun .flags = VOTABLE,
3304*4882a593Smuzhiyun };
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
3307*4882a593Smuzhiyun .gdscr = 0x7d044,
3308*4882a593Smuzhiyun .pd = {
3309*4882a593Smuzhiyun .name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
3310*4882a593Smuzhiyun },
3311*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3312*4882a593Smuzhiyun .flags = VOTABLE,
3313*4882a593Smuzhiyun };
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun static struct clk_regmap *gcc_sdm845_clocks[] = {
3316*4882a593Smuzhiyun [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
3317*4882a593Smuzhiyun [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
3318*4882a593Smuzhiyun [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
3319*4882a593Smuzhiyun [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
3320*4882a593Smuzhiyun [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
3321*4882a593Smuzhiyun [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
3322*4882a593Smuzhiyun [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
3323*4882a593Smuzhiyun [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
3324*4882a593Smuzhiyun [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
3325*4882a593Smuzhiyun [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
3326*4882a593Smuzhiyun [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
3327*4882a593Smuzhiyun [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
3328*4882a593Smuzhiyun [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
3329*4882a593Smuzhiyun [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
3330*4882a593Smuzhiyun [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
3331*4882a593Smuzhiyun [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
3332*4882a593Smuzhiyun [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
3333*4882a593Smuzhiyun [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
3334*4882a593Smuzhiyun [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
3335*4882a593Smuzhiyun [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
3336*4882a593Smuzhiyun [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
3337*4882a593Smuzhiyun [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
3338*4882a593Smuzhiyun [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
3339*4882a593Smuzhiyun [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
3340*4882a593Smuzhiyun [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
3341*4882a593Smuzhiyun [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
3342*4882a593Smuzhiyun [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
3343*4882a593Smuzhiyun [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
3344*4882a593Smuzhiyun [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
3345*4882a593Smuzhiyun [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
3346*4882a593Smuzhiyun [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
3347*4882a593Smuzhiyun [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
3348*4882a593Smuzhiyun [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
3349*4882a593Smuzhiyun [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
3350*4882a593Smuzhiyun [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
3351*4882a593Smuzhiyun [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
3352*4882a593Smuzhiyun [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
3353*4882a593Smuzhiyun [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
3354*4882a593Smuzhiyun [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
3355*4882a593Smuzhiyun [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
3356*4882a593Smuzhiyun [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
3357*4882a593Smuzhiyun [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
3358*4882a593Smuzhiyun [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
3359*4882a593Smuzhiyun [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
3360*4882a593Smuzhiyun [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
3361*4882a593Smuzhiyun [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
3362*4882a593Smuzhiyun [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
3363*4882a593Smuzhiyun [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
3364*4882a593Smuzhiyun [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
3365*4882a593Smuzhiyun [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
3366*4882a593Smuzhiyun [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
3367*4882a593Smuzhiyun [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
3368*4882a593Smuzhiyun [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
3369*4882a593Smuzhiyun [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
3370*4882a593Smuzhiyun [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
3371*4882a593Smuzhiyun [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
3372*4882a593Smuzhiyun [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
3373*4882a593Smuzhiyun [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
3374*4882a593Smuzhiyun [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
3375*4882a593Smuzhiyun [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
3376*4882a593Smuzhiyun [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
3377*4882a593Smuzhiyun [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
3378*4882a593Smuzhiyun [GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
3379*4882a593Smuzhiyun [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
3380*4882a593Smuzhiyun [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
3381*4882a593Smuzhiyun [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
3382*4882a593Smuzhiyun [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
3383*4882a593Smuzhiyun [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
3384*4882a593Smuzhiyun [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
3385*4882a593Smuzhiyun [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
3386*4882a593Smuzhiyun [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
3387*4882a593Smuzhiyun [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
3388*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
3389*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
3390*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
3391*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
3392*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
3393*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
3394*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
3395*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
3396*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
3397*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
3398*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
3399*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
3400*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
3401*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
3402*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
3403*4882a593Smuzhiyun [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
3404*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
3405*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
3406*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
3407*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
3408*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
3409*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
3410*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
3411*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
3412*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
3413*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
3414*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
3415*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
3416*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
3417*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
3418*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
3419*4882a593Smuzhiyun [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
3420*4882a593Smuzhiyun [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
3421*4882a593Smuzhiyun [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
3422*4882a593Smuzhiyun [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
3423*4882a593Smuzhiyun [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
3424*4882a593Smuzhiyun [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
3425*4882a593Smuzhiyun [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
3426*4882a593Smuzhiyun [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
3427*4882a593Smuzhiyun [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
3428*4882a593Smuzhiyun [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
3429*4882a593Smuzhiyun [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
3430*4882a593Smuzhiyun [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
3431*4882a593Smuzhiyun [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
3432*4882a593Smuzhiyun [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
3433*4882a593Smuzhiyun &gcc_tsif_inactivity_timers_clk.clkr,
3434*4882a593Smuzhiyun [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
3435*4882a593Smuzhiyun [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
3436*4882a593Smuzhiyun [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
3437*4882a593Smuzhiyun [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
3438*4882a593Smuzhiyun [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
3439*4882a593Smuzhiyun [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
3440*4882a593Smuzhiyun [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
3441*4882a593Smuzhiyun [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
3442*4882a593Smuzhiyun [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
3443*4882a593Smuzhiyun [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
3444*4882a593Smuzhiyun [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
3445*4882a593Smuzhiyun [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
3446*4882a593Smuzhiyun [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
3447*4882a593Smuzhiyun [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
3448*4882a593Smuzhiyun [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
3449*4882a593Smuzhiyun &gcc_ufs_card_unipro_core_clk_src.clkr,
3450*4882a593Smuzhiyun [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
3451*4882a593Smuzhiyun [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
3452*4882a593Smuzhiyun [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
3453*4882a593Smuzhiyun [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
3454*4882a593Smuzhiyun [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
3455*4882a593Smuzhiyun [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
3456*4882a593Smuzhiyun [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
3457*4882a593Smuzhiyun [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
3458*4882a593Smuzhiyun [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
3459*4882a593Smuzhiyun [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
3460*4882a593Smuzhiyun [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
3461*4882a593Smuzhiyun [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
3462*4882a593Smuzhiyun [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
3463*4882a593Smuzhiyun &gcc_ufs_phy_unipro_core_clk_src.clkr,
3464*4882a593Smuzhiyun [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
3465*4882a593Smuzhiyun [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
3466*4882a593Smuzhiyun [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
3467*4882a593Smuzhiyun [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
3468*4882a593Smuzhiyun &gcc_usb30_prim_mock_utmi_clk_src.clkr,
3469*4882a593Smuzhiyun [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
3470*4882a593Smuzhiyun [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
3471*4882a593Smuzhiyun [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
3472*4882a593Smuzhiyun [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
3473*4882a593Smuzhiyun [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
3474*4882a593Smuzhiyun &gcc_usb30_sec_mock_utmi_clk_src.clkr,
3475*4882a593Smuzhiyun [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
3476*4882a593Smuzhiyun [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
3477*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
3478*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
3479*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
3480*4882a593Smuzhiyun [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
3481*4882a593Smuzhiyun [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
3482*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
3483*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
3484*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
3485*4882a593Smuzhiyun [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
3486*4882a593Smuzhiyun [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
3487*4882a593Smuzhiyun [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
3488*4882a593Smuzhiyun [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
3489*4882a593Smuzhiyun [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
3490*4882a593Smuzhiyun [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
3491*4882a593Smuzhiyun [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
3492*4882a593Smuzhiyun [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
3493*4882a593Smuzhiyun [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
3494*4882a593Smuzhiyun [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
3495*4882a593Smuzhiyun [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
3496*4882a593Smuzhiyun [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
3497*4882a593Smuzhiyun [GPLL0] = &gpll0.clkr,
3498*4882a593Smuzhiyun [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
3499*4882a593Smuzhiyun [GPLL4] = &gpll4.clkr,
3500*4882a593Smuzhiyun [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
3501*4882a593Smuzhiyun [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
3502*4882a593Smuzhiyun [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
3503*4882a593Smuzhiyun [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
3504*4882a593Smuzhiyun [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
3505*4882a593Smuzhiyun #ifdef CONFIG_SDM_LPASSCC_845
3506*4882a593Smuzhiyun [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
3507*4882a593Smuzhiyun [GCC_LPASS_SWAY_CLK] = &gcc_lpass_sway_clk.clkr,
3508*4882a593Smuzhiyun #endif
3509*4882a593Smuzhiyun };
3510*4882a593Smuzhiyun
3511*4882a593Smuzhiyun static const struct qcom_reset_map gcc_sdm845_resets[] = {
3512*4882a593Smuzhiyun [GCC_MMSS_BCR] = { 0xb000 },
3513*4882a593Smuzhiyun [GCC_PCIE_0_BCR] = { 0x6b000 },
3514*4882a593Smuzhiyun [GCC_PCIE_1_BCR] = { 0x8d000 },
3515*4882a593Smuzhiyun [GCC_PCIE_PHY_BCR] = { 0x6f000 },
3516*4882a593Smuzhiyun [GCC_PDM_BCR] = { 0x33000 },
3517*4882a593Smuzhiyun [GCC_PRNG_BCR] = { 0x34000 },
3518*4882a593Smuzhiyun [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
3519*4882a593Smuzhiyun [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
3520*4882a593Smuzhiyun [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
3521*4882a593Smuzhiyun [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
3522*4882a593Smuzhiyun [GCC_SDCC2_BCR] = { 0x14000 },
3523*4882a593Smuzhiyun [GCC_SDCC4_BCR] = { 0x16000 },
3524*4882a593Smuzhiyun [GCC_TSIF_BCR] = { 0x36000 },
3525*4882a593Smuzhiyun [GCC_UFS_CARD_BCR] = { 0x75000 },
3526*4882a593Smuzhiyun [GCC_UFS_PHY_BCR] = { 0x77000 },
3527*4882a593Smuzhiyun [GCC_USB30_PRIM_BCR] = { 0xf000 },
3528*4882a593Smuzhiyun [GCC_USB30_SEC_BCR] = { 0x10000 },
3529*4882a593Smuzhiyun [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
3530*4882a593Smuzhiyun [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
3531*4882a593Smuzhiyun [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
3532*4882a593Smuzhiyun [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
3533*4882a593Smuzhiyun [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
3534*4882a593Smuzhiyun [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
3535*4882a593Smuzhiyun [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
3536*4882a593Smuzhiyun [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
3537*4882a593Smuzhiyun [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
3538*4882a593Smuzhiyun };
3539*4882a593Smuzhiyun
3540*4882a593Smuzhiyun static struct gdsc *gcc_sdm845_gdscs[] = {
3541*4882a593Smuzhiyun [PCIE_0_GDSC] = &pcie_0_gdsc,
3542*4882a593Smuzhiyun [PCIE_1_GDSC] = &pcie_1_gdsc,
3543*4882a593Smuzhiyun [UFS_CARD_GDSC] = &ufs_card_gdsc,
3544*4882a593Smuzhiyun [UFS_PHY_GDSC] = &ufs_phy_gdsc,
3545*4882a593Smuzhiyun [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
3546*4882a593Smuzhiyun [USB30_SEC_GDSC] = &usb30_sec_gdsc,
3547*4882a593Smuzhiyun [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
3548*4882a593Smuzhiyun &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
3549*4882a593Smuzhiyun [HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC] =
3550*4882a593Smuzhiyun &hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc,
3551*4882a593Smuzhiyun [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
3552*4882a593Smuzhiyun &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
3553*4882a593Smuzhiyun [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
3554*4882a593Smuzhiyun &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
3555*4882a593Smuzhiyun [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
3556*4882a593Smuzhiyun &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
3557*4882a593Smuzhiyun [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
3558*4882a593Smuzhiyun &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
3559*4882a593Smuzhiyun [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
3560*4882a593Smuzhiyun };
3561*4882a593Smuzhiyun
3562*4882a593Smuzhiyun static const struct regmap_config gcc_sdm845_regmap_config = {
3563*4882a593Smuzhiyun .reg_bits = 32,
3564*4882a593Smuzhiyun .reg_stride = 4,
3565*4882a593Smuzhiyun .val_bits = 32,
3566*4882a593Smuzhiyun .max_register = 0x182090,
3567*4882a593Smuzhiyun .fast_io = true,
3568*4882a593Smuzhiyun };
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_sdm845_desc = {
3571*4882a593Smuzhiyun .config = &gcc_sdm845_regmap_config,
3572*4882a593Smuzhiyun .clks = gcc_sdm845_clocks,
3573*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(gcc_sdm845_clocks),
3574*4882a593Smuzhiyun .resets = gcc_sdm845_resets,
3575*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
3576*4882a593Smuzhiyun .gdscs = gcc_sdm845_gdscs,
3577*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(gcc_sdm845_gdscs),
3578*4882a593Smuzhiyun };
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun static const struct of_device_id gcc_sdm845_match_table[] = {
3581*4882a593Smuzhiyun { .compatible = "qcom,gcc-sdm845" },
3582*4882a593Smuzhiyun { }
3583*4882a593Smuzhiyun };
3584*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
3585*4882a593Smuzhiyun
3586*4882a593Smuzhiyun static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
3587*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
3588*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
3589*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
3590*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
3591*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
3592*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
3593*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
3594*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
3595*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
3596*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
3597*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
3598*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
3599*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
3600*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
3601*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
3602*4882a593Smuzhiyun DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
3603*4882a593Smuzhiyun };
3604*4882a593Smuzhiyun
gcc_sdm845_probe(struct platform_device * pdev)3605*4882a593Smuzhiyun static int gcc_sdm845_probe(struct platform_device *pdev)
3606*4882a593Smuzhiyun {
3607*4882a593Smuzhiyun struct regmap *regmap;
3608*4882a593Smuzhiyun int ret;
3609*4882a593Smuzhiyun
3610*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
3611*4882a593Smuzhiyun if (IS_ERR(regmap))
3612*4882a593Smuzhiyun return PTR_ERR(regmap);
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun /* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
3615*4882a593Smuzhiyun regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
3616*4882a593Smuzhiyun regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
3619*4882a593Smuzhiyun ARRAY_SIZE(gcc_dfs_clocks));
3620*4882a593Smuzhiyun if (ret)
3621*4882a593Smuzhiyun return ret;
3622*4882a593Smuzhiyun
3623*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &gcc_sdm845_desc, regmap);
3624*4882a593Smuzhiyun }
3625*4882a593Smuzhiyun
3626*4882a593Smuzhiyun static struct platform_driver gcc_sdm845_driver = {
3627*4882a593Smuzhiyun .probe = gcc_sdm845_probe,
3628*4882a593Smuzhiyun .driver = {
3629*4882a593Smuzhiyun .name = "gcc-sdm845",
3630*4882a593Smuzhiyun .of_match_table = gcc_sdm845_match_table,
3631*4882a593Smuzhiyun .sync_state = clk_sync_state,
3632*4882a593Smuzhiyun },
3633*4882a593Smuzhiyun };
3634*4882a593Smuzhiyun
gcc_sdm845_init(void)3635*4882a593Smuzhiyun static int __init gcc_sdm845_init(void)
3636*4882a593Smuzhiyun {
3637*4882a593Smuzhiyun return platform_driver_register(&gcc_sdm845_driver);
3638*4882a593Smuzhiyun }
3639*4882a593Smuzhiyun core_initcall(gcc_sdm845_init);
3640*4882a593Smuzhiyun
gcc_sdm845_exit(void)3641*4882a593Smuzhiyun static void __exit gcc_sdm845_exit(void)
3642*4882a593Smuzhiyun {
3643*4882a593Smuzhiyun platform_driver_unregister(&gcc_sdm845_driver);
3644*4882a593Smuzhiyun }
3645*4882a593Smuzhiyun module_exit(gcc_sdm845_exit);
3646*4882a593Smuzhiyun
3647*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GCC SDM845 Driver");
3648*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3649*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-sdm845");
3650