xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-sdm660.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  * Copyright (c) 2018, Craig Tatlor.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/reset-controller.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-sdm660.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-alpha-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun #include "gdsc.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum {
31*4882a593Smuzhiyun 	P_XO,
32*4882a593Smuzhiyun 	P_SLEEP_CLK,
33*4882a593Smuzhiyun 	P_GPLL0,
34*4882a593Smuzhiyun 	P_GPLL1,
35*4882a593Smuzhiyun 	P_GPLL4,
36*4882a593Smuzhiyun 	P_GPLL0_EARLY_DIV,
37*4882a593Smuzhiyun 	P_GPLL1_EARLY_DIV,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div[] = {
41*4882a593Smuzhiyun 	{ P_XO, 0 },
42*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
43*4882a593Smuzhiyun 	{ P_GPLL0_EARLY_DIV, 6 },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_gpll0_gpll0_early_div[] = {
47*4882a593Smuzhiyun 	"xo",
48*4882a593Smuzhiyun 	"gpll0",
49*4882a593Smuzhiyun 	"gpll0_early_div",
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_gpll0[] = {
53*4882a593Smuzhiyun 	{ P_XO, 0 },
54*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_gpll0[] = {
58*4882a593Smuzhiyun 	"xo",
59*4882a593Smuzhiyun 	"gpll0",
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div[] = {
63*4882a593Smuzhiyun 	{ P_XO, 0 },
64*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
65*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
66*4882a593Smuzhiyun 	{ P_GPLL0_EARLY_DIV, 6 },
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div[] = {
70*4882a593Smuzhiyun 	"xo",
71*4882a593Smuzhiyun 	"gpll0",
72*4882a593Smuzhiyun 	"sleep_clk",
73*4882a593Smuzhiyun 	"gpll0_early_div",
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_sleep_clk[] = {
77*4882a593Smuzhiyun 	{ P_XO, 0 },
78*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_sleep_clk[] = {
82*4882a593Smuzhiyun 	"xo",
83*4882a593Smuzhiyun 	"sleep_clk",
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_gpll4[] = {
87*4882a593Smuzhiyun 	{ P_XO, 0 },
88*4882a593Smuzhiyun 	{ P_GPLL4, 5 },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_gpll4[] = {
92*4882a593Smuzhiyun 	"xo",
93*4882a593Smuzhiyun 	"gpll4",
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
97*4882a593Smuzhiyun 	{ P_XO, 0 },
98*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
99*4882a593Smuzhiyun 	{ P_GPLL0_EARLY_DIV, 3 },
100*4882a593Smuzhiyun 	{ P_GPLL1, 4 },
101*4882a593Smuzhiyun 	{ P_GPLL4, 5 },
102*4882a593Smuzhiyun 	{ P_GPLL1_EARLY_DIV, 6 },
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
106*4882a593Smuzhiyun 	"xo",
107*4882a593Smuzhiyun 	"gpll0",
108*4882a593Smuzhiyun 	"gpll0_early_div",
109*4882a593Smuzhiyun 	"gpll1",
110*4882a593Smuzhiyun 	"gpll4",
111*4882a593Smuzhiyun 	"gpll1_early_div",
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div[] = {
115*4882a593Smuzhiyun 	{ P_XO, 0 },
116*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
117*4882a593Smuzhiyun 	{ P_GPLL4, 5 },
118*4882a593Smuzhiyun 	{ P_GPLL0_EARLY_DIV, 6 },
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_gpll0_gpll4_gpll0_early_div[] = {
122*4882a593Smuzhiyun 	"xo",
123*4882a593Smuzhiyun 	"gpll0",
124*4882a593Smuzhiyun 	"gpll4",
125*4882a593Smuzhiyun 	"gpll0_early_div",
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4[] = {
129*4882a593Smuzhiyun 	{ P_XO, 0 },
130*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
131*4882a593Smuzhiyun 	{ P_GPLL0_EARLY_DIV, 2 },
132*4882a593Smuzhiyun 	{ P_GPLL4, 5 },
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const char * const gcc_parent_names_xo_gpll0_gpll0_early_div_gpll4[] = {
136*4882a593Smuzhiyun 	"xo",
137*4882a593Smuzhiyun 	"gpll0",
138*4882a593Smuzhiyun 	"gpll0_early_div",
139*4882a593Smuzhiyun 	"gpll4",
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static struct clk_fixed_factor xo = {
143*4882a593Smuzhiyun 	.mult = 1,
144*4882a593Smuzhiyun 	.div = 1,
145*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
146*4882a593Smuzhiyun 		.name = "xo",
147*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo_board" },
148*4882a593Smuzhiyun 		.num_parents = 1,
149*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
150*4882a593Smuzhiyun 	},
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct clk_alpha_pll gpll0_early = {
154*4882a593Smuzhiyun 	.offset = 0x0,
155*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
156*4882a593Smuzhiyun 	.clkr = {
157*4882a593Smuzhiyun 		.enable_reg = 0x52000,
158*4882a593Smuzhiyun 		.enable_mask = BIT(0),
159*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
160*4882a593Smuzhiyun 			.name = "gpll0_early",
161*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
162*4882a593Smuzhiyun 			.num_parents = 1,
163*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
164*4882a593Smuzhiyun 		},
165*4882a593Smuzhiyun 	},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static struct clk_fixed_factor gpll0_early_div = {
169*4882a593Smuzhiyun 	.mult = 1,
170*4882a593Smuzhiyun 	.div = 2,
171*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
172*4882a593Smuzhiyun 		.name = "gpll0_early_div",
173*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0_early" },
174*4882a593Smuzhiyun 		.num_parents = 1,
175*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
176*4882a593Smuzhiyun 	},
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0 = {
180*4882a593Smuzhiyun 	.offset = 0x00000,
181*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
182*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
183*4882a593Smuzhiyun 		.name = "gpll0",
184*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0_early" },
185*4882a593Smuzhiyun 		.num_parents = 1,
186*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ops,
187*4882a593Smuzhiyun 	},
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static struct clk_alpha_pll gpll1_early = {
191*4882a593Smuzhiyun 	.offset = 0x1000,
192*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
193*4882a593Smuzhiyun 	.clkr = {
194*4882a593Smuzhiyun 		.enable_reg = 0x52000,
195*4882a593Smuzhiyun 		.enable_mask = BIT(1),
196*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
197*4882a593Smuzhiyun 			.name = "gpll1_early",
198*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
199*4882a593Smuzhiyun 			.num_parents = 1,
200*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
201*4882a593Smuzhiyun 		},
202*4882a593Smuzhiyun 	},
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static struct clk_fixed_factor gpll1_early_div = {
206*4882a593Smuzhiyun 	.mult = 1,
207*4882a593Smuzhiyun 	.div = 2,
208*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
209*4882a593Smuzhiyun 		.name = "gpll1_early_div",
210*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1_early" },
211*4882a593Smuzhiyun 		.num_parents = 1,
212*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll1 = {
217*4882a593Smuzhiyun 	.offset = 0x1000,
218*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
219*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
220*4882a593Smuzhiyun 		.name = "gpll1",
221*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1_early" },
222*4882a593Smuzhiyun 		.num_parents = 1,
223*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ops,
224*4882a593Smuzhiyun 	},
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static struct clk_alpha_pll gpll4_early = {
228*4882a593Smuzhiyun 	.offset = 0x77000,
229*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
230*4882a593Smuzhiyun 	.clkr = {
231*4882a593Smuzhiyun 		.enable_reg = 0x52000,
232*4882a593Smuzhiyun 		.enable_mask = BIT(4),
233*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
234*4882a593Smuzhiyun 			.name = "gpll4_early",
235*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
236*4882a593Smuzhiyun 			.num_parents = 1,
237*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
238*4882a593Smuzhiyun 		},
239*4882a593Smuzhiyun 	},
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4 = {
243*4882a593Smuzhiyun 	.offset = 0x77000,
244*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
245*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
246*4882a593Smuzhiyun 	{
247*4882a593Smuzhiyun 		.name = "gpll4",
248*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "gpll4_early" },
249*4882a593Smuzhiyun 		.num_parents = 1,
250*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ops,
251*4882a593Smuzhiyun 	},
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
255*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
256*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
257*4882a593Smuzhiyun 	{ }
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
261*4882a593Smuzhiyun 	.cmd_rcgr = 0x19020,
262*4882a593Smuzhiyun 	.mnd_width = 0,
263*4882a593Smuzhiyun 	.hid_width = 5,
264*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
265*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
266*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
267*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
268*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
269*4882a593Smuzhiyun 		.num_parents = 3,
270*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
271*4882a593Smuzhiyun 	},
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
275*4882a593Smuzhiyun 	F(960000, P_XO, 10, 1, 2),
276*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
277*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
278*4882a593Smuzhiyun 	F(15000000, P_GPLL0, 10, 1, 4),
279*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
280*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
281*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
282*4882a593Smuzhiyun 	{ }
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
286*4882a593Smuzhiyun 	.cmd_rcgr = 0x1900c,
287*4882a593Smuzhiyun 	.mnd_width = 8,
288*4882a593Smuzhiyun 	.hid_width = 5,
289*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
290*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
291*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
292*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
293*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
294*4882a593Smuzhiyun 		.num_parents = 3,
295*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
296*4882a593Smuzhiyun 	},
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
300*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b020,
301*4882a593Smuzhiyun 	.mnd_width = 0,
302*4882a593Smuzhiyun 	.hid_width = 5,
303*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
304*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
305*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
306*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
307*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
308*4882a593Smuzhiyun 		.num_parents = 3,
309*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
310*4882a593Smuzhiyun 	},
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
314*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b00c,
315*4882a593Smuzhiyun 	.mnd_width = 8,
316*4882a593Smuzhiyun 	.hid_width = 5,
317*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
318*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
319*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
320*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
321*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
322*4882a593Smuzhiyun 		.num_parents = 3,
323*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
324*4882a593Smuzhiyun 	},
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
328*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d020,
329*4882a593Smuzhiyun 	.mnd_width = 0,
330*4882a593Smuzhiyun 	.hid_width = 5,
331*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
332*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
333*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
334*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
335*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
336*4882a593Smuzhiyun 		.num_parents = 3,
337*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
338*4882a593Smuzhiyun 	},
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
342*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d00c,
343*4882a593Smuzhiyun 	.mnd_width = 8,
344*4882a593Smuzhiyun 	.hid_width = 5,
345*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
346*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
347*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
348*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
349*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
350*4882a593Smuzhiyun 		.num_parents = 3,
351*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
356*4882a593Smuzhiyun 	.cmd_rcgr = 0x1f020,
357*4882a593Smuzhiyun 	.mnd_width = 0,
358*4882a593Smuzhiyun 	.hid_width = 5,
359*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
360*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
361*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
362*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
363*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
364*4882a593Smuzhiyun 		.num_parents = 3,
365*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
366*4882a593Smuzhiyun 	},
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
370*4882a593Smuzhiyun 	.cmd_rcgr = 0x1f00c,
371*4882a593Smuzhiyun 	.mnd_width = 8,
372*4882a593Smuzhiyun 	.hid_width = 5,
373*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
374*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
375*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
376*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
377*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
378*4882a593Smuzhiyun 		.num_parents = 3,
379*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
384*4882a593Smuzhiyun 	F(3686400, P_GPLL0, 1, 96, 15625),
385*4882a593Smuzhiyun 	F(7372800, P_GPLL0, 1, 192, 15625),
386*4882a593Smuzhiyun 	F(14745600, P_GPLL0, 1, 384, 15625),
387*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 5, 2, 15),
388*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
389*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 5, 1, 5),
390*4882a593Smuzhiyun 	F(32000000, P_GPLL0, 1, 4, 75),
391*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 15, 0, 0),
392*4882a593Smuzhiyun 	F(46400000, P_GPLL0, 1, 29, 375),
393*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 12.5, 0, 0),
394*4882a593Smuzhiyun 	F(51200000, P_GPLL0, 1, 32, 375),
395*4882a593Smuzhiyun 	F(56000000, P_GPLL0, 1, 7, 75),
396*4882a593Smuzhiyun 	F(58982400, P_GPLL0, 1, 1536, 15625),
397*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
398*4882a593Smuzhiyun 	F(63157895, P_GPLL0, 9.5, 0, 0),
399*4882a593Smuzhiyun 	{ }
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
403*4882a593Smuzhiyun 	.cmd_rcgr = 0x1a00c,
404*4882a593Smuzhiyun 	.mnd_width = 16,
405*4882a593Smuzhiyun 	.hid_width = 5,
406*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
407*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
408*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
409*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
410*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
411*4882a593Smuzhiyun 		.num_parents = 3,
412*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
413*4882a593Smuzhiyun 	},
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
417*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c00c,
418*4882a593Smuzhiyun 	.mnd_width = 16,
419*4882a593Smuzhiyun 	.hid_width = 5,
420*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
421*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
422*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
423*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
424*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
425*4882a593Smuzhiyun 		.num_parents = 3,
426*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
427*4882a593Smuzhiyun 	},
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
431*4882a593Smuzhiyun 	.cmd_rcgr = 0x26020,
432*4882a593Smuzhiyun 	.mnd_width = 0,
433*4882a593Smuzhiyun 	.hid_width = 5,
434*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
435*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
436*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
437*4882a593Smuzhiyun 		.name = "blsp2_qup1_i2c_apps_clk_src",
438*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
439*4882a593Smuzhiyun 		.num_parents = 3,
440*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
441*4882a593Smuzhiyun 	},
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
445*4882a593Smuzhiyun 	.cmd_rcgr = 0x2600c,
446*4882a593Smuzhiyun 	.mnd_width = 8,
447*4882a593Smuzhiyun 	.hid_width = 5,
448*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
449*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
450*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
451*4882a593Smuzhiyun 		.name = "blsp2_qup1_spi_apps_clk_src",
452*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
453*4882a593Smuzhiyun 		.num_parents = 3,
454*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
455*4882a593Smuzhiyun 	},
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
459*4882a593Smuzhiyun 	.cmd_rcgr = 0x28020,
460*4882a593Smuzhiyun 	.mnd_width = 0,
461*4882a593Smuzhiyun 	.hid_width = 5,
462*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
463*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
464*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
465*4882a593Smuzhiyun 		.name = "blsp2_qup2_i2c_apps_clk_src",
466*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
467*4882a593Smuzhiyun 		.num_parents = 3,
468*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
469*4882a593Smuzhiyun 	},
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
473*4882a593Smuzhiyun 	.cmd_rcgr = 0x2800c,
474*4882a593Smuzhiyun 	.mnd_width = 8,
475*4882a593Smuzhiyun 	.hid_width = 5,
476*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
477*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
478*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
479*4882a593Smuzhiyun 		.name = "blsp2_qup2_spi_apps_clk_src",
480*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
481*4882a593Smuzhiyun 		.num_parents = 3,
482*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
483*4882a593Smuzhiyun 	},
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
487*4882a593Smuzhiyun 	.cmd_rcgr = 0x2a020,
488*4882a593Smuzhiyun 	.mnd_width = 0,
489*4882a593Smuzhiyun 	.hid_width = 5,
490*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
491*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
492*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
493*4882a593Smuzhiyun 		.name = "blsp2_qup3_i2c_apps_clk_src",
494*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
495*4882a593Smuzhiyun 		.num_parents = 3,
496*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
497*4882a593Smuzhiyun 	},
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
501*4882a593Smuzhiyun 	.cmd_rcgr = 0x2a00c,
502*4882a593Smuzhiyun 	.mnd_width = 8,
503*4882a593Smuzhiyun 	.hid_width = 5,
504*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
505*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
506*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
507*4882a593Smuzhiyun 		.name = "blsp2_qup3_spi_apps_clk_src",
508*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
509*4882a593Smuzhiyun 		.num_parents = 3,
510*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
511*4882a593Smuzhiyun 	},
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
515*4882a593Smuzhiyun 	.cmd_rcgr = 0x2c020,
516*4882a593Smuzhiyun 	.mnd_width = 0,
517*4882a593Smuzhiyun 	.hid_width = 5,
518*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
519*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
520*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
521*4882a593Smuzhiyun 		.name = "blsp2_qup4_i2c_apps_clk_src",
522*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
523*4882a593Smuzhiyun 		.num_parents = 3,
524*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
525*4882a593Smuzhiyun 	},
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
529*4882a593Smuzhiyun 	.cmd_rcgr = 0x2c00c,
530*4882a593Smuzhiyun 	.mnd_width = 8,
531*4882a593Smuzhiyun 	.hid_width = 5,
532*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
533*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
534*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
535*4882a593Smuzhiyun 		.name = "blsp2_qup4_spi_apps_clk_src",
536*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
537*4882a593Smuzhiyun 		.num_parents = 3,
538*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
539*4882a593Smuzhiyun 	},
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
543*4882a593Smuzhiyun 	.cmd_rcgr = 0x2700c,
544*4882a593Smuzhiyun 	.mnd_width = 16,
545*4882a593Smuzhiyun 	.hid_width = 5,
546*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
547*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
548*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
549*4882a593Smuzhiyun 		.name = "blsp2_uart1_apps_clk_src",
550*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
551*4882a593Smuzhiyun 		.num_parents = 3,
552*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
553*4882a593Smuzhiyun 	},
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
557*4882a593Smuzhiyun 	.cmd_rcgr = 0x2900c,
558*4882a593Smuzhiyun 	.mnd_width = 16,
559*4882a593Smuzhiyun 	.hid_width = 5,
560*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
561*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
562*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
563*4882a593Smuzhiyun 		.name = "blsp2_uart2_apps_clk_src",
564*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
565*4882a593Smuzhiyun 		.num_parents = 3,
566*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
567*4882a593Smuzhiyun 	},
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const struct freq_tbl ftbl_gp1_clk_src[] = {
571*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
572*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
573*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
574*4882a593Smuzhiyun 	{ }
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
578*4882a593Smuzhiyun 	.cmd_rcgr = 0x64004,
579*4882a593Smuzhiyun 	.mnd_width = 8,
580*4882a593Smuzhiyun 	.hid_width = 5,
581*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
582*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp1_clk_src,
583*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
584*4882a593Smuzhiyun 		.name = "gp1_clk_src",
585*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div,
586*4882a593Smuzhiyun 		.num_parents = 4,
587*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
588*4882a593Smuzhiyun 	},
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
592*4882a593Smuzhiyun 	.cmd_rcgr = 0x65004,
593*4882a593Smuzhiyun 	.mnd_width = 8,
594*4882a593Smuzhiyun 	.hid_width = 5,
595*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
596*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp1_clk_src,
597*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
598*4882a593Smuzhiyun 		.name = "gp2_clk_src",
599*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div,
600*4882a593Smuzhiyun 		.num_parents = 4,
601*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
602*4882a593Smuzhiyun 	},
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
606*4882a593Smuzhiyun 	.cmd_rcgr = 0x66004,
607*4882a593Smuzhiyun 	.mnd_width = 8,
608*4882a593Smuzhiyun 	.hid_width = 5,
609*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
610*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp1_clk_src,
611*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
612*4882a593Smuzhiyun 		.name = "gp3_clk_src",
613*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div,
614*4882a593Smuzhiyun 		.num_parents = 4,
615*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
616*4882a593Smuzhiyun 	},
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static const struct freq_tbl ftbl_hmss_gpll0_clk_src[] = {
620*4882a593Smuzhiyun 	F(300000000, P_GPLL0, 2, 0, 0),
621*4882a593Smuzhiyun 	F(600000000, P_GPLL0, 1, 0, 0),
622*4882a593Smuzhiyun 	{ }
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static struct clk_rcg2 hmss_gpll0_clk_src = {
626*4882a593Smuzhiyun 	.cmd_rcgr = 0x4805c,
627*4882a593Smuzhiyun 	.mnd_width = 0,
628*4882a593Smuzhiyun 	.hid_width = 5,
629*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
630*4882a593Smuzhiyun 	.freq_tbl = ftbl_hmss_gpll0_clk_src,
631*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
632*4882a593Smuzhiyun 		.name = "hmss_gpll0_clk_src",
633*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
634*4882a593Smuzhiyun 		.num_parents = 3,
635*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
636*4882a593Smuzhiyun 	},
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun static const struct freq_tbl ftbl_hmss_gpll4_clk_src[] = {
640*4882a593Smuzhiyun 	F(384000000, P_GPLL4, 4, 0, 0),
641*4882a593Smuzhiyun 	F(768000000, P_GPLL4, 2, 0, 0),
642*4882a593Smuzhiyun 	F(1536000000, P_GPLL4, 1, 0, 0),
643*4882a593Smuzhiyun 	{ }
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static struct clk_rcg2 hmss_gpll4_clk_src = {
647*4882a593Smuzhiyun 	.cmd_rcgr = 0x48074,
648*4882a593Smuzhiyun 	.mnd_width = 0,
649*4882a593Smuzhiyun 	.hid_width = 5,
650*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll4,
651*4882a593Smuzhiyun 	.freq_tbl = ftbl_hmss_gpll4_clk_src,
652*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
653*4882a593Smuzhiyun 		.name = "hmss_gpll4_clk_src",
654*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll4,
655*4882a593Smuzhiyun 		.num_parents = 2,
656*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
657*4882a593Smuzhiyun 	},
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
661*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
662*4882a593Smuzhiyun 	{ }
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun static struct clk_rcg2 hmss_rbcpr_clk_src = {
666*4882a593Smuzhiyun 	.cmd_rcgr = 0x48044,
667*4882a593Smuzhiyun 	.mnd_width = 0,
668*4882a593Smuzhiyun 	.hid_width = 5,
669*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0,
670*4882a593Smuzhiyun 	.freq_tbl = ftbl_hmss_rbcpr_clk_src,
671*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
672*4882a593Smuzhiyun 		.name = "hmss_rbcpr_clk_src",
673*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0,
674*4882a593Smuzhiyun 		.num_parents = 2,
675*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
676*4882a593Smuzhiyun 	},
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static const struct freq_tbl ftbl_pdm2_clk_src[] = {
680*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
681*4882a593Smuzhiyun 	{ }
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
685*4882a593Smuzhiyun 	.cmd_rcgr = 0x33010,
686*4882a593Smuzhiyun 	.mnd_width = 0,
687*4882a593Smuzhiyun 	.hid_width = 5,
688*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
689*4882a593Smuzhiyun 	.freq_tbl = ftbl_pdm2_clk_src,
690*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
691*4882a593Smuzhiyun 		.name = "pdm2_clk_src",
692*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
693*4882a593Smuzhiyun 		.num_parents = 3,
694*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
695*4882a593Smuzhiyun 	},
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
699*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
700*4882a593Smuzhiyun 	F(80200000, P_GPLL1_EARLY_DIV, 5, 0, 0),
701*4882a593Smuzhiyun 	F(160400000, P_GPLL1, 5, 0, 0),
702*4882a593Smuzhiyun 	F(267333333, P_GPLL1, 3, 0, 0),
703*4882a593Smuzhiyun 	{ }
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun static struct clk_rcg2 qspi_ser_clk_src = {
707*4882a593Smuzhiyun 	.cmd_rcgr = 0x4d00c,
708*4882a593Smuzhiyun 	.mnd_width = 0,
709*4882a593Smuzhiyun 	.hid_width = 5,
710*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
711*4882a593Smuzhiyun 	.freq_tbl = ftbl_qspi_ser_clk_src,
712*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
713*4882a593Smuzhiyun 		.name = "qspi_ser_clk_src",
714*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
715*4882a593Smuzhiyun 		.num_parents = 6,
716*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
717*4882a593Smuzhiyun 	},
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
721*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
722*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
723*4882a593Smuzhiyun 	F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
724*4882a593Smuzhiyun 	F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
725*4882a593Smuzhiyun 	F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
726*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
727*4882a593Smuzhiyun 	F(192000000, P_GPLL4, 8, 0, 0),
728*4882a593Smuzhiyun 	F(384000000, P_GPLL4, 4, 0, 0),
729*4882a593Smuzhiyun 	{ }
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
733*4882a593Smuzhiyun 	.cmd_rcgr = 0x1602c,
734*4882a593Smuzhiyun 	.mnd_width = 8,
735*4882a593Smuzhiyun 	.hid_width = 5,
736*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div,
737*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc1_apps_clk_src,
738*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
739*4882a593Smuzhiyun 		.name = "sdcc1_apps_clk_src",
740*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll4_gpll0_early_div,
741*4882a593Smuzhiyun 		.num_parents = 4,
742*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
743*4882a593Smuzhiyun 	},
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
747*4882a593Smuzhiyun 	F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
748*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
749*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
750*4882a593Smuzhiyun 	F(300000000, P_GPLL0, 2, 0, 0),
751*4882a593Smuzhiyun 	{ }
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_ice_core_clk_src = {
755*4882a593Smuzhiyun 	.cmd_rcgr = 0x16010,
756*4882a593Smuzhiyun 	.mnd_width = 0,
757*4882a593Smuzhiyun 	.hid_width = 5,
758*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
759*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc1_ice_core_clk_src,
760*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
761*4882a593Smuzhiyun 		.name = "sdcc1_ice_core_clk_src",
762*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
763*4882a593Smuzhiyun 		.num_parents = 3,
764*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
765*4882a593Smuzhiyun 	},
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
769*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
770*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
771*4882a593Smuzhiyun 	F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
772*4882a593Smuzhiyun 	F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
773*4882a593Smuzhiyun 	F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
774*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
775*4882a593Smuzhiyun 	F(192000000, P_GPLL4, 8, 0, 0),
776*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
777*4882a593Smuzhiyun 	{ }
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
781*4882a593Smuzhiyun 	.cmd_rcgr = 0x14010,
782*4882a593Smuzhiyun 	.mnd_width = 8,
783*4882a593Smuzhiyun 	.hid_width = 5,
784*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4,
785*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc2_apps_clk_src,
786*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
787*4882a593Smuzhiyun 		.name = "sdcc2_apps_clk_src",
788*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div_gpll4,
789*4882a593Smuzhiyun 		.num_parents = 4,
790*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
791*4882a593Smuzhiyun 	},
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
795*4882a593Smuzhiyun 	F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
796*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
797*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
798*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
799*4882a593Smuzhiyun 	F(240000000, P_GPLL0, 2.5, 0, 0),
800*4882a593Smuzhiyun 	{ }
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static struct clk_rcg2 ufs_axi_clk_src = {
804*4882a593Smuzhiyun 	.cmd_rcgr = 0x75018,
805*4882a593Smuzhiyun 	.mnd_width = 8,
806*4882a593Smuzhiyun 	.hid_width = 5,
807*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
808*4882a593Smuzhiyun 	.freq_tbl = ftbl_ufs_axi_clk_src,
809*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
810*4882a593Smuzhiyun 		.name = "ufs_axi_clk_src",
811*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
812*4882a593Smuzhiyun 		.num_parents = 3,
813*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
814*4882a593Smuzhiyun 	},
815*4882a593Smuzhiyun };
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
818*4882a593Smuzhiyun 	F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
819*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
820*4882a593Smuzhiyun 	F(300000000, P_GPLL0, 2, 0, 0),
821*4882a593Smuzhiyun 	{ }
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static struct clk_rcg2 ufs_ice_core_clk_src = {
825*4882a593Smuzhiyun 	.cmd_rcgr = 0x76010,
826*4882a593Smuzhiyun 	.mnd_width = 0,
827*4882a593Smuzhiyun 	.hid_width = 5,
828*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
829*4882a593Smuzhiyun 	.freq_tbl = ftbl_ufs_ice_core_clk_src,
830*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
831*4882a593Smuzhiyun 		.name = "ufs_ice_core_clk_src",
832*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
833*4882a593Smuzhiyun 		.num_parents = 3,
834*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
835*4882a593Smuzhiyun 	},
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun static struct clk_rcg2 ufs_phy_aux_clk_src = {
839*4882a593Smuzhiyun 	.cmd_rcgr = 0x76044,
840*4882a593Smuzhiyun 	.mnd_width = 0,
841*4882a593Smuzhiyun 	.hid_width = 5,
842*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_sleep_clk,
843*4882a593Smuzhiyun 	.freq_tbl = ftbl_hmss_rbcpr_clk_src,
844*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
845*4882a593Smuzhiyun 		.name = "ufs_phy_aux_clk_src",
846*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_sleep_clk,
847*4882a593Smuzhiyun 		.num_parents = 2,
848*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
849*4882a593Smuzhiyun 	},
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun static const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = {
853*4882a593Smuzhiyun 	F(37500000, P_GPLL0_EARLY_DIV, 8, 0, 0),
854*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
855*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
856*4882a593Smuzhiyun 	{ }
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun static struct clk_rcg2 ufs_unipro_core_clk_src = {
860*4882a593Smuzhiyun 	.cmd_rcgr = 0x76028,
861*4882a593Smuzhiyun 	.mnd_width = 0,
862*4882a593Smuzhiyun 	.hid_width = 5,
863*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
864*4882a593Smuzhiyun 	.freq_tbl = ftbl_ufs_unipro_core_clk_src,
865*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
866*4882a593Smuzhiyun 		.name = "ufs_unipro_core_clk_src",
867*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
868*4882a593Smuzhiyun 		.num_parents = 3,
869*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
870*4882a593Smuzhiyun 	},
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
874*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
875*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
876*4882a593Smuzhiyun 	F(120000000, P_GPLL0, 5, 0, 0),
877*4882a593Smuzhiyun 	{ }
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static struct clk_rcg2 usb20_master_clk_src = {
881*4882a593Smuzhiyun 	.cmd_rcgr = 0x2f010,
882*4882a593Smuzhiyun 	.mnd_width = 8,
883*4882a593Smuzhiyun 	.hid_width = 5,
884*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
885*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb20_master_clk_src,
886*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
887*4882a593Smuzhiyun 		.name = "usb20_master_clk_src",
888*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
889*4882a593Smuzhiyun 		.num_parents = 3,
890*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
891*4882a593Smuzhiyun 	},
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb20_mock_utmi_clk_src[] = {
895*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
896*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
897*4882a593Smuzhiyun 	{ }
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun static struct clk_rcg2 usb20_mock_utmi_clk_src = {
901*4882a593Smuzhiyun 	.cmd_rcgr = 0x2f024,
902*4882a593Smuzhiyun 	.mnd_width = 0,
903*4882a593Smuzhiyun 	.hid_width = 5,
904*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
905*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb20_mock_utmi_clk_src,
906*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
907*4882a593Smuzhiyun 		.name = "usb20_mock_utmi_clk_src",
908*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
909*4882a593Smuzhiyun 		.num_parents = 3,
910*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
911*4882a593Smuzhiyun 	},
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
915*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
916*4882a593Smuzhiyun 	F(66666667, P_GPLL0_EARLY_DIV, 4.5, 0, 0),
917*4882a593Smuzhiyun 	F(120000000, P_GPLL0, 5, 0, 0),
918*4882a593Smuzhiyun 	F(133333333, P_GPLL0, 4.5, 0, 0),
919*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
920*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
921*4882a593Smuzhiyun 	F(240000000, P_GPLL0, 2.5, 0, 0),
922*4882a593Smuzhiyun 	{ }
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun static struct clk_rcg2 usb30_master_clk_src = {
926*4882a593Smuzhiyun 	.cmd_rcgr = 0xf014,
927*4882a593Smuzhiyun 	.mnd_width = 8,
928*4882a593Smuzhiyun 	.hid_width = 5,
929*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
930*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb30_master_clk_src,
931*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
932*4882a593Smuzhiyun 		.name = "usb30_master_clk_src",
933*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
934*4882a593Smuzhiyun 		.num_parents = 3,
935*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
936*4882a593Smuzhiyun 	},
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
940*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
941*4882a593Smuzhiyun 	F(40000000, P_GPLL0_EARLY_DIV, 7.5, 0, 0),
942*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
943*4882a593Smuzhiyun 	{ }
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun static struct clk_rcg2 usb30_mock_utmi_clk_src = {
947*4882a593Smuzhiyun 	.cmd_rcgr = 0xf028,
948*4882a593Smuzhiyun 	.mnd_width = 0,
949*4882a593Smuzhiyun 	.hid_width = 5,
950*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
951*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb30_mock_utmi_clk_src,
952*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
953*4882a593Smuzhiyun 		.name = "usb30_mock_utmi_clk_src",
954*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
955*4882a593Smuzhiyun 		.num_parents = 3,
956*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
957*4882a593Smuzhiyun 	},
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
961*4882a593Smuzhiyun 	F(1200000, P_XO, 16, 0, 0),
962*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
963*4882a593Smuzhiyun 	{ }
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun static struct clk_rcg2 usb3_phy_aux_clk_src = {
967*4882a593Smuzhiyun 	.cmd_rcgr = 0x5000c,
968*4882a593Smuzhiyun 	.mnd_width = 0,
969*4882a593Smuzhiyun 	.hid_width = 5,
970*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_xo_sleep_clk,
971*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb3_phy_aux_clk_src,
972*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
973*4882a593Smuzhiyun 		.name = "usb3_phy_aux_clk_src",
974*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_xo_sleep_clk,
975*4882a593Smuzhiyun 		.num_parents = 2,
976*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
977*4882a593Smuzhiyun 	},
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun static struct clk_branch gcc_aggre2_ufs_axi_clk = {
981*4882a593Smuzhiyun 	.halt_reg = 0x75034,
982*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
983*4882a593Smuzhiyun 	.clkr = {
984*4882a593Smuzhiyun 		.enable_reg = 0x75034,
985*4882a593Smuzhiyun 		.enable_mask = BIT(0),
986*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
987*4882a593Smuzhiyun 			.name = "gcc_aggre2_ufs_axi_clk",
988*4882a593Smuzhiyun 			.parent_names = (const char *[]){
989*4882a593Smuzhiyun 				"ufs_axi_clk_src",
990*4882a593Smuzhiyun 			},
991*4882a593Smuzhiyun 			.num_parents = 1,
992*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
993*4882a593Smuzhiyun 		},
994*4882a593Smuzhiyun 	},
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun static struct clk_branch gcc_aggre2_usb3_axi_clk = {
998*4882a593Smuzhiyun 	.halt_reg = 0xf03c,
999*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1000*4882a593Smuzhiyun 	.clkr = {
1001*4882a593Smuzhiyun 		.enable_reg = 0xf03c,
1002*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1003*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1004*4882a593Smuzhiyun 			.name = "gcc_aggre2_usb3_axi_clk",
1005*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1006*4882a593Smuzhiyun 				"usb30_master_clk_src",
1007*4882a593Smuzhiyun 			},
1008*4882a593Smuzhiyun 			.num_parents = 1,
1009*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1010*4882a593Smuzhiyun 		},
1011*4882a593Smuzhiyun 	},
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gfx_clk = {
1015*4882a593Smuzhiyun 	.halt_reg = 0x7106c,
1016*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
1017*4882a593Smuzhiyun 	.clkr = {
1018*4882a593Smuzhiyun 		.enable_reg = 0x7106c,
1019*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1020*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1021*4882a593Smuzhiyun 			.name = "gcc_bimc_gfx_clk",
1022*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1023*4882a593Smuzhiyun 		},
1024*4882a593Smuzhiyun 	},
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun static struct clk_branch gcc_bimc_hmss_axi_clk = {
1028*4882a593Smuzhiyun 	.halt_reg = 0x48004,
1029*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1030*4882a593Smuzhiyun 	.clkr = {
1031*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1032*4882a593Smuzhiyun 		.enable_mask = BIT(22),
1033*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1034*4882a593Smuzhiyun 			.name = "gcc_bimc_hmss_axi_clk",
1035*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1036*4882a593Smuzhiyun 		},
1037*4882a593Smuzhiyun 	},
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static struct clk_branch gcc_bimc_mss_q6_axi_clk = {
1041*4882a593Smuzhiyun 	.halt_reg = 0x4401c,
1042*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1043*4882a593Smuzhiyun 	.clkr = {
1044*4882a593Smuzhiyun 		.enable_reg = 0x4401c,
1045*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1046*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1047*4882a593Smuzhiyun 			.name = "gcc_bimc_mss_q6_axi_clk",
1048*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1049*4882a593Smuzhiyun 		},
1050*4882a593Smuzhiyun 	},
1051*4882a593Smuzhiyun };
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1054*4882a593Smuzhiyun 	.halt_reg = 0x17004,
1055*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1056*4882a593Smuzhiyun 	.clkr = {
1057*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1058*4882a593Smuzhiyun 		.enable_mask = BIT(17),
1059*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1060*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
1061*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1062*4882a593Smuzhiyun 		},
1063*4882a593Smuzhiyun 	},
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1067*4882a593Smuzhiyun 	.halt_reg = 0x19008,
1068*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1069*4882a593Smuzhiyun 	.clkr = {
1070*4882a593Smuzhiyun 		.enable_reg = 0x19008,
1071*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1072*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1073*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1074*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1075*4882a593Smuzhiyun 				"blsp1_qup1_i2c_apps_clk_src",
1076*4882a593Smuzhiyun 			},
1077*4882a593Smuzhiyun 			.num_parents = 1,
1078*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1079*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1080*4882a593Smuzhiyun 		},
1081*4882a593Smuzhiyun 	},
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1085*4882a593Smuzhiyun 	.halt_reg = 0x19004,
1086*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1087*4882a593Smuzhiyun 	.clkr = {
1088*4882a593Smuzhiyun 		.enable_reg = 0x19004,
1089*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1090*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1091*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1092*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1093*4882a593Smuzhiyun 				"blsp1_qup1_spi_apps_clk_src",
1094*4882a593Smuzhiyun 			},
1095*4882a593Smuzhiyun 			.num_parents = 1,
1096*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1097*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1098*4882a593Smuzhiyun 		},
1099*4882a593Smuzhiyun 	},
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1103*4882a593Smuzhiyun 	.halt_reg = 0x1b008,
1104*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1105*4882a593Smuzhiyun 	.clkr = {
1106*4882a593Smuzhiyun 		.enable_reg = 0x1b008,
1107*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1108*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1109*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
1110*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1111*4882a593Smuzhiyun 				"blsp1_qup2_i2c_apps_clk_src",
1112*4882a593Smuzhiyun 			},
1113*4882a593Smuzhiyun 			.num_parents = 1,
1114*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1115*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1116*4882a593Smuzhiyun 		},
1117*4882a593Smuzhiyun 	},
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1121*4882a593Smuzhiyun 	.halt_reg = 0x1b004,
1122*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1123*4882a593Smuzhiyun 	.clkr = {
1124*4882a593Smuzhiyun 		.enable_reg = 0x1b004,
1125*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1126*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1127*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
1128*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1129*4882a593Smuzhiyun 				"blsp1_qup2_spi_apps_clk_src",
1130*4882a593Smuzhiyun 			},
1131*4882a593Smuzhiyun 			.num_parents = 1,
1132*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1133*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1134*4882a593Smuzhiyun 		},
1135*4882a593Smuzhiyun 	},
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1139*4882a593Smuzhiyun 	.halt_reg = 0x1d008,
1140*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1141*4882a593Smuzhiyun 	.clkr = {
1142*4882a593Smuzhiyun 		.enable_reg = 0x1d008,
1143*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1144*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1145*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
1146*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1147*4882a593Smuzhiyun 				"blsp1_qup3_i2c_apps_clk_src",
1148*4882a593Smuzhiyun 			},
1149*4882a593Smuzhiyun 			.num_parents = 1,
1150*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1151*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1152*4882a593Smuzhiyun 		},
1153*4882a593Smuzhiyun 	},
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1157*4882a593Smuzhiyun 	.halt_reg = 0x1d004,
1158*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1159*4882a593Smuzhiyun 	.clkr = {
1160*4882a593Smuzhiyun 		.enable_reg = 0x1d004,
1161*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1162*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1163*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
1164*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1165*4882a593Smuzhiyun 				"blsp1_qup3_spi_apps_clk_src",
1166*4882a593Smuzhiyun 			},
1167*4882a593Smuzhiyun 			.num_parents = 1,
1168*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1169*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1170*4882a593Smuzhiyun 		},
1171*4882a593Smuzhiyun 	},
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1175*4882a593Smuzhiyun 	.halt_reg = 0x1f008,
1176*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1177*4882a593Smuzhiyun 	.clkr = {
1178*4882a593Smuzhiyun 		.enable_reg = 0x1f008,
1179*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1180*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1181*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
1182*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1183*4882a593Smuzhiyun 				"blsp1_qup4_i2c_apps_clk_src",
1184*4882a593Smuzhiyun 			},
1185*4882a593Smuzhiyun 			.num_parents = 1,
1186*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1187*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1188*4882a593Smuzhiyun 		},
1189*4882a593Smuzhiyun 	},
1190*4882a593Smuzhiyun };
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1193*4882a593Smuzhiyun 	.halt_reg = 0x1f004,
1194*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1195*4882a593Smuzhiyun 	.clkr = {
1196*4882a593Smuzhiyun 		.enable_reg = 0x1f004,
1197*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1198*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1199*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
1200*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1201*4882a593Smuzhiyun 				"blsp1_qup4_spi_apps_clk_src",
1202*4882a593Smuzhiyun 			},
1203*4882a593Smuzhiyun 			.num_parents = 1,
1204*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1205*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1206*4882a593Smuzhiyun 		},
1207*4882a593Smuzhiyun 	},
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
1211*4882a593Smuzhiyun 	.halt_reg = 0x1a004,
1212*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1213*4882a593Smuzhiyun 	.clkr = {
1214*4882a593Smuzhiyun 		.enable_reg = 0x1a004,
1215*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1216*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1217*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
1218*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1219*4882a593Smuzhiyun 				"blsp1_uart1_apps_clk_src",
1220*4882a593Smuzhiyun 			},
1221*4882a593Smuzhiyun 			.num_parents = 1,
1222*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1223*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1224*4882a593Smuzhiyun 		},
1225*4882a593Smuzhiyun 	},
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
1229*4882a593Smuzhiyun 	.halt_reg = 0x1c004,
1230*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1231*4882a593Smuzhiyun 	.clkr = {
1232*4882a593Smuzhiyun 		.enable_reg = 0x1c004,
1233*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1234*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1235*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
1236*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1237*4882a593Smuzhiyun 				"blsp1_uart2_apps_clk_src",
1238*4882a593Smuzhiyun 			},
1239*4882a593Smuzhiyun 			.num_parents = 1,
1240*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1241*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1242*4882a593Smuzhiyun 		},
1243*4882a593Smuzhiyun 	},
1244*4882a593Smuzhiyun };
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_ahb_clk = {
1247*4882a593Smuzhiyun 	.halt_reg = 0x25004,
1248*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1249*4882a593Smuzhiyun 	.clkr = {
1250*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1251*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1252*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1253*4882a593Smuzhiyun 			.name = "gcc_blsp2_ahb_clk",
1254*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1255*4882a593Smuzhiyun 		},
1256*4882a593Smuzhiyun 	},
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
1260*4882a593Smuzhiyun 	.halt_reg = 0x26008,
1261*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1262*4882a593Smuzhiyun 	.clkr = {
1263*4882a593Smuzhiyun 		.enable_reg = 0x26008,
1264*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1265*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1266*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_i2c_apps_clk",
1267*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1268*4882a593Smuzhiyun 				"blsp2_qup1_i2c_apps_clk_src",
1269*4882a593Smuzhiyun 			},
1270*4882a593Smuzhiyun 			.num_parents = 1,
1271*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1272*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1273*4882a593Smuzhiyun 		},
1274*4882a593Smuzhiyun 	},
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
1278*4882a593Smuzhiyun 	.halt_reg = 0x26004,
1279*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1280*4882a593Smuzhiyun 	.clkr = {
1281*4882a593Smuzhiyun 		.enable_reg = 0x26004,
1282*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1283*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1284*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_spi_apps_clk",
1285*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1286*4882a593Smuzhiyun 				"blsp2_qup1_spi_apps_clk_src",
1287*4882a593Smuzhiyun 			},
1288*4882a593Smuzhiyun 			.num_parents = 1,
1289*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1290*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1291*4882a593Smuzhiyun 		},
1292*4882a593Smuzhiyun 	},
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
1296*4882a593Smuzhiyun 	.halt_reg = 0x28008,
1297*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1298*4882a593Smuzhiyun 	.clkr = {
1299*4882a593Smuzhiyun 		.enable_reg = 0x28008,
1300*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1301*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1302*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_i2c_apps_clk",
1303*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1304*4882a593Smuzhiyun 				"blsp2_qup2_i2c_apps_clk_src",
1305*4882a593Smuzhiyun 			},
1306*4882a593Smuzhiyun 			.num_parents = 1,
1307*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1308*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1309*4882a593Smuzhiyun 		},
1310*4882a593Smuzhiyun 	},
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
1314*4882a593Smuzhiyun 	.halt_reg = 0x28004,
1315*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1316*4882a593Smuzhiyun 	.clkr = {
1317*4882a593Smuzhiyun 		.enable_reg = 0x28004,
1318*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1319*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1320*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_spi_apps_clk",
1321*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1322*4882a593Smuzhiyun 				"blsp2_qup2_spi_apps_clk_src",
1323*4882a593Smuzhiyun 			},
1324*4882a593Smuzhiyun 			.num_parents = 1,
1325*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1326*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1327*4882a593Smuzhiyun 		},
1328*4882a593Smuzhiyun 	},
1329*4882a593Smuzhiyun };
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
1332*4882a593Smuzhiyun 	.halt_reg = 0x2a008,
1333*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1334*4882a593Smuzhiyun 	.clkr = {
1335*4882a593Smuzhiyun 		.enable_reg = 0x2a008,
1336*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1337*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1338*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_i2c_apps_clk",
1339*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1340*4882a593Smuzhiyun 				"blsp2_qup3_i2c_apps_clk_src",
1341*4882a593Smuzhiyun 			},
1342*4882a593Smuzhiyun 			.num_parents = 1,
1343*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1344*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1345*4882a593Smuzhiyun 		},
1346*4882a593Smuzhiyun 	},
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
1350*4882a593Smuzhiyun 	.halt_reg = 0x2a004,
1351*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1352*4882a593Smuzhiyun 	.clkr = {
1353*4882a593Smuzhiyun 		.enable_reg = 0x2a004,
1354*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1355*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1356*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_spi_apps_clk",
1357*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1358*4882a593Smuzhiyun 				"blsp2_qup3_spi_apps_clk_src",
1359*4882a593Smuzhiyun 			},
1360*4882a593Smuzhiyun 			.num_parents = 1,
1361*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1362*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1363*4882a593Smuzhiyun 		},
1364*4882a593Smuzhiyun 	},
1365*4882a593Smuzhiyun };
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
1368*4882a593Smuzhiyun 	.halt_reg = 0x2c008,
1369*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1370*4882a593Smuzhiyun 	.clkr = {
1371*4882a593Smuzhiyun 		.enable_reg = 0x2c008,
1372*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1373*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1374*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_i2c_apps_clk",
1375*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1376*4882a593Smuzhiyun 				"blsp2_qup4_i2c_apps_clk_src",
1377*4882a593Smuzhiyun 			},
1378*4882a593Smuzhiyun 			.num_parents = 1,
1379*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1380*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1381*4882a593Smuzhiyun 		},
1382*4882a593Smuzhiyun 	},
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
1386*4882a593Smuzhiyun 	.halt_reg = 0x2c004,
1387*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1388*4882a593Smuzhiyun 	.clkr = {
1389*4882a593Smuzhiyun 		.enable_reg = 0x2c004,
1390*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1391*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1392*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_spi_apps_clk",
1393*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1394*4882a593Smuzhiyun 				"blsp2_qup4_spi_apps_clk_src",
1395*4882a593Smuzhiyun 			},
1396*4882a593Smuzhiyun 			.num_parents = 1,
1397*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1398*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1399*4882a593Smuzhiyun 		},
1400*4882a593Smuzhiyun 	},
1401*4882a593Smuzhiyun };
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart1_apps_clk = {
1404*4882a593Smuzhiyun 	.halt_reg = 0x27004,
1405*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1406*4882a593Smuzhiyun 	.clkr = {
1407*4882a593Smuzhiyun 		.enable_reg = 0x27004,
1408*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1409*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1410*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart1_apps_clk",
1411*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1412*4882a593Smuzhiyun 				"blsp2_uart1_apps_clk_src",
1413*4882a593Smuzhiyun 			},
1414*4882a593Smuzhiyun 			.num_parents = 1,
1415*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1416*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1417*4882a593Smuzhiyun 		},
1418*4882a593Smuzhiyun 	},
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart2_apps_clk = {
1422*4882a593Smuzhiyun 	.halt_reg = 0x29004,
1423*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1424*4882a593Smuzhiyun 	.clkr = {
1425*4882a593Smuzhiyun 		.enable_reg = 0x29004,
1426*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1427*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1428*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart2_apps_clk",
1429*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1430*4882a593Smuzhiyun 				"blsp2_uart2_apps_clk_src",
1431*4882a593Smuzhiyun 			},
1432*4882a593Smuzhiyun 			.num_parents = 1,
1433*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1434*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1435*4882a593Smuzhiyun 		},
1436*4882a593Smuzhiyun 	},
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1440*4882a593Smuzhiyun 	.halt_reg = 0x38004,
1441*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1442*4882a593Smuzhiyun 	.clkr = {
1443*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1444*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1445*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1446*4882a593Smuzhiyun 			.name = "gcc_boot_rom_ahb_clk",
1447*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1448*4882a593Smuzhiyun 		},
1449*4882a593Smuzhiyun 	},
1450*4882a593Smuzhiyun };
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb2_axi_clk = {
1453*4882a593Smuzhiyun 	.halt_reg = 0x5058,
1454*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1455*4882a593Smuzhiyun 	.clkr = {
1456*4882a593Smuzhiyun 		.enable_reg = 0x5058,
1457*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1458*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1459*4882a593Smuzhiyun 			.name = "gcc_cfg_noc_usb2_axi_clk",
1460*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1461*4882a593Smuzhiyun 				"usb20_master_clk_src",
1462*4882a593Smuzhiyun 			},
1463*4882a593Smuzhiyun 			.num_parents = 1,
1464*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1465*4882a593Smuzhiyun 		},
1466*4882a593Smuzhiyun 	},
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
1470*4882a593Smuzhiyun 	.halt_reg = 0x5018,
1471*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1472*4882a593Smuzhiyun 	.clkr = {
1473*4882a593Smuzhiyun 		.enable_reg = 0x5018,
1474*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1475*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1476*4882a593Smuzhiyun 			.name = "gcc_cfg_noc_usb3_axi_clk",
1477*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1478*4882a593Smuzhiyun 				"usb30_master_clk_src",
1479*4882a593Smuzhiyun 			},
1480*4882a593Smuzhiyun 			.num_parents = 1,
1481*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1482*4882a593Smuzhiyun 		},
1483*4882a593Smuzhiyun 	},
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun static struct clk_branch gcc_dcc_ahb_clk = {
1487*4882a593Smuzhiyun 	.halt_reg = 0x84004,
1488*4882a593Smuzhiyun 	.clkr = {
1489*4882a593Smuzhiyun 		.enable_reg = 0x84004,
1490*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1491*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1492*4882a593Smuzhiyun 			.name = "gcc_dcc_ahb_clk",
1493*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1494*4882a593Smuzhiyun 		},
1495*4882a593Smuzhiyun 	},
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1499*4882a593Smuzhiyun 	.halt_reg = 0x64000,
1500*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1501*4882a593Smuzhiyun 	.clkr = {
1502*4882a593Smuzhiyun 		.enable_reg = 0x64000,
1503*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1504*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1505*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
1506*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1507*4882a593Smuzhiyun 				"gp1_clk_src",
1508*4882a593Smuzhiyun 			},
1509*4882a593Smuzhiyun 			.num_parents = 1,
1510*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1511*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1512*4882a593Smuzhiyun 		},
1513*4882a593Smuzhiyun 	},
1514*4882a593Smuzhiyun };
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1517*4882a593Smuzhiyun 	.halt_reg = 0x65000,
1518*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1519*4882a593Smuzhiyun 	.clkr = {
1520*4882a593Smuzhiyun 		.enable_reg = 0x65000,
1521*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1522*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1523*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
1524*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1525*4882a593Smuzhiyun 				"gp2_clk_src",
1526*4882a593Smuzhiyun 			},
1527*4882a593Smuzhiyun 			.num_parents = 1,
1528*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1529*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1530*4882a593Smuzhiyun 		},
1531*4882a593Smuzhiyun 	},
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1535*4882a593Smuzhiyun 	.halt_reg = 0x66000,
1536*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1537*4882a593Smuzhiyun 	.clkr = {
1538*4882a593Smuzhiyun 		.enable_reg = 0x66000,
1539*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1540*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1541*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
1542*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1543*4882a593Smuzhiyun 				"gp3_clk_src",
1544*4882a593Smuzhiyun 			},
1545*4882a593Smuzhiyun 			.num_parents = 1,
1546*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1547*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1548*4882a593Smuzhiyun 		},
1549*4882a593Smuzhiyun 	},
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun static struct clk_branch gcc_gpu_bimc_gfx_clk = {
1553*4882a593Smuzhiyun 	.halt_reg = 0x71010,
1554*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
1555*4882a593Smuzhiyun 	.clkr = {
1556*4882a593Smuzhiyun 		.enable_reg = 0x71010,
1557*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1558*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1559*4882a593Smuzhiyun 			.name = "gcc_gpu_bimc_gfx_clk",
1560*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1561*4882a593Smuzhiyun 		},
1562*4882a593Smuzhiyun 	},
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun static struct clk_branch gcc_gpu_cfg_ahb_clk = {
1566*4882a593Smuzhiyun 	.halt_reg = 0x71004,
1567*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
1568*4882a593Smuzhiyun 	.clkr = {
1569*4882a593Smuzhiyun 		.enable_reg = 0x71004,
1570*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1571*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1572*4882a593Smuzhiyun 			.name = "gcc_gpu_cfg_ahb_clk",
1573*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1574*4882a593Smuzhiyun 		},
1575*4882a593Smuzhiyun 	},
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_clk = {
1579*4882a593Smuzhiyun 	.halt_reg = 0x5200c,
1580*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1581*4882a593Smuzhiyun 	.clkr = {
1582*4882a593Smuzhiyun 		.enable_reg = 0x5200c,
1583*4882a593Smuzhiyun 		.enable_mask = BIT(4),
1584*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1585*4882a593Smuzhiyun 			.name = "gcc_gpu_gpll0_clk",
1586*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1587*4882a593Smuzhiyun 				"gpll0",
1588*4882a593Smuzhiyun 			},
1589*4882a593Smuzhiyun 			.num_parents = 1,
1590*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1591*4882a593Smuzhiyun 		},
1592*4882a593Smuzhiyun 	},
1593*4882a593Smuzhiyun };
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_div_clk = {
1596*4882a593Smuzhiyun 	.halt_reg = 0x5200c,
1597*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1598*4882a593Smuzhiyun 	.clkr = {
1599*4882a593Smuzhiyun 		.enable_reg = 0x5200c,
1600*4882a593Smuzhiyun 		.enable_mask = BIT(3),
1601*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1602*4882a593Smuzhiyun 			.name = "gcc_gpu_gpll0_div_clk",
1603*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1604*4882a593Smuzhiyun 				"gpll0_early_div",
1605*4882a593Smuzhiyun 			},
1606*4882a593Smuzhiyun 			.num_parents = 1,
1607*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1608*4882a593Smuzhiyun 		},
1609*4882a593Smuzhiyun 	},
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun static struct clk_branch gcc_hmss_dvm_bus_clk = {
1613*4882a593Smuzhiyun 	.halt_reg = 0x4808c,
1614*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1615*4882a593Smuzhiyun 	.clkr = {
1616*4882a593Smuzhiyun 		.enable_reg = 0x4808c,
1617*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1618*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1619*4882a593Smuzhiyun 			.name = "gcc_hmss_dvm_bus_clk",
1620*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1621*4882a593Smuzhiyun 			.flags = CLK_IGNORE_UNUSED,
1622*4882a593Smuzhiyun 		},
1623*4882a593Smuzhiyun 	},
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun static struct clk_branch gcc_hmss_rbcpr_clk = {
1627*4882a593Smuzhiyun 	.halt_reg = 0x48008,
1628*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1629*4882a593Smuzhiyun 	.clkr = {
1630*4882a593Smuzhiyun 		.enable_reg = 0x48008,
1631*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1632*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1633*4882a593Smuzhiyun 			.name = "gcc_hmss_rbcpr_clk",
1634*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1635*4882a593Smuzhiyun 				"hmss_rbcpr_clk_src",
1636*4882a593Smuzhiyun 			},
1637*4882a593Smuzhiyun 			.num_parents = 1,
1638*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1639*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1640*4882a593Smuzhiyun 		},
1641*4882a593Smuzhiyun 	},
1642*4882a593Smuzhiyun };
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun static struct clk_branch gcc_mmss_gpll0_clk = {
1645*4882a593Smuzhiyun 	.halt_reg = 0x5200c,
1646*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1647*4882a593Smuzhiyun 	.clkr = {
1648*4882a593Smuzhiyun 		.enable_reg = 0x5200c,
1649*4882a593Smuzhiyun 		.enable_mask = BIT(1),
1650*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1651*4882a593Smuzhiyun 			.name = "gcc_mmss_gpll0_clk",
1652*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1653*4882a593Smuzhiyun 				"gpll0",
1654*4882a593Smuzhiyun 			},
1655*4882a593Smuzhiyun 			.num_parents = 1,
1656*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1657*4882a593Smuzhiyun 		},
1658*4882a593Smuzhiyun 	},
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun static struct clk_branch gcc_mmss_gpll0_div_clk = {
1662*4882a593Smuzhiyun 	.halt_reg = 0x5200c,
1663*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1664*4882a593Smuzhiyun 	.clkr = {
1665*4882a593Smuzhiyun 		.enable_reg = 0x5200c,
1666*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1667*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1668*4882a593Smuzhiyun 			.name = "gcc_mmss_gpll0_div_clk",
1669*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1670*4882a593Smuzhiyun 				"gpll0_early_div",
1671*4882a593Smuzhiyun 			},
1672*4882a593Smuzhiyun 			.num_parents = 1,
1673*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1674*4882a593Smuzhiyun 		},
1675*4882a593Smuzhiyun 	},
1676*4882a593Smuzhiyun };
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
1679*4882a593Smuzhiyun 	.halt_reg = 0x9004,
1680*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1681*4882a593Smuzhiyun 	.clkr = {
1682*4882a593Smuzhiyun 		.enable_reg = 0x9004,
1683*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1684*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1685*4882a593Smuzhiyun 			.name = "gcc_mmss_noc_cfg_ahb_clk",
1686*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1687*4882a593Smuzhiyun 		},
1688*4882a593Smuzhiyun 	},
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun static struct clk_branch gcc_mmss_sys_noc_axi_clk = {
1692*4882a593Smuzhiyun 	.halt_reg = 0x9000,
1693*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1694*4882a593Smuzhiyun 	.clkr = {
1695*4882a593Smuzhiyun 		.enable_reg = 0x9000,
1696*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1697*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1698*4882a593Smuzhiyun 			.name = "gcc_mmss_sys_noc_axi_clk",
1699*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1700*4882a593Smuzhiyun 		},
1701*4882a593Smuzhiyun 	},
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun static struct clk_branch gcc_mss_cfg_ahb_clk = {
1705*4882a593Smuzhiyun 	.halt_reg = 0x8a000,
1706*4882a593Smuzhiyun 	.clkr = {
1707*4882a593Smuzhiyun 		.enable_reg = 0x8a000,
1708*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1709*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1710*4882a593Smuzhiyun 			.name = "gcc_mss_cfg_ahb_clk",
1711*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1712*4882a593Smuzhiyun 		},
1713*4882a593Smuzhiyun 	},
1714*4882a593Smuzhiyun };
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun static struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
1717*4882a593Smuzhiyun 	.halt_reg = 0x8a004,
1718*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1719*4882a593Smuzhiyun 	.hwcg_reg = 0x8a004,
1720*4882a593Smuzhiyun 	.hwcg_bit = 1,
1721*4882a593Smuzhiyun 	.clkr = {
1722*4882a593Smuzhiyun 		.enable_reg = 0x8a004,
1723*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1724*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1725*4882a593Smuzhiyun 			.name = "gcc_mss_mnoc_bimc_axi_clk",
1726*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1727*4882a593Smuzhiyun 		},
1728*4882a593Smuzhiyun 	},
1729*4882a593Smuzhiyun };
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
1732*4882a593Smuzhiyun 	.halt_reg = 0x8a040,
1733*4882a593Smuzhiyun 	.clkr = {
1734*4882a593Smuzhiyun 		.enable_reg = 0x8a040,
1735*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1736*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1737*4882a593Smuzhiyun 			.name = "gcc_mss_q6_bimc_axi_clk",
1738*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1739*4882a593Smuzhiyun 		},
1740*4882a593Smuzhiyun 	},
1741*4882a593Smuzhiyun };
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun static struct clk_branch gcc_mss_snoc_axi_clk = {
1744*4882a593Smuzhiyun 	.halt_reg = 0x8a03c,
1745*4882a593Smuzhiyun 	.clkr = {
1746*4882a593Smuzhiyun 		.enable_reg = 0x8a03c,
1747*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1748*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1749*4882a593Smuzhiyun 			.name = "gcc_mss_snoc_axi_clk",
1750*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1751*4882a593Smuzhiyun 		},
1752*4882a593Smuzhiyun 	},
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
1756*4882a593Smuzhiyun 	.halt_reg = 0x3300c,
1757*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1758*4882a593Smuzhiyun 	.clkr = {
1759*4882a593Smuzhiyun 		.enable_reg = 0x3300c,
1760*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1761*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1762*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
1763*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1764*4882a593Smuzhiyun 				"pdm2_clk_src",
1765*4882a593Smuzhiyun 			},
1766*4882a593Smuzhiyun 			.num_parents = 1,
1767*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1768*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1769*4882a593Smuzhiyun 		},
1770*4882a593Smuzhiyun 	},
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
1774*4882a593Smuzhiyun 	.halt_reg = 0x33004,
1775*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1776*4882a593Smuzhiyun 	.clkr = {
1777*4882a593Smuzhiyun 		.enable_reg = 0x33004,
1778*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1779*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1780*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
1781*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1782*4882a593Smuzhiyun 		},
1783*4882a593Smuzhiyun 	},
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
1787*4882a593Smuzhiyun 	.halt_reg = 0x34004,
1788*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1789*4882a593Smuzhiyun 	.clkr = {
1790*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1791*4882a593Smuzhiyun 		.enable_mask = BIT(13),
1792*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1793*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
1794*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1795*4882a593Smuzhiyun 		},
1796*4882a593Smuzhiyun 	},
1797*4882a593Smuzhiyun };
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun static struct clk_branch gcc_qspi_ahb_clk = {
1800*4882a593Smuzhiyun 	.halt_reg = 0x4d004,
1801*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1802*4882a593Smuzhiyun 	.clkr = {
1803*4882a593Smuzhiyun 		.enable_reg = 0x4d004,
1804*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1805*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1806*4882a593Smuzhiyun 			.name = "gcc_qspi_ahb_clk",
1807*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1808*4882a593Smuzhiyun 		},
1809*4882a593Smuzhiyun 	},
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun static struct clk_branch gcc_qspi_ser_clk = {
1813*4882a593Smuzhiyun 	.halt_reg = 0x4d008,
1814*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1815*4882a593Smuzhiyun 	.clkr = {
1816*4882a593Smuzhiyun 		.enable_reg = 0x4d008,
1817*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1818*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1819*4882a593Smuzhiyun 			.name = "gcc_qspi_ser_clk",
1820*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1821*4882a593Smuzhiyun 				"qspi_ser_clk_src",
1822*4882a593Smuzhiyun 			},
1823*4882a593Smuzhiyun 			.num_parents = 1,
1824*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1825*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1826*4882a593Smuzhiyun 		},
1827*4882a593Smuzhiyun 	},
1828*4882a593Smuzhiyun };
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun static struct clk_branch gcc_rx0_usb2_clkref_clk = {
1831*4882a593Smuzhiyun 	.halt_reg = 0x88018,
1832*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1833*4882a593Smuzhiyun 	.clkr = {
1834*4882a593Smuzhiyun 		.enable_reg = 0x88018,
1835*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1836*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1837*4882a593Smuzhiyun 			.name = "gcc_rx0_usb2_clkref_clk",
1838*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1839*4882a593Smuzhiyun 		},
1840*4882a593Smuzhiyun 	},
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun static struct clk_branch gcc_rx1_usb2_clkref_clk = {
1844*4882a593Smuzhiyun 	.halt_reg = 0x88014,
1845*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1846*4882a593Smuzhiyun 	.clkr = {
1847*4882a593Smuzhiyun 		.enable_reg = 0x88014,
1848*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1849*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1850*4882a593Smuzhiyun 			.name = "gcc_rx1_usb2_clkref_clk",
1851*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1852*4882a593Smuzhiyun 		},
1853*4882a593Smuzhiyun 	},
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
1857*4882a593Smuzhiyun 	.halt_reg = 0x16008,
1858*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1859*4882a593Smuzhiyun 	.clkr = {
1860*4882a593Smuzhiyun 		.enable_reg = 0x16008,
1861*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1862*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1863*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
1864*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1865*4882a593Smuzhiyun 		},
1866*4882a593Smuzhiyun 	},
1867*4882a593Smuzhiyun };
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
1870*4882a593Smuzhiyun 	.halt_reg = 0x16004,
1871*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1872*4882a593Smuzhiyun 	.clkr = {
1873*4882a593Smuzhiyun 		.enable_reg = 0x16004,
1874*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1875*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1876*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
1877*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1878*4882a593Smuzhiyun 				"sdcc1_apps_clk_src",
1879*4882a593Smuzhiyun 			},
1880*4882a593Smuzhiyun 			.num_parents = 1,
1881*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1882*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1883*4882a593Smuzhiyun 		},
1884*4882a593Smuzhiyun 	},
1885*4882a593Smuzhiyun };
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ice_core_clk = {
1888*4882a593Smuzhiyun 	.halt_reg = 0x1600c,
1889*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1890*4882a593Smuzhiyun 	.clkr = {
1891*4882a593Smuzhiyun 		.enable_reg = 0x1600c,
1892*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1893*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1894*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ice_core_clk",
1895*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1896*4882a593Smuzhiyun 				"sdcc1_ice_core_clk_src",
1897*4882a593Smuzhiyun 			},
1898*4882a593Smuzhiyun 			.num_parents = 1,
1899*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1900*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1901*4882a593Smuzhiyun 		},
1902*4882a593Smuzhiyun 	},
1903*4882a593Smuzhiyun };
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
1906*4882a593Smuzhiyun 	.halt_reg = 0x14008,
1907*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1908*4882a593Smuzhiyun 	.clkr = {
1909*4882a593Smuzhiyun 		.enable_reg = 0x14008,
1910*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1911*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1912*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
1913*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1914*4882a593Smuzhiyun 		},
1915*4882a593Smuzhiyun 	},
1916*4882a593Smuzhiyun };
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
1919*4882a593Smuzhiyun 	.halt_reg = 0x14004,
1920*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1921*4882a593Smuzhiyun 	.clkr = {
1922*4882a593Smuzhiyun 		.enable_reg = 0x14004,
1923*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1924*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1925*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
1926*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1927*4882a593Smuzhiyun 				"sdcc2_apps_clk_src",
1928*4882a593Smuzhiyun 			},
1929*4882a593Smuzhiyun 			.num_parents = 1,
1930*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1931*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1932*4882a593Smuzhiyun 		},
1933*4882a593Smuzhiyun 	},
1934*4882a593Smuzhiyun };
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun static struct clk_branch gcc_ufs_ahb_clk = {
1937*4882a593Smuzhiyun 	.halt_reg = 0x7500c,
1938*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1939*4882a593Smuzhiyun 	.clkr = {
1940*4882a593Smuzhiyun 		.enable_reg = 0x7500c,
1941*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1942*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1943*4882a593Smuzhiyun 			.name = "gcc_ufs_ahb_clk",
1944*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1945*4882a593Smuzhiyun 		},
1946*4882a593Smuzhiyun 	},
1947*4882a593Smuzhiyun };
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun static struct clk_branch gcc_ufs_axi_clk = {
1950*4882a593Smuzhiyun 	.halt_reg = 0x75008,
1951*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1952*4882a593Smuzhiyun 	.clkr = {
1953*4882a593Smuzhiyun 		.enable_reg = 0x75008,
1954*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1955*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1956*4882a593Smuzhiyun 			.name = "gcc_ufs_axi_clk",
1957*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1958*4882a593Smuzhiyun 				"ufs_axi_clk_src",
1959*4882a593Smuzhiyun 			},
1960*4882a593Smuzhiyun 			.num_parents = 1,
1961*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1962*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1963*4882a593Smuzhiyun 		},
1964*4882a593Smuzhiyun 	},
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun static struct clk_branch gcc_ufs_clkref_clk = {
1968*4882a593Smuzhiyun 	.halt_reg = 0x88008,
1969*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1970*4882a593Smuzhiyun 	.clkr = {
1971*4882a593Smuzhiyun 		.enable_reg = 0x88008,
1972*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1973*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1974*4882a593Smuzhiyun 			.name = "gcc_ufs_clkref_clk",
1975*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1976*4882a593Smuzhiyun 		},
1977*4882a593Smuzhiyun 	},
1978*4882a593Smuzhiyun };
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun static struct clk_branch gcc_ufs_ice_core_clk = {
1981*4882a593Smuzhiyun 	.halt_reg = 0x7600c,
1982*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1983*4882a593Smuzhiyun 	.clkr = {
1984*4882a593Smuzhiyun 		.enable_reg = 0x7600c,
1985*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1986*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1987*4882a593Smuzhiyun 			.name = "gcc_ufs_ice_core_clk",
1988*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1989*4882a593Smuzhiyun 				"ufs_ice_core_clk_src",
1990*4882a593Smuzhiyun 			},
1991*4882a593Smuzhiyun 			.num_parents = 1,
1992*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1993*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1994*4882a593Smuzhiyun 		},
1995*4882a593Smuzhiyun 	},
1996*4882a593Smuzhiyun };
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_aux_clk = {
1999*4882a593Smuzhiyun 	.halt_reg = 0x76040,
2000*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2001*4882a593Smuzhiyun 	.clkr = {
2002*4882a593Smuzhiyun 		.enable_reg = 0x76040,
2003*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2004*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2005*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_aux_clk",
2006*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2007*4882a593Smuzhiyun 				"ufs_phy_aux_clk_src",
2008*4882a593Smuzhiyun 			},
2009*4882a593Smuzhiyun 			.num_parents = 1,
2010*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2011*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2012*4882a593Smuzhiyun 		},
2013*4882a593Smuzhiyun 	},
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
2017*4882a593Smuzhiyun 	.halt_reg = 0x75014,
2018*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2019*4882a593Smuzhiyun 	.clkr = {
2020*4882a593Smuzhiyun 		.enable_reg = 0x75014,
2021*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2022*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2023*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_0_clk",
2024*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2025*4882a593Smuzhiyun 		},
2026*4882a593Smuzhiyun 	},
2027*4882a593Smuzhiyun };
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
2030*4882a593Smuzhiyun 	.halt_reg = 0x7605c,
2031*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2032*4882a593Smuzhiyun 	.clkr = {
2033*4882a593Smuzhiyun 		.enable_reg = 0x7605c,
2034*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2035*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2036*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_1_clk",
2037*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2038*4882a593Smuzhiyun 		},
2039*4882a593Smuzhiyun 	},
2040*4882a593Smuzhiyun };
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
2043*4882a593Smuzhiyun 	.halt_reg = 0x75010,
2044*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2045*4882a593Smuzhiyun 	.clkr = {
2046*4882a593Smuzhiyun 		.enable_reg = 0x75010,
2047*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2048*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2049*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_symbol_0_clk",
2050*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2051*4882a593Smuzhiyun 		},
2052*4882a593Smuzhiyun 	},
2053*4882a593Smuzhiyun };
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun static struct clk_branch gcc_ufs_unipro_core_clk = {
2056*4882a593Smuzhiyun 	.halt_reg = 0x76008,
2057*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2058*4882a593Smuzhiyun 	.clkr = {
2059*4882a593Smuzhiyun 		.enable_reg = 0x76008,
2060*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2061*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2062*4882a593Smuzhiyun 			.name = "gcc_ufs_unipro_core_clk",
2063*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2064*4882a593Smuzhiyun 				"ufs_unipro_core_clk_src",
2065*4882a593Smuzhiyun 			},
2066*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2067*4882a593Smuzhiyun 			.num_parents = 1,
2068*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2069*4882a593Smuzhiyun 		},
2070*4882a593Smuzhiyun 	},
2071*4882a593Smuzhiyun };
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun static struct clk_branch gcc_usb20_master_clk = {
2074*4882a593Smuzhiyun 	.halt_reg = 0x2f004,
2075*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2076*4882a593Smuzhiyun 	.clkr = {
2077*4882a593Smuzhiyun 		.enable_reg = 0x2f004,
2078*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2079*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2080*4882a593Smuzhiyun 			.name = "gcc_usb20_master_clk",
2081*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2082*4882a593Smuzhiyun 				"usb20_master_clk_src"
2083*4882a593Smuzhiyun 			},
2084*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2085*4882a593Smuzhiyun 			.num_parents = 1,
2086*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2087*4882a593Smuzhiyun 		},
2088*4882a593Smuzhiyun 	},
2089*4882a593Smuzhiyun };
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun static struct clk_branch gcc_usb20_mock_utmi_clk = {
2092*4882a593Smuzhiyun 	.halt_reg = 0x2f00c,
2093*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2094*4882a593Smuzhiyun 	.clkr = {
2095*4882a593Smuzhiyun 		.enable_reg = 0x2f00c,
2096*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2097*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2098*4882a593Smuzhiyun 			.name = "gcc_usb20_mock_utmi_clk",
2099*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2100*4882a593Smuzhiyun 				"usb20_mock_utmi_clk_src",
2101*4882a593Smuzhiyun 			},
2102*4882a593Smuzhiyun 			.num_parents = 1,
2103*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2104*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2105*4882a593Smuzhiyun 		},
2106*4882a593Smuzhiyun 	},
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun static struct clk_branch gcc_usb20_sleep_clk = {
2110*4882a593Smuzhiyun 	.halt_reg = 0x2f008,
2111*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2112*4882a593Smuzhiyun 	.clkr = {
2113*4882a593Smuzhiyun 		.enable_reg = 0x2f008,
2114*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2115*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2116*4882a593Smuzhiyun 			.name = "gcc_usb20_sleep_clk",
2117*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2118*4882a593Smuzhiyun 		},
2119*4882a593Smuzhiyun 	},
2120*4882a593Smuzhiyun };
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun static struct clk_branch gcc_usb30_master_clk = {
2123*4882a593Smuzhiyun 	.halt_reg = 0xf008,
2124*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2125*4882a593Smuzhiyun 	.clkr = {
2126*4882a593Smuzhiyun 		.enable_reg = 0xf008,
2127*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2128*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2129*4882a593Smuzhiyun 			.name = "gcc_usb30_master_clk",
2130*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2131*4882a593Smuzhiyun 				"usb30_master_clk_src",
2132*4882a593Smuzhiyun 			},
2133*4882a593Smuzhiyun 			.num_parents = 1,
2134*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2135*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2136*4882a593Smuzhiyun 		},
2137*4882a593Smuzhiyun 	},
2138*4882a593Smuzhiyun };
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun static struct clk_branch gcc_usb30_mock_utmi_clk = {
2141*4882a593Smuzhiyun 	.halt_reg = 0xf010,
2142*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2143*4882a593Smuzhiyun 	.clkr = {
2144*4882a593Smuzhiyun 		.enable_reg = 0xf010,
2145*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2146*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2147*4882a593Smuzhiyun 			.name = "gcc_usb30_mock_utmi_clk",
2148*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2149*4882a593Smuzhiyun 				"usb30_mock_utmi_clk_src",
2150*4882a593Smuzhiyun 			},
2151*4882a593Smuzhiyun 			.num_parents = 1,
2152*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2153*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2154*4882a593Smuzhiyun 		},
2155*4882a593Smuzhiyun 	},
2156*4882a593Smuzhiyun };
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sleep_clk = {
2159*4882a593Smuzhiyun 	.halt_reg = 0xf00c,
2160*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2161*4882a593Smuzhiyun 	.clkr = {
2162*4882a593Smuzhiyun 		.enable_reg = 0xf00c,
2163*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2164*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2165*4882a593Smuzhiyun 			.name = "gcc_usb30_sleep_clk",
2166*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2167*4882a593Smuzhiyun 		},
2168*4882a593Smuzhiyun 	},
2169*4882a593Smuzhiyun };
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun static struct clk_branch gcc_usb3_clkref_clk = {
2172*4882a593Smuzhiyun 	.halt_reg = 0x8800c,
2173*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2174*4882a593Smuzhiyun 	.clkr = {
2175*4882a593Smuzhiyun 		.enable_reg = 0x8800c,
2176*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2177*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2178*4882a593Smuzhiyun 			.name = "gcc_usb3_clkref_clk",
2179*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2180*4882a593Smuzhiyun 		},
2181*4882a593Smuzhiyun 	},
2182*4882a593Smuzhiyun };
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun static struct clk_branch gcc_usb3_phy_aux_clk = {
2185*4882a593Smuzhiyun 	.halt_reg = 0x50000,
2186*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2187*4882a593Smuzhiyun 	.clkr = {
2188*4882a593Smuzhiyun 		.enable_reg = 0x50000,
2189*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2190*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2191*4882a593Smuzhiyun 			.name = "gcc_usb3_phy_aux_clk",
2192*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2193*4882a593Smuzhiyun 				"usb3_phy_aux_clk_src",
2194*4882a593Smuzhiyun 			},
2195*4882a593Smuzhiyun 			.num_parents = 1,
2196*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2197*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2198*4882a593Smuzhiyun 		},
2199*4882a593Smuzhiyun 	},
2200*4882a593Smuzhiyun };
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun static struct clk_branch gcc_usb3_phy_pipe_clk = {
2203*4882a593Smuzhiyun 	.halt_reg = 0x50004,
2204*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2205*4882a593Smuzhiyun 	.clkr = {
2206*4882a593Smuzhiyun 		.enable_reg = 0x50004,
2207*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2208*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2209*4882a593Smuzhiyun 			.name = "gcc_usb3_phy_pipe_clk",
2210*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2211*4882a593Smuzhiyun 		},
2212*4882a593Smuzhiyun 	},
2213*4882a593Smuzhiyun };
2214*4882a593Smuzhiyun 
2215*4882a593Smuzhiyun static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
2216*4882a593Smuzhiyun 	.halt_reg = 0x6a004,
2217*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2218*4882a593Smuzhiyun 	.clkr = {
2219*4882a593Smuzhiyun 		.enable_reg = 0x6a004,
2220*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2221*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2222*4882a593Smuzhiyun 			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
2223*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2224*4882a593Smuzhiyun 		},
2225*4882a593Smuzhiyun 	},
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun static struct gdsc ufs_gdsc = {
2229*4882a593Smuzhiyun 	.gdscr = 0x75004,
2230*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x0,
2231*4882a593Smuzhiyun 	.pd = {
2232*4882a593Smuzhiyun 		.name = "ufs_gdsc",
2233*4882a593Smuzhiyun 	},
2234*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2235*4882a593Smuzhiyun 	.flags = VOTABLE,
2236*4882a593Smuzhiyun };
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun static struct gdsc usb_30_gdsc = {
2239*4882a593Smuzhiyun 	.gdscr = 0xf004,
2240*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x0,
2241*4882a593Smuzhiyun 	.pd = {
2242*4882a593Smuzhiyun 		.name = "usb_30_gdsc",
2243*4882a593Smuzhiyun 	},
2244*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2245*4882a593Smuzhiyun 	.flags = VOTABLE,
2246*4882a593Smuzhiyun };
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun static struct gdsc pcie_0_gdsc = {
2249*4882a593Smuzhiyun 	.gdscr = 0x6b004,
2250*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x0,
2251*4882a593Smuzhiyun 	.pd = {
2252*4882a593Smuzhiyun 		.name = "pcie_0_gdsc",
2253*4882a593Smuzhiyun 	},
2254*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2255*4882a593Smuzhiyun 	.flags = VOTABLE,
2256*4882a593Smuzhiyun };
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun static struct clk_hw *gcc_sdm660_hws[] = {
2259*4882a593Smuzhiyun 	&xo.hw,
2260*4882a593Smuzhiyun 	&gpll0_early_div.hw,
2261*4882a593Smuzhiyun 	&gpll1_early_div.hw,
2262*4882a593Smuzhiyun };
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun static struct clk_regmap *gcc_sdm660_clocks[] = {
2265*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
2266*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
2267*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
2268*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
2269*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
2270*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
2271*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
2272*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
2273*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
2274*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
2275*4882a593Smuzhiyun 	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
2276*4882a593Smuzhiyun 	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
2277*4882a593Smuzhiyun 	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
2278*4882a593Smuzhiyun 	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
2279*4882a593Smuzhiyun 	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
2280*4882a593Smuzhiyun 	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
2281*4882a593Smuzhiyun 	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
2282*4882a593Smuzhiyun 	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
2283*4882a593Smuzhiyun 	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
2284*4882a593Smuzhiyun 	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
2285*4882a593Smuzhiyun 	[GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
2286*4882a593Smuzhiyun 	[GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
2287*4882a593Smuzhiyun 	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
2288*4882a593Smuzhiyun 	[GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
2289*4882a593Smuzhiyun 	[GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
2290*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
2291*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
2292*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
2293*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
2294*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
2295*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
2296*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
2297*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
2298*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
2299*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
2300*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
2301*4882a593Smuzhiyun 	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
2302*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
2303*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
2304*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
2305*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
2306*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
2307*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
2308*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
2309*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
2310*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
2311*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
2312*4882a593Smuzhiyun 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
2313*4882a593Smuzhiyun 	[GCC_CFG_NOC_USB2_AXI_CLK] = &gcc_cfg_noc_usb2_axi_clk.clkr,
2314*4882a593Smuzhiyun 	[GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
2315*4882a593Smuzhiyun 	[GCC_DCC_AHB_CLK] = &gcc_dcc_ahb_clk.clkr,
2316*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
2317*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
2318*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
2319*4882a593Smuzhiyun 	[GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
2320*4882a593Smuzhiyun 	[GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
2321*4882a593Smuzhiyun 	[GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr,
2322*4882a593Smuzhiyun 	[GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr,
2323*4882a593Smuzhiyun 	[GCC_HMSS_DVM_BUS_CLK] = &gcc_hmss_dvm_bus_clk.clkr,
2324*4882a593Smuzhiyun 	[GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
2325*4882a593Smuzhiyun 	[GCC_MMSS_GPLL0_CLK] = &gcc_mmss_gpll0_clk.clkr,
2326*4882a593Smuzhiyun 	[GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr,
2327*4882a593Smuzhiyun 	[GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
2328*4882a593Smuzhiyun 	[GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
2329*4882a593Smuzhiyun 	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
2330*4882a593Smuzhiyun 	[GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
2331*4882a593Smuzhiyun 	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
2332*4882a593Smuzhiyun 	[GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
2333*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
2334*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
2335*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
2336*4882a593Smuzhiyun 	[GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
2337*4882a593Smuzhiyun 	[GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
2338*4882a593Smuzhiyun 	[GCC_RX0_USB2_CLKREF_CLK] = &gcc_rx0_usb2_clkref_clk.clkr,
2339*4882a593Smuzhiyun 	[GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
2340*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
2341*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
2342*4882a593Smuzhiyun 	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
2343*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
2344*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
2345*4882a593Smuzhiyun 	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
2346*4882a593Smuzhiyun 	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
2347*4882a593Smuzhiyun 	[GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
2348*4882a593Smuzhiyun 	[GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
2349*4882a593Smuzhiyun 	[GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
2350*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
2351*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
2352*4882a593Smuzhiyun 	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
2353*4882a593Smuzhiyun 	[GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
2354*4882a593Smuzhiyun 	[GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
2355*4882a593Smuzhiyun 	[GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
2356*4882a593Smuzhiyun 	[GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
2357*4882a593Smuzhiyun 	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
2358*4882a593Smuzhiyun 	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
2359*4882a593Smuzhiyun 	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
2360*4882a593Smuzhiyun 	[GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
2361*4882a593Smuzhiyun 	[GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
2362*4882a593Smuzhiyun 	[GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
2363*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
2364*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
2365*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
2366*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
2367*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
2368*4882a593Smuzhiyun 	[GPLL0_EARLY] = &gpll0_early.clkr,
2369*4882a593Smuzhiyun 	[GPLL1] = &gpll1.clkr,
2370*4882a593Smuzhiyun 	[GPLL1_EARLY] = &gpll1_early.clkr,
2371*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
2372*4882a593Smuzhiyun 	[GPLL4_EARLY] = &gpll4_early.clkr,
2373*4882a593Smuzhiyun 	[HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
2374*4882a593Smuzhiyun 	[HMSS_GPLL4_CLK_SRC] = &hmss_gpll4_clk_src.clkr,
2375*4882a593Smuzhiyun 	[HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
2376*4882a593Smuzhiyun 	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
2377*4882a593Smuzhiyun 	[QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
2378*4882a593Smuzhiyun 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
2379*4882a593Smuzhiyun 	[SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
2380*4882a593Smuzhiyun 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
2381*4882a593Smuzhiyun 	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
2382*4882a593Smuzhiyun 	[UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
2383*4882a593Smuzhiyun 	[UFS_PHY_AUX_CLK_SRC] = &ufs_phy_aux_clk_src.clkr,
2384*4882a593Smuzhiyun 	[UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr,
2385*4882a593Smuzhiyun 	[USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
2386*4882a593Smuzhiyun 	[USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
2387*4882a593Smuzhiyun 	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
2388*4882a593Smuzhiyun 	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
2389*4882a593Smuzhiyun 	[USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
2390*4882a593Smuzhiyun };
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun static struct gdsc *gcc_sdm660_gdscs[] = {
2393*4882a593Smuzhiyun 	[UFS_GDSC] = &ufs_gdsc,
2394*4882a593Smuzhiyun 	[USB_30_GDSC] = &usb_30_gdsc,
2395*4882a593Smuzhiyun 	[PCIE_0_GDSC] = &pcie_0_gdsc,
2396*4882a593Smuzhiyun };
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun static const struct qcom_reset_map gcc_sdm660_resets[] = {
2399*4882a593Smuzhiyun 	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
2400*4882a593Smuzhiyun 	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
2401*4882a593Smuzhiyun 	[GCC_UFS_BCR] = { 0x75000 },
2402*4882a593Smuzhiyun 	[GCC_USB3_DP_PHY_BCR] = { 0x50028 },
2403*4882a593Smuzhiyun 	[GCC_USB3_PHY_BCR] = { 0x50020 },
2404*4882a593Smuzhiyun 	[GCC_USB3PHY_PHY_BCR] = { 0x50024 },
2405*4882a593Smuzhiyun 	[GCC_USB_20_BCR] = { 0x2f000 },
2406*4882a593Smuzhiyun 	[GCC_USB_30_BCR] = { 0xf000 },
2407*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
2408*4882a593Smuzhiyun 	[GCC_MSS_RESTART] = { 0x79000 },
2409*4882a593Smuzhiyun };
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun static const struct regmap_config gcc_sdm660_regmap_config = {
2412*4882a593Smuzhiyun 	.reg_bits	= 32,
2413*4882a593Smuzhiyun 	.reg_stride	= 4,
2414*4882a593Smuzhiyun 	.val_bits	= 32,
2415*4882a593Smuzhiyun 	.max_register	= 0x94000,
2416*4882a593Smuzhiyun 	.fast_io	= true,
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_sdm660_desc = {
2420*4882a593Smuzhiyun 	.config = &gcc_sdm660_regmap_config,
2421*4882a593Smuzhiyun 	.clks = gcc_sdm660_clocks,
2422*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_sdm660_clocks),
2423*4882a593Smuzhiyun 	.resets = gcc_sdm660_resets,
2424*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_sdm660_resets),
2425*4882a593Smuzhiyun 	.gdscs = gcc_sdm660_gdscs,
2426*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_sdm660_gdscs),
2427*4882a593Smuzhiyun 	.clk_hws = gcc_sdm660_hws,
2428*4882a593Smuzhiyun 	.num_clk_hws = ARRAY_SIZE(gcc_sdm660_hws),
2429*4882a593Smuzhiyun };
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun static const struct of_device_id gcc_sdm660_match_table[] = {
2432*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-sdm630" },
2433*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-sdm660" },
2434*4882a593Smuzhiyun 	{ }
2435*4882a593Smuzhiyun };
2436*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_sdm660_match_table);
2437*4882a593Smuzhiyun 
gcc_sdm660_probe(struct platform_device * pdev)2438*4882a593Smuzhiyun static int gcc_sdm660_probe(struct platform_device *pdev)
2439*4882a593Smuzhiyun {
2440*4882a593Smuzhiyun 	int ret;
2441*4882a593Smuzhiyun 	struct regmap *regmap;
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gcc_sdm660_desc);
2444*4882a593Smuzhiyun 	if (IS_ERR(regmap))
2445*4882a593Smuzhiyun 		return PTR_ERR(regmap);
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 	/*
2448*4882a593Smuzhiyun 	 * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
2449*4882a593Smuzhiyun 	 * turned off by hardware during certain apps low power modes.
2450*4882a593Smuzhiyun 	 */
2451*4882a593Smuzhiyun 	ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
2452*4882a593Smuzhiyun 	if (ret)
2453*4882a593Smuzhiyun 		return ret;
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gcc_sdm660_desc, regmap);
2456*4882a593Smuzhiyun }
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun static struct platform_driver gcc_sdm660_driver = {
2459*4882a593Smuzhiyun 	.probe		= gcc_sdm660_probe,
2460*4882a593Smuzhiyun 	.driver		= {
2461*4882a593Smuzhiyun 		.name	= "gcc-sdm660",
2462*4882a593Smuzhiyun 		.of_match_table = gcc_sdm660_match_table,
2463*4882a593Smuzhiyun 	},
2464*4882a593Smuzhiyun };
2465*4882a593Smuzhiyun 
gcc_sdm660_init(void)2466*4882a593Smuzhiyun static int __init gcc_sdm660_init(void)
2467*4882a593Smuzhiyun {
2468*4882a593Smuzhiyun 	return platform_driver_register(&gcc_sdm660_driver);
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun core_initcall_sync(gcc_sdm660_init);
2471*4882a593Smuzhiyun 
gcc_sdm660_exit(void)2472*4882a593Smuzhiyun static void __exit gcc_sdm660_exit(void)
2473*4882a593Smuzhiyun {
2474*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_sdm660_driver);
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun module_exit(gcc_sdm660_exit);
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2479*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GCC sdm660 Driver");
2480