xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-sc7180.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-sc7180.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "clk-alpha-pll.h"
17*4882a593Smuzhiyun #include "clk-branch.h"
18*4882a593Smuzhiyun #include "clk-rcg.h"
19*4882a593Smuzhiyun #include "clk-regmap.h"
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "gdsc.h"
22*4882a593Smuzhiyun #include "reset.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun enum {
25*4882a593Smuzhiyun 	P_BI_TCXO,
26*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
27*4882a593Smuzhiyun 	P_GPLL0_OUT_EVEN,
28*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
29*4882a593Smuzhiyun 	P_GPLL1_OUT_MAIN,
30*4882a593Smuzhiyun 	P_GPLL4_OUT_MAIN,
31*4882a593Smuzhiyun 	P_GPLL6_OUT_MAIN,
32*4882a593Smuzhiyun 	P_GPLL7_OUT_MAIN,
33*4882a593Smuzhiyun 	P_SLEEP_CLK,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static struct clk_alpha_pll gpll0 = {
37*4882a593Smuzhiyun 	.offset = 0x0,
38*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
39*4882a593Smuzhiyun 	.clkr = {
40*4882a593Smuzhiyun 		.enable_reg = 0x52010,
41*4882a593Smuzhiyun 		.enable_mask = BIT(0),
42*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
43*4882a593Smuzhiyun 			.name = "gpll0",
44*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
45*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
46*4882a593Smuzhiyun 				.name = "bi_tcxo",
47*4882a593Smuzhiyun 			},
48*4882a593Smuzhiyun 			.num_parents = 1,
49*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
50*4882a593Smuzhiyun 		},
51*4882a593Smuzhiyun 	},
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const struct clk_div_table post_div_table_gpll0_out_even[] = {
55*4882a593Smuzhiyun 	{ 0x1, 2 },
56*4882a593Smuzhiyun 	{ }
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_even = {
60*4882a593Smuzhiyun 	.offset = 0x0,
61*4882a593Smuzhiyun 	.post_div_shift = 8,
62*4882a593Smuzhiyun 	.post_div_table = post_div_table_gpll0_out_even,
63*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
64*4882a593Smuzhiyun 	.width = 4,
65*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
66*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
67*4882a593Smuzhiyun 		.name = "gpll0_out_even",
68*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
69*4882a593Smuzhiyun 			.hw = &gpll0.clkr.hw,
70*4882a593Smuzhiyun 		},
71*4882a593Smuzhiyun 		.num_parents = 1,
72*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static struct clk_fixed_factor gcc_pll0_main_div_cdiv = {
77*4882a593Smuzhiyun 	.mult = 1,
78*4882a593Smuzhiyun 	.div = 2,
79*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
80*4882a593Smuzhiyun 		.name = "gcc_pll0_main_div_cdiv",
81*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
82*4882a593Smuzhiyun 			.hw = &gpll0.clkr.hw,
83*4882a593Smuzhiyun 		},
84*4882a593Smuzhiyun 		.num_parents = 1,
85*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct clk_alpha_pll gpll1 = {
90*4882a593Smuzhiyun 	.offset = 0x01000,
91*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
92*4882a593Smuzhiyun 	.clkr = {
93*4882a593Smuzhiyun 		.enable_reg = 0x52010,
94*4882a593Smuzhiyun 		.enable_mask = BIT(1),
95*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
96*4882a593Smuzhiyun 			.name = "gpll1",
97*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
98*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
99*4882a593Smuzhiyun 				.name = "bi_tcxo",
100*4882a593Smuzhiyun 			},
101*4882a593Smuzhiyun 			.num_parents = 1,
102*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
103*4882a593Smuzhiyun 		},
104*4882a593Smuzhiyun 	},
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static struct clk_alpha_pll gpll4 = {
108*4882a593Smuzhiyun 	.offset = 0x76000,
109*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
110*4882a593Smuzhiyun 	.clkr = {
111*4882a593Smuzhiyun 		.enable_reg = 0x52010,
112*4882a593Smuzhiyun 		.enable_mask = BIT(4),
113*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
114*4882a593Smuzhiyun 			.name = "gpll4",
115*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
116*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
117*4882a593Smuzhiyun 				.name = "bi_tcxo",
118*4882a593Smuzhiyun 			},
119*4882a593Smuzhiyun 			.num_parents = 1,
120*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
121*4882a593Smuzhiyun 		},
122*4882a593Smuzhiyun 	},
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static struct clk_alpha_pll gpll6 = {
126*4882a593Smuzhiyun 	.offset = 0x13000,
127*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
128*4882a593Smuzhiyun 	.clkr = {
129*4882a593Smuzhiyun 		.enable_reg = 0x52010,
130*4882a593Smuzhiyun 		.enable_mask = BIT(6),
131*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
132*4882a593Smuzhiyun 			.name = "gpll6",
133*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
134*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
135*4882a593Smuzhiyun 				.name = "bi_tcxo",
136*4882a593Smuzhiyun 			},
137*4882a593Smuzhiyun 			.num_parents = 1,
138*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
139*4882a593Smuzhiyun 		},
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct clk_alpha_pll gpll7 = {
144*4882a593Smuzhiyun 	.offset = 0x27000,
145*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
146*4882a593Smuzhiyun 	.clkr = {
147*4882a593Smuzhiyun 		.enable_reg = 0x52010,
148*4882a593Smuzhiyun 		.enable_mask = BIT(7),
149*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
150*4882a593Smuzhiyun 			.name = "gpll7",
151*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
152*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
153*4882a593Smuzhiyun 				.name = "bi_tcxo",
154*4882a593Smuzhiyun 			},
155*4882a593Smuzhiyun 			.num_parents = 1,
156*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
157*4882a593Smuzhiyun 		},
158*4882a593Smuzhiyun 	},
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_0[] = {
162*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
163*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
164*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
165*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_0[] = {
169*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
170*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
171*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
172*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_0_ao[] = {
176*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
177*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
178*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
179*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_1[] = {
183*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
184*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
185*4882a593Smuzhiyun 	{ P_GPLL6_OUT_MAIN, 2 },
186*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
187*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_1[] = {
191*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
192*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
193*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
194*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
195*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_2[] = {
199*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
200*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
201*4882a593Smuzhiyun 	{ P_GPLL1_OUT_MAIN, 4 },
202*4882a593Smuzhiyun 	{ P_GPLL4_OUT_MAIN, 5 },
203*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
204*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_2[] = {
208*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
209*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
210*4882a593Smuzhiyun 	{ .hw = &gpll1.clkr.hw },
211*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
212*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
213*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_3[] = {
217*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
218*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
219*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_3[] = {
223*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
224*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
225*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_4[] = {
229*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
230*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
231*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
232*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
233*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_4[] = {
237*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
238*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
239*4882a593Smuzhiyun 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
240*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
241*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_5[] = {
245*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
246*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
247*4882a593Smuzhiyun 	{ P_GPLL7_OUT_MAIN, 3 },
248*4882a593Smuzhiyun 	{ P_GPLL0_OUT_EVEN, 6 },
249*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_5[] = {
253*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
254*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
255*4882a593Smuzhiyun 	{ .hw = &gpll7.clkr.hw },
256*4882a593Smuzhiyun 	{ .hw = &gpll0_out_even.clkr.hw },
257*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_6[] = {
261*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
262*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
263*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
264*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static const struct clk_parent_data gcc_parent_data_6[] = {
268*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
269*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
270*4882a593Smuzhiyun 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
271*4882a593Smuzhiyun 	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
275*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
276*4882a593Smuzhiyun 	{ }
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
280*4882a593Smuzhiyun 	.cmd_rcgr = 0x48014,
281*4882a593Smuzhiyun 	.mnd_width = 0,
282*4882a593Smuzhiyun 	.hid_width = 5,
283*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
284*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
285*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
286*4882a593Smuzhiyun 		.name = "gcc_cpuss_ahb_clk_src",
287*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0_ao,
288*4882a593Smuzhiyun 		.num_parents = 4,
289*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
290*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
291*4882a593Smuzhiyun 		},
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
295*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
296*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
297*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
298*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
299*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0),
300*4882a593Smuzhiyun 	{ }
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp1_clk_src = {
304*4882a593Smuzhiyun 	.cmd_rcgr = 0x64004,
305*4882a593Smuzhiyun 	.mnd_width = 8,
306*4882a593Smuzhiyun 	.hid_width = 5,
307*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_4,
308*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_clk_src,
309*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
310*4882a593Smuzhiyun 		.name = "gcc_gp1_clk_src",
311*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_4,
312*4882a593Smuzhiyun 		.num_parents = 5,
313*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
314*4882a593Smuzhiyun 	},
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp2_clk_src = {
318*4882a593Smuzhiyun 	.cmd_rcgr = 0x65004,
319*4882a593Smuzhiyun 	.mnd_width = 8,
320*4882a593Smuzhiyun 	.hid_width = 5,
321*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_4,
322*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_clk_src,
323*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
324*4882a593Smuzhiyun 		.name = "gcc_gp2_clk_src",
325*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_4,
326*4882a593Smuzhiyun 		.num_parents = 5,
327*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun static struct clk_rcg2 gcc_gp3_clk_src = {
332*4882a593Smuzhiyun 	.cmd_rcgr = 0x66004,
333*4882a593Smuzhiyun 	.mnd_width = 8,
334*4882a593Smuzhiyun 	.hid_width = 5,
335*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_4,
336*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_clk_src,
337*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
338*4882a593Smuzhiyun 		.name = "gcc_gp3_clk_src",
339*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_4,
340*4882a593Smuzhiyun 		.num_parents = 5,
341*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
342*4882a593Smuzhiyun 	},
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
346*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
347*4882a593Smuzhiyun 	F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
348*4882a593Smuzhiyun 	{ }
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static struct clk_rcg2 gcc_pdm2_clk_src = {
352*4882a593Smuzhiyun 	.cmd_rcgr = 0x33010,
353*4882a593Smuzhiyun 	.mnd_width = 0,
354*4882a593Smuzhiyun 	.hid_width = 5,
355*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
356*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pdm2_clk_src,
357*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
358*4882a593Smuzhiyun 		.name = "gcc_pdm2_clk_src",
359*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
360*4882a593Smuzhiyun 		.num_parents = 4,
361*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
362*4882a593Smuzhiyun 	},
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
366*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
367*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
368*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
369*4882a593Smuzhiyun 	{ }
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static struct clk_rcg2 gcc_qspi_core_clk_src = {
373*4882a593Smuzhiyun 	.cmd_rcgr = 0x4b00c,
374*4882a593Smuzhiyun 	.mnd_width = 0,
375*4882a593Smuzhiyun 	.hid_width = 5,
376*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
377*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qspi_core_clk_src,
378*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
379*4882a593Smuzhiyun 		.name = "gcc_qspi_core_clk_src",
380*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_2,
381*4882a593Smuzhiyun 		.num_parents = 6,
382*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
383*4882a593Smuzhiyun 	},
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
387*4882a593Smuzhiyun 	F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
388*4882a593Smuzhiyun 	F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
389*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
390*4882a593Smuzhiyun 	F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
391*4882a593Smuzhiyun 	F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
392*4882a593Smuzhiyun 	F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
393*4882a593Smuzhiyun 	F(51200000, P_GPLL6_OUT_MAIN, 7.5, 0, 0),
394*4882a593Smuzhiyun 	F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
395*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
396*4882a593Smuzhiyun 	F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
397*4882a593Smuzhiyun 	F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
398*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
399*4882a593Smuzhiyun 	F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
400*4882a593Smuzhiyun 	F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
401*4882a593Smuzhiyun 	F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
402*4882a593Smuzhiyun 	F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
403*4882a593Smuzhiyun 	F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
404*4882a593Smuzhiyun 	{ }
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
408*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s0_clk_src",
409*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
410*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
411*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
415*4882a593Smuzhiyun 	.cmd_rcgr = 0x17034,
416*4882a593Smuzhiyun 	.mnd_width = 16,
417*4882a593Smuzhiyun 	.hid_width = 5,
418*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
419*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
420*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
424*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s1_clk_src",
425*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
426*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
427*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
431*4882a593Smuzhiyun 	.cmd_rcgr = 0x17164,
432*4882a593Smuzhiyun 	.mnd_width = 16,
433*4882a593Smuzhiyun 	.hid_width = 5,
434*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
435*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
436*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
440*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s2_clk_src",
441*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
442*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
443*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
447*4882a593Smuzhiyun 	.cmd_rcgr = 0x17294,
448*4882a593Smuzhiyun 	.mnd_width = 16,
449*4882a593Smuzhiyun 	.hid_width = 5,
450*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
451*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
452*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
456*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s3_clk_src",
457*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
458*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
459*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
463*4882a593Smuzhiyun 	.cmd_rcgr = 0x173c4,
464*4882a593Smuzhiyun 	.mnd_width = 16,
465*4882a593Smuzhiyun 	.hid_width = 5,
466*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
467*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
468*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
472*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s4_clk_src",
473*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
474*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
475*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
479*4882a593Smuzhiyun 	.cmd_rcgr = 0x174f4,
480*4882a593Smuzhiyun 	.mnd_width = 16,
481*4882a593Smuzhiyun 	.hid_width = 5,
482*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
483*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
484*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
488*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap0_s5_clk_src",
489*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
490*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
491*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
495*4882a593Smuzhiyun 	.cmd_rcgr = 0x17624,
496*4882a593Smuzhiyun 	.mnd_width = 16,
497*4882a593Smuzhiyun 	.hid_width = 5,
498*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
499*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
500*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
504*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s0_clk_src",
505*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
506*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
507*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
511*4882a593Smuzhiyun 	.cmd_rcgr = 0x18018,
512*4882a593Smuzhiyun 	.mnd_width = 16,
513*4882a593Smuzhiyun 	.hid_width = 5,
514*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
515*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
516*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
520*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s1_clk_src",
521*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
522*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
523*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
527*4882a593Smuzhiyun 	.cmd_rcgr = 0x18148,
528*4882a593Smuzhiyun 	.mnd_width = 16,
529*4882a593Smuzhiyun 	.hid_width = 5,
530*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
531*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
532*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
536*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s2_clk_src",
537*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
538*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
539*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
543*4882a593Smuzhiyun 	.cmd_rcgr = 0x18278,
544*4882a593Smuzhiyun 	.mnd_width = 16,
545*4882a593Smuzhiyun 	.hid_width = 5,
546*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
547*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
548*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
552*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s3_clk_src",
553*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
554*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
555*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
559*4882a593Smuzhiyun 	.cmd_rcgr = 0x183a8,
560*4882a593Smuzhiyun 	.mnd_width = 16,
561*4882a593Smuzhiyun 	.hid_width = 5,
562*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
563*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
564*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
568*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s4_clk_src",
569*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
570*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
571*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
575*4882a593Smuzhiyun 	.cmd_rcgr = 0x184d8,
576*4882a593Smuzhiyun 	.mnd_width = 16,
577*4882a593Smuzhiyun 	.hid_width = 5,
578*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
579*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
580*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
584*4882a593Smuzhiyun 	.name = "gcc_qupv3_wrap1_s5_clk_src",
585*4882a593Smuzhiyun 	.parent_data = gcc_parent_data_1,
586*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
587*4882a593Smuzhiyun 	.ops = &clk_rcg2_ops,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
591*4882a593Smuzhiyun 	.cmd_rcgr = 0x18608,
592*4882a593Smuzhiyun 	.mnd_width = 16,
593*4882a593Smuzhiyun 	.hid_width = 5,
594*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
595*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
596*4882a593Smuzhiyun 	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
601*4882a593Smuzhiyun 	F(144000, P_BI_TCXO, 16, 3, 25),
602*4882a593Smuzhiyun 	F(400000, P_BI_TCXO, 12, 1, 4),
603*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
604*4882a593Smuzhiyun 	F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
605*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
606*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
607*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
608*4882a593Smuzhiyun 	F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
609*4882a593Smuzhiyun 	F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
610*4882a593Smuzhiyun 	{ }
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
614*4882a593Smuzhiyun 	.cmd_rcgr = 0x12028,
615*4882a593Smuzhiyun 	.mnd_width = 8,
616*4882a593Smuzhiyun 	.hid_width = 5,
617*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
618*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
619*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
620*4882a593Smuzhiyun 		.name = "gcc_sdcc1_apps_clk_src",
621*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_1,
622*4882a593Smuzhiyun 		.num_parents = 5,
623*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
624*4882a593Smuzhiyun 	},
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
628*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
629*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
630*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
631*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
632*4882a593Smuzhiyun 	{ }
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
636*4882a593Smuzhiyun 	.cmd_rcgr = 0x12010,
637*4882a593Smuzhiyun 	.mnd_width = 0,
638*4882a593Smuzhiyun 	.hid_width = 5,
639*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
640*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
641*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
642*4882a593Smuzhiyun 		.name = "gcc_sdcc1_ice_core_clk_src",
643*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
644*4882a593Smuzhiyun 		.num_parents = 4,
645*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
646*4882a593Smuzhiyun 	},
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
650*4882a593Smuzhiyun 	F(400000, P_BI_TCXO, 12, 1, 4),
651*4882a593Smuzhiyun 	F(9600000, P_BI_TCXO, 2, 0, 0),
652*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
653*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
654*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
655*4882a593Smuzhiyun 	F(202000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
656*4882a593Smuzhiyun 	{ }
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
660*4882a593Smuzhiyun 	.cmd_rcgr = 0x1400c,
661*4882a593Smuzhiyun 	.mnd_width = 8,
662*4882a593Smuzhiyun 	.hid_width = 5,
663*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_5,
664*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
665*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
666*4882a593Smuzhiyun 		.name = "gcc_sdcc2_apps_clk_src",
667*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_5,
668*4882a593Smuzhiyun 		.num_parents = 5,
669*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
670*4882a593Smuzhiyun 	},
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
674*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
675*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
676*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
677*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
678*4882a593Smuzhiyun 	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
679*4882a593Smuzhiyun 	{ }
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
683*4882a593Smuzhiyun 	.cmd_rcgr = 0x77020,
684*4882a593Smuzhiyun 	.mnd_width = 8,
685*4882a593Smuzhiyun 	.hid_width = 5,
686*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
687*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
688*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
689*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_axi_clk_src",
690*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
691*4882a593Smuzhiyun 		.num_parents = 4,
692*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
693*4882a593Smuzhiyun 	},
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
697*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
698*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
699*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
700*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
701*4882a593Smuzhiyun 	{ }
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
705*4882a593Smuzhiyun 	.cmd_rcgr = 0x77048,
706*4882a593Smuzhiyun 	.mnd_width = 0,
707*4882a593Smuzhiyun 	.hid_width = 5,
708*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
709*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
710*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
711*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_ice_core_clk_src",
712*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
713*4882a593Smuzhiyun 		.num_parents = 4,
714*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
715*4882a593Smuzhiyun 	},
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
719*4882a593Smuzhiyun 	F(9600000, P_BI_TCXO, 2, 0, 0),
720*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
721*4882a593Smuzhiyun 	{ }
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
725*4882a593Smuzhiyun 	.cmd_rcgr = 0x77098,
726*4882a593Smuzhiyun 	.mnd_width = 0,
727*4882a593Smuzhiyun 	.hid_width = 5,
728*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_3,
729*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
730*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
731*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_phy_aux_clk_src",
732*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_3,
733*4882a593Smuzhiyun 		.num_parents = 3,
734*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
735*4882a593Smuzhiyun 	},
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
739*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
740*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
741*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
742*4882a593Smuzhiyun 	{ }
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
746*4882a593Smuzhiyun 	.cmd_rcgr = 0x77060,
747*4882a593Smuzhiyun 	.mnd_width = 0,
748*4882a593Smuzhiyun 	.hid_width = 5,
749*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
750*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
751*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
752*4882a593Smuzhiyun 		.name = "gcc_ufs_phy_unipro_core_clk_src",
753*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
754*4882a593Smuzhiyun 		.num_parents = 4,
755*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
756*4882a593Smuzhiyun 	},
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
760*4882a593Smuzhiyun 	F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
761*4882a593Smuzhiyun 	F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
762*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
763*4882a593Smuzhiyun 	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
764*4882a593Smuzhiyun 	{ }
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
768*4882a593Smuzhiyun 	.cmd_rcgr = 0xf01c,
769*4882a593Smuzhiyun 	.mnd_width = 8,
770*4882a593Smuzhiyun 	.hid_width = 5,
771*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
772*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
773*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
774*4882a593Smuzhiyun 		.name = "gcc_usb30_prim_master_clk_src",
775*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
776*4882a593Smuzhiyun 		.num_parents = 4,
777*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
778*4882a593Smuzhiyun 	},
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
782*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
783*4882a593Smuzhiyun 	F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
784*4882a593Smuzhiyun 	{ }
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
788*4882a593Smuzhiyun 	.cmd_rcgr = 0xf034,
789*4882a593Smuzhiyun 	.mnd_width = 0,
790*4882a593Smuzhiyun 	.hid_width = 5,
791*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
792*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
793*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
794*4882a593Smuzhiyun 		.name = "gcc_usb30_prim_mock_utmi_clk_src",
795*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_0,
796*4882a593Smuzhiyun 		.num_parents = 4,
797*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
798*4882a593Smuzhiyun 	},
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb3_prim_phy_aux_clk_src[] = {
802*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
803*4882a593Smuzhiyun 	{ }
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
807*4882a593Smuzhiyun 	.cmd_rcgr = 0xf060,
808*4882a593Smuzhiyun 	.mnd_width = 0,
809*4882a593Smuzhiyun 	.hid_width = 5,
810*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_6,
811*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src,
812*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
813*4882a593Smuzhiyun 		.name = "gcc_usb3_prim_phy_aux_clk_src",
814*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_6,
815*4882a593Smuzhiyun 		.num_parents = 4,
816*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
817*4882a593Smuzhiyun 	},
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sec_ctrl_clk_src[] = {
821*4882a593Smuzhiyun 	F(4800000, P_BI_TCXO, 4, 0, 0),
822*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
823*4882a593Smuzhiyun 	{ }
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun static struct clk_rcg2 gcc_sec_ctrl_clk_src = {
827*4882a593Smuzhiyun 	.cmd_rcgr = 0x3d030,
828*4882a593Smuzhiyun 	.mnd_width = 0,
829*4882a593Smuzhiyun 	.hid_width = 5,
830*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_3,
831*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sec_ctrl_clk_src,
832*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
833*4882a593Smuzhiyun 		.name = "gcc_sec_ctrl_clk_src",
834*4882a593Smuzhiyun 		.parent_data = gcc_parent_data_3,
835*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
836*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
837*4882a593Smuzhiyun 	},
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
841*4882a593Smuzhiyun 	.halt_reg = 0x82024,
842*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
843*4882a593Smuzhiyun 	.hwcg_reg = 0x82024,
844*4882a593Smuzhiyun 	.hwcg_bit = 1,
845*4882a593Smuzhiyun 	.clkr = {
846*4882a593Smuzhiyun 		.enable_reg = 0x82024,
847*4882a593Smuzhiyun 		.enable_mask = BIT(0),
848*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
849*4882a593Smuzhiyun 			.name = "gcc_aggre_ufs_phy_axi_clk",
850*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
851*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_axi_clk_src.clkr.hw,
852*4882a593Smuzhiyun 			},
853*4882a593Smuzhiyun 			.num_parents = 1,
854*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
855*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
856*4882a593Smuzhiyun 		},
857*4882a593Smuzhiyun 	},
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
861*4882a593Smuzhiyun 	.halt_reg = 0x8201c,
862*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
863*4882a593Smuzhiyun 	.clkr = {
864*4882a593Smuzhiyun 		.enable_reg = 0x8201c,
865*4882a593Smuzhiyun 		.enable_mask = BIT(0),
866*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
867*4882a593Smuzhiyun 			.name = "gcc_aggre_usb3_prim_axi_clk",
868*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
869*4882a593Smuzhiyun 				.hw = &gcc_usb30_prim_master_clk_src.clkr.hw,
870*4882a593Smuzhiyun 			},
871*4882a593Smuzhiyun 			.num_parents = 1,
872*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
873*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
874*4882a593Smuzhiyun 		},
875*4882a593Smuzhiyun 	},
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
879*4882a593Smuzhiyun 	.halt_reg = 0x38004,
880*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
881*4882a593Smuzhiyun 	.hwcg_reg = 0x38004,
882*4882a593Smuzhiyun 	.hwcg_bit = 1,
883*4882a593Smuzhiyun 	.clkr = {
884*4882a593Smuzhiyun 		.enable_reg = 0x52000,
885*4882a593Smuzhiyun 		.enable_mask = BIT(10),
886*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
887*4882a593Smuzhiyun 			.name = "gcc_boot_rom_ahb_clk",
888*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
889*4882a593Smuzhiyun 		},
890*4882a593Smuzhiyun 	},
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun static struct clk_branch gcc_camera_ahb_clk = {
894*4882a593Smuzhiyun 	.halt_reg = 0xb008,
895*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
896*4882a593Smuzhiyun 	.hwcg_reg = 0xb008,
897*4882a593Smuzhiyun 	.hwcg_bit = 1,
898*4882a593Smuzhiyun 	.clkr = {
899*4882a593Smuzhiyun 		.enable_reg = 0xb008,
900*4882a593Smuzhiyun 		.enable_mask = BIT(0),
901*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
902*4882a593Smuzhiyun 			.name = "gcc_camera_ahb_clk",
903*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
904*4882a593Smuzhiyun 		},
905*4882a593Smuzhiyun 	},
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun static struct clk_branch gcc_camera_hf_axi_clk = {
909*4882a593Smuzhiyun 	.halt_reg = 0xb020,
910*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
911*4882a593Smuzhiyun 	.clkr = {
912*4882a593Smuzhiyun 		.enable_reg = 0xb020,
913*4882a593Smuzhiyun 		.enable_mask = BIT(0),
914*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
915*4882a593Smuzhiyun 			.name = "gcc_camera_hf_axi_clk",
916*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
917*4882a593Smuzhiyun 		},
918*4882a593Smuzhiyun 	},
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun static struct clk_branch gcc_camera_throttle_hf_axi_clk = {
922*4882a593Smuzhiyun 	.halt_reg = 0xb080,
923*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
924*4882a593Smuzhiyun 	.hwcg_reg = 0xb080,
925*4882a593Smuzhiyun 	.hwcg_bit = 1,
926*4882a593Smuzhiyun 	.clkr = {
927*4882a593Smuzhiyun 		.enable_reg = 0xb080,
928*4882a593Smuzhiyun 		.enable_mask = BIT(0),
929*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
930*4882a593Smuzhiyun 			.name = "gcc_camera_throttle_hf_axi_clk",
931*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
932*4882a593Smuzhiyun 		},
933*4882a593Smuzhiyun 	},
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun static struct clk_branch gcc_camera_xo_clk = {
937*4882a593Smuzhiyun 	.halt_reg = 0xb02c,
938*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
939*4882a593Smuzhiyun 	.clkr = {
940*4882a593Smuzhiyun 		.enable_reg = 0xb02c,
941*4882a593Smuzhiyun 		.enable_mask = BIT(0),
942*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
943*4882a593Smuzhiyun 			.name = "gcc_camera_xo_clk",
944*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
945*4882a593Smuzhiyun 		},
946*4882a593Smuzhiyun 	},
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static struct clk_branch gcc_ce1_ahb_clk = {
950*4882a593Smuzhiyun 	.halt_reg = 0x4100c,
951*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
952*4882a593Smuzhiyun 	.hwcg_reg = 0x4100c,
953*4882a593Smuzhiyun 	.hwcg_bit = 1,
954*4882a593Smuzhiyun 	.clkr = {
955*4882a593Smuzhiyun 		.enable_reg = 0x52000,
956*4882a593Smuzhiyun 		.enable_mask = BIT(3),
957*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
958*4882a593Smuzhiyun 			.name = "gcc_ce1_ahb_clk",
959*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
960*4882a593Smuzhiyun 		},
961*4882a593Smuzhiyun 	},
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun static struct clk_branch gcc_ce1_axi_clk = {
965*4882a593Smuzhiyun 	.halt_reg = 0x41008,
966*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
967*4882a593Smuzhiyun 	.clkr = {
968*4882a593Smuzhiyun 		.enable_reg = 0x52000,
969*4882a593Smuzhiyun 		.enable_mask = BIT(4),
970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
971*4882a593Smuzhiyun 			.name = "gcc_ce1_axi_clk",
972*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
973*4882a593Smuzhiyun 		},
974*4882a593Smuzhiyun 	},
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun static struct clk_branch gcc_ce1_clk = {
978*4882a593Smuzhiyun 	.halt_reg = 0x41004,
979*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
980*4882a593Smuzhiyun 	.clkr = {
981*4882a593Smuzhiyun 		.enable_reg = 0x52000,
982*4882a593Smuzhiyun 		.enable_mask = BIT(5),
983*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
984*4882a593Smuzhiyun 			.name = "gcc_ce1_clk",
985*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
986*4882a593Smuzhiyun 		},
987*4882a593Smuzhiyun 	},
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
991*4882a593Smuzhiyun 	.halt_reg = 0x502c,
992*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
993*4882a593Smuzhiyun 	.clkr = {
994*4882a593Smuzhiyun 		.enable_reg = 0x502c,
995*4882a593Smuzhiyun 		.enable_mask = BIT(0),
996*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
997*4882a593Smuzhiyun 			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
998*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
999*4882a593Smuzhiyun 				.hw = &gcc_usb30_prim_master_clk_src.clkr.hw,
1000*4882a593Smuzhiyun 			},
1001*4882a593Smuzhiyun 			.num_parents = 1,
1002*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1003*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1004*4882a593Smuzhiyun 		},
1005*4882a593Smuzhiyun 	},
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun /* For CPUSS functionality the AHB clock needs to be left enabled */
1009*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_ahb_clk = {
1010*4882a593Smuzhiyun 	.halt_reg = 0x48000,
1011*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1012*4882a593Smuzhiyun 	.clkr = {
1013*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1014*4882a593Smuzhiyun 		.enable_mask = BIT(21),
1015*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1016*4882a593Smuzhiyun 			.name = "gcc_cpuss_ahb_clk",
1017*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1018*4882a593Smuzhiyun 				.hw = &gcc_cpuss_ahb_clk_src.clkr.hw,
1019*4882a593Smuzhiyun 			},
1020*4882a593Smuzhiyun 			.num_parents = 1,
1021*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
1022*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1023*4882a593Smuzhiyun 		},
1024*4882a593Smuzhiyun 	},
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun static struct clk_branch gcc_cpuss_rbcpr_clk = {
1028*4882a593Smuzhiyun 	.halt_reg = 0x48008,
1029*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1030*4882a593Smuzhiyun 	.clkr = {
1031*4882a593Smuzhiyun 		.enable_reg = 0x48008,
1032*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1033*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1034*4882a593Smuzhiyun 			.name = "gcc_cpuss_rbcpr_clk",
1035*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1036*4882a593Smuzhiyun 		},
1037*4882a593Smuzhiyun 	},
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static struct clk_branch gcc_ddrss_gpu_axi_clk = {
1041*4882a593Smuzhiyun 	.halt_reg = 0x4452c,
1042*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
1043*4882a593Smuzhiyun 	.clkr = {
1044*4882a593Smuzhiyun 		.enable_reg = 0x4452c,
1045*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1046*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1047*4882a593Smuzhiyun 			.name = "gcc_ddrss_gpu_axi_clk",
1048*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1049*4882a593Smuzhiyun 		},
1050*4882a593Smuzhiyun 	},
1051*4882a593Smuzhiyun };
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static struct clk_branch gcc_disp_gpll0_clk_src = {
1054*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1055*4882a593Smuzhiyun 	.clkr = {
1056*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1057*4882a593Smuzhiyun 		.enable_mask = BIT(18),
1058*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1059*4882a593Smuzhiyun 			.name = "gcc_disp_gpll0_clk_src",
1060*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1061*4882a593Smuzhiyun 				.hw = &gpll0.clkr.hw,
1062*4882a593Smuzhiyun 			},
1063*4882a593Smuzhiyun 			.num_parents = 1,
1064*4882a593Smuzhiyun 			.ops = &clk_branch2_aon_ops,
1065*4882a593Smuzhiyun 		},
1066*4882a593Smuzhiyun 	},
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static struct clk_branch gcc_disp_gpll0_div_clk_src = {
1070*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1071*4882a593Smuzhiyun 	.clkr = {
1072*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1073*4882a593Smuzhiyun 		.enable_mask = BIT(19),
1074*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1075*4882a593Smuzhiyun 			.name = "gcc_disp_gpll0_div_clk_src",
1076*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1077*4882a593Smuzhiyun 				.hw = &gcc_pll0_main_div_cdiv.hw,
1078*4882a593Smuzhiyun 			},
1079*4882a593Smuzhiyun 			.num_parents = 1,
1080*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1081*4882a593Smuzhiyun 		},
1082*4882a593Smuzhiyun 	},
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun static struct clk_branch gcc_disp_hf_axi_clk = {
1086*4882a593Smuzhiyun 	.halt_reg = 0xb024,
1087*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1088*4882a593Smuzhiyun 	.clkr = {
1089*4882a593Smuzhiyun 		.enable_reg = 0xb024,
1090*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1091*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1092*4882a593Smuzhiyun 			.name = "gcc_disp_hf_axi_clk",
1093*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1094*4882a593Smuzhiyun 		},
1095*4882a593Smuzhiyun 	},
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun static struct clk_branch gcc_disp_throttle_hf_axi_clk = {
1099*4882a593Smuzhiyun 	.halt_reg = 0xb084,
1100*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1101*4882a593Smuzhiyun 	.hwcg_reg = 0xb084,
1102*4882a593Smuzhiyun 	.hwcg_bit = 1,
1103*4882a593Smuzhiyun 	.clkr = {
1104*4882a593Smuzhiyun 		.enable_reg = 0xb084,
1105*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1106*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1107*4882a593Smuzhiyun 			.name = "gcc_disp_throttle_hf_axi_clk",
1108*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1109*4882a593Smuzhiyun 		},
1110*4882a593Smuzhiyun 	},
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun static struct clk_branch gcc_disp_xo_clk = {
1114*4882a593Smuzhiyun 	.halt_reg = 0xb030,
1115*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1116*4882a593Smuzhiyun 	.clkr = {
1117*4882a593Smuzhiyun 		.enable_reg = 0xb030,
1118*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1119*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1120*4882a593Smuzhiyun 			.name = "gcc_disp_xo_clk",
1121*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1122*4882a593Smuzhiyun 		},
1123*4882a593Smuzhiyun 	},
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1127*4882a593Smuzhiyun 	.halt_reg = 0x64000,
1128*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1129*4882a593Smuzhiyun 	.clkr = {
1130*4882a593Smuzhiyun 		.enable_reg = 0x64000,
1131*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1132*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1133*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
1134*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1135*4882a593Smuzhiyun 				.hw = &gcc_gp1_clk_src.clkr.hw,
1136*4882a593Smuzhiyun 			},
1137*4882a593Smuzhiyun 			.num_parents = 1,
1138*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1139*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1140*4882a593Smuzhiyun 		},
1141*4882a593Smuzhiyun 	},
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1145*4882a593Smuzhiyun 	.halt_reg = 0x65000,
1146*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1147*4882a593Smuzhiyun 	.clkr = {
1148*4882a593Smuzhiyun 		.enable_reg = 0x65000,
1149*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1150*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1151*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
1152*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1153*4882a593Smuzhiyun 				.hw = &gcc_gp2_clk_src.clkr.hw,
1154*4882a593Smuzhiyun 			},
1155*4882a593Smuzhiyun 			.num_parents = 1,
1156*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1157*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1158*4882a593Smuzhiyun 		},
1159*4882a593Smuzhiyun 	},
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1163*4882a593Smuzhiyun 	.halt_reg = 0x66000,
1164*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1165*4882a593Smuzhiyun 	.clkr = {
1166*4882a593Smuzhiyun 		.enable_reg = 0x66000,
1167*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1168*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1169*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
1170*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1171*4882a593Smuzhiyun 				.hw = &gcc_gp3_clk_src.clkr.hw,
1172*4882a593Smuzhiyun 			},
1173*4882a593Smuzhiyun 			.num_parents = 1,
1174*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1175*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1176*4882a593Smuzhiyun 		},
1177*4882a593Smuzhiyun 	},
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_clk_src = {
1181*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1182*4882a593Smuzhiyun 	.clkr = {
1183*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1184*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1185*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1186*4882a593Smuzhiyun 			.name = "gcc_gpu_gpll0_clk_src",
1187*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1188*4882a593Smuzhiyun 				.hw = &gpll0.clkr.hw,
1189*4882a593Smuzhiyun 			},
1190*4882a593Smuzhiyun 			.num_parents = 1,
1191*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1192*4882a593Smuzhiyun 		},
1193*4882a593Smuzhiyun 	},
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
1197*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1198*4882a593Smuzhiyun 	.clkr = {
1199*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1200*4882a593Smuzhiyun 		.enable_mask = BIT(16),
1201*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1202*4882a593Smuzhiyun 			.name = "gcc_gpu_gpll0_div_clk_src",
1203*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1204*4882a593Smuzhiyun 				.hw = &gcc_pll0_main_div_cdiv.hw,
1205*4882a593Smuzhiyun 			},
1206*4882a593Smuzhiyun 			.num_parents = 1,
1207*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1208*4882a593Smuzhiyun 		},
1209*4882a593Smuzhiyun 	},
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
1213*4882a593Smuzhiyun 	.halt_reg = 0x7100c,
1214*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
1215*4882a593Smuzhiyun 	.clkr = {
1216*4882a593Smuzhiyun 		.enable_reg = 0x7100c,
1217*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1218*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1219*4882a593Smuzhiyun 			.name = "gcc_gpu_memnoc_gfx_clk",
1220*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1221*4882a593Smuzhiyun 		},
1222*4882a593Smuzhiyun 	},
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
1226*4882a593Smuzhiyun 	.halt_reg = 0x71018,
1227*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1228*4882a593Smuzhiyun 	.clkr = {
1229*4882a593Smuzhiyun 		.enable_reg = 0x71018,
1230*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1231*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1232*4882a593Smuzhiyun 			.name = "gcc_gpu_snoc_dvm_gfx_clk",
1233*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1234*4882a593Smuzhiyun 		},
1235*4882a593Smuzhiyun 	},
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun static struct clk_branch gcc_npu_axi_clk = {
1239*4882a593Smuzhiyun 	.halt_reg = 0x4d008,
1240*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1241*4882a593Smuzhiyun 	.clkr = {
1242*4882a593Smuzhiyun 		.enable_reg = 0x4d008,
1243*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1244*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1245*4882a593Smuzhiyun 			.name = "gcc_npu_axi_clk",
1246*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1247*4882a593Smuzhiyun 		},
1248*4882a593Smuzhiyun 	},
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun static struct clk_branch gcc_npu_bwmon_axi_clk = {
1252*4882a593Smuzhiyun 	.halt_reg = 0x73008,
1253*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1254*4882a593Smuzhiyun 	.clkr = {
1255*4882a593Smuzhiyun 		.enable_reg = 0x73008,
1256*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1257*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1258*4882a593Smuzhiyun 			.name = "gcc_npu_bwmon_axi_clk",
1259*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1260*4882a593Smuzhiyun 		},
1261*4882a593Smuzhiyun 	},
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static struct clk_branch gcc_npu_bwmon_dma_cfg_ahb_clk = {
1265*4882a593Smuzhiyun 	.halt_reg = 0x73018,
1266*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1267*4882a593Smuzhiyun 	.clkr = {
1268*4882a593Smuzhiyun 		.enable_reg = 0x73018,
1269*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1270*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1271*4882a593Smuzhiyun 			.name = "gcc_npu_bwmon_dma_cfg_ahb_clk",
1272*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1273*4882a593Smuzhiyun 		},
1274*4882a593Smuzhiyun 	},
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun static struct clk_branch gcc_npu_bwmon_dsp_cfg_ahb_clk = {
1278*4882a593Smuzhiyun 	.halt_reg = 0x7301c,
1279*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1280*4882a593Smuzhiyun 	.clkr = {
1281*4882a593Smuzhiyun 		.enable_reg = 0x7301c,
1282*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1283*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1284*4882a593Smuzhiyun 			.name = "gcc_npu_bwmon_dsp_cfg_ahb_clk",
1285*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1286*4882a593Smuzhiyun 		},
1287*4882a593Smuzhiyun 	},
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun static struct clk_branch gcc_npu_cfg_ahb_clk = {
1291*4882a593Smuzhiyun 	.halt_reg = 0x4d004,
1292*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1293*4882a593Smuzhiyun 	.hwcg_reg = 0x4d004,
1294*4882a593Smuzhiyun 	.hwcg_bit = 1,
1295*4882a593Smuzhiyun 	.clkr = {
1296*4882a593Smuzhiyun 		.enable_reg = 0x4d004,
1297*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1298*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1299*4882a593Smuzhiyun 			.name = "gcc_npu_cfg_ahb_clk",
1300*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1301*4882a593Smuzhiyun 		},
1302*4882a593Smuzhiyun 	},
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun static struct clk_branch gcc_npu_dma_clk = {
1306*4882a593Smuzhiyun 	.halt_reg = 0x4d1a0,
1307*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1308*4882a593Smuzhiyun 	.hwcg_reg = 0x4d1a0,
1309*4882a593Smuzhiyun 	.hwcg_bit = 1,
1310*4882a593Smuzhiyun 	.clkr = {
1311*4882a593Smuzhiyun 		.enable_reg = 0x4d1a0,
1312*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1313*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1314*4882a593Smuzhiyun 			.name = "gcc_npu_dma_clk",
1315*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1316*4882a593Smuzhiyun 		},
1317*4882a593Smuzhiyun 	},
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun static struct clk_branch gcc_npu_gpll0_clk_src = {
1321*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1322*4882a593Smuzhiyun 	.clkr = {
1323*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1324*4882a593Smuzhiyun 		.enable_mask = BIT(25),
1325*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1326*4882a593Smuzhiyun 			.name = "gcc_npu_gpll0_clk_src",
1327*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1328*4882a593Smuzhiyun 				.hw = &gpll0.clkr.hw,
1329*4882a593Smuzhiyun 			},
1330*4882a593Smuzhiyun 			.num_parents = 1,
1331*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1332*4882a593Smuzhiyun 		},
1333*4882a593Smuzhiyun 	},
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun static struct clk_branch gcc_npu_gpll0_div_clk_src = {
1337*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1338*4882a593Smuzhiyun 	.clkr = {
1339*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1340*4882a593Smuzhiyun 		.enable_mask = BIT(26),
1341*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1342*4882a593Smuzhiyun 			.name = "gcc_npu_gpll0_div_clk_src",
1343*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1344*4882a593Smuzhiyun 				.hw = &gcc_pll0_main_div_cdiv.hw,
1345*4882a593Smuzhiyun 			},
1346*4882a593Smuzhiyun 			.num_parents = 1,
1347*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1348*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1349*4882a593Smuzhiyun 		},
1350*4882a593Smuzhiyun 	},
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
1354*4882a593Smuzhiyun 	.halt_reg = 0x3300c,
1355*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1356*4882a593Smuzhiyun 	.clkr = {
1357*4882a593Smuzhiyun 		.enable_reg = 0x3300c,
1358*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1359*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1360*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
1361*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1362*4882a593Smuzhiyun 				.hw = &gcc_pdm2_clk_src.clkr.hw,
1363*4882a593Smuzhiyun 			},
1364*4882a593Smuzhiyun 			.num_parents = 1,
1365*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1366*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1367*4882a593Smuzhiyun 		},
1368*4882a593Smuzhiyun 	},
1369*4882a593Smuzhiyun };
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
1372*4882a593Smuzhiyun 	.halt_reg = 0x33004,
1373*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1374*4882a593Smuzhiyun 	.hwcg_reg = 0x33004,
1375*4882a593Smuzhiyun 	.hwcg_bit = 1,
1376*4882a593Smuzhiyun 	.clkr = {
1377*4882a593Smuzhiyun 		.enable_reg = 0x33004,
1378*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1379*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1380*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
1381*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1382*4882a593Smuzhiyun 		},
1383*4882a593Smuzhiyun 	},
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun static struct clk_branch gcc_pdm_xo4_clk = {
1387*4882a593Smuzhiyun 	.halt_reg = 0x33008,
1388*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1389*4882a593Smuzhiyun 	.clkr = {
1390*4882a593Smuzhiyun 		.enable_reg = 0x33008,
1391*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1392*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1393*4882a593Smuzhiyun 			.name = "gcc_pdm_xo4_clk",
1394*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1395*4882a593Smuzhiyun 		},
1396*4882a593Smuzhiyun 	},
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
1400*4882a593Smuzhiyun 	.halt_reg = 0x34004,
1401*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1402*4882a593Smuzhiyun 	.hwcg_reg = 0x34004,
1403*4882a593Smuzhiyun 	.hwcg_bit = 1,
1404*4882a593Smuzhiyun 	.clkr = {
1405*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1406*4882a593Smuzhiyun 		.enable_mask = BIT(13),
1407*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1408*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
1409*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1410*4882a593Smuzhiyun 		},
1411*4882a593Smuzhiyun 	},
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
1415*4882a593Smuzhiyun 	.halt_reg = 0x4b004,
1416*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1417*4882a593Smuzhiyun 	.hwcg_reg = 0x4b004,
1418*4882a593Smuzhiyun 	.hwcg_bit = 1,
1419*4882a593Smuzhiyun 	.clkr = {
1420*4882a593Smuzhiyun 		.enable_reg = 0x4b004,
1421*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1422*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1423*4882a593Smuzhiyun 			.name = "gcc_qspi_cnoc_periph_ahb_clk",
1424*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1425*4882a593Smuzhiyun 		},
1426*4882a593Smuzhiyun 	},
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun static struct clk_branch gcc_qspi_core_clk = {
1430*4882a593Smuzhiyun 	.halt_reg = 0x4b008,
1431*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1432*4882a593Smuzhiyun 	.clkr = {
1433*4882a593Smuzhiyun 		.enable_reg = 0x4b008,
1434*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1435*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1436*4882a593Smuzhiyun 			.name = "gcc_qspi_core_clk",
1437*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1438*4882a593Smuzhiyun 				.hw = &gcc_qspi_core_clk_src.clkr.hw,
1439*4882a593Smuzhiyun 			},
1440*4882a593Smuzhiyun 			.num_parents = 1,
1441*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1442*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1443*4882a593Smuzhiyun 		},
1444*4882a593Smuzhiyun 	},
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
1448*4882a593Smuzhiyun 	.halt_reg = 0x17014,
1449*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1450*4882a593Smuzhiyun 	.clkr = {
1451*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1452*4882a593Smuzhiyun 		.enable_mask = BIT(9),
1453*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1454*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_core_2x_clk",
1455*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1456*4882a593Smuzhiyun 		},
1457*4882a593Smuzhiyun 	},
1458*4882a593Smuzhiyun };
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_core_clk = {
1461*4882a593Smuzhiyun 	.halt_reg = 0x1700c,
1462*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1463*4882a593Smuzhiyun 	.clkr = {
1464*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1465*4882a593Smuzhiyun 		.enable_mask = BIT(8),
1466*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1467*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_core_clk",
1468*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1469*4882a593Smuzhiyun 		},
1470*4882a593Smuzhiyun 	},
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
1474*4882a593Smuzhiyun 	.halt_reg = 0x17030,
1475*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1476*4882a593Smuzhiyun 	.clkr = {
1477*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1478*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1479*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1480*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s0_clk",
1481*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1482*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
1483*4882a593Smuzhiyun 			},
1484*4882a593Smuzhiyun 			.num_parents = 1,
1485*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1486*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1487*4882a593Smuzhiyun 		},
1488*4882a593Smuzhiyun 	},
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
1492*4882a593Smuzhiyun 	.halt_reg = 0x17160,
1493*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1494*4882a593Smuzhiyun 	.clkr = {
1495*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1496*4882a593Smuzhiyun 		.enable_mask = BIT(11),
1497*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1498*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s1_clk",
1499*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1500*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
1501*4882a593Smuzhiyun 			},
1502*4882a593Smuzhiyun 			.num_parents = 1,
1503*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1504*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1505*4882a593Smuzhiyun 		},
1506*4882a593Smuzhiyun 	},
1507*4882a593Smuzhiyun };
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
1510*4882a593Smuzhiyun 	.halt_reg = 0x17290,
1511*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1512*4882a593Smuzhiyun 	.clkr = {
1513*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1514*4882a593Smuzhiyun 		.enable_mask = BIT(12),
1515*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1516*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s2_clk",
1517*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1518*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
1519*4882a593Smuzhiyun 			},
1520*4882a593Smuzhiyun 			.num_parents = 1,
1521*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1522*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1523*4882a593Smuzhiyun 		},
1524*4882a593Smuzhiyun 	},
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
1528*4882a593Smuzhiyun 	.halt_reg = 0x173c0,
1529*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1530*4882a593Smuzhiyun 	.clkr = {
1531*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1532*4882a593Smuzhiyun 		.enable_mask = BIT(13),
1533*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1534*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s3_clk",
1535*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1536*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
1537*4882a593Smuzhiyun 			},
1538*4882a593Smuzhiyun 			.num_parents = 1,
1539*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1540*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1541*4882a593Smuzhiyun 		},
1542*4882a593Smuzhiyun 	},
1543*4882a593Smuzhiyun };
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
1546*4882a593Smuzhiyun 	.halt_reg = 0x174f0,
1547*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1548*4882a593Smuzhiyun 	.clkr = {
1549*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1550*4882a593Smuzhiyun 		.enable_mask = BIT(14),
1551*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1552*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s4_clk",
1553*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1554*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
1555*4882a593Smuzhiyun 			},
1556*4882a593Smuzhiyun 			.num_parents = 1,
1557*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1558*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1559*4882a593Smuzhiyun 		},
1560*4882a593Smuzhiyun 	},
1561*4882a593Smuzhiyun };
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
1564*4882a593Smuzhiyun 	.halt_reg = 0x17620,
1565*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1566*4882a593Smuzhiyun 	.clkr = {
1567*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1568*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1569*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1570*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap0_s5_clk",
1571*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1572*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
1573*4882a593Smuzhiyun 			},
1574*4882a593Smuzhiyun 			.num_parents = 1,
1575*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1576*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1577*4882a593Smuzhiyun 		},
1578*4882a593Smuzhiyun 	},
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
1582*4882a593Smuzhiyun 	.halt_reg = 0x18004,
1583*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1584*4882a593Smuzhiyun 	.clkr = {
1585*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1586*4882a593Smuzhiyun 		.enable_mask = BIT(18),
1587*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1588*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_core_2x_clk",
1589*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1590*4882a593Smuzhiyun 		},
1591*4882a593Smuzhiyun 	},
1592*4882a593Smuzhiyun };
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_core_clk = {
1595*4882a593Smuzhiyun 	.halt_reg = 0x18008,
1596*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1597*4882a593Smuzhiyun 	.clkr = {
1598*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1599*4882a593Smuzhiyun 		.enable_mask = BIT(19),
1600*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1601*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_core_clk",
1602*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1603*4882a593Smuzhiyun 		},
1604*4882a593Smuzhiyun 	},
1605*4882a593Smuzhiyun };
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
1608*4882a593Smuzhiyun 	.halt_reg = 0x18014,
1609*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1610*4882a593Smuzhiyun 	.clkr = {
1611*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1612*4882a593Smuzhiyun 		.enable_mask = BIT(22),
1613*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1614*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s0_clk",
1615*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1616*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
1617*4882a593Smuzhiyun 			},
1618*4882a593Smuzhiyun 			.num_parents = 1,
1619*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1620*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1621*4882a593Smuzhiyun 		},
1622*4882a593Smuzhiyun 	},
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
1626*4882a593Smuzhiyun 	.halt_reg = 0x18144,
1627*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1628*4882a593Smuzhiyun 	.clkr = {
1629*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1630*4882a593Smuzhiyun 		.enable_mask = BIT(23),
1631*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1632*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s1_clk",
1633*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1634*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
1635*4882a593Smuzhiyun 			},
1636*4882a593Smuzhiyun 			.num_parents = 1,
1637*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1638*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1639*4882a593Smuzhiyun 		},
1640*4882a593Smuzhiyun 	},
1641*4882a593Smuzhiyun };
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
1644*4882a593Smuzhiyun 	.halt_reg = 0x18274,
1645*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1646*4882a593Smuzhiyun 	.clkr = {
1647*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1648*4882a593Smuzhiyun 		.enable_mask = BIT(24),
1649*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1650*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s2_clk",
1651*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1652*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
1653*4882a593Smuzhiyun 			},
1654*4882a593Smuzhiyun 			.num_parents = 1,
1655*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1656*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1657*4882a593Smuzhiyun 		},
1658*4882a593Smuzhiyun 	},
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
1662*4882a593Smuzhiyun 	.halt_reg = 0x183a4,
1663*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1664*4882a593Smuzhiyun 	.clkr = {
1665*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1666*4882a593Smuzhiyun 		.enable_mask = BIT(25),
1667*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1668*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s3_clk",
1669*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1670*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
1671*4882a593Smuzhiyun 			},
1672*4882a593Smuzhiyun 			.num_parents = 1,
1673*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1674*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1675*4882a593Smuzhiyun 		},
1676*4882a593Smuzhiyun 	},
1677*4882a593Smuzhiyun };
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
1680*4882a593Smuzhiyun 	.halt_reg = 0x184d4,
1681*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1682*4882a593Smuzhiyun 	.clkr = {
1683*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1684*4882a593Smuzhiyun 		.enable_mask = BIT(26),
1685*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1686*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s4_clk",
1687*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1688*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
1689*4882a593Smuzhiyun 			},
1690*4882a593Smuzhiyun 			.num_parents = 1,
1691*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1692*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1693*4882a593Smuzhiyun 		},
1694*4882a593Smuzhiyun 	},
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
1698*4882a593Smuzhiyun 	.halt_reg = 0x18604,
1699*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1700*4882a593Smuzhiyun 	.clkr = {
1701*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1702*4882a593Smuzhiyun 		.enable_mask = BIT(27),
1703*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1704*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap1_s5_clk",
1705*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1706*4882a593Smuzhiyun 				.hw = &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
1707*4882a593Smuzhiyun 			},
1708*4882a593Smuzhiyun 			.num_parents = 1,
1709*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1710*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1711*4882a593Smuzhiyun 		},
1712*4882a593Smuzhiyun 	},
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
1716*4882a593Smuzhiyun 	.halt_reg = 0x17004,
1717*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1718*4882a593Smuzhiyun 	.clkr = {
1719*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1720*4882a593Smuzhiyun 		.enable_mask = BIT(6),
1721*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1722*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
1723*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1724*4882a593Smuzhiyun 		},
1725*4882a593Smuzhiyun 	},
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
1729*4882a593Smuzhiyun 	.halt_reg = 0x17008,
1730*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1731*4882a593Smuzhiyun 	.hwcg_reg = 0x17008,
1732*4882a593Smuzhiyun 	.hwcg_bit = 1,
1733*4882a593Smuzhiyun 	.clkr = {
1734*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1735*4882a593Smuzhiyun 		.enable_mask = BIT(7),
1736*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1737*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
1738*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1739*4882a593Smuzhiyun 		},
1740*4882a593Smuzhiyun 	},
1741*4882a593Smuzhiyun };
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
1744*4882a593Smuzhiyun 	.halt_reg = 0x1800c,
1745*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1746*4882a593Smuzhiyun 	.clkr = {
1747*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1748*4882a593Smuzhiyun 		.enable_mask = BIT(20),
1749*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1750*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
1751*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1752*4882a593Smuzhiyun 		},
1753*4882a593Smuzhiyun 	},
1754*4882a593Smuzhiyun };
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
1757*4882a593Smuzhiyun 	.halt_reg = 0x18010,
1758*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1759*4882a593Smuzhiyun 	.hwcg_reg = 0x18010,
1760*4882a593Smuzhiyun 	.hwcg_bit = 1,
1761*4882a593Smuzhiyun 	.clkr = {
1762*4882a593Smuzhiyun 		.enable_reg = 0x52008,
1763*4882a593Smuzhiyun 		.enable_mask = BIT(21),
1764*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1765*4882a593Smuzhiyun 			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
1766*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1767*4882a593Smuzhiyun 		},
1768*4882a593Smuzhiyun 	},
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
1772*4882a593Smuzhiyun 	.halt_reg = 0x12008,
1773*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1774*4882a593Smuzhiyun 	.clkr = {
1775*4882a593Smuzhiyun 		.enable_reg = 0x12008,
1776*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1777*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1778*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
1779*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1780*4882a593Smuzhiyun 		},
1781*4882a593Smuzhiyun 	},
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
1785*4882a593Smuzhiyun 	.halt_reg = 0x1200c,
1786*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1787*4882a593Smuzhiyun 	.clkr = {
1788*4882a593Smuzhiyun 		.enable_reg = 0x1200c,
1789*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1790*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1791*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
1792*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1793*4882a593Smuzhiyun 				.hw = &gcc_sdcc1_apps_clk_src.clkr.hw,
1794*4882a593Smuzhiyun 			},
1795*4882a593Smuzhiyun 			.num_parents = 1,
1796*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1797*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1798*4882a593Smuzhiyun 		},
1799*4882a593Smuzhiyun 	},
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ice_core_clk = {
1803*4882a593Smuzhiyun 	.halt_reg = 0x12040,
1804*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1805*4882a593Smuzhiyun 	.clkr = {
1806*4882a593Smuzhiyun 		.enable_reg = 0x12040,
1807*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1808*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1809*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ice_core_clk",
1810*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1811*4882a593Smuzhiyun 				.hw = &gcc_sdcc1_ice_core_clk_src.clkr.hw,
1812*4882a593Smuzhiyun 			},
1813*4882a593Smuzhiyun 			.num_parents = 1,
1814*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1815*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1816*4882a593Smuzhiyun 		},
1817*4882a593Smuzhiyun 	},
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
1821*4882a593Smuzhiyun 	.halt_reg = 0x14008,
1822*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1823*4882a593Smuzhiyun 	.clkr = {
1824*4882a593Smuzhiyun 		.enable_reg = 0x14008,
1825*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1826*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1827*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
1828*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1829*4882a593Smuzhiyun 		},
1830*4882a593Smuzhiyun 	},
1831*4882a593Smuzhiyun };
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
1834*4882a593Smuzhiyun 	.halt_reg = 0x14004,
1835*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1836*4882a593Smuzhiyun 	.clkr = {
1837*4882a593Smuzhiyun 		.enable_reg = 0x14004,
1838*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1839*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1840*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
1841*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1842*4882a593Smuzhiyun 				.hw = &gcc_sdcc2_apps_clk_src.clkr.hw,
1843*4882a593Smuzhiyun 			},
1844*4882a593Smuzhiyun 			.num_parents = 1,
1845*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1846*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1847*4882a593Smuzhiyun 		},
1848*4882a593Smuzhiyun 	},
1849*4882a593Smuzhiyun };
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun /* For CPUSS functionality the SYS NOC clock needs to be left enabled */
1852*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
1853*4882a593Smuzhiyun 	.halt_reg = 0x4144,
1854*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1855*4882a593Smuzhiyun 	.clkr = {
1856*4882a593Smuzhiyun 		.enable_reg = 0x52000,
1857*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1858*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1859*4882a593Smuzhiyun 			.name = "gcc_sys_noc_cpuss_ahb_clk",
1860*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1861*4882a593Smuzhiyun 				.hw = &gcc_cpuss_ahb_clk_src.clkr.hw,
1862*4882a593Smuzhiyun 			},
1863*4882a593Smuzhiyun 			.num_parents = 1,
1864*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
1865*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1866*4882a593Smuzhiyun 		},
1867*4882a593Smuzhiyun 	},
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun static struct clk_branch gcc_ufs_mem_clkref_clk = {
1871*4882a593Smuzhiyun 	.halt_reg = 0x8c000,
1872*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1873*4882a593Smuzhiyun 	.clkr = {
1874*4882a593Smuzhiyun 		.enable_reg = 0x8c000,
1875*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1876*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1877*4882a593Smuzhiyun 			.name = "gcc_ufs_mem_clkref_clk",
1878*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1879*4882a593Smuzhiyun 		},
1880*4882a593Smuzhiyun 	},
1881*4882a593Smuzhiyun };
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ahb_clk = {
1884*4882a593Smuzhiyun 	.halt_reg = 0x77014,
1885*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1886*4882a593Smuzhiyun 	.hwcg_reg = 0x77014,
1887*4882a593Smuzhiyun 	.hwcg_bit = 1,
1888*4882a593Smuzhiyun 	.clkr = {
1889*4882a593Smuzhiyun 		.enable_reg = 0x77014,
1890*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1891*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1892*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_ahb_clk",
1893*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1894*4882a593Smuzhiyun 		},
1895*4882a593Smuzhiyun 	},
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_axi_clk = {
1899*4882a593Smuzhiyun 	.halt_reg = 0x77038,
1900*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1901*4882a593Smuzhiyun 	.hwcg_reg = 0x77038,
1902*4882a593Smuzhiyun 	.hwcg_bit = 1,
1903*4882a593Smuzhiyun 	.clkr = {
1904*4882a593Smuzhiyun 		.enable_reg = 0x77038,
1905*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1906*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1907*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_axi_clk",
1908*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1909*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_axi_clk_src.clkr.hw,
1910*4882a593Smuzhiyun 			},
1911*4882a593Smuzhiyun 			.num_parents = 1,
1912*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1913*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1914*4882a593Smuzhiyun 		},
1915*4882a593Smuzhiyun 	},
1916*4882a593Smuzhiyun };
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_ice_core_clk = {
1919*4882a593Smuzhiyun 	.halt_reg = 0x77090,
1920*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1921*4882a593Smuzhiyun 	.hwcg_reg = 0x77090,
1922*4882a593Smuzhiyun 	.hwcg_bit = 1,
1923*4882a593Smuzhiyun 	.clkr = {
1924*4882a593Smuzhiyun 		.enable_reg = 0x77090,
1925*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1926*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1927*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_ice_core_clk",
1928*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1929*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
1930*4882a593Smuzhiyun 			},
1931*4882a593Smuzhiyun 			.num_parents = 1,
1932*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1933*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1934*4882a593Smuzhiyun 		},
1935*4882a593Smuzhiyun 	},
1936*4882a593Smuzhiyun };
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
1939*4882a593Smuzhiyun 	.halt_reg = 0x77094,
1940*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1941*4882a593Smuzhiyun 	.hwcg_reg = 0x77094,
1942*4882a593Smuzhiyun 	.hwcg_bit = 1,
1943*4882a593Smuzhiyun 	.clkr = {
1944*4882a593Smuzhiyun 		.enable_reg = 0x77094,
1945*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1946*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1947*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_phy_aux_clk",
1948*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1949*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
1950*4882a593Smuzhiyun 			},
1951*4882a593Smuzhiyun 			.num_parents = 1,
1952*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1953*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1954*4882a593Smuzhiyun 		},
1955*4882a593Smuzhiyun 	},
1956*4882a593Smuzhiyun };
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
1959*4882a593Smuzhiyun 	.halt_reg = 0x7701c,
1960*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
1961*4882a593Smuzhiyun 	.clkr = {
1962*4882a593Smuzhiyun 		.enable_reg = 0x7701c,
1963*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1964*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1965*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_rx_symbol_0_clk",
1966*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1967*4882a593Smuzhiyun 		},
1968*4882a593Smuzhiyun 	},
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
1972*4882a593Smuzhiyun 	.halt_reg = 0x77018,
1973*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
1974*4882a593Smuzhiyun 	.clkr = {
1975*4882a593Smuzhiyun 		.enable_reg = 0x77018,
1976*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1977*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1978*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_tx_symbol_0_clk",
1979*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1980*4882a593Smuzhiyun 		},
1981*4882a593Smuzhiyun 	},
1982*4882a593Smuzhiyun };
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
1985*4882a593Smuzhiyun 	.halt_reg = 0x7708c,
1986*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1987*4882a593Smuzhiyun 	.hwcg_reg = 0x7708c,
1988*4882a593Smuzhiyun 	.hwcg_bit = 1,
1989*4882a593Smuzhiyun 	.clkr = {
1990*4882a593Smuzhiyun 		.enable_reg = 0x7708c,
1991*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1992*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1993*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_unipro_core_clk",
1994*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
1995*4882a593Smuzhiyun 				.hw = &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
1996*4882a593Smuzhiyun 			},
1997*4882a593Smuzhiyun 			.num_parents = 1,
1998*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1999*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2000*4882a593Smuzhiyun 		},
2001*4882a593Smuzhiyun 	},
2002*4882a593Smuzhiyun };
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_master_clk = {
2005*4882a593Smuzhiyun 	.halt_reg = 0xf010,
2006*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2007*4882a593Smuzhiyun 	.clkr = {
2008*4882a593Smuzhiyun 		.enable_reg = 0xf010,
2009*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2010*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2011*4882a593Smuzhiyun 			.name = "gcc_usb30_prim_master_clk",
2012*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2013*4882a593Smuzhiyun 				.hw = &gcc_usb30_prim_master_clk_src.clkr.hw,
2014*4882a593Smuzhiyun 			},
2015*4882a593Smuzhiyun 			.num_parents = 1,
2016*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2017*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2018*4882a593Smuzhiyun 		},
2019*4882a593Smuzhiyun 	},
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
2023*4882a593Smuzhiyun 	.halt_reg = 0xf018,
2024*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2025*4882a593Smuzhiyun 	.clkr = {
2026*4882a593Smuzhiyun 		.enable_reg = 0xf018,
2027*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2028*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2029*4882a593Smuzhiyun 			.name = "gcc_usb30_prim_mock_utmi_clk",
2030*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2031*4882a593Smuzhiyun 				.hw =
2032*4882a593Smuzhiyun 				&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
2033*4882a593Smuzhiyun 			},
2034*4882a593Smuzhiyun 			.num_parents = 1,
2035*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2036*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2037*4882a593Smuzhiyun 		},
2038*4882a593Smuzhiyun 	},
2039*4882a593Smuzhiyun };
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun static struct clk_branch gcc_usb30_prim_sleep_clk = {
2042*4882a593Smuzhiyun 	.halt_reg = 0xf014,
2043*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2044*4882a593Smuzhiyun 	.clkr = {
2045*4882a593Smuzhiyun 		.enable_reg = 0xf014,
2046*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2047*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2048*4882a593Smuzhiyun 			.name = "gcc_usb30_prim_sleep_clk",
2049*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2050*4882a593Smuzhiyun 		},
2051*4882a593Smuzhiyun 	},
2052*4882a593Smuzhiyun };
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_clkref_clk = {
2055*4882a593Smuzhiyun 	.halt_reg = 0x8c010,
2056*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2057*4882a593Smuzhiyun 	.clkr = {
2058*4882a593Smuzhiyun 		.enable_reg = 0x8c010,
2059*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2060*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2061*4882a593Smuzhiyun 			.name = "gcc_usb3_prim_clkref_clk",
2062*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2063*4882a593Smuzhiyun 		},
2064*4882a593Smuzhiyun 	},
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
2068*4882a593Smuzhiyun 	.halt_reg = 0xf050,
2069*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2070*4882a593Smuzhiyun 	.clkr = {
2071*4882a593Smuzhiyun 		.enable_reg = 0xf050,
2072*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2073*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2074*4882a593Smuzhiyun 			.name = "gcc_usb3_prim_phy_aux_clk",
2075*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2076*4882a593Smuzhiyun 				.hw = &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
2077*4882a593Smuzhiyun 			},
2078*4882a593Smuzhiyun 			.num_parents = 1,
2079*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2080*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2081*4882a593Smuzhiyun 		},
2082*4882a593Smuzhiyun 	},
2083*4882a593Smuzhiyun };
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
2086*4882a593Smuzhiyun 	.halt_reg = 0xf054,
2087*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2088*4882a593Smuzhiyun 	.clkr = {
2089*4882a593Smuzhiyun 		.enable_reg = 0xf054,
2090*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2091*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2092*4882a593Smuzhiyun 			.name = "gcc_usb3_prim_phy_com_aux_clk",
2093*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2094*4882a593Smuzhiyun 				.hw = &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
2095*4882a593Smuzhiyun 			},
2096*4882a593Smuzhiyun 			.num_parents = 1,
2097*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2098*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2099*4882a593Smuzhiyun 		},
2100*4882a593Smuzhiyun 	},
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
2104*4882a593Smuzhiyun 	.halt_reg = 0xf058,
2105*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2106*4882a593Smuzhiyun 	.clkr = {
2107*4882a593Smuzhiyun 		.enable_reg = 0xf058,
2108*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2109*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2110*4882a593Smuzhiyun 			.name = "gcc_usb3_prim_phy_pipe_clk",
2111*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2112*4882a593Smuzhiyun 		},
2113*4882a593Smuzhiyun 	},
2114*4882a593Smuzhiyun };
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
2117*4882a593Smuzhiyun 	.halt_reg = 0x6a004,
2118*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2119*4882a593Smuzhiyun 	.hwcg_reg = 0x6a004,
2120*4882a593Smuzhiyun 	.hwcg_bit = 1,
2121*4882a593Smuzhiyun 	.clkr = {
2122*4882a593Smuzhiyun 		.enable_reg = 0x6a004,
2123*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2124*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2125*4882a593Smuzhiyun 			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
2126*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2127*4882a593Smuzhiyun 		},
2128*4882a593Smuzhiyun 	},
2129*4882a593Smuzhiyun };
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun static struct clk_branch gcc_video_axi_clk = {
2132*4882a593Smuzhiyun 	.halt_reg = 0xb01c,
2133*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2134*4882a593Smuzhiyun 	.clkr = {
2135*4882a593Smuzhiyun 		.enable_reg = 0xb01c,
2136*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2137*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2138*4882a593Smuzhiyun 			.name = "gcc_video_axi_clk",
2139*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2140*4882a593Smuzhiyun 		},
2141*4882a593Smuzhiyun 	},
2142*4882a593Smuzhiyun };
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun static struct clk_branch gcc_video_gpll0_div_clk_src = {
2145*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2146*4882a593Smuzhiyun 	.clkr = {
2147*4882a593Smuzhiyun 		.enable_reg = 0x52000,
2148*4882a593Smuzhiyun 		.enable_mask = BIT(20),
2149*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2150*4882a593Smuzhiyun 			.name = "gcc_video_gpll0_div_clk_src",
2151*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
2152*4882a593Smuzhiyun 				.hw = &gcc_pll0_main_div_cdiv.hw,
2153*4882a593Smuzhiyun 			},
2154*4882a593Smuzhiyun 			.num_parents = 1,
2155*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2156*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2157*4882a593Smuzhiyun 		},
2158*4882a593Smuzhiyun 	},
2159*4882a593Smuzhiyun };
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun static struct clk_branch gcc_video_throttle_axi_clk = {
2162*4882a593Smuzhiyun 	.halt_reg = 0xb07c,
2163*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2164*4882a593Smuzhiyun 	.hwcg_reg = 0xb07c,
2165*4882a593Smuzhiyun 	.hwcg_bit = 1,
2166*4882a593Smuzhiyun 	.clkr = {
2167*4882a593Smuzhiyun 		.enable_reg = 0xb07c,
2168*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2169*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2170*4882a593Smuzhiyun 			.name = "gcc_video_throttle_axi_clk",
2171*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2172*4882a593Smuzhiyun 		},
2173*4882a593Smuzhiyun 	},
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun static struct clk_branch gcc_video_xo_clk = {
2177*4882a593Smuzhiyun 	.halt_reg = 0xb028,
2178*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2179*4882a593Smuzhiyun 	.clkr = {
2180*4882a593Smuzhiyun 		.enable_reg = 0xb028,
2181*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2182*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2183*4882a593Smuzhiyun 			.name = "gcc_video_xo_clk",
2184*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2185*4882a593Smuzhiyun 		},
2186*4882a593Smuzhiyun 	},
2187*4882a593Smuzhiyun };
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun static struct clk_branch gcc_mss_cfg_ahb_clk = {
2190*4882a593Smuzhiyun 	.halt_reg = 0x8a000,
2191*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2192*4882a593Smuzhiyun 	.clkr = {
2193*4882a593Smuzhiyun 		.enable_reg = 0x8a000,
2194*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2195*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2196*4882a593Smuzhiyun 			.name = "gcc_mss_cfg_ahb_clk",
2197*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2198*4882a593Smuzhiyun 		},
2199*4882a593Smuzhiyun 	},
2200*4882a593Smuzhiyun };
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun static struct clk_branch gcc_mss_mfab_axis_clk = {
2203*4882a593Smuzhiyun 	.halt_reg = 0x8a004,
2204*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2205*4882a593Smuzhiyun 	.clkr = {
2206*4882a593Smuzhiyun 		.enable_reg = 0x8a004,
2207*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2208*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2209*4882a593Smuzhiyun 			.name = "gcc_mss_mfab_axis_clk",
2210*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2211*4882a593Smuzhiyun 		},
2212*4882a593Smuzhiyun 	},
2213*4882a593Smuzhiyun };
2214*4882a593Smuzhiyun 
2215*4882a593Smuzhiyun static struct clk_branch gcc_mss_nav_axi_clk = {
2216*4882a593Smuzhiyun 	.halt_reg = 0x8a00c,
2217*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2218*4882a593Smuzhiyun 	.clkr = {
2219*4882a593Smuzhiyun 		.enable_reg = 0x8a00c,
2220*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2221*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2222*4882a593Smuzhiyun 			.name = "gcc_mss_nav_axi_clk",
2223*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2224*4882a593Smuzhiyun 		},
2225*4882a593Smuzhiyun 	},
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun static struct clk_branch gcc_mss_snoc_axi_clk = {
2229*4882a593Smuzhiyun 	.halt_reg = 0x8a150,
2230*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2231*4882a593Smuzhiyun 	.clkr = {
2232*4882a593Smuzhiyun 		.enable_reg = 0x8a150,
2233*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2234*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2235*4882a593Smuzhiyun 			.name = "gcc_mss_snoc_axi_clk",
2236*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2237*4882a593Smuzhiyun 		},
2238*4882a593Smuzhiyun 	},
2239*4882a593Smuzhiyun };
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
2242*4882a593Smuzhiyun 	.halt_reg = 0x8a154,
2243*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2244*4882a593Smuzhiyun 	.clkr = {
2245*4882a593Smuzhiyun 		.enable_reg = 0x8a154,
2246*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2247*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2248*4882a593Smuzhiyun 			.name = "gcc_mss_q6_memnoc_axi_clk",
2249*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2250*4882a593Smuzhiyun 		},
2251*4882a593Smuzhiyun 	},
2252*4882a593Smuzhiyun };
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun static struct clk_branch gcc_lpass_cfg_noc_sway_clk = {
2255*4882a593Smuzhiyun 	.halt_reg = 0x47018,
2256*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2257*4882a593Smuzhiyun 	.clkr = {
2258*4882a593Smuzhiyun 		.enable_reg = 0x47018,
2259*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2260*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2261*4882a593Smuzhiyun 			.name = "gcc_lpass_cfg_noc_sway_clk",
2262*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2263*4882a593Smuzhiyun 		},
2264*4882a593Smuzhiyun 	},
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun static struct gdsc ufs_phy_gdsc = {
2268*4882a593Smuzhiyun 	.gdscr = 0x77004,
2269*4882a593Smuzhiyun 	.pd = {
2270*4882a593Smuzhiyun 		.name = "ufs_phy_gdsc",
2271*4882a593Smuzhiyun 	},
2272*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun static struct gdsc usb30_prim_gdsc = {
2276*4882a593Smuzhiyun 	.gdscr = 0x0f004,
2277*4882a593Smuzhiyun 	.pd = {
2278*4882a593Smuzhiyun 		.name = "usb30_prim_gdsc",
2279*4882a593Smuzhiyun 	},
2280*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2281*4882a593Smuzhiyun };
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
2284*4882a593Smuzhiyun 	.gdscr = 0x7d040,
2285*4882a593Smuzhiyun 	.pd = {
2286*4882a593Smuzhiyun 		.name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
2287*4882a593Smuzhiyun 	},
2288*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2289*4882a593Smuzhiyun 	.flags = VOTABLE,
2290*4882a593Smuzhiyun };
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
2293*4882a593Smuzhiyun 	.gdscr = 0x7d044,
2294*4882a593Smuzhiyun 	.pd = {
2295*4882a593Smuzhiyun 		.name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
2296*4882a593Smuzhiyun 	},
2297*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2298*4882a593Smuzhiyun 	.flags = VOTABLE,
2299*4882a593Smuzhiyun };
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun static struct gdsc *gcc_sc7180_gdscs[] = {
2302*4882a593Smuzhiyun 	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
2303*4882a593Smuzhiyun 	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
2304*4882a593Smuzhiyun 	[HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
2305*4882a593Smuzhiyun 					&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
2306*4882a593Smuzhiyun 	[HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] =
2307*4882a593Smuzhiyun 					&hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
2308*4882a593Smuzhiyun };
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun static struct clk_hw *gcc_sc7180_hws[] = {
2312*4882a593Smuzhiyun 	[GCC_GPLL0_MAIN_DIV_CDIV] = &gcc_pll0_main_div_cdiv.hw,
2313*4882a593Smuzhiyun };
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun static struct clk_regmap *gcc_sc7180_clocks[] = {
2316*4882a593Smuzhiyun 	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
2317*4882a593Smuzhiyun 	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
2318*4882a593Smuzhiyun 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
2319*4882a593Smuzhiyun 	[GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
2320*4882a593Smuzhiyun 	[GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
2321*4882a593Smuzhiyun 	[GCC_CAMERA_THROTTLE_HF_AXI_CLK] = &gcc_camera_throttle_hf_axi_clk.clkr,
2322*4882a593Smuzhiyun 	[GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
2323*4882a593Smuzhiyun 	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
2324*4882a593Smuzhiyun 	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
2325*4882a593Smuzhiyun 	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
2326*4882a593Smuzhiyun 	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
2327*4882a593Smuzhiyun 	[GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
2328*4882a593Smuzhiyun 	[GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
2329*4882a593Smuzhiyun 	[GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
2330*4882a593Smuzhiyun 	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
2331*4882a593Smuzhiyun 	[GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
2332*4882a593Smuzhiyun 	[GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
2333*4882a593Smuzhiyun 	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
2334*4882a593Smuzhiyun 	[GCC_DISP_THROTTLE_HF_AXI_CLK] = &gcc_disp_throttle_hf_axi_clk.clkr,
2335*4882a593Smuzhiyun 	[GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
2336*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
2337*4882a593Smuzhiyun 	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
2338*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
2339*4882a593Smuzhiyun 	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
2340*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
2341*4882a593Smuzhiyun 	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
2342*4882a593Smuzhiyun 	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
2343*4882a593Smuzhiyun 	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
2344*4882a593Smuzhiyun 	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
2345*4882a593Smuzhiyun 	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
2346*4882a593Smuzhiyun 	[GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
2347*4882a593Smuzhiyun 	[GCC_NPU_BWMON_AXI_CLK] = &gcc_npu_bwmon_axi_clk.clkr,
2348*4882a593Smuzhiyun 	[GCC_NPU_BWMON_DMA_CFG_AHB_CLK] = &gcc_npu_bwmon_dma_cfg_ahb_clk.clkr,
2349*4882a593Smuzhiyun 	[GCC_NPU_BWMON_DSP_CFG_AHB_CLK] = &gcc_npu_bwmon_dsp_cfg_ahb_clk.clkr,
2350*4882a593Smuzhiyun 	[GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
2351*4882a593Smuzhiyun 	[GCC_NPU_DMA_CLK] = &gcc_npu_dma_clk.clkr,
2352*4882a593Smuzhiyun 	[GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
2353*4882a593Smuzhiyun 	[GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
2354*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
2355*4882a593Smuzhiyun 	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
2356*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
2357*4882a593Smuzhiyun 	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
2358*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
2359*4882a593Smuzhiyun 	[GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
2360*4882a593Smuzhiyun 	[GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
2361*4882a593Smuzhiyun 	[GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
2362*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
2363*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
2364*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
2365*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
2366*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
2367*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
2368*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
2369*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
2370*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
2371*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
2372*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
2373*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
2374*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
2375*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
2376*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
2377*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
2378*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
2379*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
2380*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
2381*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
2382*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
2383*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
2384*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
2385*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
2386*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
2387*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
2388*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
2389*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
2390*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
2391*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
2392*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
2393*4882a593Smuzhiyun 	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
2394*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
2395*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
2396*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
2397*4882a593Smuzhiyun 	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
2398*4882a593Smuzhiyun 	[GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
2399*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
2400*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
2401*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
2402*4882a593Smuzhiyun 	[GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
2403*4882a593Smuzhiyun 	[GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
2404*4882a593Smuzhiyun 	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
2405*4882a593Smuzhiyun 	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
2406*4882a593Smuzhiyun 	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
2407*4882a593Smuzhiyun 	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
2408*4882a593Smuzhiyun 	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
2409*4882a593Smuzhiyun 	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
2410*4882a593Smuzhiyun 	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
2411*4882a593Smuzhiyun 	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
2412*4882a593Smuzhiyun 	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
2413*4882a593Smuzhiyun 	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
2414*4882a593Smuzhiyun 	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
2415*4882a593Smuzhiyun 		&gcc_ufs_phy_unipro_core_clk_src.clkr,
2416*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
2417*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
2418*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
2419*4882a593Smuzhiyun 	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
2420*4882a593Smuzhiyun 		&gcc_usb30_prim_mock_utmi_clk_src.clkr,
2421*4882a593Smuzhiyun 	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
2422*4882a593Smuzhiyun 	[GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
2423*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
2424*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
2425*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
2426*4882a593Smuzhiyun 	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
2427*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
2428*4882a593Smuzhiyun 	[GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
2429*4882a593Smuzhiyun 	[GCC_VIDEO_GPLL0_DIV_CLK_SRC] = &gcc_video_gpll0_div_clk_src.clkr,
2430*4882a593Smuzhiyun 	[GCC_VIDEO_THROTTLE_AXI_CLK] = &gcc_video_throttle_axi_clk.clkr,
2431*4882a593Smuzhiyun 	[GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
2432*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
2433*4882a593Smuzhiyun 	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
2434*4882a593Smuzhiyun 	[GPLL6] = &gpll6.clkr,
2435*4882a593Smuzhiyun 	[GPLL7] = &gpll7.clkr,
2436*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
2437*4882a593Smuzhiyun 	[GPLL1] = &gpll1.clkr,
2438*4882a593Smuzhiyun 	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
2439*4882a593Smuzhiyun 	[GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
2440*4882a593Smuzhiyun 	[GCC_MSS_NAV_AXI_CLK] = &gcc_mss_nav_axi_clk.clkr,
2441*4882a593Smuzhiyun 	[GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
2442*4882a593Smuzhiyun 	[GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
2443*4882a593Smuzhiyun 	[GCC_SEC_CTRL_CLK_SRC] = &gcc_sec_ctrl_clk_src.clkr,
2444*4882a593Smuzhiyun 	[GCC_LPASS_CFG_NOC_SWAY_CLK] = &gcc_lpass_cfg_noc_sway_clk.clkr,
2445*4882a593Smuzhiyun };
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun static const struct qcom_reset_map gcc_sc7180_resets[] = {
2448*4882a593Smuzhiyun 	[GCC_QUSB2PHY_PRIM_BCR] = { 0x26000 },
2449*4882a593Smuzhiyun 	[GCC_QUSB2PHY_SEC_BCR] = { 0x26004 },
2450*4882a593Smuzhiyun 	[GCC_UFS_PHY_BCR] = { 0x77000 },
2451*4882a593Smuzhiyun 	[GCC_USB30_PRIM_BCR] = { 0xf000 },
2452*4882a593Smuzhiyun 	[GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
2453*4882a593Smuzhiyun 	[GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
2454*4882a593Smuzhiyun 	[GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
2455*4882a593Smuzhiyun 	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
2456*4882a593Smuzhiyun 	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
2457*4882a593Smuzhiyun 	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
2458*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
2459*4882a593Smuzhiyun };
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun static struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
2462*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
2463*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
2464*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
2465*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
2466*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
2467*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
2468*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
2469*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
2470*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
2471*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
2472*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
2473*4882a593Smuzhiyun 	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
2474*4882a593Smuzhiyun };
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun static const struct regmap_config gcc_sc7180_regmap_config = {
2477*4882a593Smuzhiyun 	.reg_bits = 32,
2478*4882a593Smuzhiyun 	.reg_stride = 4,
2479*4882a593Smuzhiyun 	.val_bits = 32,
2480*4882a593Smuzhiyun 	.max_register = 0x18208c,
2481*4882a593Smuzhiyun 	.fast_io = true,
2482*4882a593Smuzhiyun };
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_sc7180_desc = {
2485*4882a593Smuzhiyun 	.config = &gcc_sc7180_regmap_config,
2486*4882a593Smuzhiyun 	.clk_hws = gcc_sc7180_hws,
2487*4882a593Smuzhiyun 	.num_clk_hws = ARRAY_SIZE(gcc_sc7180_hws),
2488*4882a593Smuzhiyun 	.clks = gcc_sc7180_clocks,
2489*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_sc7180_clocks),
2490*4882a593Smuzhiyun 	.resets = gcc_sc7180_resets,
2491*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_sc7180_resets),
2492*4882a593Smuzhiyun 	.gdscs = gcc_sc7180_gdscs,
2493*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_sc7180_gdscs),
2494*4882a593Smuzhiyun };
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun static const struct of_device_id gcc_sc7180_match_table[] = {
2497*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-sc7180" },
2498*4882a593Smuzhiyun 	{ }
2499*4882a593Smuzhiyun };
2500*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_sc7180_match_table);
2501*4882a593Smuzhiyun 
gcc_sc7180_probe(struct platform_device * pdev)2502*4882a593Smuzhiyun static int gcc_sc7180_probe(struct platform_device *pdev)
2503*4882a593Smuzhiyun {
2504*4882a593Smuzhiyun 	struct regmap *regmap;
2505*4882a593Smuzhiyun 	int ret;
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gcc_sc7180_desc);
2508*4882a593Smuzhiyun 	if (IS_ERR(regmap))
2509*4882a593Smuzhiyun 		return PTR_ERR(regmap);
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 	/*
2512*4882a593Smuzhiyun 	 * Disable the GPLL0 active input to MM blocks, NPU
2513*4882a593Smuzhiyun 	 * and GPU via MISC registers.
2514*4882a593Smuzhiyun 	 */
2515*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
2516*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
2517*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	/*
2520*4882a593Smuzhiyun 	 * Keep the clocks always-ON
2521*4882a593Smuzhiyun 	 * GCC_CPUSS_GNOC_CLK, GCC_VIDEO_AHB_CLK, GCC_DISP_AHB_CLK
2522*4882a593Smuzhiyun 	 * GCC_GPU_CFG_AHB_CLK
2523*4882a593Smuzhiyun 	 */
2524*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x48004, BIT(0), BIT(0));
2525*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x0b004, BIT(0), BIT(0));
2526*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x0b00c, BIT(0), BIT(0));
2527*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
2530*4882a593Smuzhiyun 					ARRAY_SIZE(gcc_dfs_clocks));
2531*4882a593Smuzhiyun 	if (ret)
2532*4882a593Smuzhiyun 		return ret;
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gcc_sc7180_desc, regmap);
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun static struct platform_driver gcc_sc7180_driver = {
2538*4882a593Smuzhiyun 	.probe = gcc_sc7180_probe,
2539*4882a593Smuzhiyun 	.driver = {
2540*4882a593Smuzhiyun 		.name = "gcc-sc7180",
2541*4882a593Smuzhiyun 		.of_match_table = gcc_sc7180_match_table,
2542*4882a593Smuzhiyun 	},
2543*4882a593Smuzhiyun };
2544*4882a593Smuzhiyun 
gcc_sc7180_init(void)2545*4882a593Smuzhiyun static int __init gcc_sc7180_init(void)
2546*4882a593Smuzhiyun {
2547*4882a593Smuzhiyun 	return platform_driver_register(&gcc_sc7180_driver);
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun core_initcall(gcc_sc7180_init);
2550*4882a593Smuzhiyun 
gcc_sc7180_exit(void)2551*4882a593Smuzhiyun static void __exit gcc_sc7180_exit(void)
2552*4882a593Smuzhiyun {
2553*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_sc7180_driver);
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun module_exit(gcc_sc7180_exit);
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI GCC SC7180 Driver");
2558*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2559