1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/reset-controller.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-qcs404.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk-alpha-pll.h"
17*4882a593Smuzhiyun #include "clk-branch.h"
18*4882a593Smuzhiyun #include "clk-pll.h"
19*4882a593Smuzhiyun #include "clk-rcg.h"
20*4882a593Smuzhiyun #include "clk-regmap.h"
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun #include "reset.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum {
25*4882a593Smuzhiyun P_CORE_BI_PLL_TEST_SE,
26*4882a593Smuzhiyun P_DSI0_PHY_PLL_OUT_BYTECLK,
27*4882a593Smuzhiyun P_DSI0_PHY_PLL_OUT_DSICLK,
28*4882a593Smuzhiyun P_GPLL0_OUT_AUX,
29*4882a593Smuzhiyun P_GPLL0_OUT_MAIN,
30*4882a593Smuzhiyun P_GPLL1_OUT_MAIN,
31*4882a593Smuzhiyun P_GPLL3_OUT_MAIN,
32*4882a593Smuzhiyun P_GPLL4_OUT_AUX,
33*4882a593Smuzhiyun P_GPLL4_OUT_MAIN,
34*4882a593Smuzhiyun P_GPLL6_OUT_AUX,
35*4882a593Smuzhiyun P_HDMI_PHY_PLL_CLK,
36*4882a593Smuzhiyun P_PCIE_0_PIPE_CLK,
37*4882a593Smuzhiyun P_SLEEP_CLK,
38*4882a593Smuzhiyun P_XO,
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_0[] = {
42*4882a593Smuzhiyun { P_XO, 0 },
43*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
44*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const char * const gcc_parent_names_0[] = {
48*4882a593Smuzhiyun "cxo",
49*4882a593Smuzhiyun "gpll0_out_main",
50*4882a593Smuzhiyun "core_bi_pll_test_se",
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const char * const gcc_parent_names_ao_0[] = {
54*4882a593Smuzhiyun "cxo",
55*4882a593Smuzhiyun "gpll0_ao_out_main",
56*4882a593Smuzhiyun "core_bi_pll_test_se",
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_1[] = {
60*4882a593Smuzhiyun { P_XO, 0 },
61*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const char * const gcc_parent_names_1[] = {
65*4882a593Smuzhiyun "cxo",
66*4882a593Smuzhiyun "core_bi_pll_test_se",
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_2[] = {
70*4882a593Smuzhiyun { P_XO, 0 },
71*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
72*4882a593Smuzhiyun { P_GPLL6_OUT_AUX, 2 },
73*4882a593Smuzhiyun { P_SLEEP_CLK, 6 },
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const char * const gcc_parent_names_2[] = {
77*4882a593Smuzhiyun "cxo",
78*4882a593Smuzhiyun "gpll0_out_main",
79*4882a593Smuzhiyun "gpll6_out_aux",
80*4882a593Smuzhiyun "sleep_clk",
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_3[] = {
84*4882a593Smuzhiyun { P_XO, 0 },
85*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
86*4882a593Smuzhiyun { P_GPLL6_OUT_AUX, 2 },
87*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const char * const gcc_parent_names_3[] = {
91*4882a593Smuzhiyun "cxo",
92*4882a593Smuzhiyun "gpll0_out_main",
93*4882a593Smuzhiyun "gpll6_out_aux",
94*4882a593Smuzhiyun "core_bi_pll_test_se",
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_4[] = {
98*4882a593Smuzhiyun { P_XO, 0 },
99*4882a593Smuzhiyun { P_GPLL1_OUT_MAIN, 1 },
100*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static const char * const gcc_parent_names_4[] = {
104*4882a593Smuzhiyun "cxo",
105*4882a593Smuzhiyun "gpll1_out_main",
106*4882a593Smuzhiyun "core_bi_pll_test_se",
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_5[] = {
110*4882a593Smuzhiyun { P_XO, 0 },
111*4882a593Smuzhiyun { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
112*4882a593Smuzhiyun { P_GPLL0_OUT_AUX, 2 },
113*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const char * const gcc_parent_names_5[] = {
117*4882a593Smuzhiyun "cxo",
118*4882a593Smuzhiyun "dsi0pll_byteclk_src",
119*4882a593Smuzhiyun "gpll0_out_aux",
120*4882a593Smuzhiyun "core_bi_pll_test_se",
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_6[] = {
124*4882a593Smuzhiyun { P_XO, 0 },
125*4882a593Smuzhiyun { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
126*4882a593Smuzhiyun { P_GPLL0_OUT_AUX, 3 },
127*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const char * const gcc_parent_names_6[] = {
131*4882a593Smuzhiyun "cxo",
132*4882a593Smuzhiyun "dsi0_phy_pll_out_byteclk",
133*4882a593Smuzhiyun "gpll0_out_aux",
134*4882a593Smuzhiyun "core_bi_pll_test_se",
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_7[] = {
138*4882a593Smuzhiyun { P_XO, 0 },
139*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
140*4882a593Smuzhiyun { P_GPLL3_OUT_MAIN, 2 },
141*4882a593Smuzhiyun { P_GPLL6_OUT_AUX, 3 },
142*4882a593Smuzhiyun { P_GPLL4_OUT_AUX, 4 },
143*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const char * const gcc_parent_names_7[] = {
147*4882a593Smuzhiyun "cxo",
148*4882a593Smuzhiyun "gpll0_out_main",
149*4882a593Smuzhiyun "gpll3_out_main",
150*4882a593Smuzhiyun "gpll6_out_aux",
151*4882a593Smuzhiyun "gpll4_out_aux",
152*4882a593Smuzhiyun "core_bi_pll_test_se",
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_8[] = {
156*4882a593Smuzhiyun { P_XO, 0 },
157*4882a593Smuzhiyun { P_HDMI_PHY_PLL_CLK, 1 },
158*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const char * const gcc_parent_names_8[] = {
162*4882a593Smuzhiyun "cxo",
163*4882a593Smuzhiyun "hdmi_phy_pll_clk",
164*4882a593Smuzhiyun "core_bi_pll_test_se",
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_9[] = {
168*4882a593Smuzhiyun { P_XO, 0 },
169*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
170*4882a593Smuzhiyun { P_DSI0_PHY_PLL_OUT_DSICLK, 2 },
171*4882a593Smuzhiyun { P_GPLL6_OUT_AUX, 3 },
172*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const char * const gcc_parent_names_9[] = {
176*4882a593Smuzhiyun "cxo",
177*4882a593Smuzhiyun "gpll0_out_main",
178*4882a593Smuzhiyun "dsi0_phy_pll_out_dsiclk",
179*4882a593Smuzhiyun "gpll6_out_aux",
180*4882a593Smuzhiyun "core_bi_pll_test_se",
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_10[] = {
184*4882a593Smuzhiyun { P_XO, 0 },
185*4882a593Smuzhiyun { P_SLEEP_CLK, 1 },
186*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const char * const gcc_parent_names_10[] = {
190*4882a593Smuzhiyun "cxo",
191*4882a593Smuzhiyun "sleep_clk",
192*4882a593Smuzhiyun "core_bi_pll_test_se",
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_11[] = {
196*4882a593Smuzhiyun { P_XO, 0 },
197*4882a593Smuzhiyun { P_PCIE_0_PIPE_CLK, 1 },
198*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const char * const gcc_parent_names_11[] = {
202*4882a593Smuzhiyun "cxo",
203*4882a593Smuzhiyun "pcie_0_pipe_clk",
204*4882a593Smuzhiyun "core_bi_pll_test_se",
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_12[] = {
208*4882a593Smuzhiyun { P_XO, 0 },
209*4882a593Smuzhiyun { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
210*4882a593Smuzhiyun { P_GPLL0_OUT_AUX, 2 },
211*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const char * const gcc_parent_names_12[] = {
215*4882a593Smuzhiyun "cxo",
216*4882a593Smuzhiyun "dsi0pll_pclk_src",
217*4882a593Smuzhiyun "gpll0_out_aux",
218*4882a593Smuzhiyun "core_bi_pll_test_se",
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_13[] = {
222*4882a593Smuzhiyun { P_XO, 0 },
223*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
224*4882a593Smuzhiyun { P_GPLL4_OUT_MAIN, 2 },
225*4882a593Smuzhiyun { P_GPLL6_OUT_AUX, 3 },
226*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static const char * const gcc_parent_names_13[] = {
230*4882a593Smuzhiyun "cxo",
231*4882a593Smuzhiyun "gpll0_out_main",
232*4882a593Smuzhiyun "gpll4_out_main",
233*4882a593Smuzhiyun "gpll6_out_aux",
234*4882a593Smuzhiyun "core_bi_pll_test_se",
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_14[] = {
238*4882a593Smuzhiyun { P_XO, 0 },
239*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
240*4882a593Smuzhiyun { P_GPLL4_OUT_AUX, 2 },
241*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static const char * const gcc_parent_names_14[] = {
245*4882a593Smuzhiyun "cxo",
246*4882a593Smuzhiyun "gpll0_out_main",
247*4882a593Smuzhiyun "gpll4_out_aux",
248*4882a593Smuzhiyun "core_bi_pll_test_se",
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_15[] = {
252*4882a593Smuzhiyun { P_XO, 0 },
253*4882a593Smuzhiyun { P_GPLL0_OUT_AUX, 2 },
254*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const char * const gcc_parent_names_15[] = {
258*4882a593Smuzhiyun "cxo",
259*4882a593Smuzhiyun "gpll0_out_aux",
260*4882a593Smuzhiyun "core_bi_pll_test_se",
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_16[] = {
264*4882a593Smuzhiyun { P_XO, 0 },
265*4882a593Smuzhiyun { P_GPLL0_OUT_MAIN, 1 },
266*4882a593Smuzhiyun { P_GPLL0_OUT_AUX, 2 },
267*4882a593Smuzhiyun { P_CORE_BI_PLL_TEST_SE, 7 },
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const char * const gcc_parent_names_16[] = {
271*4882a593Smuzhiyun "cxo",
272*4882a593Smuzhiyun "gpll0_out_main",
273*4882a593Smuzhiyun "gpll0_out_aux",
274*4882a593Smuzhiyun "core_bi_pll_test_se",
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct clk_fixed_factor cxo = {
278*4882a593Smuzhiyun .mult = 1,
279*4882a593Smuzhiyun .div = 1,
280*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
281*4882a593Smuzhiyun .name = "cxo",
282*4882a593Smuzhiyun .parent_names = (const char *[]){ "xo-board" },
283*4882a593Smuzhiyun .num_parents = 1,
284*4882a593Smuzhiyun .ops = &clk_fixed_factor_ops,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static struct clk_alpha_pll gpll0_sleep_clk_src = {
289*4882a593Smuzhiyun .offset = 0x21000,
290*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
291*4882a593Smuzhiyun .clkr = {
292*4882a593Smuzhiyun .enable_reg = 0x45008,
293*4882a593Smuzhiyun .enable_mask = BIT(23),
294*4882a593Smuzhiyun .enable_is_inverted = true,
295*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
296*4882a593Smuzhiyun .name = "gpll0_sleep_clk_src",
297*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
298*4882a593Smuzhiyun .num_parents = 1,
299*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
300*4882a593Smuzhiyun },
301*4882a593Smuzhiyun },
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static struct clk_alpha_pll gpll0_out_main = {
305*4882a593Smuzhiyun .offset = 0x21000,
306*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
307*4882a593Smuzhiyun .flags = SUPPORTS_FSM_MODE,
308*4882a593Smuzhiyun .clkr = {
309*4882a593Smuzhiyun .enable_reg = 0x45000,
310*4882a593Smuzhiyun .enable_mask = BIT(0),
311*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
312*4882a593Smuzhiyun .name = "gpll0_out_main",
313*4882a593Smuzhiyun .parent_names = (const char *[])
314*4882a593Smuzhiyun { "cxo" },
315*4882a593Smuzhiyun .num_parents = 1,
316*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
317*4882a593Smuzhiyun },
318*4882a593Smuzhiyun },
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static struct clk_alpha_pll gpll0_ao_out_main = {
322*4882a593Smuzhiyun .offset = 0x21000,
323*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
324*4882a593Smuzhiyun .flags = SUPPORTS_FSM_MODE,
325*4882a593Smuzhiyun .clkr = {
326*4882a593Smuzhiyun .enable_reg = 0x45000,
327*4882a593Smuzhiyun .enable_mask = BIT(0),
328*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
329*4882a593Smuzhiyun .name = "gpll0_ao_out_main",
330*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
331*4882a593Smuzhiyun .num_parents = 1,
332*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
333*4882a593Smuzhiyun .ops = &clk_alpha_pll_fixed_ops,
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun },
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static struct clk_alpha_pll gpll1_out_main = {
339*4882a593Smuzhiyun .offset = 0x20000,
340*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
341*4882a593Smuzhiyun .clkr = {
342*4882a593Smuzhiyun .enable_reg = 0x45000,
343*4882a593Smuzhiyun .enable_mask = BIT(1),
344*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
345*4882a593Smuzhiyun .name = "gpll1_out_main",
346*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
347*4882a593Smuzhiyun .num_parents = 1,
348*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
349*4882a593Smuzhiyun },
350*4882a593Smuzhiyun },
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* 930MHz configuration */
354*4882a593Smuzhiyun static const struct alpha_pll_config gpll3_config = {
355*4882a593Smuzhiyun .l = 48,
356*4882a593Smuzhiyun .alpha = 0x0,
357*4882a593Smuzhiyun .alpha_en_mask = BIT(24),
358*4882a593Smuzhiyun .post_div_mask = 0xf << 8,
359*4882a593Smuzhiyun .post_div_val = 0x1 << 8,
360*4882a593Smuzhiyun .vco_mask = 0x3 << 20,
361*4882a593Smuzhiyun .main_output_mask = 0x1,
362*4882a593Smuzhiyun .config_ctl_val = 0x4001055b,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static const struct pll_vco gpll3_vco[] = {
366*4882a593Smuzhiyun { 700000000, 1400000000, 0 },
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static struct clk_alpha_pll gpll3_out_main = {
370*4882a593Smuzhiyun .offset = 0x22000,
371*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
372*4882a593Smuzhiyun .vco_table = gpll3_vco,
373*4882a593Smuzhiyun .num_vco = ARRAY_SIZE(gpll3_vco),
374*4882a593Smuzhiyun .clkr = {
375*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
376*4882a593Smuzhiyun .name = "gpll3_out_main",
377*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
378*4882a593Smuzhiyun .num_parents = 1,
379*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
380*4882a593Smuzhiyun },
381*4882a593Smuzhiyun },
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static struct clk_alpha_pll gpll4_out_main = {
385*4882a593Smuzhiyun .offset = 0x24000,
386*4882a593Smuzhiyun .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
387*4882a593Smuzhiyun .clkr = {
388*4882a593Smuzhiyun .enable_reg = 0x45000,
389*4882a593Smuzhiyun .enable_mask = BIT(5),
390*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
391*4882a593Smuzhiyun .name = "gpll4_out_main",
392*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
393*4882a593Smuzhiyun .num_parents = 1,
394*4882a593Smuzhiyun .ops = &clk_alpha_pll_ops,
395*4882a593Smuzhiyun },
396*4882a593Smuzhiyun },
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static struct clk_pll gpll6 = {
400*4882a593Smuzhiyun .l_reg = 0x37004,
401*4882a593Smuzhiyun .m_reg = 0x37008,
402*4882a593Smuzhiyun .n_reg = 0x3700C,
403*4882a593Smuzhiyun .config_reg = 0x37014,
404*4882a593Smuzhiyun .mode_reg = 0x37000,
405*4882a593Smuzhiyun .status_reg = 0x3701C,
406*4882a593Smuzhiyun .status_bit = 17,
407*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
408*4882a593Smuzhiyun .name = "gpll6",
409*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
410*4882a593Smuzhiyun .num_parents = 1,
411*4882a593Smuzhiyun .ops = &clk_pll_ops,
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static struct clk_regmap gpll6_out_aux = {
416*4882a593Smuzhiyun .enable_reg = 0x45000,
417*4882a593Smuzhiyun .enable_mask = BIT(7),
418*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
419*4882a593Smuzhiyun .name = "gpll6_out_aux",
420*4882a593Smuzhiyun .parent_names = (const char *[]){ "gpll6" },
421*4882a593Smuzhiyun .num_parents = 1,
422*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
423*4882a593Smuzhiyun },
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
427*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
428*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
429*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
430*4882a593Smuzhiyun F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
431*4882a593Smuzhiyun { }
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static struct clk_rcg2 apss_ahb_clk_src = {
435*4882a593Smuzhiyun .cmd_rcgr = 0x46000,
436*4882a593Smuzhiyun .mnd_width = 0,
437*4882a593Smuzhiyun .hid_width = 5,
438*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
439*4882a593Smuzhiyun .freq_tbl = ftbl_apss_ahb_clk_src,
440*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
441*4882a593Smuzhiyun .name = "apss_ahb_clk_src",
442*4882a593Smuzhiyun .parent_names = gcc_parent_names_ao_0,
443*4882a593Smuzhiyun .num_parents = 3,
444*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
445*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
446*4882a593Smuzhiyun },
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup0_i2c_apps_clk_src[] = {
450*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
451*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
452*4882a593Smuzhiyun { }
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup0_i2c_apps_clk_src = {
456*4882a593Smuzhiyun .cmd_rcgr = 0x602c,
457*4882a593Smuzhiyun .mnd_width = 0,
458*4882a593Smuzhiyun .hid_width = 5,
459*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
460*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
461*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
462*4882a593Smuzhiyun .name = "blsp1_qup0_i2c_apps_clk_src",
463*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
464*4882a593Smuzhiyun .num_parents = 3,
465*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
466*4882a593Smuzhiyun },
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup0_spi_apps_clk_src[] = {
470*4882a593Smuzhiyun F(960000, P_XO, 10, 1, 2),
471*4882a593Smuzhiyun F(4800000, P_XO, 4, 0, 0),
472*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
473*4882a593Smuzhiyun F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
474*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
475*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
476*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
477*4882a593Smuzhiyun { }
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup0_spi_apps_clk_src = {
481*4882a593Smuzhiyun .cmd_rcgr = 0x6034,
482*4882a593Smuzhiyun .mnd_width = 8,
483*4882a593Smuzhiyun .hid_width = 5,
484*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
485*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
486*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
487*4882a593Smuzhiyun .name = "blsp1_qup0_spi_apps_clk_src",
488*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
489*4882a593Smuzhiyun .num_parents = 3,
490*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
491*4882a593Smuzhiyun },
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
495*4882a593Smuzhiyun .cmd_rcgr = 0x200c,
496*4882a593Smuzhiyun .mnd_width = 0,
497*4882a593Smuzhiyun .hid_width = 5,
498*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
499*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
500*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
501*4882a593Smuzhiyun .name = "blsp1_qup1_i2c_apps_clk_src",
502*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
503*4882a593Smuzhiyun .num_parents = 3,
504*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
505*4882a593Smuzhiyun },
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
509*4882a593Smuzhiyun F(960000, P_XO, 10, 1, 2),
510*4882a593Smuzhiyun F(4800000, P_XO, 4, 0, 0),
511*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
512*4882a593Smuzhiyun F(10480000, P_GPLL0_OUT_MAIN, 1, 3, 229),
513*4882a593Smuzhiyun F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
514*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
515*4882a593Smuzhiyun F(20961000, P_GPLL0_OUT_MAIN, 1, 6, 229),
516*4882a593Smuzhiyun { }
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
520*4882a593Smuzhiyun .cmd_rcgr = 0x2024,
521*4882a593Smuzhiyun .mnd_width = 8,
522*4882a593Smuzhiyun .hid_width = 5,
523*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
524*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
525*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
526*4882a593Smuzhiyun .name = "blsp1_qup1_spi_apps_clk_src",
527*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
528*4882a593Smuzhiyun .num_parents = 3,
529*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
530*4882a593Smuzhiyun },
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
534*4882a593Smuzhiyun .cmd_rcgr = 0x3000,
535*4882a593Smuzhiyun .mnd_width = 0,
536*4882a593Smuzhiyun .hid_width = 5,
537*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
538*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
539*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
540*4882a593Smuzhiyun .name = "blsp1_qup2_i2c_apps_clk_src",
541*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
542*4882a593Smuzhiyun .num_parents = 3,
543*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
544*4882a593Smuzhiyun },
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup2_spi_apps_clk_src[] = {
548*4882a593Smuzhiyun F(960000, P_XO, 10, 1, 2),
549*4882a593Smuzhiyun F(4800000, P_XO, 4, 0, 0),
550*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
551*4882a593Smuzhiyun F(15000000, P_GPLL0_OUT_MAIN, 1, 3, 160),
552*4882a593Smuzhiyun F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
553*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
554*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
555*4882a593Smuzhiyun F(30000000, P_GPLL0_OUT_MAIN, 1, 3, 80),
556*4882a593Smuzhiyun { }
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
560*4882a593Smuzhiyun .cmd_rcgr = 0x3014,
561*4882a593Smuzhiyun .mnd_width = 8,
562*4882a593Smuzhiyun .hid_width = 5,
563*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
564*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup2_spi_apps_clk_src,
565*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
566*4882a593Smuzhiyun .name = "blsp1_qup2_spi_apps_clk_src",
567*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
568*4882a593Smuzhiyun .num_parents = 3,
569*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
570*4882a593Smuzhiyun },
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
574*4882a593Smuzhiyun .cmd_rcgr = 0x4000,
575*4882a593Smuzhiyun .mnd_width = 0,
576*4882a593Smuzhiyun .hid_width = 5,
577*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
578*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
579*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
580*4882a593Smuzhiyun .name = "blsp1_qup3_i2c_apps_clk_src",
581*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
582*4882a593Smuzhiyun .num_parents = 3,
583*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
588*4882a593Smuzhiyun .cmd_rcgr = 0x4024,
589*4882a593Smuzhiyun .mnd_width = 8,
590*4882a593Smuzhiyun .hid_width = 5,
591*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
592*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
593*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
594*4882a593Smuzhiyun .name = "blsp1_qup3_spi_apps_clk_src",
595*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
596*4882a593Smuzhiyun .num_parents = 3,
597*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
598*4882a593Smuzhiyun },
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
602*4882a593Smuzhiyun .cmd_rcgr = 0x5000,
603*4882a593Smuzhiyun .mnd_width = 0,
604*4882a593Smuzhiyun .hid_width = 5,
605*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
606*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
607*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
608*4882a593Smuzhiyun .name = "blsp1_qup4_i2c_apps_clk_src",
609*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
610*4882a593Smuzhiyun .num_parents = 3,
611*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
612*4882a593Smuzhiyun },
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
616*4882a593Smuzhiyun .cmd_rcgr = 0x5024,
617*4882a593Smuzhiyun .mnd_width = 8,
618*4882a593Smuzhiyun .hid_width = 5,
619*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
620*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
621*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
622*4882a593Smuzhiyun .name = "blsp1_qup4_spi_apps_clk_src",
623*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
624*4882a593Smuzhiyun .num_parents = 3,
625*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
626*4882a593Smuzhiyun },
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_uart0_apps_clk_src[] = {
630*4882a593Smuzhiyun F(3686400, P_GPLL0_OUT_MAIN, 1, 72, 15625),
631*4882a593Smuzhiyun F(7372800, P_GPLL0_OUT_MAIN, 1, 144, 15625),
632*4882a593Smuzhiyun F(14745600, P_GPLL0_OUT_MAIN, 1, 288, 15625),
633*4882a593Smuzhiyun F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
634*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
635*4882a593Smuzhiyun F(24000000, P_GPLL0_OUT_MAIN, 1, 3, 100),
636*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
637*4882a593Smuzhiyun F(32000000, P_GPLL0_OUT_MAIN, 1, 1, 25),
638*4882a593Smuzhiyun F(40000000, P_GPLL0_OUT_MAIN, 1, 1, 20),
639*4882a593Smuzhiyun F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 500),
640*4882a593Smuzhiyun F(48000000, P_GPLL0_OUT_MAIN, 1, 3, 50),
641*4882a593Smuzhiyun F(51200000, P_GPLL0_OUT_MAIN, 1, 8, 125),
642*4882a593Smuzhiyun F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 100),
643*4882a593Smuzhiyun F(58982400, P_GPLL0_OUT_MAIN, 1, 1152, 15625),
644*4882a593Smuzhiyun F(60000000, P_GPLL0_OUT_MAIN, 1, 3, 40),
645*4882a593Smuzhiyun F(64000000, P_GPLL0_OUT_MAIN, 1, 2, 25),
646*4882a593Smuzhiyun { }
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart0_apps_clk_src = {
650*4882a593Smuzhiyun .cmd_rcgr = 0x600c,
651*4882a593Smuzhiyun .mnd_width = 16,
652*4882a593Smuzhiyun .hid_width = 5,
653*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
654*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
655*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
656*4882a593Smuzhiyun .name = "blsp1_uart0_apps_clk_src",
657*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
658*4882a593Smuzhiyun .num_parents = 3,
659*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
660*4882a593Smuzhiyun },
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
664*4882a593Smuzhiyun .cmd_rcgr = 0x2044,
665*4882a593Smuzhiyun .mnd_width = 16,
666*4882a593Smuzhiyun .hid_width = 5,
667*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
668*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
669*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
670*4882a593Smuzhiyun .name = "blsp1_uart1_apps_clk_src",
671*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
672*4882a593Smuzhiyun .num_parents = 3,
673*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
674*4882a593Smuzhiyun },
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
678*4882a593Smuzhiyun .cmd_rcgr = 0x3034,
679*4882a593Smuzhiyun .mnd_width = 16,
680*4882a593Smuzhiyun .hid_width = 5,
681*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
682*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
683*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
684*4882a593Smuzhiyun .name = "blsp1_uart2_apps_clk_src",
685*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
686*4882a593Smuzhiyun .num_parents = 3,
687*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
688*4882a593Smuzhiyun },
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
692*4882a593Smuzhiyun .cmd_rcgr = 0x4014,
693*4882a593Smuzhiyun .mnd_width = 16,
694*4882a593Smuzhiyun .hid_width = 5,
695*4882a593Smuzhiyun .cfg_off = 0x20,
696*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
697*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
698*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
699*4882a593Smuzhiyun .name = "blsp1_uart3_apps_clk_src",
700*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
701*4882a593Smuzhiyun .num_parents = 3,
702*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
703*4882a593Smuzhiyun },
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup0_i2c_apps_clk_src = {
707*4882a593Smuzhiyun .cmd_rcgr = 0xc00c,
708*4882a593Smuzhiyun .mnd_width = 0,
709*4882a593Smuzhiyun .hid_width = 5,
710*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
711*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
712*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
713*4882a593Smuzhiyun .name = "blsp2_qup0_i2c_apps_clk_src",
714*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
715*4882a593Smuzhiyun .num_parents = 3,
716*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
717*4882a593Smuzhiyun },
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup0_spi_apps_clk_src = {
721*4882a593Smuzhiyun .cmd_rcgr = 0xc024,
722*4882a593Smuzhiyun .mnd_width = 8,
723*4882a593Smuzhiyun .hid_width = 5,
724*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
725*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
726*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
727*4882a593Smuzhiyun .name = "blsp2_qup0_spi_apps_clk_src",
728*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
729*4882a593Smuzhiyun .num_parents = 3,
730*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
731*4882a593Smuzhiyun },
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart0_apps_clk_src = {
735*4882a593Smuzhiyun .cmd_rcgr = 0xc044,
736*4882a593Smuzhiyun .mnd_width = 16,
737*4882a593Smuzhiyun .hid_width = 5,
738*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
739*4882a593Smuzhiyun .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
740*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
741*4882a593Smuzhiyun .name = "blsp2_uart0_apps_clk_src",
742*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
743*4882a593Smuzhiyun .num_parents = 3,
744*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
745*4882a593Smuzhiyun },
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static struct clk_rcg2 byte0_clk_src = {
749*4882a593Smuzhiyun .cmd_rcgr = 0x4d044,
750*4882a593Smuzhiyun .mnd_width = 0,
751*4882a593Smuzhiyun .hid_width = 5,
752*4882a593Smuzhiyun .parent_map = gcc_parent_map_5,
753*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
754*4882a593Smuzhiyun .name = "byte0_clk_src",
755*4882a593Smuzhiyun .parent_names = gcc_parent_names_5,
756*4882a593Smuzhiyun .num_parents = 4,
757*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
758*4882a593Smuzhiyun .ops = &clk_byte2_ops,
759*4882a593Smuzhiyun },
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const struct freq_tbl ftbl_emac_clk_src[] = {
763*4882a593Smuzhiyun F(5000000, P_GPLL1_OUT_MAIN, 2, 1, 50),
764*4882a593Smuzhiyun F(50000000, P_GPLL1_OUT_MAIN, 10, 0, 0),
765*4882a593Smuzhiyun F(125000000, P_GPLL1_OUT_MAIN, 4, 0, 0),
766*4882a593Smuzhiyun F(250000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
767*4882a593Smuzhiyun { }
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static struct clk_rcg2 emac_clk_src = {
771*4882a593Smuzhiyun .cmd_rcgr = 0x4e01c,
772*4882a593Smuzhiyun .mnd_width = 8,
773*4882a593Smuzhiyun .hid_width = 5,
774*4882a593Smuzhiyun .parent_map = gcc_parent_map_4,
775*4882a593Smuzhiyun .freq_tbl = ftbl_emac_clk_src,
776*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
777*4882a593Smuzhiyun .name = "emac_clk_src",
778*4882a593Smuzhiyun .parent_names = gcc_parent_names_4,
779*4882a593Smuzhiyun .num_parents = 3,
780*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
781*4882a593Smuzhiyun },
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static const struct freq_tbl ftbl_emac_ptp_clk_src[] = {
785*4882a593Smuzhiyun F(50000000, P_GPLL1_OUT_MAIN, 10, 0, 0),
786*4882a593Smuzhiyun F(125000000, P_GPLL1_OUT_MAIN, 4, 0, 0),
787*4882a593Smuzhiyun F(250000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
788*4882a593Smuzhiyun { }
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun static struct clk_rcg2 emac_ptp_clk_src = {
792*4882a593Smuzhiyun .cmd_rcgr = 0x4e014,
793*4882a593Smuzhiyun .mnd_width = 0,
794*4882a593Smuzhiyun .hid_width = 5,
795*4882a593Smuzhiyun .parent_map = gcc_parent_map_4,
796*4882a593Smuzhiyun .freq_tbl = ftbl_emac_ptp_clk_src,
797*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
798*4882a593Smuzhiyun .name = "emac_ptp_clk_src",
799*4882a593Smuzhiyun .parent_names = gcc_parent_names_4,
800*4882a593Smuzhiyun .num_parents = 3,
801*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
802*4882a593Smuzhiyun },
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun static const struct freq_tbl ftbl_esc0_clk_src[] = {
806*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
807*4882a593Smuzhiyun { }
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static struct clk_rcg2 esc0_clk_src = {
811*4882a593Smuzhiyun .cmd_rcgr = 0x4d05c,
812*4882a593Smuzhiyun .mnd_width = 0,
813*4882a593Smuzhiyun .hid_width = 5,
814*4882a593Smuzhiyun .parent_map = gcc_parent_map_6,
815*4882a593Smuzhiyun .freq_tbl = ftbl_esc0_clk_src,
816*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
817*4882a593Smuzhiyun .name = "esc0_clk_src",
818*4882a593Smuzhiyun .parent_names = gcc_parent_names_6,
819*4882a593Smuzhiyun .num_parents = 4,
820*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
821*4882a593Smuzhiyun },
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
825*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
826*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
827*4882a593Smuzhiyun F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
828*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
829*4882a593Smuzhiyun F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
830*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
831*4882a593Smuzhiyun F(228571429, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
832*4882a593Smuzhiyun F(240000000, P_GPLL6_OUT_AUX, 4.5, 0, 0),
833*4882a593Smuzhiyun F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
834*4882a593Smuzhiyun F(270000000, P_GPLL6_OUT_AUX, 4, 0, 0),
835*4882a593Smuzhiyun F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
836*4882a593Smuzhiyun F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
837*4882a593Smuzhiyun F(484800000, P_GPLL3_OUT_MAIN, 1, 0, 0),
838*4882a593Smuzhiyun F(523200000, P_GPLL3_OUT_MAIN, 1, 0, 0),
839*4882a593Smuzhiyun F(550000000, P_GPLL3_OUT_MAIN, 1, 0, 0),
840*4882a593Smuzhiyun F(598000000, P_GPLL3_OUT_MAIN, 1, 0, 0),
841*4882a593Smuzhiyun { }
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun static struct clk_rcg2 gfx3d_clk_src = {
845*4882a593Smuzhiyun .cmd_rcgr = 0x59000,
846*4882a593Smuzhiyun .mnd_width = 0,
847*4882a593Smuzhiyun .hid_width = 5,
848*4882a593Smuzhiyun .parent_map = gcc_parent_map_7,
849*4882a593Smuzhiyun .freq_tbl = ftbl_gfx3d_clk_src,
850*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
851*4882a593Smuzhiyun .name = "gfx3d_clk_src",
852*4882a593Smuzhiyun .parent_names = gcc_parent_names_7,
853*4882a593Smuzhiyun .num_parents = 6,
854*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
855*4882a593Smuzhiyun },
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun static const struct freq_tbl ftbl_gp1_clk_src[] = {
859*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
860*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
861*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
862*4882a593Smuzhiyun { }
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
866*4882a593Smuzhiyun .cmd_rcgr = 0x8004,
867*4882a593Smuzhiyun .mnd_width = 8,
868*4882a593Smuzhiyun .hid_width = 5,
869*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
870*4882a593Smuzhiyun .freq_tbl = ftbl_gp1_clk_src,
871*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
872*4882a593Smuzhiyun .name = "gp1_clk_src",
873*4882a593Smuzhiyun .parent_names = gcc_parent_names_2,
874*4882a593Smuzhiyun .num_parents = 4,
875*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
876*4882a593Smuzhiyun },
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
880*4882a593Smuzhiyun .cmd_rcgr = 0x9004,
881*4882a593Smuzhiyun .mnd_width = 8,
882*4882a593Smuzhiyun .hid_width = 5,
883*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
884*4882a593Smuzhiyun .freq_tbl = ftbl_gp1_clk_src,
885*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
886*4882a593Smuzhiyun .name = "gp2_clk_src",
887*4882a593Smuzhiyun .parent_names = gcc_parent_names_2,
888*4882a593Smuzhiyun .num_parents = 4,
889*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
890*4882a593Smuzhiyun },
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
894*4882a593Smuzhiyun .cmd_rcgr = 0xa004,
895*4882a593Smuzhiyun .mnd_width = 8,
896*4882a593Smuzhiyun .hid_width = 5,
897*4882a593Smuzhiyun .parent_map = gcc_parent_map_2,
898*4882a593Smuzhiyun .freq_tbl = ftbl_gp1_clk_src,
899*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
900*4882a593Smuzhiyun .name = "gp3_clk_src",
901*4882a593Smuzhiyun .parent_names = gcc_parent_names_2,
902*4882a593Smuzhiyun .num_parents = 4,
903*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
904*4882a593Smuzhiyun },
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun static struct clk_rcg2 hdmi_app_clk_src = {
908*4882a593Smuzhiyun .cmd_rcgr = 0x4d0e4,
909*4882a593Smuzhiyun .mnd_width = 0,
910*4882a593Smuzhiyun .hid_width = 5,
911*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
912*4882a593Smuzhiyun .freq_tbl = ftbl_esc0_clk_src,
913*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
914*4882a593Smuzhiyun .name = "hdmi_app_clk_src",
915*4882a593Smuzhiyun .parent_names = gcc_parent_names_1,
916*4882a593Smuzhiyun .num_parents = 2,
917*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
918*4882a593Smuzhiyun },
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun static struct clk_rcg2 hdmi_pclk_clk_src = {
922*4882a593Smuzhiyun .cmd_rcgr = 0x4d0dc,
923*4882a593Smuzhiyun .mnd_width = 0,
924*4882a593Smuzhiyun .hid_width = 5,
925*4882a593Smuzhiyun .parent_map = gcc_parent_map_8,
926*4882a593Smuzhiyun .freq_tbl = ftbl_esc0_clk_src,
927*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
928*4882a593Smuzhiyun .name = "hdmi_pclk_clk_src",
929*4882a593Smuzhiyun .parent_names = gcc_parent_names_8,
930*4882a593Smuzhiyun .num_parents = 3,
931*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
932*4882a593Smuzhiyun },
933*4882a593Smuzhiyun };
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun static const struct freq_tbl ftbl_mdp_clk_src[] = {
936*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
937*4882a593Smuzhiyun F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
938*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
939*4882a593Smuzhiyun F(145454545, P_GPLL0_OUT_MAIN, 5.5, 0, 0),
940*4882a593Smuzhiyun F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
941*4882a593Smuzhiyun F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
942*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
943*4882a593Smuzhiyun F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
944*4882a593Smuzhiyun F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
945*4882a593Smuzhiyun { }
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun static struct clk_rcg2 mdp_clk_src = {
949*4882a593Smuzhiyun .cmd_rcgr = 0x4d014,
950*4882a593Smuzhiyun .mnd_width = 0,
951*4882a593Smuzhiyun .hid_width = 5,
952*4882a593Smuzhiyun .parent_map = gcc_parent_map_9,
953*4882a593Smuzhiyun .freq_tbl = ftbl_mdp_clk_src,
954*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
955*4882a593Smuzhiyun .name = "mdp_clk_src",
956*4882a593Smuzhiyun .parent_names = gcc_parent_names_9,
957*4882a593Smuzhiyun .num_parents = 5,
958*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
959*4882a593Smuzhiyun },
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
963*4882a593Smuzhiyun F(1200000, P_XO, 16, 0, 0),
964*4882a593Smuzhiyun { }
965*4882a593Smuzhiyun };
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun static struct clk_rcg2 pcie_0_aux_clk_src = {
968*4882a593Smuzhiyun .cmd_rcgr = 0x3e024,
969*4882a593Smuzhiyun .mnd_width = 16,
970*4882a593Smuzhiyun .hid_width = 5,
971*4882a593Smuzhiyun .parent_map = gcc_parent_map_10,
972*4882a593Smuzhiyun .freq_tbl = ftbl_pcie_0_aux_clk_src,
973*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
974*4882a593Smuzhiyun .name = "pcie_0_aux_clk_src",
975*4882a593Smuzhiyun .parent_names = gcc_parent_names_10,
976*4882a593Smuzhiyun .num_parents = 3,
977*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
978*4882a593Smuzhiyun },
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_0_pipe_clk_src[] = {
982*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
983*4882a593Smuzhiyun F(125000000, P_PCIE_0_PIPE_CLK, 2, 0, 0),
984*4882a593Smuzhiyun F(250000000, P_PCIE_0_PIPE_CLK, 1, 0, 0),
985*4882a593Smuzhiyun { }
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static struct clk_rcg2 pcie_0_pipe_clk_src = {
989*4882a593Smuzhiyun .cmd_rcgr = 0x3e01c,
990*4882a593Smuzhiyun .mnd_width = 0,
991*4882a593Smuzhiyun .hid_width = 5,
992*4882a593Smuzhiyun .parent_map = gcc_parent_map_11,
993*4882a593Smuzhiyun .freq_tbl = ftbl_pcie_0_pipe_clk_src,
994*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
995*4882a593Smuzhiyun .name = "pcie_0_pipe_clk_src",
996*4882a593Smuzhiyun .parent_names = gcc_parent_names_11,
997*4882a593Smuzhiyun .num_parents = 3,
998*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
999*4882a593Smuzhiyun },
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun static struct clk_rcg2 pclk0_clk_src = {
1003*4882a593Smuzhiyun .cmd_rcgr = 0x4d000,
1004*4882a593Smuzhiyun .mnd_width = 8,
1005*4882a593Smuzhiyun .hid_width = 5,
1006*4882a593Smuzhiyun .parent_map = gcc_parent_map_12,
1007*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1008*4882a593Smuzhiyun .name = "pclk0_clk_src",
1009*4882a593Smuzhiyun .parent_names = gcc_parent_names_12,
1010*4882a593Smuzhiyun .num_parents = 4,
1011*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1012*4882a593Smuzhiyun .ops = &clk_pixel_ops,
1013*4882a593Smuzhiyun },
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun static const struct freq_tbl ftbl_pdm2_clk_src[] = {
1017*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1018*4882a593Smuzhiyun F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
1019*4882a593Smuzhiyun { }
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
1023*4882a593Smuzhiyun .cmd_rcgr = 0x44010,
1024*4882a593Smuzhiyun .mnd_width = 0,
1025*4882a593Smuzhiyun .hid_width = 5,
1026*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
1027*4882a593Smuzhiyun .freq_tbl = ftbl_pdm2_clk_src,
1028*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1029*4882a593Smuzhiyun .name = "pdm2_clk_src",
1030*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
1031*4882a593Smuzhiyun .num_parents = 3,
1032*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1033*4882a593Smuzhiyun },
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
1037*4882a593Smuzhiyun F(144000, P_XO, 16, 3, 25),
1038*4882a593Smuzhiyun F(400000, P_XO, 12, 1, 4),
1039*4882a593Smuzhiyun F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
1040*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
1041*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
1042*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
1043*4882a593Smuzhiyun F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
1044*4882a593Smuzhiyun F(192000000, P_GPLL4_OUT_MAIN, 6, 0, 0),
1045*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
1046*4882a593Smuzhiyun F(384000000, P_GPLL4_OUT_MAIN, 3, 0, 0),
1047*4882a593Smuzhiyun { }
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
1051*4882a593Smuzhiyun .cmd_rcgr = 0x42004,
1052*4882a593Smuzhiyun .mnd_width = 8,
1053*4882a593Smuzhiyun .hid_width = 5,
1054*4882a593Smuzhiyun .parent_map = gcc_parent_map_13,
1055*4882a593Smuzhiyun .freq_tbl = ftbl_sdcc1_apps_clk_src,
1056*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1057*4882a593Smuzhiyun .name = "sdcc1_apps_clk_src",
1058*4882a593Smuzhiyun .parent_names = gcc_parent_names_13,
1059*4882a593Smuzhiyun .num_parents = 5,
1060*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
1061*4882a593Smuzhiyun },
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
1065*4882a593Smuzhiyun F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
1066*4882a593Smuzhiyun F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
1067*4882a593Smuzhiyun { }
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_ice_core_clk_src = {
1071*4882a593Smuzhiyun .cmd_rcgr = 0x5d000,
1072*4882a593Smuzhiyun .mnd_width = 8,
1073*4882a593Smuzhiyun .hid_width = 5,
1074*4882a593Smuzhiyun .parent_map = gcc_parent_map_3,
1075*4882a593Smuzhiyun .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
1076*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1077*4882a593Smuzhiyun .name = "sdcc1_ice_core_clk_src",
1078*4882a593Smuzhiyun .parent_names = gcc_parent_names_3,
1079*4882a593Smuzhiyun .num_parents = 4,
1080*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1081*4882a593Smuzhiyun },
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
1085*4882a593Smuzhiyun F(144000, P_XO, 16, 3, 25),
1086*4882a593Smuzhiyun F(400000, P_XO, 12, 1, 4),
1087*4882a593Smuzhiyun F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
1088*4882a593Smuzhiyun F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
1089*4882a593Smuzhiyun F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
1090*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
1091*4882a593Smuzhiyun F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
1092*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
1093*4882a593Smuzhiyun { }
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
1097*4882a593Smuzhiyun .cmd_rcgr = 0x43004,
1098*4882a593Smuzhiyun .mnd_width = 8,
1099*4882a593Smuzhiyun .hid_width = 5,
1100*4882a593Smuzhiyun .parent_map = gcc_parent_map_14,
1101*4882a593Smuzhiyun .freq_tbl = ftbl_sdcc2_apps_clk_src,
1102*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1103*4882a593Smuzhiyun .name = "sdcc2_apps_clk_src",
1104*4882a593Smuzhiyun .parent_names = gcc_parent_names_14,
1105*4882a593Smuzhiyun .num_parents = 4,
1106*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
1107*4882a593Smuzhiyun },
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun static struct clk_rcg2 usb20_mock_utmi_clk_src = {
1111*4882a593Smuzhiyun .cmd_rcgr = 0x41048,
1112*4882a593Smuzhiyun .mnd_width = 0,
1113*4882a593Smuzhiyun .hid_width = 5,
1114*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
1115*4882a593Smuzhiyun .freq_tbl = ftbl_esc0_clk_src,
1116*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1117*4882a593Smuzhiyun .name = "usb20_mock_utmi_clk_src",
1118*4882a593Smuzhiyun .parent_names = gcc_parent_names_1,
1119*4882a593Smuzhiyun .num_parents = 2,
1120*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1121*4882a593Smuzhiyun },
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
1125*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1126*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
1127*4882a593Smuzhiyun F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
1128*4882a593Smuzhiyun F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
1129*4882a593Smuzhiyun { }
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static struct clk_rcg2 usb30_master_clk_src = {
1133*4882a593Smuzhiyun .cmd_rcgr = 0x39028,
1134*4882a593Smuzhiyun .mnd_width = 8,
1135*4882a593Smuzhiyun .hid_width = 5,
1136*4882a593Smuzhiyun .parent_map = gcc_parent_map_0,
1137*4882a593Smuzhiyun .freq_tbl = ftbl_usb30_master_clk_src,
1138*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1139*4882a593Smuzhiyun .name = "usb30_master_clk_src",
1140*4882a593Smuzhiyun .parent_names = gcc_parent_names_0,
1141*4882a593Smuzhiyun .num_parents = 3,
1142*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1143*4882a593Smuzhiyun },
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun static struct clk_rcg2 usb30_mock_utmi_clk_src = {
1147*4882a593Smuzhiyun .cmd_rcgr = 0x3901c,
1148*4882a593Smuzhiyun .mnd_width = 0,
1149*4882a593Smuzhiyun .hid_width = 5,
1150*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
1151*4882a593Smuzhiyun .freq_tbl = ftbl_esc0_clk_src,
1152*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1153*4882a593Smuzhiyun .name = "usb30_mock_utmi_clk_src",
1154*4882a593Smuzhiyun .parent_names = gcc_parent_names_1,
1155*4882a593Smuzhiyun .num_parents = 2,
1156*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1157*4882a593Smuzhiyun },
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static struct clk_rcg2 usb3_phy_aux_clk_src = {
1161*4882a593Smuzhiyun .cmd_rcgr = 0x3903c,
1162*4882a593Smuzhiyun .mnd_width = 0,
1163*4882a593Smuzhiyun .hid_width = 5,
1164*4882a593Smuzhiyun .parent_map = gcc_parent_map_1,
1165*4882a593Smuzhiyun .freq_tbl = ftbl_pcie_0_aux_clk_src,
1166*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1167*4882a593Smuzhiyun .name = "usb3_phy_aux_clk_src",
1168*4882a593Smuzhiyun .parent_names = gcc_parent_names_1,
1169*4882a593Smuzhiyun .num_parents = 2,
1170*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1171*4882a593Smuzhiyun },
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
1175*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1176*4882a593Smuzhiyun F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
1177*4882a593Smuzhiyun F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
1178*4882a593Smuzhiyun F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
1179*4882a593Smuzhiyun F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
1180*4882a593Smuzhiyun { }
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun static struct clk_rcg2 usb_hs_system_clk_src = {
1184*4882a593Smuzhiyun .cmd_rcgr = 0x41010,
1185*4882a593Smuzhiyun .mnd_width = 0,
1186*4882a593Smuzhiyun .hid_width = 5,
1187*4882a593Smuzhiyun .parent_map = gcc_parent_map_3,
1188*4882a593Smuzhiyun .freq_tbl = ftbl_usb_hs_system_clk_src,
1189*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1190*4882a593Smuzhiyun .name = "usb_hs_system_clk_src",
1191*4882a593Smuzhiyun .parent_names = gcc_parent_names_3,
1192*4882a593Smuzhiyun .num_parents = 4,
1193*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1194*4882a593Smuzhiyun },
1195*4882a593Smuzhiyun };
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun static struct clk_rcg2 vsync_clk_src = {
1198*4882a593Smuzhiyun .cmd_rcgr = 0x4d02c,
1199*4882a593Smuzhiyun .mnd_width = 0,
1200*4882a593Smuzhiyun .hid_width = 5,
1201*4882a593Smuzhiyun .parent_map = gcc_parent_map_15,
1202*4882a593Smuzhiyun .freq_tbl = ftbl_esc0_clk_src,
1203*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1204*4882a593Smuzhiyun .name = "vsync_clk_src",
1205*4882a593Smuzhiyun .parent_names = gcc_parent_names_15,
1206*4882a593Smuzhiyun .num_parents = 3,
1207*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1208*4882a593Smuzhiyun },
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun static const struct freq_tbl ftbl_cdsp_bimc_clk_src[] = {
1212*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1213*4882a593Smuzhiyun F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
1214*4882a593Smuzhiyun F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
1215*4882a593Smuzhiyun F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
1216*4882a593Smuzhiyun { }
1217*4882a593Smuzhiyun };
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun static struct clk_rcg2 cdsp_bimc_clk_src = {
1220*4882a593Smuzhiyun .cmd_rcgr = 0x5e010,
1221*4882a593Smuzhiyun .mnd_width = 0,
1222*4882a593Smuzhiyun .hid_width = 5,
1223*4882a593Smuzhiyun .parent_map = gcc_parent_map_16,
1224*4882a593Smuzhiyun .freq_tbl = ftbl_cdsp_bimc_clk_src,
1225*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data) {
1226*4882a593Smuzhiyun .name = "cdsp_bimc_clk_src",
1227*4882a593Smuzhiyun .parent_names = gcc_parent_names_16,
1228*4882a593Smuzhiyun .num_parents = 4,
1229*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1230*4882a593Smuzhiyun },
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun static struct clk_branch gcc_apss_ahb_clk = {
1234*4882a593Smuzhiyun .halt_reg = 0x4601c,
1235*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1236*4882a593Smuzhiyun .clkr = {
1237*4882a593Smuzhiyun .enable_reg = 0x45004,
1238*4882a593Smuzhiyun .enable_mask = BIT(14),
1239*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1240*4882a593Smuzhiyun .name = "gcc_apss_ahb_clk",
1241*4882a593Smuzhiyun .parent_names = (const char *[]){
1242*4882a593Smuzhiyun "apss_ahb_clk_src",
1243*4882a593Smuzhiyun },
1244*4882a593Smuzhiyun .num_parents = 1,
1245*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1246*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1247*4882a593Smuzhiyun },
1248*4882a593Smuzhiyun },
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun static struct clk_branch gcc_apss_tcu_clk = {
1252*4882a593Smuzhiyun .halt_reg = 0x5b004,
1253*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1254*4882a593Smuzhiyun .clkr = {
1255*4882a593Smuzhiyun .enable_reg = 0x4500c,
1256*4882a593Smuzhiyun .enable_mask = BIT(1),
1257*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1258*4882a593Smuzhiyun .name = "gcc_apss_tcu_clk",
1259*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1260*4882a593Smuzhiyun },
1261*4882a593Smuzhiyun },
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gfx_clk = {
1265*4882a593Smuzhiyun .halt_reg = 0x59034,
1266*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1267*4882a593Smuzhiyun .clkr = {
1268*4882a593Smuzhiyun .enable_reg = 0x59034,
1269*4882a593Smuzhiyun .enable_mask = BIT(0),
1270*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1271*4882a593Smuzhiyun .name = "gcc_bimc_gfx_clk",
1272*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1273*4882a593Smuzhiyun .parent_names = (const char *[]){
1274*4882a593Smuzhiyun "gcc_apss_tcu_clk",
1275*4882a593Smuzhiyun },
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun },
1278*4882a593Smuzhiyun },
1279*4882a593Smuzhiyun };
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gpu_clk = {
1282*4882a593Smuzhiyun .halt_reg = 0x59030,
1283*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1284*4882a593Smuzhiyun .clkr = {
1285*4882a593Smuzhiyun .enable_reg = 0x59030,
1286*4882a593Smuzhiyun .enable_mask = BIT(0),
1287*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1288*4882a593Smuzhiyun .name = "gcc_bimc_gpu_clk",
1289*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1290*4882a593Smuzhiyun },
1291*4882a593Smuzhiyun },
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun static struct clk_branch gcc_bimc_cdsp_clk = {
1295*4882a593Smuzhiyun .halt_reg = 0x31030,
1296*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1297*4882a593Smuzhiyun .clkr = {
1298*4882a593Smuzhiyun .enable_reg = 0x31030,
1299*4882a593Smuzhiyun .enable_mask = BIT(0),
1300*4882a593Smuzhiyun .hw.init = &(struct clk_init_data) {
1301*4882a593Smuzhiyun .name = "gcc_bimc_cdsp_clk",
1302*4882a593Smuzhiyun .parent_names = (const char *[]) {
1303*4882a593Smuzhiyun "cdsp_bimc_clk_src",
1304*4882a593Smuzhiyun },
1305*4882a593Smuzhiyun .num_parents = 1,
1306*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1307*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1308*4882a593Smuzhiyun },
1309*4882a593Smuzhiyun },
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun static struct clk_branch gcc_bimc_mdss_clk = {
1313*4882a593Smuzhiyun .halt_reg = 0x31038,
1314*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1315*4882a593Smuzhiyun .clkr = {
1316*4882a593Smuzhiyun .enable_reg = 0x31038,
1317*4882a593Smuzhiyun .enable_mask = BIT(0),
1318*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1319*4882a593Smuzhiyun .name = "gcc_bimc_mdss_clk",
1320*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1321*4882a593Smuzhiyun },
1322*4882a593Smuzhiyun },
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1326*4882a593Smuzhiyun .halt_reg = 0x1008,
1327*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1328*4882a593Smuzhiyun .clkr = {
1329*4882a593Smuzhiyun .enable_reg = 0x45004,
1330*4882a593Smuzhiyun .enable_mask = BIT(10),
1331*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1332*4882a593Smuzhiyun .name = "gcc_blsp1_ahb_clk",
1333*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1334*4882a593Smuzhiyun },
1335*4882a593Smuzhiyun },
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static struct clk_branch gcc_dcc_clk = {
1339*4882a593Smuzhiyun .halt_reg = 0x77004,
1340*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1341*4882a593Smuzhiyun .clkr = {
1342*4882a593Smuzhiyun .enable_reg = 0x77004,
1343*4882a593Smuzhiyun .enable_mask = BIT(0),
1344*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1345*4882a593Smuzhiyun .name = "gcc_dcc_clk",
1346*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1347*4882a593Smuzhiyun },
1348*4882a593Smuzhiyun },
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun static struct clk_branch gcc_dcc_xo_clk = {
1352*4882a593Smuzhiyun .halt_reg = 0x77008,
1353*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1354*4882a593Smuzhiyun .clkr = {
1355*4882a593Smuzhiyun .enable_reg = 0x77008,
1356*4882a593Smuzhiyun .enable_mask = BIT(0),
1357*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1358*4882a593Smuzhiyun .name = "gcc_dcc_xo_clk",
1359*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1360*4882a593Smuzhiyun },
1361*4882a593Smuzhiyun },
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup0_i2c_apps_clk = {
1365*4882a593Smuzhiyun .halt_reg = 0x6028,
1366*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1367*4882a593Smuzhiyun .clkr = {
1368*4882a593Smuzhiyun .enable_reg = 0x6028,
1369*4882a593Smuzhiyun .enable_mask = BIT(0),
1370*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1371*4882a593Smuzhiyun .name = "gcc_blsp1_qup0_i2c_apps_clk",
1372*4882a593Smuzhiyun .parent_names = (const char *[]){
1373*4882a593Smuzhiyun "blsp1_qup0_i2c_apps_clk_src",
1374*4882a593Smuzhiyun },
1375*4882a593Smuzhiyun .num_parents = 1,
1376*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1377*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1378*4882a593Smuzhiyun },
1379*4882a593Smuzhiyun },
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup0_spi_apps_clk = {
1383*4882a593Smuzhiyun .halt_reg = 0x6024,
1384*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1385*4882a593Smuzhiyun .clkr = {
1386*4882a593Smuzhiyun .enable_reg = 0x6024,
1387*4882a593Smuzhiyun .enable_mask = BIT(0),
1388*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1389*4882a593Smuzhiyun .name = "gcc_blsp1_qup0_spi_apps_clk",
1390*4882a593Smuzhiyun .parent_names = (const char *[]){
1391*4882a593Smuzhiyun "blsp1_qup0_spi_apps_clk_src",
1392*4882a593Smuzhiyun },
1393*4882a593Smuzhiyun .num_parents = 1,
1394*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1395*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1396*4882a593Smuzhiyun },
1397*4882a593Smuzhiyun },
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1401*4882a593Smuzhiyun .halt_reg = 0x2008,
1402*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1403*4882a593Smuzhiyun .clkr = {
1404*4882a593Smuzhiyun .enable_reg = 0x2008,
1405*4882a593Smuzhiyun .enable_mask = BIT(0),
1406*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1407*4882a593Smuzhiyun .name = "gcc_blsp1_qup1_i2c_apps_clk",
1408*4882a593Smuzhiyun .parent_names = (const char *[]){
1409*4882a593Smuzhiyun "blsp1_qup1_i2c_apps_clk_src",
1410*4882a593Smuzhiyun },
1411*4882a593Smuzhiyun .num_parents = 1,
1412*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1413*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1414*4882a593Smuzhiyun },
1415*4882a593Smuzhiyun },
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1419*4882a593Smuzhiyun .halt_reg = 0x2004,
1420*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1421*4882a593Smuzhiyun .clkr = {
1422*4882a593Smuzhiyun .enable_reg = 0x2004,
1423*4882a593Smuzhiyun .enable_mask = BIT(0),
1424*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1425*4882a593Smuzhiyun .name = "gcc_blsp1_qup1_spi_apps_clk",
1426*4882a593Smuzhiyun .parent_names = (const char *[]){
1427*4882a593Smuzhiyun "blsp1_qup1_spi_apps_clk_src",
1428*4882a593Smuzhiyun },
1429*4882a593Smuzhiyun .num_parents = 1,
1430*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1431*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1432*4882a593Smuzhiyun },
1433*4882a593Smuzhiyun },
1434*4882a593Smuzhiyun };
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1437*4882a593Smuzhiyun .halt_reg = 0x3010,
1438*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1439*4882a593Smuzhiyun .clkr = {
1440*4882a593Smuzhiyun .enable_reg = 0x3010,
1441*4882a593Smuzhiyun .enable_mask = BIT(0),
1442*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1443*4882a593Smuzhiyun .name = "gcc_blsp1_qup2_i2c_apps_clk",
1444*4882a593Smuzhiyun .parent_names = (const char *[]){
1445*4882a593Smuzhiyun "blsp1_qup2_i2c_apps_clk_src",
1446*4882a593Smuzhiyun },
1447*4882a593Smuzhiyun .num_parents = 1,
1448*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1449*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1450*4882a593Smuzhiyun },
1451*4882a593Smuzhiyun },
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1455*4882a593Smuzhiyun .halt_reg = 0x300c,
1456*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1457*4882a593Smuzhiyun .clkr = {
1458*4882a593Smuzhiyun .enable_reg = 0x300c,
1459*4882a593Smuzhiyun .enable_mask = BIT(0),
1460*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1461*4882a593Smuzhiyun .name = "gcc_blsp1_qup2_spi_apps_clk",
1462*4882a593Smuzhiyun .parent_names = (const char *[]){
1463*4882a593Smuzhiyun "blsp1_qup2_spi_apps_clk_src",
1464*4882a593Smuzhiyun },
1465*4882a593Smuzhiyun .num_parents = 1,
1466*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1467*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1468*4882a593Smuzhiyun },
1469*4882a593Smuzhiyun },
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1473*4882a593Smuzhiyun .halt_reg = 0x4020,
1474*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1475*4882a593Smuzhiyun .clkr = {
1476*4882a593Smuzhiyun .enable_reg = 0x4020,
1477*4882a593Smuzhiyun .enable_mask = BIT(0),
1478*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1479*4882a593Smuzhiyun .name = "gcc_blsp1_qup3_i2c_apps_clk",
1480*4882a593Smuzhiyun .parent_names = (const char *[]){
1481*4882a593Smuzhiyun "blsp1_qup3_i2c_apps_clk_src",
1482*4882a593Smuzhiyun },
1483*4882a593Smuzhiyun .num_parents = 1,
1484*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1485*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1486*4882a593Smuzhiyun },
1487*4882a593Smuzhiyun },
1488*4882a593Smuzhiyun };
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1491*4882a593Smuzhiyun .halt_reg = 0x401c,
1492*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1493*4882a593Smuzhiyun .clkr = {
1494*4882a593Smuzhiyun .enable_reg = 0x401c,
1495*4882a593Smuzhiyun .enable_mask = BIT(0),
1496*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1497*4882a593Smuzhiyun .name = "gcc_blsp1_qup3_spi_apps_clk",
1498*4882a593Smuzhiyun .parent_names = (const char *[]){
1499*4882a593Smuzhiyun "blsp1_qup3_spi_apps_clk_src",
1500*4882a593Smuzhiyun },
1501*4882a593Smuzhiyun .num_parents = 1,
1502*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1503*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1504*4882a593Smuzhiyun },
1505*4882a593Smuzhiyun },
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1509*4882a593Smuzhiyun .halt_reg = 0x5020,
1510*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1511*4882a593Smuzhiyun .clkr = {
1512*4882a593Smuzhiyun .enable_reg = 0x5020,
1513*4882a593Smuzhiyun .enable_mask = BIT(0),
1514*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1515*4882a593Smuzhiyun .name = "gcc_blsp1_qup4_i2c_apps_clk",
1516*4882a593Smuzhiyun .parent_names = (const char *[]){
1517*4882a593Smuzhiyun "blsp1_qup4_i2c_apps_clk_src",
1518*4882a593Smuzhiyun },
1519*4882a593Smuzhiyun .num_parents = 1,
1520*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1521*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1522*4882a593Smuzhiyun },
1523*4882a593Smuzhiyun },
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1527*4882a593Smuzhiyun .halt_reg = 0x501c,
1528*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1529*4882a593Smuzhiyun .clkr = {
1530*4882a593Smuzhiyun .enable_reg = 0x501c,
1531*4882a593Smuzhiyun .enable_mask = BIT(0),
1532*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1533*4882a593Smuzhiyun .name = "gcc_blsp1_qup4_spi_apps_clk",
1534*4882a593Smuzhiyun .parent_names = (const char *[]){
1535*4882a593Smuzhiyun "blsp1_qup4_spi_apps_clk_src",
1536*4882a593Smuzhiyun },
1537*4882a593Smuzhiyun .num_parents = 1,
1538*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1539*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1540*4882a593Smuzhiyun },
1541*4882a593Smuzhiyun },
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart0_apps_clk = {
1545*4882a593Smuzhiyun .halt_reg = 0x6004,
1546*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1547*4882a593Smuzhiyun .clkr = {
1548*4882a593Smuzhiyun .enable_reg = 0x6004,
1549*4882a593Smuzhiyun .enable_mask = BIT(0),
1550*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1551*4882a593Smuzhiyun .name = "gcc_blsp1_uart0_apps_clk",
1552*4882a593Smuzhiyun .parent_names = (const char *[]){
1553*4882a593Smuzhiyun "blsp1_uart0_apps_clk_src",
1554*4882a593Smuzhiyun },
1555*4882a593Smuzhiyun .num_parents = 1,
1556*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1557*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1558*4882a593Smuzhiyun },
1559*4882a593Smuzhiyun },
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
1563*4882a593Smuzhiyun .halt_reg = 0x203c,
1564*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1565*4882a593Smuzhiyun .clkr = {
1566*4882a593Smuzhiyun .enable_reg = 0x203c,
1567*4882a593Smuzhiyun .enable_mask = BIT(0),
1568*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1569*4882a593Smuzhiyun .name = "gcc_blsp1_uart1_apps_clk",
1570*4882a593Smuzhiyun .parent_names = (const char *[]){
1571*4882a593Smuzhiyun "blsp1_uart1_apps_clk_src",
1572*4882a593Smuzhiyun },
1573*4882a593Smuzhiyun .num_parents = 1,
1574*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1575*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1576*4882a593Smuzhiyun },
1577*4882a593Smuzhiyun },
1578*4882a593Smuzhiyun };
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
1581*4882a593Smuzhiyun .halt_reg = 0x302c,
1582*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1583*4882a593Smuzhiyun .clkr = {
1584*4882a593Smuzhiyun .enable_reg = 0x302c,
1585*4882a593Smuzhiyun .enable_mask = BIT(0),
1586*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1587*4882a593Smuzhiyun .name = "gcc_blsp1_uart2_apps_clk",
1588*4882a593Smuzhiyun .parent_names = (const char *[]){
1589*4882a593Smuzhiyun "blsp1_uart2_apps_clk_src",
1590*4882a593Smuzhiyun },
1591*4882a593Smuzhiyun .num_parents = 1,
1592*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1593*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1594*4882a593Smuzhiyun },
1595*4882a593Smuzhiyun },
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart3_apps_clk = {
1599*4882a593Smuzhiyun .halt_reg = 0x400c,
1600*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1601*4882a593Smuzhiyun .clkr = {
1602*4882a593Smuzhiyun .enable_reg = 0x400c,
1603*4882a593Smuzhiyun .enable_mask = BIT(0),
1604*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1605*4882a593Smuzhiyun .name = "gcc_blsp1_uart3_apps_clk",
1606*4882a593Smuzhiyun .parent_names = (const char *[]){
1607*4882a593Smuzhiyun "blsp1_uart3_apps_clk_src",
1608*4882a593Smuzhiyun },
1609*4882a593Smuzhiyun .num_parents = 1,
1610*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1611*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1612*4882a593Smuzhiyun },
1613*4882a593Smuzhiyun },
1614*4882a593Smuzhiyun };
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_ahb_clk = {
1617*4882a593Smuzhiyun .halt_reg = 0xb008,
1618*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1619*4882a593Smuzhiyun .clkr = {
1620*4882a593Smuzhiyun .enable_reg = 0x45004,
1621*4882a593Smuzhiyun .enable_mask = BIT(20),
1622*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1623*4882a593Smuzhiyun .name = "gcc_blsp2_ahb_clk",
1624*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1625*4882a593Smuzhiyun },
1626*4882a593Smuzhiyun },
1627*4882a593Smuzhiyun };
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup0_i2c_apps_clk = {
1630*4882a593Smuzhiyun .halt_reg = 0xc008,
1631*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1632*4882a593Smuzhiyun .clkr = {
1633*4882a593Smuzhiyun .enable_reg = 0xc008,
1634*4882a593Smuzhiyun .enable_mask = BIT(0),
1635*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1636*4882a593Smuzhiyun .name = "gcc_blsp2_qup0_i2c_apps_clk",
1637*4882a593Smuzhiyun .parent_names = (const char *[]){
1638*4882a593Smuzhiyun "blsp2_qup0_i2c_apps_clk_src",
1639*4882a593Smuzhiyun },
1640*4882a593Smuzhiyun .num_parents = 1,
1641*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1642*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1643*4882a593Smuzhiyun },
1644*4882a593Smuzhiyun },
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup0_spi_apps_clk = {
1648*4882a593Smuzhiyun .halt_reg = 0xc004,
1649*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1650*4882a593Smuzhiyun .clkr = {
1651*4882a593Smuzhiyun .enable_reg = 0xc004,
1652*4882a593Smuzhiyun .enable_mask = BIT(0),
1653*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1654*4882a593Smuzhiyun .name = "gcc_blsp2_qup0_spi_apps_clk",
1655*4882a593Smuzhiyun .parent_names = (const char *[]){
1656*4882a593Smuzhiyun "blsp2_qup0_spi_apps_clk_src",
1657*4882a593Smuzhiyun },
1658*4882a593Smuzhiyun .num_parents = 1,
1659*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1660*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1661*4882a593Smuzhiyun },
1662*4882a593Smuzhiyun },
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart0_apps_clk = {
1666*4882a593Smuzhiyun .halt_reg = 0xc03c,
1667*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1668*4882a593Smuzhiyun .clkr = {
1669*4882a593Smuzhiyun .enable_reg = 0xc03c,
1670*4882a593Smuzhiyun .enable_mask = BIT(0),
1671*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1672*4882a593Smuzhiyun .name = "gcc_blsp2_uart0_apps_clk",
1673*4882a593Smuzhiyun .parent_names = (const char *[]){
1674*4882a593Smuzhiyun "blsp2_uart0_apps_clk_src",
1675*4882a593Smuzhiyun },
1676*4882a593Smuzhiyun .num_parents = 1,
1677*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1678*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1679*4882a593Smuzhiyun },
1680*4882a593Smuzhiyun },
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1684*4882a593Smuzhiyun .halt_reg = 0x1300c,
1685*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1686*4882a593Smuzhiyun .clkr = {
1687*4882a593Smuzhiyun .enable_reg = 0x45004,
1688*4882a593Smuzhiyun .enable_mask = BIT(7),
1689*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1690*4882a593Smuzhiyun .name = "gcc_boot_rom_ahb_clk",
1691*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1692*4882a593Smuzhiyun },
1693*4882a593Smuzhiyun },
1694*4882a593Smuzhiyun };
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun static struct clk_branch gcc_crypto_ahb_clk = {
1697*4882a593Smuzhiyun .halt_reg = 0x16024,
1698*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1699*4882a593Smuzhiyun .clkr = {
1700*4882a593Smuzhiyun .enable_reg = 0x45004,
1701*4882a593Smuzhiyun .enable_mask = BIT(0),
1702*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1703*4882a593Smuzhiyun .name = "gcc_crypto_ahb_clk",
1704*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1705*4882a593Smuzhiyun },
1706*4882a593Smuzhiyun },
1707*4882a593Smuzhiyun };
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun static struct clk_branch gcc_crypto_axi_clk = {
1710*4882a593Smuzhiyun .halt_reg = 0x16020,
1711*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1712*4882a593Smuzhiyun .clkr = {
1713*4882a593Smuzhiyun .enable_reg = 0x45004,
1714*4882a593Smuzhiyun .enable_mask = BIT(1),
1715*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1716*4882a593Smuzhiyun .name = "gcc_crypto_axi_clk",
1717*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1718*4882a593Smuzhiyun },
1719*4882a593Smuzhiyun },
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun static struct clk_branch gcc_crypto_clk = {
1723*4882a593Smuzhiyun .halt_reg = 0x1601c,
1724*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1725*4882a593Smuzhiyun .clkr = {
1726*4882a593Smuzhiyun .enable_reg = 0x45004,
1727*4882a593Smuzhiyun .enable_mask = BIT(2),
1728*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1729*4882a593Smuzhiyun .name = "gcc_crypto_clk",
1730*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1731*4882a593Smuzhiyun },
1732*4882a593Smuzhiyun },
1733*4882a593Smuzhiyun };
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun static struct clk_branch gcc_eth_axi_clk = {
1736*4882a593Smuzhiyun .halt_reg = 0x4e010,
1737*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1738*4882a593Smuzhiyun .clkr = {
1739*4882a593Smuzhiyun .enable_reg = 0x4e010,
1740*4882a593Smuzhiyun .enable_mask = BIT(0),
1741*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1742*4882a593Smuzhiyun .name = "gcc_eth_axi_clk",
1743*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1744*4882a593Smuzhiyun },
1745*4882a593Smuzhiyun },
1746*4882a593Smuzhiyun };
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun static struct clk_branch gcc_eth_ptp_clk = {
1749*4882a593Smuzhiyun .halt_reg = 0x4e004,
1750*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1751*4882a593Smuzhiyun .clkr = {
1752*4882a593Smuzhiyun .enable_reg = 0x4e004,
1753*4882a593Smuzhiyun .enable_mask = BIT(0),
1754*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1755*4882a593Smuzhiyun .name = "gcc_eth_ptp_clk",
1756*4882a593Smuzhiyun .parent_names = (const char *[]){
1757*4882a593Smuzhiyun "emac_ptp_clk_src",
1758*4882a593Smuzhiyun },
1759*4882a593Smuzhiyun .num_parents = 1,
1760*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1761*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1762*4882a593Smuzhiyun },
1763*4882a593Smuzhiyun },
1764*4882a593Smuzhiyun };
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun static struct clk_branch gcc_eth_rgmii_clk = {
1767*4882a593Smuzhiyun .halt_reg = 0x4e008,
1768*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1769*4882a593Smuzhiyun .clkr = {
1770*4882a593Smuzhiyun .enable_reg = 0x4e008,
1771*4882a593Smuzhiyun .enable_mask = BIT(0),
1772*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1773*4882a593Smuzhiyun .name = "gcc_eth_rgmii_clk",
1774*4882a593Smuzhiyun .parent_names = (const char *[]){
1775*4882a593Smuzhiyun "emac_clk_src",
1776*4882a593Smuzhiyun },
1777*4882a593Smuzhiyun .num_parents = 1,
1778*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1779*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1780*4882a593Smuzhiyun },
1781*4882a593Smuzhiyun },
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun static struct clk_branch gcc_eth_slave_ahb_clk = {
1785*4882a593Smuzhiyun .halt_reg = 0x4e00c,
1786*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1787*4882a593Smuzhiyun .clkr = {
1788*4882a593Smuzhiyun .enable_reg = 0x4e00c,
1789*4882a593Smuzhiyun .enable_mask = BIT(0),
1790*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1791*4882a593Smuzhiyun .name = "gcc_eth_slave_ahb_clk",
1792*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1793*4882a593Smuzhiyun },
1794*4882a593Smuzhiyun },
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun static struct clk_branch gcc_geni_ir_s_clk = {
1798*4882a593Smuzhiyun .halt_reg = 0xf008,
1799*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1800*4882a593Smuzhiyun .clkr = {
1801*4882a593Smuzhiyun .enable_reg = 0xf008,
1802*4882a593Smuzhiyun .enable_mask = BIT(0),
1803*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1804*4882a593Smuzhiyun .name = "gcc_geni_ir_s_clk",
1805*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1806*4882a593Smuzhiyun },
1807*4882a593Smuzhiyun },
1808*4882a593Smuzhiyun };
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun static struct clk_branch gcc_geni_ir_h_clk = {
1811*4882a593Smuzhiyun .halt_reg = 0xf004,
1812*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1813*4882a593Smuzhiyun .clkr = {
1814*4882a593Smuzhiyun .enable_reg = 0xf004,
1815*4882a593Smuzhiyun .enable_mask = BIT(0),
1816*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1817*4882a593Smuzhiyun .name = "gcc_geni_ir_h_clk",
1818*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1819*4882a593Smuzhiyun },
1820*4882a593Smuzhiyun },
1821*4882a593Smuzhiyun };
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun static struct clk_branch gcc_gfx_tcu_clk = {
1824*4882a593Smuzhiyun .halt_reg = 0x12020,
1825*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1826*4882a593Smuzhiyun .clkr = {
1827*4882a593Smuzhiyun .enable_reg = 0x4500C,
1828*4882a593Smuzhiyun .enable_mask = BIT(2),
1829*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1830*4882a593Smuzhiyun .name = "gcc_gfx_tcu_clk",
1831*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1832*4882a593Smuzhiyun },
1833*4882a593Smuzhiyun },
1834*4882a593Smuzhiyun };
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun static struct clk_branch gcc_gfx_tbu_clk = {
1837*4882a593Smuzhiyun .halt_reg = 0x12010,
1838*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1839*4882a593Smuzhiyun .clkr = {
1840*4882a593Smuzhiyun .enable_reg = 0x4500C,
1841*4882a593Smuzhiyun .enable_mask = BIT(3),
1842*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1843*4882a593Smuzhiyun .name = "gcc_gfx_tbu_clk",
1844*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1845*4882a593Smuzhiyun },
1846*4882a593Smuzhiyun },
1847*4882a593Smuzhiyun };
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun static struct clk_branch gcc_cdsp_tbu_clk = {
1850*4882a593Smuzhiyun .halt_reg = 0x1203c,
1851*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1852*4882a593Smuzhiyun .clkr = {
1853*4882a593Smuzhiyun .enable_reg = 0x13020,
1854*4882a593Smuzhiyun .enable_mask = BIT(9),
1855*4882a593Smuzhiyun .hw.init = &(struct clk_init_data) {
1856*4882a593Smuzhiyun .name = "gcc_cdsp_tbu_clk",
1857*4882a593Smuzhiyun .parent_names = (const char *[]) {
1858*4882a593Smuzhiyun "cdsp_bimc_clk_src",
1859*4882a593Smuzhiyun },
1860*4882a593Smuzhiyun .num_parents = 1,
1861*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1862*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1863*4882a593Smuzhiyun },
1864*4882a593Smuzhiyun },
1865*4882a593Smuzhiyun };
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1868*4882a593Smuzhiyun .halt_reg = 0x8000,
1869*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1870*4882a593Smuzhiyun .clkr = {
1871*4882a593Smuzhiyun .enable_reg = 0x8000,
1872*4882a593Smuzhiyun .enable_mask = BIT(0),
1873*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1874*4882a593Smuzhiyun .name = "gcc_gp1_clk",
1875*4882a593Smuzhiyun .parent_names = (const char *[]){
1876*4882a593Smuzhiyun "gp1_clk_src",
1877*4882a593Smuzhiyun },
1878*4882a593Smuzhiyun .num_parents = 1,
1879*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1880*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1881*4882a593Smuzhiyun },
1882*4882a593Smuzhiyun },
1883*4882a593Smuzhiyun };
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1886*4882a593Smuzhiyun .halt_reg = 0x9000,
1887*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1888*4882a593Smuzhiyun .clkr = {
1889*4882a593Smuzhiyun .enable_reg = 0x9000,
1890*4882a593Smuzhiyun .enable_mask = BIT(0),
1891*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1892*4882a593Smuzhiyun .name = "gcc_gp2_clk",
1893*4882a593Smuzhiyun .parent_names = (const char *[]){
1894*4882a593Smuzhiyun "gp2_clk_src",
1895*4882a593Smuzhiyun },
1896*4882a593Smuzhiyun .num_parents = 1,
1897*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1898*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1899*4882a593Smuzhiyun },
1900*4882a593Smuzhiyun },
1901*4882a593Smuzhiyun };
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1904*4882a593Smuzhiyun .halt_reg = 0xa000,
1905*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1906*4882a593Smuzhiyun .clkr = {
1907*4882a593Smuzhiyun .enable_reg = 0xa000,
1908*4882a593Smuzhiyun .enable_mask = BIT(0),
1909*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1910*4882a593Smuzhiyun .name = "gcc_gp3_clk",
1911*4882a593Smuzhiyun .parent_names = (const char *[]){
1912*4882a593Smuzhiyun "gp3_clk_src",
1913*4882a593Smuzhiyun },
1914*4882a593Smuzhiyun .num_parents = 1,
1915*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1916*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1917*4882a593Smuzhiyun },
1918*4882a593Smuzhiyun },
1919*4882a593Smuzhiyun };
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun static struct clk_branch gcc_gtcu_ahb_clk = {
1922*4882a593Smuzhiyun .halt_reg = 0x12044,
1923*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1924*4882a593Smuzhiyun .clkr = {
1925*4882a593Smuzhiyun .enable_reg = 0x4500c,
1926*4882a593Smuzhiyun .enable_mask = BIT(13),
1927*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1928*4882a593Smuzhiyun .name = "gcc_gtcu_ahb_clk",
1929*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1930*4882a593Smuzhiyun },
1931*4882a593Smuzhiyun },
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun static struct clk_branch gcc_mdp_tbu_clk = {
1935*4882a593Smuzhiyun .halt_reg = 0x1201c,
1936*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
1937*4882a593Smuzhiyun .clkr = {
1938*4882a593Smuzhiyun .enable_reg = 0x4500c,
1939*4882a593Smuzhiyun .enable_mask = BIT(4),
1940*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1941*4882a593Smuzhiyun .name = "gcc_mdp_tbu_clk",
1942*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1943*4882a593Smuzhiyun },
1944*4882a593Smuzhiyun },
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun static struct clk_branch gcc_mdss_ahb_clk = {
1948*4882a593Smuzhiyun .halt_reg = 0x4d07c,
1949*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1950*4882a593Smuzhiyun .clkr = {
1951*4882a593Smuzhiyun .enable_reg = 0x4d07c,
1952*4882a593Smuzhiyun .enable_mask = BIT(0),
1953*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1954*4882a593Smuzhiyun .name = "gcc_mdss_ahb_clk",
1955*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1956*4882a593Smuzhiyun },
1957*4882a593Smuzhiyun },
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun static struct clk_branch gcc_mdss_axi_clk = {
1961*4882a593Smuzhiyun .halt_reg = 0x4d080,
1962*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1963*4882a593Smuzhiyun .clkr = {
1964*4882a593Smuzhiyun .enable_reg = 0x4d080,
1965*4882a593Smuzhiyun .enable_mask = BIT(0),
1966*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1967*4882a593Smuzhiyun .name = "gcc_mdss_axi_clk",
1968*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1969*4882a593Smuzhiyun },
1970*4882a593Smuzhiyun },
1971*4882a593Smuzhiyun };
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun static struct clk_branch gcc_mdss_byte0_clk = {
1974*4882a593Smuzhiyun .halt_reg = 0x4d094,
1975*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1976*4882a593Smuzhiyun .clkr = {
1977*4882a593Smuzhiyun .enable_reg = 0x4d094,
1978*4882a593Smuzhiyun .enable_mask = BIT(0),
1979*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1980*4882a593Smuzhiyun .name = "gcc_mdss_byte0_clk",
1981*4882a593Smuzhiyun .parent_names = (const char *[]){
1982*4882a593Smuzhiyun "byte0_clk_src",
1983*4882a593Smuzhiyun },
1984*4882a593Smuzhiyun .num_parents = 1,
1985*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1986*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1987*4882a593Smuzhiyun },
1988*4882a593Smuzhiyun },
1989*4882a593Smuzhiyun };
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun static struct clk_branch gcc_mdss_esc0_clk = {
1992*4882a593Smuzhiyun .halt_reg = 0x4d098,
1993*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
1994*4882a593Smuzhiyun .clkr = {
1995*4882a593Smuzhiyun .enable_reg = 0x4d098,
1996*4882a593Smuzhiyun .enable_mask = BIT(0),
1997*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1998*4882a593Smuzhiyun .name = "gcc_mdss_esc0_clk",
1999*4882a593Smuzhiyun .parent_names = (const char *[]){
2000*4882a593Smuzhiyun "esc0_clk_src",
2001*4882a593Smuzhiyun },
2002*4882a593Smuzhiyun .num_parents = 1,
2003*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2004*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2005*4882a593Smuzhiyun },
2006*4882a593Smuzhiyun },
2007*4882a593Smuzhiyun };
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun static struct clk_branch gcc_mdss_hdmi_app_clk = {
2010*4882a593Smuzhiyun .halt_reg = 0x4d0d8,
2011*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2012*4882a593Smuzhiyun .clkr = {
2013*4882a593Smuzhiyun .enable_reg = 0x4d0d8,
2014*4882a593Smuzhiyun .enable_mask = BIT(0),
2015*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2016*4882a593Smuzhiyun .name = "gcc_mdss_hdmi_app_clk",
2017*4882a593Smuzhiyun .parent_names = (const char *[]){
2018*4882a593Smuzhiyun "hdmi_app_clk_src",
2019*4882a593Smuzhiyun },
2020*4882a593Smuzhiyun .num_parents = 1,
2021*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2022*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2023*4882a593Smuzhiyun },
2024*4882a593Smuzhiyun },
2025*4882a593Smuzhiyun };
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun static struct clk_branch gcc_mdss_hdmi_pclk_clk = {
2028*4882a593Smuzhiyun .halt_reg = 0x4d0d4,
2029*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2030*4882a593Smuzhiyun .clkr = {
2031*4882a593Smuzhiyun .enable_reg = 0x4d0d4,
2032*4882a593Smuzhiyun .enable_mask = BIT(0),
2033*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2034*4882a593Smuzhiyun .name = "gcc_mdss_hdmi_pclk_clk",
2035*4882a593Smuzhiyun .parent_names = (const char *[]){
2036*4882a593Smuzhiyun "hdmi_pclk_clk_src",
2037*4882a593Smuzhiyun },
2038*4882a593Smuzhiyun .num_parents = 1,
2039*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2040*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2041*4882a593Smuzhiyun },
2042*4882a593Smuzhiyun },
2043*4882a593Smuzhiyun };
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun static struct clk_branch gcc_mdss_mdp_clk = {
2046*4882a593Smuzhiyun .halt_reg = 0x4d088,
2047*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2048*4882a593Smuzhiyun .clkr = {
2049*4882a593Smuzhiyun .enable_reg = 0x4d088,
2050*4882a593Smuzhiyun .enable_mask = BIT(0),
2051*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2052*4882a593Smuzhiyun .name = "gcc_mdss_mdp_clk",
2053*4882a593Smuzhiyun .parent_names = (const char *[]){
2054*4882a593Smuzhiyun "mdp_clk_src",
2055*4882a593Smuzhiyun },
2056*4882a593Smuzhiyun .num_parents = 1,
2057*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2058*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2059*4882a593Smuzhiyun },
2060*4882a593Smuzhiyun },
2061*4882a593Smuzhiyun };
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun static struct clk_branch gcc_mdss_pclk0_clk = {
2064*4882a593Smuzhiyun .halt_reg = 0x4d084,
2065*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2066*4882a593Smuzhiyun .clkr = {
2067*4882a593Smuzhiyun .enable_reg = 0x4d084,
2068*4882a593Smuzhiyun .enable_mask = BIT(0),
2069*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2070*4882a593Smuzhiyun .name = "gcc_mdss_pclk0_clk",
2071*4882a593Smuzhiyun .parent_names = (const char *[]){
2072*4882a593Smuzhiyun "pclk0_clk_src",
2073*4882a593Smuzhiyun },
2074*4882a593Smuzhiyun .num_parents = 1,
2075*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2076*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2077*4882a593Smuzhiyun },
2078*4882a593Smuzhiyun },
2079*4882a593Smuzhiyun };
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun static struct clk_branch gcc_mdss_vsync_clk = {
2082*4882a593Smuzhiyun .halt_reg = 0x4d090,
2083*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2084*4882a593Smuzhiyun .clkr = {
2085*4882a593Smuzhiyun .enable_reg = 0x4d090,
2086*4882a593Smuzhiyun .enable_mask = BIT(0),
2087*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2088*4882a593Smuzhiyun .name = "gcc_mdss_vsync_clk",
2089*4882a593Smuzhiyun .parent_names = (const char *[]){
2090*4882a593Smuzhiyun "vsync_clk_src",
2091*4882a593Smuzhiyun },
2092*4882a593Smuzhiyun .num_parents = 1,
2093*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2094*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2095*4882a593Smuzhiyun },
2096*4882a593Smuzhiyun },
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun static struct clk_branch gcc_oxili_ahb_clk = {
2100*4882a593Smuzhiyun .halt_reg = 0x59028,
2101*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2102*4882a593Smuzhiyun .clkr = {
2103*4882a593Smuzhiyun .enable_reg = 0x59028,
2104*4882a593Smuzhiyun .enable_mask = BIT(0),
2105*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2106*4882a593Smuzhiyun .name = "gcc_oxili_ahb_clk",
2107*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2108*4882a593Smuzhiyun },
2109*4882a593Smuzhiyun },
2110*4882a593Smuzhiyun };
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun static struct clk_branch gcc_oxili_gfx3d_clk = {
2113*4882a593Smuzhiyun .halt_reg = 0x59020,
2114*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2115*4882a593Smuzhiyun .clkr = {
2116*4882a593Smuzhiyun .enable_reg = 0x59020,
2117*4882a593Smuzhiyun .enable_mask = BIT(0),
2118*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2119*4882a593Smuzhiyun .name = "gcc_oxili_gfx3d_clk",
2120*4882a593Smuzhiyun .parent_names = (const char *[]){
2121*4882a593Smuzhiyun "gfx3d_clk_src",
2122*4882a593Smuzhiyun },
2123*4882a593Smuzhiyun .num_parents = 1,
2124*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2125*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2126*4882a593Smuzhiyun },
2127*4882a593Smuzhiyun },
2128*4882a593Smuzhiyun };
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_aux_clk = {
2131*4882a593Smuzhiyun .halt_reg = 0x3e014,
2132*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2133*4882a593Smuzhiyun .clkr = {
2134*4882a593Smuzhiyun .enable_reg = 0x45004,
2135*4882a593Smuzhiyun .enable_mask = BIT(27),
2136*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2137*4882a593Smuzhiyun .name = "gcc_pcie_0_aux_clk",
2138*4882a593Smuzhiyun .parent_names = (const char *[]){
2139*4882a593Smuzhiyun "pcie_0_aux_clk_src",
2140*4882a593Smuzhiyun },
2141*4882a593Smuzhiyun .num_parents = 1,
2142*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2143*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2144*4882a593Smuzhiyun },
2145*4882a593Smuzhiyun },
2146*4882a593Smuzhiyun };
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
2149*4882a593Smuzhiyun .halt_reg = 0x3e008,
2150*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2151*4882a593Smuzhiyun .clkr = {
2152*4882a593Smuzhiyun .enable_reg = 0x45004,
2153*4882a593Smuzhiyun .enable_mask = BIT(11),
2154*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2155*4882a593Smuzhiyun .name = "gcc_pcie_0_cfg_ahb_clk",
2156*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2157*4882a593Smuzhiyun },
2158*4882a593Smuzhiyun },
2159*4882a593Smuzhiyun };
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
2162*4882a593Smuzhiyun .halt_reg = 0x3e018,
2163*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2164*4882a593Smuzhiyun .clkr = {
2165*4882a593Smuzhiyun .enable_reg = 0x45004,
2166*4882a593Smuzhiyun .enable_mask = BIT(18),
2167*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2168*4882a593Smuzhiyun .name = "gcc_pcie_0_mstr_axi_clk",
2169*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2170*4882a593Smuzhiyun },
2171*4882a593Smuzhiyun },
2172*4882a593Smuzhiyun };
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_pipe_clk = {
2175*4882a593Smuzhiyun .halt_reg = 0x3e00c,
2176*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2177*4882a593Smuzhiyun .clkr = {
2178*4882a593Smuzhiyun .enable_reg = 0x45004,
2179*4882a593Smuzhiyun .enable_mask = BIT(28),
2180*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2181*4882a593Smuzhiyun .name = "gcc_pcie_0_pipe_clk",
2182*4882a593Smuzhiyun .parent_names = (const char *[]){
2183*4882a593Smuzhiyun "pcie_0_pipe_clk_src",
2184*4882a593Smuzhiyun },
2185*4882a593Smuzhiyun .num_parents = 1,
2186*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2187*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2188*4882a593Smuzhiyun },
2189*4882a593Smuzhiyun },
2190*4882a593Smuzhiyun };
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_axi_clk = {
2193*4882a593Smuzhiyun .halt_reg = 0x3e010,
2194*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2195*4882a593Smuzhiyun .clkr = {
2196*4882a593Smuzhiyun .enable_reg = 0x45004,
2197*4882a593Smuzhiyun .enable_mask = BIT(22),
2198*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2199*4882a593Smuzhiyun .name = "gcc_pcie_0_slv_axi_clk",
2200*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2201*4882a593Smuzhiyun },
2202*4882a593Smuzhiyun },
2203*4882a593Smuzhiyun };
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun static struct clk_branch gcc_pcnoc_usb2_clk = {
2206*4882a593Smuzhiyun .halt_reg = 0x27008,
2207*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2208*4882a593Smuzhiyun .clkr = {
2209*4882a593Smuzhiyun .enable_reg = 0x27008,
2210*4882a593Smuzhiyun .enable_mask = BIT(0),
2211*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2212*4882a593Smuzhiyun .name = "gcc_pcnoc_usb2_clk",
2213*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
2214*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2215*4882a593Smuzhiyun },
2216*4882a593Smuzhiyun },
2217*4882a593Smuzhiyun };
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun static struct clk_branch gcc_pcnoc_usb3_clk = {
2220*4882a593Smuzhiyun .halt_reg = 0x2700c,
2221*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2222*4882a593Smuzhiyun .clkr = {
2223*4882a593Smuzhiyun .enable_reg = 0x2700c,
2224*4882a593Smuzhiyun .enable_mask = BIT(0),
2225*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2226*4882a593Smuzhiyun .name = "gcc_pcnoc_usb3_clk",
2227*4882a593Smuzhiyun .flags = CLK_IS_CRITICAL,
2228*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2229*4882a593Smuzhiyun },
2230*4882a593Smuzhiyun },
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
2234*4882a593Smuzhiyun .halt_reg = 0x4400c,
2235*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2236*4882a593Smuzhiyun .clkr = {
2237*4882a593Smuzhiyun .enable_reg = 0x4400c,
2238*4882a593Smuzhiyun .enable_mask = BIT(0),
2239*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2240*4882a593Smuzhiyun .name = "gcc_pdm2_clk",
2241*4882a593Smuzhiyun .parent_names = (const char *[]){
2242*4882a593Smuzhiyun "pdm2_clk_src",
2243*4882a593Smuzhiyun },
2244*4882a593Smuzhiyun .num_parents = 1,
2245*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2246*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2247*4882a593Smuzhiyun },
2248*4882a593Smuzhiyun },
2249*4882a593Smuzhiyun };
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
2252*4882a593Smuzhiyun .halt_reg = 0x44004,
2253*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2254*4882a593Smuzhiyun .clkr = {
2255*4882a593Smuzhiyun .enable_reg = 0x44004,
2256*4882a593Smuzhiyun .enable_mask = BIT(0),
2257*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2258*4882a593Smuzhiyun .name = "gcc_pdm_ahb_clk",
2259*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2260*4882a593Smuzhiyun },
2261*4882a593Smuzhiyun },
2262*4882a593Smuzhiyun };
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
2265*4882a593Smuzhiyun .halt_reg = 0x13004,
2266*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2267*4882a593Smuzhiyun .clkr = {
2268*4882a593Smuzhiyun .enable_reg = 0x45004,
2269*4882a593Smuzhiyun .enable_mask = BIT(8),
2270*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2271*4882a593Smuzhiyun .name = "gcc_prng_ahb_clk",
2272*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2273*4882a593Smuzhiyun },
2274*4882a593Smuzhiyun },
2275*4882a593Smuzhiyun };
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun /* PWM clks do not have XO as parent as src clk is a balance root */
2278*4882a593Smuzhiyun static struct clk_branch gcc_pwm0_xo512_clk = {
2279*4882a593Smuzhiyun .halt_reg = 0x44018,
2280*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2281*4882a593Smuzhiyun .clkr = {
2282*4882a593Smuzhiyun .enable_reg = 0x44018,
2283*4882a593Smuzhiyun .enable_mask = BIT(0),
2284*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2285*4882a593Smuzhiyun .name = "gcc_pwm0_xo512_clk",
2286*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2287*4882a593Smuzhiyun },
2288*4882a593Smuzhiyun },
2289*4882a593Smuzhiyun };
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun static struct clk_branch gcc_pwm1_xo512_clk = {
2292*4882a593Smuzhiyun .halt_reg = 0x49004,
2293*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2294*4882a593Smuzhiyun .clkr = {
2295*4882a593Smuzhiyun .enable_reg = 0x49004,
2296*4882a593Smuzhiyun .enable_mask = BIT(0),
2297*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2298*4882a593Smuzhiyun .name = "gcc_pwm1_xo512_clk",
2299*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2300*4882a593Smuzhiyun },
2301*4882a593Smuzhiyun },
2302*4882a593Smuzhiyun };
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun static struct clk_branch gcc_pwm2_xo512_clk = {
2305*4882a593Smuzhiyun .halt_reg = 0x4a004,
2306*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2307*4882a593Smuzhiyun .clkr = {
2308*4882a593Smuzhiyun .enable_reg = 0x4a004,
2309*4882a593Smuzhiyun .enable_mask = BIT(0),
2310*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2311*4882a593Smuzhiyun .name = "gcc_pwm2_xo512_clk",
2312*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2313*4882a593Smuzhiyun },
2314*4882a593Smuzhiyun },
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun static struct clk_branch gcc_qdss_dap_clk = {
2318*4882a593Smuzhiyun .halt_reg = 0x29084,
2319*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
2320*4882a593Smuzhiyun .clkr = {
2321*4882a593Smuzhiyun .enable_reg = 0x45004,
2322*4882a593Smuzhiyun .enable_mask = BIT(21),
2323*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2324*4882a593Smuzhiyun .name = "gcc_qdss_dap_clk",
2325*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2326*4882a593Smuzhiyun },
2327*4882a593Smuzhiyun },
2328*4882a593Smuzhiyun };
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
2331*4882a593Smuzhiyun .halt_reg = 0x4201c,
2332*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2333*4882a593Smuzhiyun .clkr = {
2334*4882a593Smuzhiyun .enable_reg = 0x4201c,
2335*4882a593Smuzhiyun .enable_mask = BIT(0),
2336*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2337*4882a593Smuzhiyun .name = "gcc_sdcc1_ahb_clk",
2338*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2339*4882a593Smuzhiyun },
2340*4882a593Smuzhiyun },
2341*4882a593Smuzhiyun };
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
2344*4882a593Smuzhiyun .halt_reg = 0x42018,
2345*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2346*4882a593Smuzhiyun .clkr = {
2347*4882a593Smuzhiyun .enable_reg = 0x42018,
2348*4882a593Smuzhiyun .enable_mask = BIT(0),
2349*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2350*4882a593Smuzhiyun .name = "gcc_sdcc1_apps_clk",
2351*4882a593Smuzhiyun .parent_names = (const char *[]){
2352*4882a593Smuzhiyun "sdcc1_apps_clk_src",
2353*4882a593Smuzhiyun },
2354*4882a593Smuzhiyun .num_parents = 1,
2355*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2356*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2357*4882a593Smuzhiyun },
2358*4882a593Smuzhiyun },
2359*4882a593Smuzhiyun };
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ice_core_clk = {
2362*4882a593Smuzhiyun .halt_reg = 0x5d014,
2363*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2364*4882a593Smuzhiyun .clkr = {
2365*4882a593Smuzhiyun .enable_reg = 0x5d014,
2366*4882a593Smuzhiyun .enable_mask = BIT(0),
2367*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2368*4882a593Smuzhiyun .name = "gcc_sdcc1_ice_core_clk",
2369*4882a593Smuzhiyun .parent_names = (const char *[]){
2370*4882a593Smuzhiyun "sdcc1_ice_core_clk_src",
2371*4882a593Smuzhiyun },
2372*4882a593Smuzhiyun .num_parents = 1,
2373*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2374*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2375*4882a593Smuzhiyun },
2376*4882a593Smuzhiyun },
2377*4882a593Smuzhiyun };
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun static struct clk_branch gcc_cdsp_cfg_ahb_clk = {
2380*4882a593Smuzhiyun .halt_reg = 0x5e004,
2381*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2382*4882a593Smuzhiyun .clkr = {
2383*4882a593Smuzhiyun .enable_reg = 0x5e004,
2384*4882a593Smuzhiyun .enable_mask = BIT(0),
2385*4882a593Smuzhiyun .hw.init = &(struct clk_init_data) {
2386*4882a593Smuzhiyun .name = "gcc_cdsp_cfg_ahb_cbcr",
2387*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2388*4882a593Smuzhiyun },
2389*4882a593Smuzhiyun },
2390*4882a593Smuzhiyun };
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2393*4882a593Smuzhiyun .halt_reg = 0x4301c,
2394*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2395*4882a593Smuzhiyun .clkr = {
2396*4882a593Smuzhiyun .enable_reg = 0x4301c,
2397*4882a593Smuzhiyun .enable_mask = BIT(0),
2398*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2399*4882a593Smuzhiyun .name = "gcc_sdcc2_ahb_clk",
2400*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2401*4882a593Smuzhiyun },
2402*4882a593Smuzhiyun },
2403*4882a593Smuzhiyun };
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2406*4882a593Smuzhiyun .halt_reg = 0x43018,
2407*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2408*4882a593Smuzhiyun .clkr = {
2409*4882a593Smuzhiyun .enable_reg = 0x43018,
2410*4882a593Smuzhiyun .enable_mask = BIT(0),
2411*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2412*4882a593Smuzhiyun .name = "gcc_sdcc2_apps_clk",
2413*4882a593Smuzhiyun .parent_names = (const char *[]){
2414*4882a593Smuzhiyun "sdcc2_apps_clk_src",
2415*4882a593Smuzhiyun },
2416*4882a593Smuzhiyun .num_parents = 1,
2417*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2418*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2419*4882a593Smuzhiyun },
2420*4882a593Smuzhiyun },
2421*4882a593Smuzhiyun };
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun static struct clk_branch gcc_smmu_cfg_clk = {
2424*4882a593Smuzhiyun .halt_reg = 0x12038,
2425*4882a593Smuzhiyun .halt_check = BRANCH_VOTED,
2426*4882a593Smuzhiyun .clkr = {
2427*4882a593Smuzhiyun .enable_reg = 0x3600C,
2428*4882a593Smuzhiyun .enable_mask = BIT(12),
2429*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2430*4882a593Smuzhiyun .name = "gcc_smmu_cfg_clk",
2431*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2432*4882a593Smuzhiyun },
2433*4882a593Smuzhiyun },
2434*4882a593Smuzhiyun };
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb3_clk = {
2437*4882a593Smuzhiyun .halt_reg = 0x26014,
2438*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2439*4882a593Smuzhiyun .clkr = {
2440*4882a593Smuzhiyun .enable_reg = 0x26014,
2441*4882a593Smuzhiyun .enable_mask = BIT(0),
2442*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2443*4882a593Smuzhiyun .name = "gcc_sys_noc_usb3_clk",
2444*4882a593Smuzhiyun .parent_names = (const char *[]){
2445*4882a593Smuzhiyun "usb30_master_clk_src",
2446*4882a593Smuzhiyun },
2447*4882a593Smuzhiyun .num_parents = 1,
2448*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2449*4882a593Smuzhiyun },
2450*4882a593Smuzhiyun },
2451*4882a593Smuzhiyun };
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
2454*4882a593Smuzhiyun .halt_reg = 0x4100C,
2455*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2456*4882a593Smuzhiyun .clkr = {
2457*4882a593Smuzhiyun .enable_reg = 0x4100C,
2458*4882a593Smuzhiyun .enable_mask = BIT(0),
2459*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2460*4882a593Smuzhiyun .name = "gcc_usb_hs_inactivity_timers_clk",
2461*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2462*4882a593Smuzhiyun },
2463*4882a593Smuzhiyun },
2464*4882a593Smuzhiyun };
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun static struct clk_branch gcc_usb20_mock_utmi_clk = {
2467*4882a593Smuzhiyun .halt_reg = 0x41044,
2468*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2469*4882a593Smuzhiyun .clkr = {
2470*4882a593Smuzhiyun .enable_reg = 0x41044,
2471*4882a593Smuzhiyun .enable_mask = BIT(0),
2472*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2473*4882a593Smuzhiyun .name = "gcc_usb20_mock_utmi_clk",
2474*4882a593Smuzhiyun .parent_names = (const char *[]){
2475*4882a593Smuzhiyun "usb20_mock_utmi_clk_src",
2476*4882a593Smuzhiyun },
2477*4882a593Smuzhiyun .num_parents = 1,
2478*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2479*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2480*4882a593Smuzhiyun },
2481*4882a593Smuzhiyun },
2482*4882a593Smuzhiyun };
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun static struct clk_branch gcc_usb2a_phy_sleep_clk = {
2485*4882a593Smuzhiyun .halt_reg = 0x4102c,
2486*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2487*4882a593Smuzhiyun .clkr = {
2488*4882a593Smuzhiyun .enable_reg = 0x4102c,
2489*4882a593Smuzhiyun .enable_mask = BIT(0),
2490*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2491*4882a593Smuzhiyun .name = "gcc_usb2a_phy_sleep_clk",
2492*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2493*4882a593Smuzhiyun },
2494*4882a593Smuzhiyun },
2495*4882a593Smuzhiyun };
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun static struct clk_branch gcc_usb30_master_clk = {
2498*4882a593Smuzhiyun .halt_reg = 0x3900c,
2499*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2500*4882a593Smuzhiyun .clkr = {
2501*4882a593Smuzhiyun .enable_reg = 0x3900c,
2502*4882a593Smuzhiyun .enable_mask = BIT(0),
2503*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2504*4882a593Smuzhiyun .name = "gcc_usb30_master_clk",
2505*4882a593Smuzhiyun .parent_names = (const char *[]){
2506*4882a593Smuzhiyun "usb30_master_clk_src",
2507*4882a593Smuzhiyun },
2508*4882a593Smuzhiyun .num_parents = 1,
2509*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2510*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2511*4882a593Smuzhiyun },
2512*4882a593Smuzhiyun },
2513*4882a593Smuzhiyun };
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun static struct clk_branch gcc_usb30_mock_utmi_clk = {
2516*4882a593Smuzhiyun .halt_reg = 0x39014,
2517*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2518*4882a593Smuzhiyun .clkr = {
2519*4882a593Smuzhiyun .enable_reg = 0x39014,
2520*4882a593Smuzhiyun .enable_mask = BIT(0),
2521*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2522*4882a593Smuzhiyun .name = "gcc_usb30_mock_utmi_clk",
2523*4882a593Smuzhiyun .parent_names = (const char *[]){
2524*4882a593Smuzhiyun "usb30_mock_utmi_clk_src",
2525*4882a593Smuzhiyun },
2526*4882a593Smuzhiyun .num_parents = 1,
2527*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2528*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2529*4882a593Smuzhiyun },
2530*4882a593Smuzhiyun },
2531*4882a593Smuzhiyun };
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sleep_clk = {
2534*4882a593Smuzhiyun .halt_reg = 0x39010,
2535*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2536*4882a593Smuzhiyun .clkr = {
2537*4882a593Smuzhiyun .enable_reg = 0x39010,
2538*4882a593Smuzhiyun .enable_mask = BIT(0),
2539*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2540*4882a593Smuzhiyun .name = "gcc_usb30_sleep_clk",
2541*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2542*4882a593Smuzhiyun },
2543*4882a593Smuzhiyun },
2544*4882a593Smuzhiyun };
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun static struct clk_branch gcc_usb3_phy_aux_clk = {
2547*4882a593Smuzhiyun .halt_reg = 0x39044,
2548*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2549*4882a593Smuzhiyun .clkr = {
2550*4882a593Smuzhiyun .enable_reg = 0x39044,
2551*4882a593Smuzhiyun .enable_mask = BIT(0),
2552*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2553*4882a593Smuzhiyun .name = "gcc_usb3_phy_aux_clk",
2554*4882a593Smuzhiyun .parent_names = (const char *[]){
2555*4882a593Smuzhiyun "usb3_phy_aux_clk_src",
2556*4882a593Smuzhiyun },
2557*4882a593Smuzhiyun .num_parents = 1,
2558*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2559*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2560*4882a593Smuzhiyun },
2561*4882a593Smuzhiyun },
2562*4882a593Smuzhiyun };
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun static struct clk_branch gcc_usb3_phy_pipe_clk = {
2565*4882a593Smuzhiyun .halt_check = BRANCH_HALT_SKIP,
2566*4882a593Smuzhiyun .clkr = {
2567*4882a593Smuzhiyun .enable_reg = 0x39018,
2568*4882a593Smuzhiyun .enable_mask = BIT(0),
2569*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2570*4882a593Smuzhiyun .name = "gcc_usb3_phy_pipe_clk",
2571*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2572*4882a593Smuzhiyun },
2573*4882a593Smuzhiyun },
2574*4882a593Smuzhiyun };
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
2577*4882a593Smuzhiyun .halt_reg = 0x41030,
2578*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2579*4882a593Smuzhiyun .clkr = {
2580*4882a593Smuzhiyun .enable_reg = 0x41030,
2581*4882a593Smuzhiyun .enable_mask = BIT(0),
2582*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2583*4882a593Smuzhiyun .name = "gcc_usb_hs_phy_cfg_ahb_clk",
2584*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2585*4882a593Smuzhiyun },
2586*4882a593Smuzhiyun },
2587*4882a593Smuzhiyun };
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_system_clk = {
2590*4882a593Smuzhiyun .halt_reg = 0x41004,
2591*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2592*4882a593Smuzhiyun .clkr = {
2593*4882a593Smuzhiyun .enable_reg = 0x41004,
2594*4882a593Smuzhiyun .enable_mask = BIT(0),
2595*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2596*4882a593Smuzhiyun .name = "gcc_usb_hs_system_clk",
2597*4882a593Smuzhiyun .parent_names = (const char *[]){
2598*4882a593Smuzhiyun "usb_hs_system_clk_src",
2599*4882a593Smuzhiyun },
2600*4882a593Smuzhiyun .num_parents = 1,
2601*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2602*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2603*4882a593Smuzhiyun },
2604*4882a593Smuzhiyun },
2605*4882a593Smuzhiyun };
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun static struct clk_branch gcc_wdsp_q6ss_ahbs_clk = {
2608*4882a593Smuzhiyun .halt_reg = 0x1e004,
2609*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2610*4882a593Smuzhiyun .clkr = {
2611*4882a593Smuzhiyun .enable_reg = 0x1e004,
2612*4882a593Smuzhiyun .enable_mask = BIT(0),
2613*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2614*4882a593Smuzhiyun .name = "gcc_wdsp_q6ss_ahbs_clk",
2615*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2616*4882a593Smuzhiyun },
2617*4882a593Smuzhiyun },
2618*4882a593Smuzhiyun };
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun static struct clk_branch gcc_wdsp_q6ss_axim_clk = {
2621*4882a593Smuzhiyun .halt_reg = 0x1e008,
2622*4882a593Smuzhiyun .halt_check = BRANCH_HALT,
2623*4882a593Smuzhiyun .clkr = {
2624*4882a593Smuzhiyun .enable_reg = 0x1e008,
2625*4882a593Smuzhiyun .enable_mask = BIT(0),
2626*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2627*4882a593Smuzhiyun .name = "gcc_wdsp_q6ss_axim_clk",
2628*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2629*4882a593Smuzhiyun },
2630*4882a593Smuzhiyun },
2631*4882a593Smuzhiyun };
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun static struct clk_hw *gcc_qcs404_hws[] = {
2634*4882a593Smuzhiyun &cxo.hw,
2635*4882a593Smuzhiyun };
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun static struct clk_regmap *gcc_qcs404_clocks[] = {
2638*4882a593Smuzhiyun [GCC_APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
2639*4882a593Smuzhiyun [GCC_BLSP1_QUP0_I2C_APPS_CLK_SRC] = &blsp1_qup0_i2c_apps_clk_src.clkr,
2640*4882a593Smuzhiyun [GCC_BLSP1_QUP0_SPI_APPS_CLK_SRC] = &blsp1_qup0_spi_apps_clk_src.clkr,
2641*4882a593Smuzhiyun [GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
2642*4882a593Smuzhiyun [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
2643*4882a593Smuzhiyun [GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
2644*4882a593Smuzhiyun [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
2645*4882a593Smuzhiyun [GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
2646*4882a593Smuzhiyun [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
2647*4882a593Smuzhiyun [GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
2648*4882a593Smuzhiyun [GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
2649*4882a593Smuzhiyun [GCC_BLSP1_UART0_APPS_CLK_SRC] = &blsp1_uart0_apps_clk_src.clkr,
2650*4882a593Smuzhiyun [GCC_BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
2651*4882a593Smuzhiyun [GCC_BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
2652*4882a593Smuzhiyun [GCC_BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
2653*4882a593Smuzhiyun [GCC_BLSP2_QUP0_I2C_APPS_CLK_SRC] = &blsp2_qup0_i2c_apps_clk_src.clkr,
2654*4882a593Smuzhiyun [GCC_BLSP2_QUP0_SPI_APPS_CLK_SRC] = &blsp2_qup0_spi_apps_clk_src.clkr,
2655*4882a593Smuzhiyun [GCC_BLSP2_UART0_APPS_CLK_SRC] = &blsp2_uart0_apps_clk_src.clkr,
2656*4882a593Smuzhiyun [GCC_BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
2657*4882a593Smuzhiyun [GCC_EMAC_CLK_SRC] = &emac_clk_src.clkr,
2658*4882a593Smuzhiyun [GCC_EMAC_PTP_CLK_SRC] = &emac_ptp_clk_src.clkr,
2659*4882a593Smuzhiyun [GCC_ESC0_CLK_SRC] = &esc0_clk_src.clkr,
2660*4882a593Smuzhiyun [GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
2661*4882a593Smuzhiyun [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
2662*4882a593Smuzhiyun [GCC_BIMC_CDSP_CLK] = &gcc_bimc_cdsp_clk.clkr,
2663*4882a593Smuzhiyun [GCC_BIMC_MDSS_CLK] = &gcc_bimc_mdss_clk.clkr,
2664*4882a593Smuzhiyun [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
2665*4882a593Smuzhiyun [GCC_BLSP1_QUP0_I2C_APPS_CLK] = &gcc_blsp1_qup0_i2c_apps_clk.clkr,
2666*4882a593Smuzhiyun [GCC_BLSP1_QUP0_SPI_APPS_CLK] = &gcc_blsp1_qup0_spi_apps_clk.clkr,
2667*4882a593Smuzhiyun [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
2668*4882a593Smuzhiyun [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
2669*4882a593Smuzhiyun [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
2670*4882a593Smuzhiyun [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
2671*4882a593Smuzhiyun [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
2672*4882a593Smuzhiyun [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
2673*4882a593Smuzhiyun [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
2674*4882a593Smuzhiyun [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
2675*4882a593Smuzhiyun [GCC_BLSP1_UART0_APPS_CLK] = &gcc_blsp1_uart0_apps_clk.clkr,
2676*4882a593Smuzhiyun [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
2677*4882a593Smuzhiyun [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
2678*4882a593Smuzhiyun [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
2679*4882a593Smuzhiyun [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
2680*4882a593Smuzhiyun [GCC_BLSP2_QUP0_I2C_APPS_CLK] = &gcc_blsp2_qup0_i2c_apps_clk.clkr,
2681*4882a593Smuzhiyun [GCC_BLSP2_QUP0_SPI_APPS_CLK] = &gcc_blsp2_qup0_spi_apps_clk.clkr,
2682*4882a593Smuzhiyun [GCC_BLSP2_UART0_APPS_CLK] = &gcc_blsp2_uart0_apps_clk.clkr,
2683*4882a593Smuzhiyun [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
2684*4882a593Smuzhiyun [GCC_ETH_AXI_CLK] = &gcc_eth_axi_clk.clkr,
2685*4882a593Smuzhiyun [GCC_ETH_PTP_CLK] = &gcc_eth_ptp_clk.clkr,
2686*4882a593Smuzhiyun [GCC_ETH_RGMII_CLK] = &gcc_eth_rgmii_clk.clkr,
2687*4882a593Smuzhiyun [GCC_ETH_SLAVE_AHB_CLK] = &gcc_eth_slave_ahb_clk.clkr,
2688*4882a593Smuzhiyun [GCC_GENI_IR_S_CLK] = &gcc_geni_ir_s_clk.clkr,
2689*4882a593Smuzhiyun [GCC_GENI_IR_H_CLK] = &gcc_geni_ir_h_clk.clkr,
2690*4882a593Smuzhiyun [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
2691*4882a593Smuzhiyun [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
2692*4882a593Smuzhiyun [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
2693*4882a593Smuzhiyun [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
2694*4882a593Smuzhiyun [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
2695*4882a593Smuzhiyun [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
2696*4882a593Smuzhiyun [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
2697*4882a593Smuzhiyun [GCC_MDSS_HDMI_APP_CLK] = &gcc_mdss_hdmi_app_clk.clkr,
2698*4882a593Smuzhiyun [GCC_MDSS_HDMI_PCLK_CLK] = &gcc_mdss_hdmi_pclk_clk.clkr,
2699*4882a593Smuzhiyun [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
2700*4882a593Smuzhiyun [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
2701*4882a593Smuzhiyun [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
2702*4882a593Smuzhiyun [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
2703*4882a593Smuzhiyun [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
2704*4882a593Smuzhiyun [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
2705*4882a593Smuzhiyun [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
2706*4882a593Smuzhiyun [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
2707*4882a593Smuzhiyun [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
2708*4882a593Smuzhiyun [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
2709*4882a593Smuzhiyun [GCC_PCNOC_USB2_CLK] = &gcc_pcnoc_usb2_clk.clkr,
2710*4882a593Smuzhiyun [GCC_PCNOC_USB3_CLK] = &gcc_pcnoc_usb3_clk.clkr,
2711*4882a593Smuzhiyun [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
2712*4882a593Smuzhiyun [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
2713*4882a593Smuzhiyun [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
2714*4882a593Smuzhiyun [GCC_PWM0_XO512_CLK] = &gcc_pwm0_xo512_clk.clkr,
2715*4882a593Smuzhiyun [GCC_PWM1_XO512_CLK] = &gcc_pwm1_xo512_clk.clkr,
2716*4882a593Smuzhiyun [GCC_PWM2_XO512_CLK] = &gcc_pwm2_xo512_clk.clkr,
2717*4882a593Smuzhiyun [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
2718*4882a593Smuzhiyun [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
2719*4882a593Smuzhiyun [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
2720*4882a593Smuzhiyun [GCC_CDSP_CFG_AHB_CLK] = &gcc_cdsp_cfg_ahb_clk.clkr,
2721*4882a593Smuzhiyun [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
2722*4882a593Smuzhiyun [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
2723*4882a593Smuzhiyun [GCC_SYS_NOC_USB3_CLK] = &gcc_sys_noc_usb3_clk.clkr,
2724*4882a593Smuzhiyun [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
2725*4882a593Smuzhiyun [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
2726*4882a593Smuzhiyun [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
2727*4882a593Smuzhiyun [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
2728*4882a593Smuzhiyun [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
2729*4882a593Smuzhiyun [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
2730*4882a593Smuzhiyun [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
2731*4882a593Smuzhiyun [GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
2732*4882a593Smuzhiyun [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
2733*4882a593Smuzhiyun [GCC_GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
2734*4882a593Smuzhiyun [GCC_GP1_CLK_SRC] = &gp1_clk_src.clkr,
2735*4882a593Smuzhiyun [GCC_GP2_CLK_SRC] = &gp2_clk_src.clkr,
2736*4882a593Smuzhiyun [GCC_GP3_CLK_SRC] = &gp3_clk_src.clkr,
2737*4882a593Smuzhiyun [GCC_GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
2738*4882a593Smuzhiyun [GCC_GPLL0_AO_OUT_MAIN] = &gpll0_ao_out_main.clkr,
2739*4882a593Smuzhiyun [GCC_GPLL0_SLEEP_CLK_SRC] = &gpll0_sleep_clk_src.clkr,
2740*4882a593Smuzhiyun [GCC_GPLL1_OUT_MAIN] = &gpll1_out_main.clkr,
2741*4882a593Smuzhiyun [GCC_GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
2742*4882a593Smuzhiyun [GCC_GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
2743*4882a593Smuzhiyun [GCC_GPLL6] = &gpll6.clkr,
2744*4882a593Smuzhiyun [GCC_GPLL6_OUT_AUX] = &gpll6_out_aux,
2745*4882a593Smuzhiyun [GCC_HDMI_APP_CLK_SRC] = &hdmi_app_clk_src.clkr,
2746*4882a593Smuzhiyun [GCC_HDMI_PCLK_CLK_SRC] = &hdmi_pclk_clk_src.clkr,
2747*4882a593Smuzhiyun [GCC_MDP_CLK_SRC] = &mdp_clk_src.clkr,
2748*4882a593Smuzhiyun [GCC_PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
2749*4882a593Smuzhiyun [GCC_PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
2750*4882a593Smuzhiyun [GCC_PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
2751*4882a593Smuzhiyun [GCC_PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
2752*4882a593Smuzhiyun [GCC_SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
2753*4882a593Smuzhiyun [GCC_SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
2754*4882a593Smuzhiyun [GCC_SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
2755*4882a593Smuzhiyun [GCC_USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
2756*4882a593Smuzhiyun [GCC_USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
2757*4882a593Smuzhiyun [GCC_USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
2758*4882a593Smuzhiyun [GCC_USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
2759*4882a593Smuzhiyun [GCC_USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
2760*4882a593Smuzhiyun [GCC_VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
2761*4882a593Smuzhiyun [GCC_CDSP_BIMC_CLK_SRC] = &cdsp_bimc_clk_src.clkr,
2762*4882a593Smuzhiyun [GCC_USB_HS_INACTIVITY_TIMERS_CLK] =
2763*4882a593Smuzhiyun &gcc_usb_hs_inactivity_timers_clk.clkr,
2764*4882a593Smuzhiyun [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
2765*4882a593Smuzhiyun [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
2766*4882a593Smuzhiyun [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
2767*4882a593Smuzhiyun [GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
2768*4882a593Smuzhiyun [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
2769*4882a593Smuzhiyun [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
2770*4882a593Smuzhiyun [GCC_CDSP_TBU_CLK] = &gcc_cdsp_tbu_clk.clkr,
2771*4882a593Smuzhiyun [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
2772*4882a593Smuzhiyun [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
2773*4882a593Smuzhiyun [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
2774*4882a593Smuzhiyun [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
2775*4882a593Smuzhiyun [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
2776*4882a593Smuzhiyun [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
2777*4882a593Smuzhiyun [GCC_DCC_XO_CLK] = &gcc_dcc_xo_clk.clkr,
2778*4882a593Smuzhiyun [GCC_WCSS_Q6_AHB_CLK] = &gcc_wdsp_q6ss_ahbs_clk.clkr,
2779*4882a593Smuzhiyun [GCC_WCSS_Q6_AXIM_CLK] = &gcc_wdsp_q6ss_axim_clk.clkr,
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun };
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun static const struct qcom_reset_map gcc_qcs404_resets[] = {
2784*4882a593Smuzhiyun [GCC_GENI_IR_BCR] = { 0x0F000 },
2785*4882a593Smuzhiyun [GCC_CDSP_RESTART] = { 0x18000 },
2786*4882a593Smuzhiyun [GCC_USB_HS_BCR] = { 0x41000 },
2787*4882a593Smuzhiyun [GCC_USB2_HS_PHY_ONLY_BCR] = { 0x41034 },
2788*4882a593Smuzhiyun [GCC_QUSB2_PHY_BCR] = { 0x4103c },
2789*4882a593Smuzhiyun [GCC_USB_HS_PHY_CFG_AHB_BCR] = { 0x0000c, 1 },
2790*4882a593Smuzhiyun [GCC_USB2A_PHY_BCR] = { 0x0000c, 0 },
2791*4882a593Smuzhiyun [GCC_USB3_PHY_BCR] = { 0x39004 },
2792*4882a593Smuzhiyun [GCC_USB_30_BCR] = { 0x39000 },
2793*4882a593Smuzhiyun [GCC_USB3PHY_PHY_BCR] = { 0x39008 },
2794*4882a593Smuzhiyun [GCC_PCIE_0_BCR] = { 0x3e000 },
2795*4882a593Smuzhiyun [GCC_PCIE_0_PHY_BCR] = { 0x3e004 },
2796*4882a593Smuzhiyun [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x3e038 },
2797*4882a593Smuzhiyun [GCC_PCIEPHY_0_PHY_BCR] = { 0x3e03c },
2798*4882a593Smuzhiyun [GCC_PCIE_0_AXI_MASTER_STICKY_ARES] = { 0x3e040, 6},
2799*4882a593Smuzhiyun [GCC_PCIE_0_AHB_ARES] = { 0x3e040, 5 },
2800*4882a593Smuzhiyun [GCC_PCIE_0_AXI_SLAVE_ARES] = { 0x3e040, 4 },
2801*4882a593Smuzhiyun [GCC_PCIE_0_AXI_MASTER_ARES] = { 0x3e040, 3 },
2802*4882a593Smuzhiyun [GCC_PCIE_0_CORE_STICKY_ARES] = { 0x3e040, 2 },
2803*4882a593Smuzhiyun [GCC_PCIE_0_SLEEP_ARES] = { 0x3e040, 1 },
2804*4882a593Smuzhiyun [GCC_PCIE_0_PIPE_ARES] = { 0x3e040, 0 },
2805*4882a593Smuzhiyun [GCC_EMAC_BCR] = { 0x4e000 },
2806*4882a593Smuzhiyun [GCC_WDSP_RESTART] = {0x19000},
2807*4882a593Smuzhiyun };
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun static const struct regmap_config gcc_qcs404_regmap_config = {
2810*4882a593Smuzhiyun .reg_bits = 32,
2811*4882a593Smuzhiyun .reg_stride = 4,
2812*4882a593Smuzhiyun .val_bits = 32,
2813*4882a593Smuzhiyun .max_register = 0x7f000,
2814*4882a593Smuzhiyun .fast_io = true,
2815*4882a593Smuzhiyun };
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_qcs404_desc = {
2818*4882a593Smuzhiyun .config = &gcc_qcs404_regmap_config,
2819*4882a593Smuzhiyun .clks = gcc_qcs404_clocks,
2820*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(gcc_qcs404_clocks),
2821*4882a593Smuzhiyun .resets = gcc_qcs404_resets,
2822*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(gcc_qcs404_resets),
2823*4882a593Smuzhiyun .clk_hws = gcc_qcs404_hws,
2824*4882a593Smuzhiyun .num_clk_hws = ARRAY_SIZE(gcc_qcs404_hws),
2825*4882a593Smuzhiyun };
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun static const struct of_device_id gcc_qcs404_match_table[] = {
2828*4882a593Smuzhiyun { .compatible = "qcom,gcc-qcs404" },
2829*4882a593Smuzhiyun { }
2830*4882a593Smuzhiyun };
2831*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_qcs404_match_table);
2832*4882a593Smuzhiyun
gcc_qcs404_probe(struct platform_device * pdev)2833*4882a593Smuzhiyun static int gcc_qcs404_probe(struct platform_device *pdev)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun struct regmap *regmap;
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &gcc_qcs404_desc);
2838*4882a593Smuzhiyun if (IS_ERR(regmap))
2839*4882a593Smuzhiyun return PTR_ERR(regmap);
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun clk_alpha_pll_configure(&gpll3_out_main, regmap, &gpll3_config);
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &gcc_qcs404_desc, regmap);
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun static struct platform_driver gcc_qcs404_driver = {
2847*4882a593Smuzhiyun .probe = gcc_qcs404_probe,
2848*4882a593Smuzhiyun .driver = {
2849*4882a593Smuzhiyun .name = "gcc-qcs404",
2850*4882a593Smuzhiyun .of_match_table = gcc_qcs404_match_table,
2851*4882a593Smuzhiyun },
2852*4882a593Smuzhiyun };
2853*4882a593Smuzhiyun
gcc_qcs404_init(void)2854*4882a593Smuzhiyun static int __init gcc_qcs404_init(void)
2855*4882a593Smuzhiyun {
2856*4882a593Smuzhiyun return platform_driver_register(&gcc_qcs404_driver);
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun core_initcall(gcc_qcs404_init);
2859*4882a593Smuzhiyun
gcc_qcs404_exit(void)2860*4882a593Smuzhiyun static void __exit gcc_qcs404_exit(void)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun platform_driver_unregister(&gcc_qcs404_driver);
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun module_exit(gcc_qcs404_exit);
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm GCC QCS404 Driver");
2867*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2868