xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-msm8998.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-msm8998.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun #include "clk-regmap.h"
21*4882a593Smuzhiyun #include "clk-alpha-pll.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun #include "gdsc.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	P_AUD_REF_CLK,
30*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
31*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
32*4882a593Smuzhiyun 	P_GPLL4_OUT_MAIN,
33*4882a593Smuzhiyun 	P_PLL0_EARLY_DIV_CLK_SRC,
34*4882a593Smuzhiyun 	P_SLEEP_CLK,
35*4882a593Smuzhiyun 	P_XO,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_0[] = {
39*4882a593Smuzhiyun 	{ P_XO, 0 },
40*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
41*4882a593Smuzhiyun 	{ P_PLL0_EARLY_DIV_CLK_SRC, 6 },
42*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const char * const gcc_parent_names_0[] = {
46*4882a593Smuzhiyun 	"xo",
47*4882a593Smuzhiyun 	"gpll0_out_main",
48*4882a593Smuzhiyun 	"gpll0_out_main",
49*4882a593Smuzhiyun 	"core_bi_pll_test_se",
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_1[] = {
53*4882a593Smuzhiyun 	{ P_XO, 0 },
54*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
55*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const char * const gcc_parent_names_1[] = {
59*4882a593Smuzhiyun 	"xo",
60*4882a593Smuzhiyun 	"gpll0_out_main",
61*4882a593Smuzhiyun 	"core_bi_pll_test_se",
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_2[] = {
65*4882a593Smuzhiyun 	{ P_XO, 0 },
66*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
67*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
68*4882a593Smuzhiyun 	{ P_PLL0_EARLY_DIV_CLK_SRC, 6 },
69*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const char * const gcc_parent_names_2[] = {
73*4882a593Smuzhiyun 	"xo",
74*4882a593Smuzhiyun 	"gpll0_out_main",
75*4882a593Smuzhiyun 	"core_pi_sleep_clk",
76*4882a593Smuzhiyun 	"gpll0_out_main",
77*4882a593Smuzhiyun 	"core_bi_pll_test_se",
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_3[] = {
81*4882a593Smuzhiyun 	{ P_XO, 0 },
82*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 5 },
83*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const char * const gcc_parent_names_3[] = {
87*4882a593Smuzhiyun 	"xo",
88*4882a593Smuzhiyun 	"core_pi_sleep_clk",
89*4882a593Smuzhiyun 	"core_bi_pll_test_se",
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_4[] = {
93*4882a593Smuzhiyun 	{ P_XO, 0 },
94*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
95*4882a593Smuzhiyun 	{ P_GPLL4_OUT_MAIN, 5 },
96*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const char * const gcc_parent_names_4[] = {
100*4882a593Smuzhiyun 	"xo",
101*4882a593Smuzhiyun 	"gpll0_out_main",
102*4882a593Smuzhiyun 	"gpll4_out_main",
103*4882a593Smuzhiyun 	"core_bi_pll_test_se",
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static const struct parent_map gcc_parent_map_5[] = {
107*4882a593Smuzhiyun 	{ P_XO, 0 },
108*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 1 },
109*4882a593Smuzhiyun 	{ P_AUD_REF_CLK, 2 },
110*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static const char * const gcc_parent_names_5[] = {
114*4882a593Smuzhiyun 	"xo",
115*4882a593Smuzhiyun 	"gpll0_out_main",
116*4882a593Smuzhiyun 	"aud_ref_clk",
117*4882a593Smuzhiyun 	"core_bi_pll_test_se",
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct clk_fixed_factor xo = {
121*4882a593Smuzhiyun 	.mult = 1,
122*4882a593Smuzhiyun 	.div = 1,
123*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
124*4882a593Smuzhiyun 		.name = "xo",
125*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo_board" },
126*4882a593Smuzhiyun 		.num_parents = 1,
127*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
128*4882a593Smuzhiyun 	},
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static struct pll_vco fabia_vco[] = {
132*4882a593Smuzhiyun 	{ 250000000, 2000000000, 0 },
133*4882a593Smuzhiyun 	{ 125000000, 1000000000, 1 },
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static struct clk_alpha_pll gpll0 = {
137*4882a593Smuzhiyun 	.offset = 0x0,
138*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
139*4882a593Smuzhiyun 	.vco_table = fabia_vco,
140*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
141*4882a593Smuzhiyun 	.clkr = {
142*4882a593Smuzhiyun 		.enable_reg = 0x52000,
143*4882a593Smuzhiyun 		.enable_mask = BIT(0),
144*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
145*4882a593Smuzhiyun 			.name = "gpll0",
146*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
147*4882a593Smuzhiyun 			.num_parents = 1,
148*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 	},
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_even = {
154*4882a593Smuzhiyun 	.offset = 0x0,
155*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
156*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
157*4882a593Smuzhiyun 		.name = "gpll0_out_even",
158*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0" },
159*4882a593Smuzhiyun 		.num_parents = 1,
160*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
161*4882a593Smuzhiyun 	},
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_main = {
165*4882a593Smuzhiyun 	.offset = 0x0,
166*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
167*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
168*4882a593Smuzhiyun 		.name = "gpll0_out_main",
169*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0" },
170*4882a593Smuzhiyun 		.num_parents = 1,
171*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_odd = {
176*4882a593Smuzhiyun 	.offset = 0x0,
177*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
178*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
179*4882a593Smuzhiyun 		.name = "gpll0_out_odd",
180*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0" },
181*4882a593Smuzhiyun 		.num_parents = 1,
182*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
183*4882a593Smuzhiyun 	},
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0_out_test = {
187*4882a593Smuzhiyun 	.offset = 0x0,
188*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
189*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
190*4882a593Smuzhiyun 		.name = "gpll0_out_test",
191*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0" },
192*4882a593Smuzhiyun 		.num_parents = 1,
193*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
194*4882a593Smuzhiyun 	},
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct clk_alpha_pll gpll1 = {
198*4882a593Smuzhiyun 	.offset = 0x1000,
199*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
200*4882a593Smuzhiyun 	.vco_table = fabia_vco,
201*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
202*4882a593Smuzhiyun 	.clkr = {
203*4882a593Smuzhiyun 		.enable_reg = 0x52000,
204*4882a593Smuzhiyun 		.enable_mask = BIT(1),
205*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
206*4882a593Smuzhiyun 			.name = "gpll1",
207*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
208*4882a593Smuzhiyun 			.num_parents = 1,
209*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
210*4882a593Smuzhiyun 		}
211*4882a593Smuzhiyun 	},
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll1_out_even = {
215*4882a593Smuzhiyun 	.offset = 0x1000,
216*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
217*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
218*4882a593Smuzhiyun 		.name = "gpll1_out_even",
219*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1" },
220*4882a593Smuzhiyun 		.num_parents = 1,
221*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
222*4882a593Smuzhiyun 	},
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll1_out_main = {
226*4882a593Smuzhiyun 	.offset = 0x1000,
227*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
228*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
229*4882a593Smuzhiyun 		.name = "gpll1_out_main",
230*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1" },
231*4882a593Smuzhiyun 		.num_parents = 1,
232*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
233*4882a593Smuzhiyun 	},
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll1_out_odd = {
237*4882a593Smuzhiyun 	.offset = 0x1000,
238*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
239*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
240*4882a593Smuzhiyun 		.name = "gpll1_out_odd",
241*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1" },
242*4882a593Smuzhiyun 		.num_parents = 1,
243*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
244*4882a593Smuzhiyun 	},
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll1_out_test = {
248*4882a593Smuzhiyun 	.offset = 0x1000,
249*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
250*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
251*4882a593Smuzhiyun 		.name = "gpll1_out_test",
252*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1" },
253*4882a593Smuzhiyun 		.num_parents = 1,
254*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
255*4882a593Smuzhiyun 	},
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static struct clk_alpha_pll gpll2 = {
259*4882a593Smuzhiyun 	.offset = 0x2000,
260*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
261*4882a593Smuzhiyun 	.vco_table = fabia_vco,
262*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
263*4882a593Smuzhiyun 	.clkr = {
264*4882a593Smuzhiyun 		.enable_reg = 0x52000,
265*4882a593Smuzhiyun 		.enable_mask = BIT(2),
266*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
267*4882a593Smuzhiyun 			.name = "gpll2",
268*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
269*4882a593Smuzhiyun 			.num_parents = 1,
270*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
271*4882a593Smuzhiyun 		}
272*4882a593Smuzhiyun 	},
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll2_out_even = {
276*4882a593Smuzhiyun 	.offset = 0x2000,
277*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
278*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
279*4882a593Smuzhiyun 		.name = "gpll2_out_even",
280*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll2" },
281*4882a593Smuzhiyun 		.num_parents = 1,
282*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
283*4882a593Smuzhiyun 	},
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll2_out_main = {
287*4882a593Smuzhiyun 	.offset = 0x2000,
288*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
289*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
290*4882a593Smuzhiyun 		.name = "gpll2_out_main",
291*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll2" },
292*4882a593Smuzhiyun 		.num_parents = 1,
293*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
294*4882a593Smuzhiyun 	},
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll2_out_odd = {
298*4882a593Smuzhiyun 	.offset = 0x2000,
299*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
300*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
301*4882a593Smuzhiyun 		.name = "gpll2_out_odd",
302*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll2" },
303*4882a593Smuzhiyun 		.num_parents = 1,
304*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll2_out_test = {
309*4882a593Smuzhiyun 	.offset = 0x2000,
310*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
311*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
312*4882a593Smuzhiyun 		.name = "gpll2_out_test",
313*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll2" },
314*4882a593Smuzhiyun 		.num_parents = 1,
315*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
316*4882a593Smuzhiyun 	},
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static struct clk_alpha_pll gpll3 = {
320*4882a593Smuzhiyun 	.offset = 0x3000,
321*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
322*4882a593Smuzhiyun 	.vco_table = fabia_vco,
323*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
324*4882a593Smuzhiyun 	.clkr = {
325*4882a593Smuzhiyun 		.enable_reg = 0x52000,
326*4882a593Smuzhiyun 		.enable_mask = BIT(3),
327*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
328*4882a593Smuzhiyun 			.name = "gpll3",
329*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
330*4882a593Smuzhiyun 			.num_parents = 1,
331*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
332*4882a593Smuzhiyun 		}
333*4882a593Smuzhiyun 	},
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll3_out_even = {
337*4882a593Smuzhiyun 	.offset = 0x3000,
338*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
339*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
340*4882a593Smuzhiyun 		.name = "gpll3_out_even",
341*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll3" },
342*4882a593Smuzhiyun 		.num_parents = 1,
343*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
344*4882a593Smuzhiyun 	},
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll3_out_main = {
348*4882a593Smuzhiyun 	.offset = 0x3000,
349*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
350*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
351*4882a593Smuzhiyun 		.name = "gpll3_out_main",
352*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll3" },
353*4882a593Smuzhiyun 		.num_parents = 1,
354*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
355*4882a593Smuzhiyun 	},
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll3_out_odd = {
359*4882a593Smuzhiyun 	.offset = 0x3000,
360*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
361*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
362*4882a593Smuzhiyun 		.name = "gpll3_out_odd",
363*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll3" },
364*4882a593Smuzhiyun 		.num_parents = 1,
365*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
366*4882a593Smuzhiyun 	},
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll3_out_test = {
370*4882a593Smuzhiyun 	.offset = 0x3000,
371*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
372*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
373*4882a593Smuzhiyun 		.name = "gpll3_out_test",
374*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll3" },
375*4882a593Smuzhiyun 		.num_parents = 1,
376*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
377*4882a593Smuzhiyun 	},
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun static struct clk_alpha_pll gpll4 = {
381*4882a593Smuzhiyun 	.offset = 0x77000,
382*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
383*4882a593Smuzhiyun 	.vco_table = fabia_vco,
384*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
385*4882a593Smuzhiyun 	.clkr = {
386*4882a593Smuzhiyun 		.enable_reg = 0x52000,
387*4882a593Smuzhiyun 		.enable_mask = BIT(4),
388*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
389*4882a593Smuzhiyun 			.name = "gpll4",
390*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
391*4882a593Smuzhiyun 			.num_parents = 1,
392*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fixed_fabia_ops,
393*4882a593Smuzhiyun 		}
394*4882a593Smuzhiyun 	},
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4_out_even = {
398*4882a593Smuzhiyun 	.offset = 0x77000,
399*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
400*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
401*4882a593Smuzhiyun 		.name = "gpll4_out_even",
402*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll4" },
403*4882a593Smuzhiyun 		.num_parents = 1,
404*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4_out_main = {
409*4882a593Smuzhiyun 	.offset = 0x77000,
410*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
411*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
412*4882a593Smuzhiyun 		.name = "gpll4_out_main",
413*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll4" },
414*4882a593Smuzhiyun 		.num_parents = 1,
415*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4_out_odd = {
420*4882a593Smuzhiyun 	.offset = 0x77000,
421*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
422*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
423*4882a593Smuzhiyun 		.name = "gpll4_out_odd",
424*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll4" },
425*4882a593Smuzhiyun 		.num_parents = 1,
426*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
427*4882a593Smuzhiyun 	},
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4_out_test = {
431*4882a593Smuzhiyun 	.offset = 0x77000,
432*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
433*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
434*4882a593Smuzhiyun 		.name = "gpll4_out_test",
435*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll4" },
436*4882a593Smuzhiyun 		.num_parents = 1,
437*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
438*4882a593Smuzhiyun 	},
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
442*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
443*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
444*4882a593Smuzhiyun 	{ }
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
448*4882a593Smuzhiyun 	.cmd_rcgr = 0x19020,
449*4882a593Smuzhiyun 	.mnd_width = 0,
450*4882a593Smuzhiyun 	.hid_width = 5,
451*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
452*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
453*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
454*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
455*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
456*4882a593Smuzhiyun 		.num_parents = 3,
457*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
458*4882a593Smuzhiyun 	},
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
462*4882a593Smuzhiyun 	F(960000, P_XO, 10, 1, 2),
463*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
464*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
465*4882a593Smuzhiyun 	F(15000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
466*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
467*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
468*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
469*4882a593Smuzhiyun 	{ }
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
473*4882a593Smuzhiyun 	.cmd_rcgr = 0x1900c,
474*4882a593Smuzhiyun 	.mnd_width = 8,
475*4882a593Smuzhiyun 	.hid_width = 5,
476*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
477*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
478*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
479*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
480*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
481*4882a593Smuzhiyun 		.num_parents = 4,
482*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
483*4882a593Smuzhiyun 	},
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
487*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b020,
488*4882a593Smuzhiyun 	.mnd_width = 0,
489*4882a593Smuzhiyun 	.hid_width = 5,
490*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
491*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
492*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
493*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
494*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
495*4882a593Smuzhiyun 		.num_parents = 3,
496*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
497*4882a593Smuzhiyun 	},
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
501*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b00c,
502*4882a593Smuzhiyun 	.mnd_width = 8,
503*4882a593Smuzhiyun 	.hid_width = 5,
504*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
505*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
506*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
507*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
508*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
509*4882a593Smuzhiyun 		.num_parents = 4,
510*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
511*4882a593Smuzhiyun 	},
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
515*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d020,
516*4882a593Smuzhiyun 	.mnd_width = 0,
517*4882a593Smuzhiyun 	.hid_width = 5,
518*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
519*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
520*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
521*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
522*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
523*4882a593Smuzhiyun 		.num_parents = 3,
524*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
525*4882a593Smuzhiyun 	},
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
529*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d00c,
530*4882a593Smuzhiyun 	.mnd_width = 8,
531*4882a593Smuzhiyun 	.hid_width = 5,
532*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
533*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
534*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
535*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
536*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
537*4882a593Smuzhiyun 		.num_parents = 4,
538*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
539*4882a593Smuzhiyun 	},
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
543*4882a593Smuzhiyun 	.cmd_rcgr = 0x1f020,
544*4882a593Smuzhiyun 	.mnd_width = 0,
545*4882a593Smuzhiyun 	.hid_width = 5,
546*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
547*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
548*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
549*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
550*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
551*4882a593Smuzhiyun 		.num_parents = 3,
552*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
553*4882a593Smuzhiyun 	},
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
557*4882a593Smuzhiyun 	.cmd_rcgr = 0x1f00c,
558*4882a593Smuzhiyun 	.mnd_width = 8,
559*4882a593Smuzhiyun 	.hid_width = 5,
560*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
561*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
562*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
563*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
564*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
565*4882a593Smuzhiyun 		.num_parents = 4,
566*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
567*4882a593Smuzhiyun 	},
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
571*4882a593Smuzhiyun 	.cmd_rcgr = 0x21020,
572*4882a593Smuzhiyun 	.mnd_width = 0,
573*4882a593Smuzhiyun 	.hid_width = 5,
574*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
575*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
576*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
577*4882a593Smuzhiyun 		.name = "blsp1_qup5_i2c_apps_clk_src",
578*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
579*4882a593Smuzhiyun 		.num_parents = 3,
580*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
581*4882a593Smuzhiyun 	},
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
585*4882a593Smuzhiyun 	.cmd_rcgr = 0x2100c,
586*4882a593Smuzhiyun 	.mnd_width = 8,
587*4882a593Smuzhiyun 	.hid_width = 5,
588*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
589*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
590*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
591*4882a593Smuzhiyun 		.name = "blsp1_qup5_spi_apps_clk_src",
592*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
593*4882a593Smuzhiyun 		.num_parents = 4,
594*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
595*4882a593Smuzhiyun 	},
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
599*4882a593Smuzhiyun 	.cmd_rcgr = 0x23020,
600*4882a593Smuzhiyun 	.mnd_width = 0,
601*4882a593Smuzhiyun 	.hid_width = 5,
602*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
603*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
604*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
605*4882a593Smuzhiyun 		.name = "blsp1_qup6_i2c_apps_clk_src",
606*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
607*4882a593Smuzhiyun 		.num_parents = 3,
608*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
609*4882a593Smuzhiyun 	},
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
613*4882a593Smuzhiyun 	.cmd_rcgr = 0x2300c,
614*4882a593Smuzhiyun 	.mnd_width = 8,
615*4882a593Smuzhiyun 	.hid_width = 5,
616*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
617*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
618*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
619*4882a593Smuzhiyun 		.name = "blsp1_qup6_spi_apps_clk_src",
620*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
621*4882a593Smuzhiyun 		.num_parents = 4,
622*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
623*4882a593Smuzhiyun 	},
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
627*4882a593Smuzhiyun 	F(3686400, P_GPLL0_OUT_MAIN, 1, 96, 15625),
628*4882a593Smuzhiyun 	F(7372800, P_GPLL0_OUT_MAIN, 1, 192, 15625),
629*4882a593Smuzhiyun 	F(14745600, P_GPLL0_OUT_MAIN, 1, 384, 15625),
630*4882a593Smuzhiyun 	F(16000000, P_GPLL0_OUT_MAIN, 5, 2, 15),
631*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
632*4882a593Smuzhiyun 	F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5),
633*4882a593Smuzhiyun 	F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75),
634*4882a593Smuzhiyun 	F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0),
635*4882a593Smuzhiyun 	F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375),
636*4882a593Smuzhiyun 	F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
637*4882a593Smuzhiyun 	F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375),
638*4882a593Smuzhiyun 	F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75),
639*4882a593Smuzhiyun 	F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625),
640*4882a593Smuzhiyun 	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
641*4882a593Smuzhiyun 	F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0),
642*4882a593Smuzhiyun 	{ }
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
646*4882a593Smuzhiyun 	.cmd_rcgr = 0x1a00c,
647*4882a593Smuzhiyun 	.mnd_width = 16,
648*4882a593Smuzhiyun 	.hid_width = 5,
649*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
650*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
651*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
652*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
653*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
654*4882a593Smuzhiyun 		.num_parents = 4,
655*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
656*4882a593Smuzhiyun 	},
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
660*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c00c,
661*4882a593Smuzhiyun 	.mnd_width = 16,
662*4882a593Smuzhiyun 	.hid_width = 5,
663*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
664*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
665*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
666*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
667*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
668*4882a593Smuzhiyun 		.num_parents = 4,
669*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
670*4882a593Smuzhiyun 	},
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
674*4882a593Smuzhiyun 	.cmd_rcgr = 0x1e00c,
675*4882a593Smuzhiyun 	.mnd_width = 16,
676*4882a593Smuzhiyun 	.hid_width = 5,
677*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
678*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
679*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
680*4882a593Smuzhiyun 		.name = "blsp1_uart3_apps_clk_src",
681*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
682*4882a593Smuzhiyun 		.num_parents = 4,
683*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
684*4882a593Smuzhiyun 	},
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
688*4882a593Smuzhiyun 	.cmd_rcgr = 0x26020,
689*4882a593Smuzhiyun 	.mnd_width = 0,
690*4882a593Smuzhiyun 	.hid_width = 5,
691*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
692*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
693*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
694*4882a593Smuzhiyun 		.name = "blsp2_qup1_i2c_apps_clk_src",
695*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
696*4882a593Smuzhiyun 		.num_parents = 3,
697*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
698*4882a593Smuzhiyun 	},
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
702*4882a593Smuzhiyun 	.cmd_rcgr = 0x2600c,
703*4882a593Smuzhiyun 	.mnd_width = 8,
704*4882a593Smuzhiyun 	.hid_width = 5,
705*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
706*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
707*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
708*4882a593Smuzhiyun 		.name = "blsp2_qup1_spi_apps_clk_src",
709*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
710*4882a593Smuzhiyun 		.num_parents = 4,
711*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
712*4882a593Smuzhiyun 	},
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
716*4882a593Smuzhiyun 	.cmd_rcgr = 0x28020,
717*4882a593Smuzhiyun 	.mnd_width = 0,
718*4882a593Smuzhiyun 	.hid_width = 5,
719*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
720*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
721*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
722*4882a593Smuzhiyun 		.name = "blsp2_qup2_i2c_apps_clk_src",
723*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
724*4882a593Smuzhiyun 		.num_parents = 3,
725*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
726*4882a593Smuzhiyun 	},
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
730*4882a593Smuzhiyun 	.cmd_rcgr = 0x2800c,
731*4882a593Smuzhiyun 	.mnd_width = 8,
732*4882a593Smuzhiyun 	.hid_width = 5,
733*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
734*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
735*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
736*4882a593Smuzhiyun 		.name = "blsp2_qup2_spi_apps_clk_src",
737*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
738*4882a593Smuzhiyun 		.num_parents = 4,
739*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
740*4882a593Smuzhiyun 	},
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
744*4882a593Smuzhiyun 	.cmd_rcgr = 0x2a020,
745*4882a593Smuzhiyun 	.mnd_width = 0,
746*4882a593Smuzhiyun 	.hid_width = 5,
747*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
748*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
749*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
750*4882a593Smuzhiyun 		.name = "blsp2_qup3_i2c_apps_clk_src",
751*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
752*4882a593Smuzhiyun 		.num_parents = 3,
753*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
754*4882a593Smuzhiyun 	},
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
758*4882a593Smuzhiyun 	.cmd_rcgr = 0x2a00c,
759*4882a593Smuzhiyun 	.mnd_width = 8,
760*4882a593Smuzhiyun 	.hid_width = 5,
761*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
762*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
763*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
764*4882a593Smuzhiyun 		.name = "blsp2_qup3_spi_apps_clk_src",
765*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
766*4882a593Smuzhiyun 		.num_parents = 4,
767*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
768*4882a593Smuzhiyun 	},
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
772*4882a593Smuzhiyun 	.cmd_rcgr = 0x2c020,
773*4882a593Smuzhiyun 	.mnd_width = 0,
774*4882a593Smuzhiyun 	.hid_width = 5,
775*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
776*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
777*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
778*4882a593Smuzhiyun 		.name = "blsp2_qup4_i2c_apps_clk_src",
779*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
780*4882a593Smuzhiyun 		.num_parents = 3,
781*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
782*4882a593Smuzhiyun 	},
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
786*4882a593Smuzhiyun 	.cmd_rcgr = 0x2c00c,
787*4882a593Smuzhiyun 	.mnd_width = 8,
788*4882a593Smuzhiyun 	.hid_width = 5,
789*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
790*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
791*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
792*4882a593Smuzhiyun 		.name = "blsp2_qup4_spi_apps_clk_src",
793*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
794*4882a593Smuzhiyun 		.num_parents = 4,
795*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
796*4882a593Smuzhiyun 	},
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
800*4882a593Smuzhiyun 	.cmd_rcgr = 0x2e020,
801*4882a593Smuzhiyun 	.mnd_width = 0,
802*4882a593Smuzhiyun 	.hid_width = 5,
803*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
804*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
805*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
806*4882a593Smuzhiyun 		.name = "blsp2_qup5_i2c_apps_clk_src",
807*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
808*4882a593Smuzhiyun 		.num_parents = 3,
809*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
810*4882a593Smuzhiyun 	},
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
814*4882a593Smuzhiyun 	.cmd_rcgr = 0x2e00c,
815*4882a593Smuzhiyun 	.mnd_width = 8,
816*4882a593Smuzhiyun 	.hid_width = 5,
817*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
818*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
819*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
820*4882a593Smuzhiyun 		.name = "blsp2_qup5_spi_apps_clk_src",
821*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
822*4882a593Smuzhiyun 		.num_parents = 4,
823*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
824*4882a593Smuzhiyun 	},
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
828*4882a593Smuzhiyun 	.cmd_rcgr = 0x30020,
829*4882a593Smuzhiyun 	.mnd_width = 0,
830*4882a593Smuzhiyun 	.hid_width = 5,
831*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
832*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
833*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
834*4882a593Smuzhiyun 		.name = "blsp2_qup6_i2c_apps_clk_src",
835*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
836*4882a593Smuzhiyun 		.num_parents = 3,
837*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
838*4882a593Smuzhiyun 	},
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
842*4882a593Smuzhiyun 	.cmd_rcgr = 0x3000c,
843*4882a593Smuzhiyun 	.mnd_width = 8,
844*4882a593Smuzhiyun 	.hid_width = 5,
845*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
846*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
847*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
848*4882a593Smuzhiyun 		.name = "blsp2_qup6_spi_apps_clk_src",
849*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
850*4882a593Smuzhiyun 		.num_parents = 4,
851*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
852*4882a593Smuzhiyun 	},
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
856*4882a593Smuzhiyun 	.cmd_rcgr = 0x2700c,
857*4882a593Smuzhiyun 	.mnd_width = 16,
858*4882a593Smuzhiyun 	.hid_width = 5,
859*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
860*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
861*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
862*4882a593Smuzhiyun 		.name = "blsp2_uart1_apps_clk_src",
863*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
864*4882a593Smuzhiyun 		.num_parents = 4,
865*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
866*4882a593Smuzhiyun 	},
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
870*4882a593Smuzhiyun 	.cmd_rcgr = 0x2900c,
871*4882a593Smuzhiyun 	.mnd_width = 16,
872*4882a593Smuzhiyun 	.hid_width = 5,
873*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
874*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
875*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
876*4882a593Smuzhiyun 		.name = "blsp2_uart2_apps_clk_src",
877*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
878*4882a593Smuzhiyun 		.num_parents = 4,
879*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
880*4882a593Smuzhiyun 	},
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
884*4882a593Smuzhiyun 	.cmd_rcgr = 0x2b00c,
885*4882a593Smuzhiyun 	.mnd_width = 16,
886*4882a593Smuzhiyun 	.hid_width = 5,
887*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
888*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
889*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
890*4882a593Smuzhiyun 		.name = "blsp2_uart3_apps_clk_src",
891*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
892*4882a593Smuzhiyun 		.num_parents = 4,
893*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
894*4882a593Smuzhiyun 	},
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun static const struct freq_tbl ftbl_gp1_clk_src[] = {
898*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
899*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
900*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
901*4882a593Smuzhiyun 	{ }
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
905*4882a593Smuzhiyun 	.cmd_rcgr = 0x64004,
906*4882a593Smuzhiyun 	.mnd_width = 8,
907*4882a593Smuzhiyun 	.hid_width = 5,
908*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
909*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp1_clk_src,
910*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
911*4882a593Smuzhiyun 		.name = "gp1_clk_src",
912*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_2,
913*4882a593Smuzhiyun 		.num_parents = 5,
914*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
915*4882a593Smuzhiyun 	},
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
919*4882a593Smuzhiyun 	.cmd_rcgr = 0x65004,
920*4882a593Smuzhiyun 	.mnd_width = 8,
921*4882a593Smuzhiyun 	.hid_width = 5,
922*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
923*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp1_clk_src,
924*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
925*4882a593Smuzhiyun 		.name = "gp2_clk_src",
926*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_2,
927*4882a593Smuzhiyun 		.num_parents = 5,
928*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
929*4882a593Smuzhiyun 	},
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
933*4882a593Smuzhiyun 	.cmd_rcgr = 0x66004,
934*4882a593Smuzhiyun 	.mnd_width = 8,
935*4882a593Smuzhiyun 	.hid_width = 5,
936*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_2,
937*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp1_clk_src,
938*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
939*4882a593Smuzhiyun 		.name = "gp3_clk_src",
940*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_2,
941*4882a593Smuzhiyun 		.num_parents = 5,
942*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
943*4882a593Smuzhiyun 	},
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun static const struct freq_tbl ftbl_hmss_ahb_clk_src[] = {
947*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
948*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
949*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
950*4882a593Smuzhiyun 	{ }
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun static struct clk_rcg2 hmss_ahb_clk_src = {
954*4882a593Smuzhiyun 	.cmd_rcgr = 0x48014,
955*4882a593Smuzhiyun 	.mnd_width = 0,
956*4882a593Smuzhiyun 	.hid_width = 5,
957*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
958*4882a593Smuzhiyun 	.freq_tbl = ftbl_hmss_ahb_clk_src,
959*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
960*4882a593Smuzhiyun 		.name = "hmss_ahb_clk_src",
961*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
962*4882a593Smuzhiyun 		.num_parents = 3,
963*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
964*4882a593Smuzhiyun 	},
965*4882a593Smuzhiyun };
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun static const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
968*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
969*4882a593Smuzhiyun 	{ }
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun static struct clk_rcg2 hmss_rbcpr_clk_src = {
973*4882a593Smuzhiyun 	.cmd_rcgr = 0x48044,
974*4882a593Smuzhiyun 	.mnd_width = 0,
975*4882a593Smuzhiyun 	.hid_width = 5,
976*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
977*4882a593Smuzhiyun 	.freq_tbl = ftbl_hmss_rbcpr_clk_src,
978*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
979*4882a593Smuzhiyun 		.name = "hmss_rbcpr_clk_src",
980*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
981*4882a593Smuzhiyun 		.num_parents = 3,
982*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
983*4882a593Smuzhiyun 	},
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
987*4882a593Smuzhiyun 	F(1010526, P_XO, 1, 1, 19),
988*4882a593Smuzhiyun 	{ }
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static struct clk_rcg2 pcie_aux_clk_src = {
992*4882a593Smuzhiyun 	.cmd_rcgr = 0x6c000,
993*4882a593Smuzhiyun 	.mnd_width = 16,
994*4882a593Smuzhiyun 	.hid_width = 5,
995*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_3,
996*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_aux_clk_src,
997*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
998*4882a593Smuzhiyun 		.name = "pcie_aux_clk_src",
999*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_3,
1000*4882a593Smuzhiyun 		.num_parents = 3,
1001*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1002*4882a593Smuzhiyun 	},
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun static const struct freq_tbl ftbl_pdm2_clk_src[] = {
1006*4882a593Smuzhiyun 	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
1007*4882a593Smuzhiyun 	{ }
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
1011*4882a593Smuzhiyun 	.cmd_rcgr = 0x33010,
1012*4882a593Smuzhiyun 	.mnd_width = 0,
1013*4882a593Smuzhiyun 	.hid_width = 5,
1014*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
1015*4882a593Smuzhiyun 	.freq_tbl = ftbl_pdm2_clk_src,
1016*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1017*4882a593Smuzhiyun 		.name = "pdm2_clk_src",
1018*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
1019*4882a593Smuzhiyun 		.num_parents = 3,
1020*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1021*4882a593Smuzhiyun 	},
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
1025*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
1026*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
1027*4882a593Smuzhiyun 	F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
1028*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
1029*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
1030*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
1031*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
1032*4882a593Smuzhiyun 	{ }
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
1036*4882a593Smuzhiyun 	.cmd_rcgr = 0x14010,
1037*4882a593Smuzhiyun 	.mnd_width = 8,
1038*4882a593Smuzhiyun 	.hid_width = 5,
1039*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_4,
1040*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc2_apps_clk_src,
1041*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1042*4882a593Smuzhiyun 		.name = "sdcc2_apps_clk_src",
1043*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_4,
1044*4882a593Smuzhiyun 		.num_parents = 4,
1045*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1046*4882a593Smuzhiyun 	},
1047*4882a593Smuzhiyun };
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
1050*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
1051*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
1052*4882a593Smuzhiyun 	F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
1053*4882a593Smuzhiyun 	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
1054*4882a593Smuzhiyun 	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
1055*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
1056*4882a593Smuzhiyun 	{ }
1057*4882a593Smuzhiyun };
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun static struct clk_rcg2 sdcc4_apps_clk_src = {
1060*4882a593Smuzhiyun 	.cmd_rcgr = 0x16010,
1061*4882a593Smuzhiyun 	.mnd_width = 8,
1062*4882a593Smuzhiyun 	.hid_width = 5,
1063*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_1,
1064*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc4_apps_clk_src,
1065*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1066*4882a593Smuzhiyun 		.name = "sdcc4_apps_clk_src",
1067*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_1,
1068*4882a593Smuzhiyun 		.num_parents = 3,
1069*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1070*4882a593Smuzhiyun 	},
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
1074*4882a593Smuzhiyun 	F(105495, P_XO, 1, 1, 182),
1075*4882a593Smuzhiyun 	{ }
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun static struct clk_rcg2 tsif_ref_clk_src = {
1079*4882a593Smuzhiyun 	.cmd_rcgr = 0x36010,
1080*4882a593Smuzhiyun 	.mnd_width = 8,
1081*4882a593Smuzhiyun 	.hid_width = 5,
1082*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_5,
1083*4882a593Smuzhiyun 	.freq_tbl = ftbl_tsif_ref_clk_src,
1084*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1085*4882a593Smuzhiyun 		.name = "tsif_ref_clk_src",
1086*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_5,
1087*4882a593Smuzhiyun 		.num_parents = 4,
1088*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1089*4882a593Smuzhiyun 	},
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
1093*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
1094*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
1095*4882a593Smuzhiyun 	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
1096*4882a593Smuzhiyun 	{ }
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static struct clk_rcg2 ufs_axi_clk_src = {
1100*4882a593Smuzhiyun 	.cmd_rcgr = 0x75018,
1101*4882a593Smuzhiyun 	.mnd_width = 8,
1102*4882a593Smuzhiyun 	.hid_width = 5,
1103*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
1104*4882a593Smuzhiyun 	.freq_tbl = ftbl_ufs_axi_clk_src,
1105*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1106*4882a593Smuzhiyun 		.name = "ufs_axi_clk_src",
1107*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
1108*4882a593Smuzhiyun 		.num_parents = 4,
1109*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1110*4882a593Smuzhiyun 	},
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun static const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = {
1114*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
1115*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
1116*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
1117*4882a593Smuzhiyun 	{ }
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun static struct clk_rcg2 ufs_unipro_core_clk_src = {
1121*4882a593Smuzhiyun 	.cmd_rcgr = 0x76028,
1122*4882a593Smuzhiyun 	.mnd_width = 8,
1123*4882a593Smuzhiyun 	.hid_width = 5,
1124*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
1125*4882a593Smuzhiyun 	.freq_tbl = ftbl_ufs_unipro_core_clk_src,
1126*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1127*4882a593Smuzhiyun 		.name = "ufs_unipro_core_clk_src",
1128*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
1129*4882a593Smuzhiyun 		.num_parents = 4,
1130*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1131*4882a593Smuzhiyun 	},
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
1135*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1136*4882a593Smuzhiyun 	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
1137*4882a593Smuzhiyun 	F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
1138*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
1139*4882a593Smuzhiyun 	{ }
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun static struct clk_rcg2 usb30_master_clk_src = {
1143*4882a593Smuzhiyun 	.cmd_rcgr = 0xf014,
1144*4882a593Smuzhiyun 	.mnd_width = 8,
1145*4882a593Smuzhiyun 	.hid_width = 5,
1146*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
1147*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb30_master_clk_src,
1148*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1149*4882a593Smuzhiyun 		.name = "usb30_master_clk_src",
1150*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
1151*4882a593Smuzhiyun 		.num_parents = 4,
1152*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1153*4882a593Smuzhiyun 	},
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun static struct clk_rcg2 usb30_mock_utmi_clk_src = {
1157*4882a593Smuzhiyun 	.cmd_rcgr = 0xf028,
1158*4882a593Smuzhiyun 	.mnd_width = 0,
1159*4882a593Smuzhiyun 	.hid_width = 5,
1160*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_0,
1161*4882a593Smuzhiyun 	.freq_tbl = ftbl_hmss_rbcpr_clk_src,
1162*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1163*4882a593Smuzhiyun 		.name = "usb30_mock_utmi_clk_src",
1164*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_0,
1165*4882a593Smuzhiyun 		.num_parents = 4,
1166*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1167*4882a593Smuzhiyun 	},
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
1171*4882a593Smuzhiyun 	F(1200000, P_XO, 16, 0, 0),
1172*4882a593Smuzhiyun 	{ }
1173*4882a593Smuzhiyun };
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun static struct clk_rcg2 usb3_phy_aux_clk_src = {
1176*4882a593Smuzhiyun 	.cmd_rcgr = 0x5000c,
1177*4882a593Smuzhiyun 	.mnd_width = 0,
1178*4882a593Smuzhiyun 	.hid_width = 5,
1179*4882a593Smuzhiyun 	.parent_map = gcc_parent_map_3,
1180*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb3_phy_aux_clk_src,
1181*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1182*4882a593Smuzhiyun 		.name = "usb3_phy_aux_clk_src",
1183*4882a593Smuzhiyun 		.parent_names = gcc_parent_names_3,
1184*4882a593Smuzhiyun 		.num_parents = 3,
1185*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1186*4882a593Smuzhiyun 	},
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun static struct clk_branch gcc_aggre1_noc_xo_clk = {
1190*4882a593Smuzhiyun 	.halt_reg = 0x8202c,
1191*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1192*4882a593Smuzhiyun 	.clkr = {
1193*4882a593Smuzhiyun 		.enable_reg = 0x8202c,
1194*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1195*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1196*4882a593Smuzhiyun 			.name = "gcc_aggre1_noc_xo_clk",
1197*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1198*4882a593Smuzhiyun 		},
1199*4882a593Smuzhiyun 	},
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun static struct clk_branch gcc_aggre1_ufs_axi_clk = {
1203*4882a593Smuzhiyun 	.halt_reg = 0x82028,
1204*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1205*4882a593Smuzhiyun 	.clkr = {
1206*4882a593Smuzhiyun 		.enable_reg = 0x82028,
1207*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1208*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1209*4882a593Smuzhiyun 			.name = "gcc_aggre1_ufs_axi_clk",
1210*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1211*4882a593Smuzhiyun 				"ufs_axi_clk_src",
1212*4882a593Smuzhiyun 			},
1213*4882a593Smuzhiyun 			.num_parents = 1,
1214*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1215*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1216*4882a593Smuzhiyun 		},
1217*4882a593Smuzhiyun 	},
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun static struct clk_branch gcc_aggre1_usb3_axi_clk = {
1221*4882a593Smuzhiyun 	.halt_reg = 0x82024,
1222*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1223*4882a593Smuzhiyun 	.clkr = {
1224*4882a593Smuzhiyun 		.enable_reg = 0x82024,
1225*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1226*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1227*4882a593Smuzhiyun 			.name = "gcc_aggre1_usb3_axi_clk",
1228*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1229*4882a593Smuzhiyun 				"usb30_master_clk_src",
1230*4882a593Smuzhiyun 			},
1231*4882a593Smuzhiyun 			.num_parents = 1,
1232*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1233*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1234*4882a593Smuzhiyun 		},
1235*4882a593Smuzhiyun 	},
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun static struct clk_branch gcc_apss_qdss_tsctr_div2_clk = {
1239*4882a593Smuzhiyun 	.halt_reg = 0x48090,
1240*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1241*4882a593Smuzhiyun 	.clkr = {
1242*4882a593Smuzhiyun 		.enable_reg = 0x48090,
1243*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1244*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1245*4882a593Smuzhiyun 			.name = "gcc_apss_qdss_tsctr_div2_clk",
1246*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1247*4882a593Smuzhiyun 		},
1248*4882a593Smuzhiyun 	},
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun static struct clk_branch gcc_apss_qdss_tsctr_div8_clk = {
1252*4882a593Smuzhiyun 	.halt_reg = 0x48094,
1253*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1254*4882a593Smuzhiyun 	.clkr = {
1255*4882a593Smuzhiyun 		.enable_reg = 0x48094,
1256*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1257*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1258*4882a593Smuzhiyun 			.name = "gcc_apss_qdss_tsctr_div8_clk",
1259*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1260*4882a593Smuzhiyun 		},
1261*4882a593Smuzhiyun 	},
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static struct clk_branch gcc_bimc_hmss_axi_clk = {
1265*4882a593Smuzhiyun 	.halt_reg = 0x48004,
1266*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1267*4882a593Smuzhiyun 	.clkr = {
1268*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1269*4882a593Smuzhiyun 		.enable_mask = BIT(22),
1270*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1271*4882a593Smuzhiyun 			.name = "gcc_bimc_hmss_axi_clk",
1272*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1273*4882a593Smuzhiyun 		},
1274*4882a593Smuzhiyun 	},
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun static struct clk_branch gcc_bimc_mss_q6_axi_clk = {
1278*4882a593Smuzhiyun 	.halt_reg = 0x4401c,
1279*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1280*4882a593Smuzhiyun 	.clkr = {
1281*4882a593Smuzhiyun 		.enable_reg = 0x4401c,
1282*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1283*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1284*4882a593Smuzhiyun 			.name = "gcc_bimc_mss_q6_axi_clk",
1285*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1286*4882a593Smuzhiyun 		},
1287*4882a593Smuzhiyun 	},
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun static struct clk_branch gcc_mss_cfg_ahb_clk = {
1291*4882a593Smuzhiyun 	.halt_reg = 0x8a000,
1292*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1293*4882a593Smuzhiyun 	.clkr = {
1294*4882a593Smuzhiyun 		.enable_reg = 0x8a000,
1295*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1296*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1297*4882a593Smuzhiyun 			.name = "gcc_mss_cfg_ahb_clk",
1298*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1299*4882a593Smuzhiyun 		},
1300*4882a593Smuzhiyun 	},
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun static struct clk_branch gcc_mss_snoc_axi_clk = {
1304*4882a593Smuzhiyun 	.halt_reg = 0x8a03c,
1305*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1306*4882a593Smuzhiyun 	.clkr = {
1307*4882a593Smuzhiyun 		.enable_reg = 0x8a03c,
1308*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1309*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1310*4882a593Smuzhiyun 			.name = "gcc_mss_snoc_axi_clk",
1311*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1312*4882a593Smuzhiyun 		},
1313*4882a593Smuzhiyun 	},
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun static struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
1317*4882a593Smuzhiyun 	.halt_reg = 0x8a004,
1318*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1319*4882a593Smuzhiyun 	.clkr = {
1320*4882a593Smuzhiyun 		.enable_reg = 0x8a004,
1321*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1322*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1323*4882a593Smuzhiyun 			.name = "gcc_mss_mnoc_bimc_axi_clk",
1324*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1325*4882a593Smuzhiyun 		},
1326*4882a593Smuzhiyun 	},
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1330*4882a593Smuzhiyun 	.halt_reg = 0x38004,
1331*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1332*4882a593Smuzhiyun 	.hwcg_reg = 0x38004,
1333*4882a593Smuzhiyun 	.hwcg_bit = 1,
1334*4882a593Smuzhiyun 	.clkr = {
1335*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1336*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1337*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1338*4882a593Smuzhiyun 			.name = "gcc_boot_rom_ahb_clk",
1339*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1340*4882a593Smuzhiyun 		},
1341*4882a593Smuzhiyun 	},
1342*4882a593Smuzhiyun };
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun static struct clk_branch gcc_mss_gpll0_div_clk_src = {
1345*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1346*4882a593Smuzhiyun 	.clkr = {
1347*4882a593Smuzhiyun 		.enable_reg = 0x5200c,
1348*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1349*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1350*4882a593Smuzhiyun 			.name = "gcc_mss_gpll0_div_clk_src",
1351*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1352*4882a593Smuzhiyun 		},
1353*4882a593Smuzhiyun 	},
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1357*4882a593Smuzhiyun 	.halt_reg = 0x17004,
1358*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1359*4882a593Smuzhiyun 	.clkr = {
1360*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1361*4882a593Smuzhiyun 		.enable_mask = BIT(17),
1362*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1363*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
1364*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1365*4882a593Smuzhiyun 		},
1366*4882a593Smuzhiyun 	},
1367*4882a593Smuzhiyun };
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1370*4882a593Smuzhiyun 	.halt_reg = 0x19008,
1371*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1372*4882a593Smuzhiyun 	.clkr = {
1373*4882a593Smuzhiyun 		.enable_reg = 0x19008,
1374*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1375*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1376*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1377*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1378*4882a593Smuzhiyun 				"blsp1_qup1_i2c_apps_clk_src",
1379*4882a593Smuzhiyun 			},
1380*4882a593Smuzhiyun 			.num_parents = 1,
1381*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1382*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1383*4882a593Smuzhiyun 		},
1384*4882a593Smuzhiyun 	},
1385*4882a593Smuzhiyun };
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1388*4882a593Smuzhiyun 	.halt_reg = 0x19004,
1389*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1390*4882a593Smuzhiyun 	.clkr = {
1391*4882a593Smuzhiyun 		.enable_reg = 0x19004,
1392*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1393*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1394*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1395*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1396*4882a593Smuzhiyun 				"blsp1_qup1_spi_apps_clk_src",
1397*4882a593Smuzhiyun 			},
1398*4882a593Smuzhiyun 			.num_parents = 1,
1399*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1400*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1401*4882a593Smuzhiyun 		},
1402*4882a593Smuzhiyun 	},
1403*4882a593Smuzhiyun };
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1406*4882a593Smuzhiyun 	.halt_reg = 0x1b008,
1407*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1408*4882a593Smuzhiyun 	.clkr = {
1409*4882a593Smuzhiyun 		.enable_reg = 0x1b008,
1410*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1411*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1412*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
1413*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1414*4882a593Smuzhiyun 				"blsp1_qup2_i2c_apps_clk_src",
1415*4882a593Smuzhiyun 			},
1416*4882a593Smuzhiyun 			.num_parents = 1,
1417*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1418*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1419*4882a593Smuzhiyun 		},
1420*4882a593Smuzhiyun 	},
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1424*4882a593Smuzhiyun 	.halt_reg = 0x1b004,
1425*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1426*4882a593Smuzhiyun 	.clkr = {
1427*4882a593Smuzhiyun 		.enable_reg = 0x1b004,
1428*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1429*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1430*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
1431*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1432*4882a593Smuzhiyun 				"blsp1_qup2_spi_apps_clk_src",
1433*4882a593Smuzhiyun 			},
1434*4882a593Smuzhiyun 			.num_parents = 1,
1435*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1436*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1437*4882a593Smuzhiyun 		},
1438*4882a593Smuzhiyun 	},
1439*4882a593Smuzhiyun };
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1442*4882a593Smuzhiyun 	.halt_reg = 0x1d008,
1443*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1444*4882a593Smuzhiyun 	.clkr = {
1445*4882a593Smuzhiyun 		.enable_reg = 0x1d008,
1446*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1447*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1448*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
1449*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1450*4882a593Smuzhiyun 				"blsp1_qup3_i2c_apps_clk_src",
1451*4882a593Smuzhiyun 			},
1452*4882a593Smuzhiyun 			.num_parents = 1,
1453*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1454*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1455*4882a593Smuzhiyun 		},
1456*4882a593Smuzhiyun 	},
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1460*4882a593Smuzhiyun 	.halt_reg = 0x1d004,
1461*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1462*4882a593Smuzhiyun 	.clkr = {
1463*4882a593Smuzhiyun 		.enable_reg = 0x1d004,
1464*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1465*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1466*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
1467*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1468*4882a593Smuzhiyun 				"blsp1_qup3_spi_apps_clk_src",
1469*4882a593Smuzhiyun 			},
1470*4882a593Smuzhiyun 			.num_parents = 1,
1471*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1472*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1473*4882a593Smuzhiyun 		},
1474*4882a593Smuzhiyun 	},
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1478*4882a593Smuzhiyun 	.halt_reg = 0x1f008,
1479*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1480*4882a593Smuzhiyun 	.clkr = {
1481*4882a593Smuzhiyun 		.enable_reg = 0x1f008,
1482*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1483*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1484*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
1485*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1486*4882a593Smuzhiyun 				"blsp1_qup4_i2c_apps_clk_src",
1487*4882a593Smuzhiyun 			},
1488*4882a593Smuzhiyun 			.num_parents = 1,
1489*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1490*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1491*4882a593Smuzhiyun 		},
1492*4882a593Smuzhiyun 	},
1493*4882a593Smuzhiyun };
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1496*4882a593Smuzhiyun 	.halt_reg = 0x1f004,
1497*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1498*4882a593Smuzhiyun 	.clkr = {
1499*4882a593Smuzhiyun 		.enable_reg = 0x1f004,
1500*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1501*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1502*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
1503*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1504*4882a593Smuzhiyun 				"blsp1_qup4_spi_apps_clk_src",
1505*4882a593Smuzhiyun 			},
1506*4882a593Smuzhiyun 			.num_parents = 1,
1507*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1508*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1509*4882a593Smuzhiyun 		},
1510*4882a593Smuzhiyun 	},
1511*4882a593Smuzhiyun };
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
1514*4882a593Smuzhiyun 	.halt_reg = 0x21008,
1515*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1516*4882a593Smuzhiyun 	.clkr = {
1517*4882a593Smuzhiyun 		.enable_reg = 0x21008,
1518*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1519*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1520*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
1521*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1522*4882a593Smuzhiyun 				"blsp1_qup5_i2c_apps_clk_src",
1523*4882a593Smuzhiyun 			},
1524*4882a593Smuzhiyun 			.num_parents = 1,
1525*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1526*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1527*4882a593Smuzhiyun 		},
1528*4882a593Smuzhiyun 	},
1529*4882a593Smuzhiyun };
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
1532*4882a593Smuzhiyun 	.halt_reg = 0x21004,
1533*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1534*4882a593Smuzhiyun 	.clkr = {
1535*4882a593Smuzhiyun 		.enable_reg = 0x21004,
1536*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1537*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1538*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_spi_apps_clk",
1539*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1540*4882a593Smuzhiyun 				"blsp1_qup5_spi_apps_clk_src",
1541*4882a593Smuzhiyun 			},
1542*4882a593Smuzhiyun 			.num_parents = 1,
1543*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1544*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1545*4882a593Smuzhiyun 		},
1546*4882a593Smuzhiyun 	},
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
1550*4882a593Smuzhiyun 	.halt_reg = 0x23008,
1551*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1552*4882a593Smuzhiyun 	.clkr = {
1553*4882a593Smuzhiyun 		.enable_reg = 0x23008,
1554*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1555*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1556*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_i2c_apps_clk",
1557*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1558*4882a593Smuzhiyun 				"blsp1_qup6_i2c_apps_clk_src",
1559*4882a593Smuzhiyun 			},
1560*4882a593Smuzhiyun 			.num_parents = 1,
1561*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1562*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1563*4882a593Smuzhiyun 		},
1564*4882a593Smuzhiyun 	},
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
1568*4882a593Smuzhiyun 	.halt_reg = 0x23004,
1569*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1570*4882a593Smuzhiyun 	.clkr = {
1571*4882a593Smuzhiyun 		.enable_reg = 0x23004,
1572*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1573*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1574*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_spi_apps_clk",
1575*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1576*4882a593Smuzhiyun 				"blsp1_qup6_spi_apps_clk_src",
1577*4882a593Smuzhiyun 			},
1578*4882a593Smuzhiyun 			.num_parents = 1,
1579*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1580*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1581*4882a593Smuzhiyun 		},
1582*4882a593Smuzhiyun 	},
1583*4882a593Smuzhiyun };
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_sleep_clk = {
1586*4882a593Smuzhiyun 	.halt_reg = 0x17008,
1587*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1588*4882a593Smuzhiyun 	.clkr = {
1589*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1590*4882a593Smuzhiyun 		.enable_mask = BIT(16),
1591*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1592*4882a593Smuzhiyun 			.name = "gcc_blsp1_sleep_clk",
1593*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1594*4882a593Smuzhiyun 		},
1595*4882a593Smuzhiyun 	},
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
1599*4882a593Smuzhiyun 	.halt_reg = 0x1a004,
1600*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1601*4882a593Smuzhiyun 	.clkr = {
1602*4882a593Smuzhiyun 		.enable_reg = 0x1a004,
1603*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1604*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1605*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
1606*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1607*4882a593Smuzhiyun 				"blsp1_uart1_apps_clk_src",
1608*4882a593Smuzhiyun 			},
1609*4882a593Smuzhiyun 			.num_parents = 1,
1610*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1611*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1612*4882a593Smuzhiyun 		},
1613*4882a593Smuzhiyun 	},
1614*4882a593Smuzhiyun };
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
1617*4882a593Smuzhiyun 	.halt_reg = 0x1c004,
1618*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1619*4882a593Smuzhiyun 	.clkr = {
1620*4882a593Smuzhiyun 		.enable_reg = 0x1c004,
1621*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1622*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1623*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
1624*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1625*4882a593Smuzhiyun 				"blsp1_uart2_apps_clk_src",
1626*4882a593Smuzhiyun 			},
1627*4882a593Smuzhiyun 			.num_parents = 1,
1628*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1629*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1630*4882a593Smuzhiyun 		},
1631*4882a593Smuzhiyun 	},
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart3_apps_clk = {
1635*4882a593Smuzhiyun 	.halt_reg = 0x1e004,
1636*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1637*4882a593Smuzhiyun 	.clkr = {
1638*4882a593Smuzhiyun 		.enable_reg = 0x1e004,
1639*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1640*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1641*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart3_apps_clk",
1642*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1643*4882a593Smuzhiyun 				"blsp1_uart3_apps_clk_src",
1644*4882a593Smuzhiyun 			},
1645*4882a593Smuzhiyun 			.num_parents = 1,
1646*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1647*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1648*4882a593Smuzhiyun 		},
1649*4882a593Smuzhiyun 	},
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_ahb_clk = {
1653*4882a593Smuzhiyun 	.halt_reg = 0x25004,
1654*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1655*4882a593Smuzhiyun 	.clkr = {
1656*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1657*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1658*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1659*4882a593Smuzhiyun 			.name = "gcc_blsp2_ahb_clk",
1660*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1661*4882a593Smuzhiyun 		},
1662*4882a593Smuzhiyun 	},
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
1666*4882a593Smuzhiyun 	.halt_reg = 0x26008,
1667*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1668*4882a593Smuzhiyun 	.clkr = {
1669*4882a593Smuzhiyun 		.enable_reg = 0x26008,
1670*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1671*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1672*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_i2c_apps_clk",
1673*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1674*4882a593Smuzhiyun 				"blsp2_qup1_i2c_apps_clk_src",
1675*4882a593Smuzhiyun 			},
1676*4882a593Smuzhiyun 			.num_parents = 1,
1677*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1678*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1679*4882a593Smuzhiyun 		},
1680*4882a593Smuzhiyun 	},
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
1684*4882a593Smuzhiyun 	.halt_reg = 0x26004,
1685*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1686*4882a593Smuzhiyun 	.clkr = {
1687*4882a593Smuzhiyun 		.enable_reg = 0x26004,
1688*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1689*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1690*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_spi_apps_clk",
1691*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1692*4882a593Smuzhiyun 				"blsp2_qup1_spi_apps_clk_src",
1693*4882a593Smuzhiyun 			},
1694*4882a593Smuzhiyun 			.num_parents = 1,
1695*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1696*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1697*4882a593Smuzhiyun 		},
1698*4882a593Smuzhiyun 	},
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
1702*4882a593Smuzhiyun 	.halt_reg = 0x28008,
1703*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1704*4882a593Smuzhiyun 	.clkr = {
1705*4882a593Smuzhiyun 		.enable_reg = 0x28008,
1706*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1707*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1708*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_i2c_apps_clk",
1709*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1710*4882a593Smuzhiyun 				"blsp2_qup2_i2c_apps_clk_src",
1711*4882a593Smuzhiyun 			},
1712*4882a593Smuzhiyun 			.num_parents = 1,
1713*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1714*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1715*4882a593Smuzhiyun 		},
1716*4882a593Smuzhiyun 	},
1717*4882a593Smuzhiyun };
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
1720*4882a593Smuzhiyun 	.halt_reg = 0x28004,
1721*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1722*4882a593Smuzhiyun 	.clkr = {
1723*4882a593Smuzhiyun 		.enable_reg = 0x28004,
1724*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1725*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1726*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_spi_apps_clk",
1727*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1728*4882a593Smuzhiyun 				"blsp2_qup2_spi_apps_clk_src",
1729*4882a593Smuzhiyun 			},
1730*4882a593Smuzhiyun 			.num_parents = 1,
1731*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1732*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1733*4882a593Smuzhiyun 		},
1734*4882a593Smuzhiyun 	},
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
1738*4882a593Smuzhiyun 	.halt_reg = 0x2a008,
1739*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1740*4882a593Smuzhiyun 	.clkr = {
1741*4882a593Smuzhiyun 		.enable_reg = 0x2a008,
1742*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1743*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1744*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_i2c_apps_clk",
1745*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1746*4882a593Smuzhiyun 				"blsp2_qup3_i2c_apps_clk_src",
1747*4882a593Smuzhiyun 			},
1748*4882a593Smuzhiyun 			.num_parents = 1,
1749*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1750*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1751*4882a593Smuzhiyun 		},
1752*4882a593Smuzhiyun 	},
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
1756*4882a593Smuzhiyun 	.halt_reg = 0x2a004,
1757*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1758*4882a593Smuzhiyun 	.clkr = {
1759*4882a593Smuzhiyun 		.enable_reg = 0x2a004,
1760*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1761*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1762*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_spi_apps_clk",
1763*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1764*4882a593Smuzhiyun 				"blsp2_qup3_spi_apps_clk_src",
1765*4882a593Smuzhiyun 			},
1766*4882a593Smuzhiyun 			.num_parents = 1,
1767*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1768*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1769*4882a593Smuzhiyun 		},
1770*4882a593Smuzhiyun 	},
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
1774*4882a593Smuzhiyun 	.halt_reg = 0x2c008,
1775*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1776*4882a593Smuzhiyun 	.clkr = {
1777*4882a593Smuzhiyun 		.enable_reg = 0x2c008,
1778*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1779*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1780*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_i2c_apps_clk",
1781*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1782*4882a593Smuzhiyun 				"blsp2_qup4_i2c_apps_clk_src",
1783*4882a593Smuzhiyun 			},
1784*4882a593Smuzhiyun 			.num_parents = 1,
1785*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1786*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1787*4882a593Smuzhiyun 		},
1788*4882a593Smuzhiyun 	},
1789*4882a593Smuzhiyun };
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
1792*4882a593Smuzhiyun 	.halt_reg = 0x2c004,
1793*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1794*4882a593Smuzhiyun 	.clkr = {
1795*4882a593Smuzhiyun 		.enable_reg = 0x2c004,
1796*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1797*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1798*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_spi_apps_clk",
1799*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1800*4882a593Smuzhiyun 				"blsp2_qup4_spi_apps_clk_src",
1801*4882a593Smuzhiyun 			},
1802*4882a593Smuzhiyun 			.num_parents = 1,
1803*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1804*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1805*4882a593Smuzhiyun 		},
1806*4882a593Smuzhiyun 	},
1807*4882a593Smuzhiyun };
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
1810*4882a593Smuzhiyun 	.halt_reg = 0x2e008,
1811*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1812*4882a593Smuzhiyun 	.clkr = {
1813*4882a593Smuzhiyun 		.enable_reg = 0x2e008,
1814*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1815*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1816*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_i2c_apps_clk",
1817*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1818*4882a593Smuzhiyun 				"blsp2_qup5_i2c_apps_clk_src",
1819*4882a593Smuzhiyun 			},
1820*4882a593Smuzhiyun 			.num_parents = 1,
1821*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1822*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1823*4882a593Smuzhiyun 		},
1824*4882a593Smuzhiyun 	},
1825*4882a593Smuzhiyun };
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
1828*4882a593Smuzhiyun 	.halt_reg = 0x2e004,
1829*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1830*4882a593Smuzhiyun 	.clkr = {
1831*4882a593Smuzhiyun 		.enable_reg = 0x2e004,
1832*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1833*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1834*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_spi_apps_clk",
1835*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1836*4882a593Smuzhiyun 				"blsp2_qup5_spi_apps_clk_src",
1837*4882a593Smuzhiyun 			},
1838*4882a593Smuzhiyun 			.num_parents = 1,
1839*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1840*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1841*4882a593Smuzhiyun 		},
1842*4882a593Smuzhiyun 	},
1843*4882a593Smuzhiyun };
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
1846*4882a593Smuzhiyun 	.halt_reg = 0x30008,
1847*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1848*4882a593Smuzhiyun 	.clkr = {
1849*4882a593Smuzhiyun 		.enable_reg = 0x30008,
1850*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1851*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1852*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_i2c_apps_clk",
1853*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1854*4882a593Smuzhiyun 				"blsp2_qup6_i2c_apps_clk_src",
1855*4882a593Smuzhiyun 			},
1856*4882a593Smuzhiyun 			.num_parents = 1,
1857*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1858*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1859*4882a593Smuzhiyun 		},
1860*4882a593Smuzhiyun 	},
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
1864*4882a593Smuzhiyun 	.halt_reg = 0x30004,
1865*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1866*4882a593Smuzhiyun 	.clkr = {
1867*4882a593Smuzhiyun 		.enable_reg = 0x30004,
1868*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1869*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1870*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_spi_apps_clk",
1871*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1872*4882a593Smuzhiyun 				"blsp2_qup6_spi_apps_clk_src",
1873*4882a593Smuzhiyun 			},
1874*4882a593Smuzhiyun 			.num_parents = 1,
1875*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1876*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1877*4882a593Smuzhiyun 		},
1878*4882a593Smuzhiyun 	},
1879*4882a593Smuzhiyun };
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_sleep_clk = {
1882*4882a593Smuzhiyun 	.halt_reg = 0x25008,
1883*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1884*4882a593Smuzhiyun 	.clkr = {
1885*4882a593Smuzhiyun 		.enable_reg = 0x52004,
1886*4882a593Smuzhiyun 		.enable_mask = BIT(14),
1887*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1888*4882a593Smuzhiyun 			.name = "gcc_blsp2_sleep_clk",
1889*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1890*4882a593Smuzhiyun 		},
1891*4882a593Smuzhiyun 	},
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart1_apps_clk = {
1895*4882a593Smuzhiyun 	.halt_reg = 0x27004,
1896*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1897*4882a593Smuzhiyun 	.clkr = {
1898*4882a593Smuzhiyun 		.enable_reg = 0x27004,
1899*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1900*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1901*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart1_apps_clk",
1902*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1903*4882a593Smuzhiyun 				"blsp2_uart1_apps_clk_src",
1904*4882a593Smuzhiyun 			},
1905*4882a593Smuzhiyun 			.num_parents = 1,
1906*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1907*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1908*4882a593Smuzhiyun 		},
1909*4882a593Smuzhiyun 	},
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart2_apps_clk = {
1913*4882a593Smuzhiyun 	.halt_reg = 0x29004,
1914*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1915*4882a593Smuzhiyun 	.clkr = {
1916*4882a593Smuzhiyun 		.enable_reg = 0x29004,
1917*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1918*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1919*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart2_apps_clk",
1920*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1921*4882a593Smuzhiyun 				"blsp2_uart2_apps_clk_src",
1922*4882a593Smuzhiyun 			},
1923*4882a593Smuzhiyun 			.num_parents = 1,
1924*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1925*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1926*4882a593Smuzhiyun 		},
1927*4882a593Smuzhiyun 	},
1928*4882a593Smuzhiyun };
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart3_apps_clk = {
1931*4882a593Smuzhiyun 	.halt_reg = 0x2b004,
1932*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1933*4882a593Smuzhiyun 	.clkr = {
1934*4882a593Smuzhiyun 		.enable_reg = 0x2b004,
1935*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1936*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1937*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart3_apps_clk",
1938*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1939*4882a593Smuzhiyun 				"blsp2_uart3_apps_clk_src",
1940*4882a593Smuzhiyun 			},
1941*4882a593Smuzhiyun 			.num_parents = 1,
1942*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1943*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1944*4882a593Smuzhiyun 		},
1945*4882a593Smuzhiyun 	},
1946*4882a593Smuzhiyun };
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun static struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
1949*4882a593Smuzhiyun 	.halt_reg = 0x5018,
1950*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1951*4882a593Smuzhiyun 	.clkr = {
1952*4882a593Smuzhiyun 		.enable_reg = 0x5018,
1953*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1954*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1955*4882a593Smuzhiyun 			.name = "gcc_cfg_noc_usb3_axi_clk",
1956*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1957*4882a593Smuzhiyun 				"usb30_master_clk_src",
1958*4882a593Smuzhiyun 			},
1959*4882a593Smuzhiyun 			.num_parents = 1,
1960*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1961*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1962*4882a593Smuzhiyun 		},
1963*4882a593Smuzhiyun 	},
1964*4882a593Smuzhiyun };
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1967*4882a593Smuzhiyun 	.halt_reg = 0x64000,
1968*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1969*4882a593Smuzhiyun 	.clkr = {
1970*4882a593Smuzhiyun 		.enable_reg = 0x64000,
1971*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1972*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1973*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
1974*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1975*4882a593Smuzhiyun 				"gp1_clk_src",
1976*4882a593Smuzhiyun 			},
1977*4882a593Smuzhiyun 			.num_parents = 1,
1978*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1979*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1980*4882a593Smuzhiyun 		},
1981*4882a593Smuzhiyun 	},
1982*4882a593Smuzhiyun };
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1985*4882a593Smuzhiyun 	.halt_reg = 0x65000,
1986*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1987*4882a593Smuzhiyun 	.clkr = {
1988*4882a593Smuzhiyun 		.enable_reg = 0x65000,
1989*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1990*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1991*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
1992*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1993*4882a593Smuzhiyun 				"gp2_clk_src",
1994*4882a593Smuzhiyun 			},
1995*4882a593Smuzhiyun 			.num_parents = 1,
1996*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1997*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1998*4882a593Smuzhiyun 		},
1999*4882a593Smuzhiyun 	},
2000*4882a593Smuzhiyun };
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
2003*4882a593Smuzhiyun 	.halt_reg = 0x66000,
2004*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2005*4882a593Smuzhiyun 	.clkr = {
2006*4882a593Smuzhiyun 		.enable_reg = 0x66000,
2007*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2008*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2009*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
2010*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2011*4882a593Smuzhiyun 				"gp3_clk_src",
2012*4882a593Smuzhiyun 			},
2013*4882a593Smuzhiyun 			.num_parents = 1,
2014*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2015*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2016*4882a593Smuzhiyun 		},
2017*4882a593Smuzhiyun 	},
2018*4882a593Smuzhiyun };
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gfx_clk = {
2021*4882a593Smuzhiyun 	.halt_reg = 0x46040,
2022*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2023*4882a593Smuzhiyun 	.clkr = {
2024*4882a593Smuzhiyun 		.enable_reg = 0x46040,
2025*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2026*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2027*4882a593Smuzhiyun 			.name = "gcc_bimc_gfx_clk",
2028*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2029*4882a593Smuzhiyun 		},
2030*4882a593Smuzhiyun 	},
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun static struct clk_branch gcc_gpu_bimc_gfx_clk = {
2034*4882a593Smuzhiyun 	.halt_reg = 0x71010,
2035*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2036*4882a593Smuzhiyun 	.clkr = {
2037*4882a593Smuzhiyun 		.enable_reg = 0x71010,
2038*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2039*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2040*4882a593Smuzhiyun 			.name = "gcc_gpu_bimc_gfx_clk",
2041*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2042*4882a593Smuzhiyun 		},
2043*4882a593Smuzhiyun 	},
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun static struct clk_branch gcc_gpu_bimc_gfx_src_clk = {
2047*4882a593Smuzhiyun 	.halt_reg = 0x7100c,
2048*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2049*4882a593Smuzhiyun 	.clkr = {
2050*4882a593Smuzhiyun 		.enable_reg = 0x7100c,
2051*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2052*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2053*4882a593Smuzhiyun 			.name = "gcc_gpu_bimc_gfx_src_clk",
2054*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2055*4882a593Smuzhiyun 		},
2056*4882a593Smuzhiyun 	},
2057*4882a593Smuzhiyun };
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun static struct clk_branch gcc_gpu_cfg_ahb_clk = {
2060*4882a593Smuzhiyun 	.halt_reg = 0x71004,
2061*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2062*4882a593Smuzhiyun 	.clkr = {
2063*4882a593Smuzhiyun 		.enable_reg = 0x71004,
2064*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2065*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2066*4882a593Smuzhiyun 			.name = "gcc_gpu_cfg_ahb_clk",
2067*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2068*4882a593Smuzhiyun 		},
2069*4882a593Smuzhiyun 	},
2070*4882a593Smuzhiyun };
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
2073*4882a593Smuzhiyun 	.halt_reg = 0x71018,
2074*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2075*4882a593Smuzhiyun 	.clkr = {
2076*4882a593Smuzhiyun 		.enable_reg = 0x71018,
2077*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2078*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2079*4882a593Smuzhiyun 			.name = "gcc_gpu_snoc_dvm_gfx_clk",
2080*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2081*4882a593Smuzhiyun 		},
2082*4882a593Smuzhiyun 	},
2083*4882a593Smuzhiyun };
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun static struct clk_branch gcc_hmss_ahb_clk = {
2086*4882a593Smuzhiyun 	.halt_reg = 0x48000,
2087*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2088*4882a593Smuzhiyun 	.clkr = {
2089*4882a593Smuzhiyun 		.enable_reg = 0x52004,
2090*4882a593Smuzhiyun 		.enable_mask = BIT(21),
2091*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2092*4882a593Smuzhiyun 			.name = "gcc_hmss_ahb_clk",
2093*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2094*4882a593Smuzhiyun 				"hmss_ahb_clk_src",
2095*4882a593Smuzhiyun 			},
2096*4882a593Smuzhiyun 			.num_parents = 1,
2097*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2098*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2099*4882a593Smuzhiyun 		},
2100*4882a593Smuzhiyun 	},
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun static struct clk_branch gcc_hmss_at_clk = {
2104*4882a593Smuzhiyun 	.halt_reg = 0x48010,
2105*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2106*4882a593Smuzhiyun 	.clkr = {
2107*4882a593Smuzhiyun 		.enable_reg = 0x48010,
2108*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2109*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2110*4882a593Smuzhiyun 			.name = "gcc_hmss_at_clk",
2111*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2112*4882a593Smuzhiyun 		},
2113*4882a593Smuzhiyun 	},
2114*4882a593Smuzhiyun };
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun static struct clk_branch gcc_hmss_rbcpr_clk = {
2117*4882a593Smuzhiyun 	.halt_reg = 0x48008,
2118*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2119*4882a593Smuzhiyun 	.clkr = {
2120*4882a593Smuzhiyun 		.enable_reg = 0x48008,
2121*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2122*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2123*4882a593Smuzhiyun 			.name = "gcc_hmss_rbcpr_clk",
2124*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2125*4882a593Smuzhiyun 				"hmss_rbcpr_clk_src",
2126*4882a593Smuzhiyun 			},
2127*4882a593Smuzhiyun 			.num_parents = 1,
2128*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2129*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2130*4882a593Smuzhiyun 		},
2131*4882a593Smuzhiyun 	},
2132*4882a593Smuzhiyun };
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun static struct clk_branch gcc_hmss_trig_clk = {
2135*4882a593Smuzhiyun 	.halt_reg = 0x4800c,
2136*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2137*4882a593Smuzhiyun 	.clkr = {
2138*4882a593Smuzhiyun 		.enable_reg = 0x4800c,
2139*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2140*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2141*4882a593Smuzhiyun 			.name = "gcc_hmss_trig_clk",
2142*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2143*4882a593Smuzhiyun 		},
2144*4882a593Smuzhiyun 	},
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
2148*4882a593Smuzhiyun 	.halt_reg = 0x9004,
2149*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2150*4882a593Smuzhiyun 	.clkr = {
2151*4882a593Smuzhiyun 		.enable_reg = 0x9004,
2152*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2153*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2154*4882a593Smuzhiyun 			.name = "gcc_mmss_noc_cfg_ahb_clk",
2155*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2156*4882a593Smuzhiyun 			/*
2157*4882a593Smuzhiyun 			 * Any access to mmss depends on this clock.
2158*4882a593Smuzhiyun 			 * Gating this clock has been shown to crash the system
2159*4882a593Smuzhiyun 			 * when mmssnoc_axi_rpm_clk is inited in rpmcc.
2160*4882a593Smuzhiyun 			 */
2161*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL,
2162*4882a593Smuzhiyun 		},
2163*4882a593Smuzhiyun 	},
2164*4882a593Smuzhiyun };
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun static struct clk_branch gcc_mmss_qm_ahb_clk = {
2167*4882a593Smuzhiyun 	.halt_reg = 0x9030,
2168*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2169*4882a593Smuzhiyun 	.clkr = {
2170*4882a593Smuzhiyun 		.enable_reg = 0x9030,
2171*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2172*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2173*4882a593Smuzhiyun 			.name = "gcc_mmss_qm_ahb_clk",
2174*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2175*4882a593Smuzhiyun 		},
2176*4882a593Smuzhiyun 	},
2177*4882a593Smuzhiyun };
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun static struct clk_branch gcc_mmss_qm_core_clk = {
2180*4882a593Smuzhiyun 	.halt_reg = 0x900c,
2181*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2182*4882a593Smuzhiyun 	.clkr = {
2183*4882a593Smuzhiyun 		.enable_reg = 0x900c,
2184*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2185*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2186*4882a593Smuzhiyun 			.name = "gcc_mmss_qm_core_clk",
2187*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2188*4882a593Smuzhiyun 		},
2189*4882a593Smuzhiyun 	},
2190*4882a593Smuzhiyun };
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun static struct clk_branch gcc_mmss_sys_noc_axi_clk = {
2193*4882a593Smuzhiyun 	.halt_reg = 0x9000,
2194*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2195*4882a593Smuzhiyun 	.clkr = {
2196*4882a593Smuzhiyun 		.enable_reg = 0x9000,
2197*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2198*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2199*4882a593Smuzhiyun 			.name = "gcc_mmss_sys_noc_axi_clk",
2200*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2201*4882a593Smuzhiyun 		},
2202*4882a593Smuzhiyun 	},
2203*4882a593Smuzhiyun };
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun static struct clk_branch gcc_mss_at_clk = {
2206*4882a593Smuzhiyun 	.halt_reg = 0x8a00c,
2207*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2208*4882a593Smuzhiyun 	.clkr = {
2209*4882a593Smuzhiyun 		.enable_reg = 0x8a00c,
2210*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2211*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2212*4882a593Smuzhiyun 			.name = "gcc_mss_at_clk",
2213*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2214*4882a593Smuzhiyun 		},
2215*4882a593Smuzhiyun 	},
2216*4882a593Smuzhiyun };
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_aux_clk = {
2219*4882a593Smuzhiyun 	.halt_reg = 0x6b014,
2220*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2221*4882a593Smuzhiyun 	.clkr = {
2222*4882a593Smuzhiyun 		.enable_reg = 0x6b014,
2223*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2224*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2225*4882a593Smuzhiyun 			.name = "gcc_pcie_0_aux_clk",
2226*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2227*4882a593Smuzhiyun 				"pcie_aux_clk_src",
2228*4882a593Smuzhiyun 			},
2229*4882a593Smuzhiyun 			.num_parents = 1,
2230*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2231*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2232*4882a593Smuzhiyun 		},
2233*4882a593Smuzhiyun 	},
2234*4882a593Smuzhiyun };
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
2237*4882a593Smuzhiyun 	.halt_reg = 0x6b010,
2238*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2239*4882a593Smuzhiyun 	.clkr = {
2240*4882a593Smuzhiyun 		.enable_reg = 0x6b010,
2241*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2242*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2243*4882a593Smuzhiyun 			.name = "gcc_pcie_0_cfg_ahb_clk",
2244*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2245*4882a593Smuzhiyun 		},
2246*4882a593Smuzhiyun 	},
2247*4882a593Smuzhiyun };
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
2250*4882a593Smuzhiyun 	.halt_reg = 0x6b00c,
2251*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2252*4882a593Smuzhiyun 	.clkr = {
2253*4882a593Smuzhiyun 		.enable_reg = 0x6b00c,
2254*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2255*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2256*4882a593Smuzhiyun 			.name = "gcc_pcie_0_mstr_axi_clk",
2257*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2258*4882a593Smuzhiyun 		},
2259*4882a593Smuzhiyun 	},
2260*4882a593Smuzhiyun };
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_pipe_clk = {
2263*4882a593Smuzhiyun 	.halt_reg = 0x6b018,
2264*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2265*4882a593Smuzhiyun 	.clkr = {
2266*4882a593Smuzhiyun 		.enable_reg = 0x6b018,
2267*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2268*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2269*4882a593Smuzhiyun 			.name = "gcc_pcie_0_pipe_clk",
2270*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2271*4882a593Smuzhiyun 		},
2272*4882a593Smuzhiyun 	},
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_axi_clk = {
2276*4882a593Smuzhiyun 	.halt_reg = 0x6b008,
2277*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2278*4882a593Smuzhiyun 	.clkr = {
2279*4882a593Smuzhiyun 		.enable_reg = 0x6b008,
2280*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2281*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2282*4882a593Smuzhiyun 			.name = "gcc_pcie_0_slv_axi_clk",
2283*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2284*4882a593Smuzhiyun 		},
2285*4882a593Smuzhiyun 	},
2286*4882a593Smuzhiyun };
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun static struct clk_branch gcc_pcie_phy_aux_clk = {
2289*4882a593Smuzhiyun 	.halt_reg = 0x6f004,
2290*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2291*4882a593Smuzhiyun 	.clkr = {
2292*4882a593Smuzhiyun 		.enable_reg = 0x6f004,
2293*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2294*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2295*4882a593Smuzhiyun 			.name = "gcc_pcie_phy_aux_clk",
2296*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2297*4882a593Smuzhiyun 				"pcie_aux_clk_src",
2298*4882a593Smuzhiyun 			},
2299*4882a593Smuzhiyun 			.num_parents = 1,
2300*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2301*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2302*4882a593Smuzhiyun 		},
2303*4882a593Smuzhiyun 	},
2304*4882a593Smuzhiyun };
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
2307*4882a593Smuzhiyun 	.halt_reg = 0x3300c,
2308*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2309*4882a593Smuzhiyun 	.clkr = {
2310*4882a593Smuzhiyun 		.enable_reg = 0x3300c,
2311*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2312*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2313*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
2314*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2315*4882a593Smuzhiyun 				"pdm2_clk_src",
2316*4882a593Smuzhiyun 			},
2317*4882a593Smuzhiyun 			.num_parents = 1,
2318*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2319*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2320*4882a593Smuzhiyun 		},
2321*4882a593Smuzhiyun 	},
2322*4882a593Smuzhiyun };
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
2325*4882a593Smuzhiyun 	.halt_reg = 0x33004,
2326*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2327*4882a593Smuzhiyun 	.clkr = {
2328*4882a593Smuzhiyun 		.enable_reg = 0x33004,
2329*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2330*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2331*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
2332*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2333*4882a593Smuzhiyun 		},
2334*4882a593Smuzhiyun 	},
2335*4882a593Smuzhiyun };
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun static struct clk_branch gcc_pdm_xo4_clk = {
2338*4882a593Smuzhiyun 	.halt_reg = 0x33008,
2339*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2340*4882a593Smuzhiyun 	.clkr = {
2341*4882a593Smuzhiyun 		.enable_reg = 0x33008,
2342*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2343*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2344*4882a593Smuzhiyun 			.name = "gcc_pdm_xo4_clk",
2345*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2346*4882a593Smuzhiyun 		},
2347*4882a593Smuzhiyun 	},
2348*4882a593Smuzhiyun };
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
2351*4882a593Smuzhiyun 	.halt_reg = 0x34004,
2352*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2353*4882a593Smuzhiyun 	.clkr = {
2354*4882a593Smuzhiyun 		.enable_reg = 0x52004,
2355*4882a593Smuzhiyun 		.enable_mask = BIT(13),
2356*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2357*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
2358*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2359*4882a593Smuzhiyun 		},
2360*4882a593Smuzhiyun 	},
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2364*4882a593Smuzhiyun 	.halt_reg = 0x14008,
2365*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2366*4882a593Smuzhiyun 	.clkr = {
2367*4882a593Smuzhiyun 		.enable_reg = 0x14008,
2368*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2369*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2370*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
2371*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2372*4882a593Smuzhiyun 		},
2373*4882a593Smuzhiyun 	},
2374*4882a593Smuzhiyun };
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2377*4882a593Smuzhiyun 	.halt_reg = 0x14004,
2378*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2379*4882a593Smuzhiyun 	.clkr = {
2380*4882a593Smuzhiyun 		.enable_reg = 0x14004,
2381*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2382*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2383*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
2384*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2385*4882a593Smuzhiyun 				"sdcc2_apps_clk_src",
2386*4882a593Smuzhiyun 			},
2387*4882a593Smuzhiyun 			.num_parents = 1,
2388*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2389*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2390*4882a593Smuzhiyun 		},
2391*4882a593Smuzhiyun 	},
2392*4882a593Smuzhiyun };
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_ahb_clk = {
2395*4882a593Smuzhiyun 	.halt_reg = 0x16008,
2396*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2397*4882a593Smuzhiyun 	.clkr = {
2398*4882a593Smuzhiyun 		.enable_reg = 0x16008,
2399*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2400*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2401*4882a593Smuzhiyun 			.name = "gcc_sdcc4_ahb_clk",
2402*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2403*4882a593Smuzhiyun 		},
2404*4882a593Smuzhiyun 	},
2405*4882a593Smuzhiyun };
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_apps_clk = {
2408*4882a593Smuzhiyun 	.halt_reg = 0x16004,
2409*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2410*4882a593Smuzhiyun 	.clkr = {
2411*4882a593Smuzhiyun 		.enable_reg = 0x16004,
2412*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2413*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2414*4882a593Smuzhiyun 			.name = "gcc_sdcc4_apps_clk",
2415*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2416*4882a593Smuzhiyun 				"sdcc4_apps_clk_src",
2417*4882a593Smuzhiyun 			},
2418*4882a593Smuzhiyun 			.num_parents = 1,
2419*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2420*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2421*4882a593Smuzhiyun 		},
2422*4882a593Smuzhiyun 	},
2423*4882a593Smuzhiyun };
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ahb_clk = {
2426*4882a593Smuzhiyun 	.halt_reg = 0x36004,
2427*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2428*4882a593Smuzhiyun 	.clkr = {
2429*4882a593Smuzhiyun 		.enable_reg = 0x36004,
2430*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2431*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2432*4882a593Smuzhiyun 			.name = "gcc_tsif_ahb_clk",
2433*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2434*4882a593Smuzhiyun 		},
2435*4882a593Smuzhiyun 	},
2436*4882a593Smuzhiyun };
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun static struct clk_branch gcc_tsif_inactivity_timers_clk = {
2439*4882a593Smuzhiyun 	.halt_reg = 0x3600c,
2440*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2441*4882a593Smuzhiyun 	.clkr = {
2442*4882a593Smuzhiyun 		.enable_reg = 0x3600c,
2443*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2444*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2445*4882a593Smuzhiyun 			.name = "gcc_tsif_inactivity_timers_clk",
2446*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2447*4882a593Smuzhiyun 		},
2448*4882a593Smuzhiyun 	},
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ref_clk = {
2452*4882a593Smuzhiyun 	.halt_reg = 0x36008,
2453*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2454*4882a593Smuzhiyun 	.clkr = {
2455*4882a593Smuzhiyun 		.enable_reg = 0x36008,
2456*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2457*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2458*4882a593Smuzhiyun 			.name = "gcc_tsif_ref_clk",
2459*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2460*4882a593Smuzhiyun 				"tsif_ref_clk_src",
2461*4882a593Smuzhiyun 			},
2462*4882a593Smuzhiyun 			.num_parents = 1,
2463*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2464*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2465*4882a593Smuzhiyun 		},
2466*4882a593Smuzhiyun 	},
2467*4882a593Smuzhiyun };
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun static struct clk_branch gcc_ufs_ahb_clk = {
2470*4882a593Smuzhiyun 	.halt_reg = 0x7500c,
2471*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2472*4882a593Smuzhiyun 	.clkr = {
2473*4882a593Smuzhiyun 		.enable_reg = 0x7500c,
2474*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2475*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2476*4882a593Smuzhiyun 			.name = "gcc_ufs_ahb_clk",
2477*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2478*4882a593Smuzhiyun 		},
2479*4882a593Smuzhiyun 	},
2480*4882a593Smuzhiyun };
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun static struct clk_branch gcc_ufs_axi_clk = {
2483*4882a593Smuzhiyun 	.halt_reg = 0x75008,
2484*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2485*4882a593Smuzhiyun 	.clkr = {
2486*4882a593Smuzhiyun 		.enable_reg = 0x75008,
2487*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2488*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2489*4882a593Smuzhiyun 			.name = "gcc_ufs_axi_clk",
2490*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2491*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2492*4882a593Smuzhiyun 			},
2493*4882a593Smuzhiyun 			.num_parents = 1,
2494*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2495*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2496*4882a593Smuzhiyun 		},
2497*4882a593Smuzhiyun 	},
2498*4882a593Smuzhiyun };
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun static struct clk_branch gcc_ufs_ice_core_clk = {
2501*4882a593Smuzhiyun 	.halt_reg = 0x7600c,
2502*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2503*4882a593Smuzhiyun 	.clkr = {
2504*4882a593Smuzhiyun 		.enable_reg = 0x7600c,
2505*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2506*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2507*4882a593Smuzhiyun 			.name = "gcc_ufs_ice_core_clk",
2508*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2509*4882a593Smuzhiyun 		},
2510*4882a593Smuzhiyun 	},
2511*4882a593Smuzhiyun };
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun static struct clk_branch gcc_ufs_phy_aux_clk = {
2514*4882a593Smuzhiyun 	.halt_reg = 0x76040,
2515*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2516*4882a593Smuzhiyun 	.clkr = {
2517*4882a593Smuzhiyun 		.enable_reg = 0x76040,
2518*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2519*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2520*4882a593Smuzhiyun 			.name = "gcc_ufs_phy_aux_clk",
2521*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2522*4882a593Smuzhiyun 		},
2523*4882a593Smuzhiyun 	},
2524*4882a593Smuzhiyun };
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
2527*4882a593Smuzhiyun 	.halt_reg = 0x75014,
2528*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2529*4882a593Smuzhiyun 	.clkr = {
2530*4882a593Smuzhiyun 		.enable_reg = 0x75014,
2531*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2532*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2533*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_0_clk",
2534*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2535*4882a593Smuzhiyun 		},
2536*4882a593Smuzhiyun 	},
2537*4882a593Smuzhiyun };
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
2540*4882a593Smuzhiyun 	.halt_reg = 0x7605c,
2541*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2542*4882a593Smuzhiyun 	.clkr = {
2543*4882a593Smuzhiyun 		.enable_reg = 0x7605c,
2544*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2545*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2546*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_1_clk",
2547*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2548*4882a593Smuzhiyun 		},
2549*4882a593Smuzhiyun 	},
2550*4882a593Smuzhiyun };
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
2553*4882a593Smuzhiyun 	.halt_reg = 0x75010,
2554*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2555*4882a593Smuzhiyun 	.clkr = {
2556*4882a593Smuzhiyun 		.enable_reg = 0x75010,
2557*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2558*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2559*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_symbol_0_clk",
2560*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2561*4882a593Smuzhiyun 		},
2562*4882a593Smuzhiyun 	},
2563*4882a593Smuzhiyun };
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun static struct clk_branch gcc_ufs_unipro_core_clk = {
2566*4882a593Smuzhiyun 	.halt_reg = 0x76008,
2567*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2568*4882a593Smuzhiyun 	.clkr = {
2569*4882a593Smuzhiyun 		.enable_reg = 0x76008,
2570*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2571*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2572*4882a593Smuzhiyun 			.name = "gcc_ufs_unipro_core_clk",
2573*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2574*4882a593Smuzhiyun 				"ufs_unipro_core_clk_src",
2575*4882a593Smuzhiyun 			},
2576*4882a593Smuzhiyun 			.num_parents = 1,
2577*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2578*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2579*4882a593Smuzhiyun 		},
2580*4882a593Smuzhiyun 	},
2581*4882a593Smuzhiyun };
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun static struct clk_branch gcc_usb30_master_clk = {
2584*4882a593Smuzhiyun 	.halt_reg = 0xf008,
2585*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2586*4882a593Smuzhiyun 	.clkr = {
2587*4882a593Smuzhiyun 		.enable_reg = 0xf008,
2588*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2589*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2590*4882a593Smuzhiyun 			.name = "gcc_usb30_master_clk",
2591*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2592*4882a593Smuzhiyun 				"usb30_master_clk_src",
2593*4882a593Smuzhiyun 			},
2594*4882a593Smuzhiyun 			.num_parents = 1,
2595*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2596*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2597*4882a593Smuzhiyun 		},
2598*4882a593Smuzhiyun 	},
2599*4882a593Smuzhiyun };
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun static struct clk_branch gcc_usb30_mock_utmi_clk = {
2602*4882a593Smuzhiyun 	.halt_reg = 0xf010,
2603*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2604*4882a593Smuzhiyun 	.clkr = {
2605*4882a593Smuzhiyun 		.enable_reg = 0xf010,
2606*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2607*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2608*4882a593Smuzhiyun 			.name = "gcc_usb30_mock_utmi_clk",
2609*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2610*4882a593Smuzhiyun 				"usb30_mock_utmi_clk_src",
2611*4882a593Smuzhiyun 			},
2612*4882a593Smuzhiyun 			.num_parents = 1,
2613*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2614*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2615*4882a593Smuzhiyun 		},
2616*4882a593Smuzhiyun 	},
2617*4882a593Smuzhiyun };
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sleep_clk = {
2620*4882a593Smuzhiyun 	.halt_reg = 0xf00c,
2621*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2622*4882a593Smuzhiyun 	.clkr = {
2623*4882a593Smuzhiyun 		.enable_reg = 0xf00c,
2624*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2625*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2626*4882a593Smuzhiyun 			.name = "gcc_usb30_sleep_clk",
2627*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2628*4882a593Smuzhiyun 		},
2629*4882a593Smuzhiyun 	},
2630*4882a593Smuzhiyun };
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun static struct clk_branch gcc_usb3_phy_aux_clk = {
2633*4882a593Smuzhiyun 	.halt_reg = 0x50000,
2634*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2635*4882a593Smuzhiyun 	.clkr = {
2636*4882a593Smuzhiyun 		.enable_reg = 0x50000,
2637*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2638*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2639*4882a593Smuzhiyun 			.name = "gcc_usb3_phy_aux_clk",
2640*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2641*4882a593Smuzhiyun 				"usb3_phy_aux_clk_src",
2642*4882a593Smuzhiyun 			},
2643*4882a593Smuzhiyun 			.num_parents = 1,
2644*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2645*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2646*4882a593Smuzhiyun 		},
2647*4882a593Smuzhiyun 	},
2648*4882a593Smuzhiyun };
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun static struct clk_branch gcc_usb3_phy_pipe_clk = {
2651*4882a593Smuzhiyun 	.halt_reg = 0x50004,
2652*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_SKIP,
2653*4882a593Smuzhiyun 	.clkr = {
2654*4882a593Smuzhiyun 		.enable_reg = 0x50004,
2655*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2656*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2657*4882a593Smuzhiyun 			.name = "gcc_usb3_phy_pipe_clk",
2658*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2659*4882a593Smuzhiyun 		},
2660*4882a593Smuzhiyun 	},
2661*4882a593Smuzhiyun };
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
2664*4882a593Smuzhiyun 	.halt_reg = 0x6a004,
2665*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
2666*4882a593Smuzhiyun 	.clkr = {
2667*4882a593Smuzhiyun 		.enable_reg = 0x6a004,
2668*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2669*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2670*4882a593Smuzhiyun 			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
2671*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2672*4882a593Smuzhiyun 		},
2673*4882a593Smuzhiyun 	},
2674*4882a593Smuzhiyun };
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun static struct clk_branch gcc_hdmi_clkref_clk = {
2677*4882a593Smuzhiyun 	.halt_reg = 0x88000,
2678*4882a593Smuzhiyun 	.clkr = {
2679*4882a593Smuzhiyun 		.enable_reg = 0x88000,
2680*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2681*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2682*4882a593Smuzhiyun 			.name = "gcc_hdmi_clkref_clk",
2683*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
2684*4882a593Smuzhiyun 			.num_parents = 1,
2685*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2686*4882a593Smuzhiyun 		},
2687*4882a593Smuzhiyun 	},
2688*4882a593Smuzhiyun };
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun static struct clk_branch gcc_ufs_clkref_clk = {
2691*4882a593Smuzhiyun 	.halt_reg = 0x88004,
2692*4882a593Smuzhiyun 	.clkr = {
2693*4882a593Smuzhiyun 		.enable_reg = 0x88004,
2694*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2695*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2696*4882a593Smuzhiyun 			.name = "gcc_ufs_clkref_clk",
2697*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
2698*4882a593Smuzhiyun 			.num_parents = 1,
2699*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2700*4882a593Smuzhiyun 		},
2701*4882a593Smuzhiyun 	},
2702*4882a593Smuzhiyun };
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun static struct clk_branch gcc_usb3_clkref_clk = {
2705*4882a593Smuzhiyun 	.halt_reg = 0x88008,
2706*4882a593Smuzhiyun 	.clkr = {
2707*4882a593Smuzhiyun 		.enable_reg = 0x88008,
2708*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2709*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2710*4882a593Smuzhiyun 			.name = "gcc_usb3_clkref_clk",
2711*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
2712*4882a593Smuzhiyun 			.num_parents = 1,
2713*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2714*4882a593Smuzhiyun 		},
2715*4882a593Smuzhiyun 	},
2716*4882a593Smuzhiyun };
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun static struct clk_branch gcc_pcie_clkref_clk = {
2719*4882a593Smuzhiyun 	.halt_reg = 0x8800c,
2720*4882a593Smuzhiyun 	.clkr = {
2721*4882a593Smuzhiyun 		.enable_reg = 0x8800c,
2722*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2723*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2724*4882a593Smuzhiyun 			.name = "gcc_pcie_clkref_clk",
2725*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
2726*4882a593Smuzhiyun 			.num_parents = 1,
2727*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2728*4882a593Smuzhiyun 		},
2729*4882a593Smuzhiyun 	},
2730*4882a593Smuzhiyun };
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun static struct clk_branch gcc_rx1_usb2_clkref_clk = {
2733*4882a593Smuzhiyun 	.halt_reg = 0x88014,
2734*4882a593Smuzhiyun 	.clkr = {
2735*4882a593Smuzhiyun 		.enable_reg = 0x88014,
2736*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2737*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2738*4882a593Smuzhiyun 			.name = "gcc_rx1_usb2_clkref_clk",
2739*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo" },
2740*4882a593Smuzhiyun 			.num_parents = 1,
2741*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2742*4882a593Smuzhiyun 		},
2743*4882a593Smuzhiyun 	},
2744*4882a593Smuzhiyun };
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun static struct gdsc pcie_0_gdsc = {
2747*4882a593Smuzhiyun 	.gdscr = 0x6b004,
2748*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x0,
2749*4882a593Smuzhiyun 	.pd = {
2750*4882a593Smuzhiyun 		.name = "pcie_0_gdsc",
2751*4882a593Smuzhiyun 	},
2752*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2753*4882a593Smuzhiyun 	.flags = VOTABLE,
2754*4882a593Smuzhiyun };
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun static struct gdsc ufs_gdsc = {
2757*4882a593Smuzhiyun 	.gdscr = 0x75004,
2758*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x0,
2759*4882a593Smuzhiyun 	.pd = {
2760*4882a593Smuzhiyun 		.name = "ufs_gdsc",
2761*4882a593Smuzhiyun 	},
2762*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2763*4882a593Smuzhiyun 	.flags = VOTABLE,
2764*4882a593Smuzhiyun };
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun static struct gdsc usb_30_gdsc = {
2767*4882a593Smuzhiyun 	.gdscr = 0xf004,
2768*4882a593Smuzhiyun 	.gds_hw_ctrl = 0x0,
2769*4882a593Smuzhiyun 	.pd = {
2770*4882a593Smuzhiyun 		.name = "usb_30_gdsc",
2771*4882a593Smuzhiyun 	},
2772*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2773*4882a593Smuzhiyun 	.flags = VOTABLE,
2774*4882a593Smuzhiyun };
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun static struct clk_regmap *gcc_msm8998_clocks[] = {
2777*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
2778*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
2779*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
2780*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
2781*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
2782*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
2783*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
2784*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
2785*4882a593Smuzhiyun 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
2786*4882a593Smuzhiyun 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
2787*4882a593Smuzhiyun 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
2788*4882a593Smuzhiyun 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
2789*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
2790*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
2791*4882a593Smuzhiyun 	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
2792*4882a593Smuzhiyun 	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
2793*4882a593Smuzhiyun 	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
2794*4882a593Smuzhiyun 	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
2795*4882a593Smuzhiyun 	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
2796*4882a593Smuzhiyun 	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
2797*4882a593Smuzhiyun 	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
2798*4882a593Smuzhiyun 	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
2799*4882a593Smuzhiyun 	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
2800*4882a593Smuzhiyun 	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
2801*4882a593Smuzhiyun 	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
2802*4882a593Smuzhiyun 	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
2803*4882a593Smuzhiyun 	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
2804*4882a593Smuzhiyun 	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
2805*4882a593Smuzhiyun 	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
2806*4882a593Smuzhiyun 	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
2807*4882a593Smuzhiyun 	[GCC_AGGRE1_NOC_XO_CLK] = &gcc_aggre1_noc_xo_clk.clkr,
2808*4882a593Smuzhiyun 	[GCC_AGGRE1_UFS_AXI_CLK] = &gcc_aggre1_ufs_axi_clk.clkr,
2809*4882a593Smuzhiyun 	[GCC_AGGRE1_USB3_AXI_CLK] = &gcc_aggre1_usb3_axi_clk.clkr,
2810*4882a593Smuzhiyun 	[GCC_APSS_QDSS_TSCTR_DIV2_CLK] = &gcc_apss_qdss_tsctr_div2_clk.clkr,
2811*4882a593Smuzhiyun 	[GCC_APSS_QDSS_TSCTR_DIV8_CLK] = &gcc_apss_qdss_tsctr_div8_clk.clkr,
2812*4882a593Smuzhiyun 	[GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
2813*4882a593Smuzhiyun 	[GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
2814*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
2815*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
2816*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
2817*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
2818*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
2819*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
2820*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
2821*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
2822*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
2823*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
2824*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
2825*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
2826*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
2827*4882a593Smuzhiyun 	[GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
2828*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
2829*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
2830*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
2831*4882a593Smuzhiyun 	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
2832*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
2833*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
2834*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
2835*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
2836*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
2837*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
2838*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
2839*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
2840*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
2841*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
2842*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
2843*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
2844*4882a593Smuzhiyun 	[GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
2845*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
2846*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
2847*4882a593Smuzhiyun 	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
2848*4882a593Smuzhiyun 	[GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
2849*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
2850*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
2851*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
2852*4882a593Smuzhiyun 	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
2853*4882a593Smuzhiyun 	[GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
2854*4882a593Smuzhiyun 	[GCC_GPU_BIMC_GFX_SRC_CLK] = &gcc_gpu_bimc_gfx_src_clk.clkr,
2855*4882a593Smuzhiyun 	[GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
2856*4882a593Smuzhiyun 	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
2857*4882a593Smuzhiyun 	[GCC_HMSS_AHB_CLK] = &gcc_hmss_ahb_clk.clkr,
2858*4882a593Smuzhiyun 	[GCC_HMSS_AT_CLK] = &gcc_hmss_at_clk.clkr,
2859*4882a593Smuzhiyun 	[GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
2860*4882a593Smuzhiyun 	[GCC_HMSS_TRIG_CLK] = &gcc_hmss_trig_clk.clkr,
2861*4882a593Smuzhiyun 	[GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
2862*4882a593Smuzhiyun 	[GCC_MMSS_QM_AHB_CLK] = &gcc_mmss_qm_ahb_clk.clkr,
2863*4882a593Smuzhiyun 	[GCC_MMSS_QM_CORE_CLK] = &gcc_mmss_qm_core_clk.clkr,
2864*4882a593Smuzhiyun 	[GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
2865*4882a593Smuzhiyun 	[GCC_MSS_AT_CLK] = &gcc_mss_at_clk.clkr,
2866*4882a593Smuzhiyun 	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
2867*4882a593Smuzhiyun 	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
2868*4882a593Smuzhiyun 	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
2869*4882a593Smuzhiyun 	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
2870*4882a593Smuzhiyun 	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
2871*4882a593Smuzhiyun 	[GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
2872*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
2873*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
2874*4882a593Smuzhiyun 	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
2875*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
2876*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
2877*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
2878*4882a593Smuzhiyun 	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
2879*4882a593Smuzhiyun 	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
2880*4882a593Smuzhiyun 	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
2881*4882a593Smuzhiyun 	[GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
2882*4882a593Smuzhiyun 	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
2883*4882a593Smuzhiyun 	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
2884*4882a593Smuzhiyun 	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
2885*4882a593Smuzhiyun 	[GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
2886*4882a593Smuzhiyun 	[GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
2887*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
2888*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
2889*4882a593Smuzhiyun 	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
2890*4882a593Smuzhiyun 	[GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
2891*4882a593Smuzhiyun 	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
2892*4882a593Smuzhiyun 	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
2893*4882a593Smuzhiyun 	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
2894*4882a593Smuzhiyun 	[GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
2895*4882a593Smuzhiyun 	[GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
2896*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
2897*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
2898*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
2899*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
2900*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
2901*4882a593Smuzhiyun 	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
2902*4882a593Smuzhiyun 	[GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
2903*4882a593Smuzhiyun 	[GPLL0_OUT_ODD] = &gpll0_out_odd.clkr,
2904*4882a593Smuzhiyun 	[GPLL0_OUT_TEST] = &gpll0_out_test.clkr,
2905*4882a593Smuzhiyun 	[GPLL1] = &gpll1.clkr,
2906*4882a593Smuzhiyun 	[GPLL1_OUT_EVEN] = &gpll1_out_even.clkr,
2907*4882a593Smuzhiyun 	[GPLL1_OUT_MAIN] = &gpll1_out_main.clkr,
2908*4882a593Smuzhiyun 	[GPLL1_OUT_ODD] = &gpll1_out_odd.clkr,
2909*4882a593Smuzhiyun 	[GPLL1_OUT_TEST] = &gpll1_out_test.clkr,
2910*4882a593Smuzhiyun 	[GPLL2] = &gpll2.clkr,
2911*4882a593Smuzhiyun 	[GPLL2_OUT_EVEN] = &gpll2_out_even.clkr,
2912*4882a593Smuzhiyun 	[GPLL2_OUT_MAIN] = &gpll2_out_main.clkr,
2913*4882a593Smuzhiyun 	[GPLL2_OUT_ODD] = &gpll2_out_odd.clkr,
2914*4882a593Smuzhiyun 	[GPLL2_OUT_TEST] = &gpll2_out_test.clkr,
2915*4882a593Smuzhiyun 	[GPLL3] = &gpll3.clkr,
2916*4882a593Smuzhiyun 	[GPLL3_OUT_EVEN] = &gpll3_out_even.clkr,
2917*4882a593Smuzhiyun 	[GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
2918*4882a593Smuzhiyun 	[GPLL3_OUT_ODD] = &gpll3_out_odd.clkr,
2919*4882a593Smuzhiyun 	[GPLL3_OUT_TEST] = &gpll3_out_test.clkr,
2920*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
2921*4882a593Smuzhiyun 	[GPLL4_OUT_EVEN] = &gpll4_out_even.clkr,
2922*4882a593Smuzhiyun 	[GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
2923*4882a593Smuzhiyun 	[GPLL4_OUT_ODD] = &gpll4_out_odd.clkr,
2924*4882a593Smuzhiyun 	[GPLL4_OUT_TEST] = &gpll4_out_test.clkr,
2925*4882a593Smuzhiyun 	[HMSS_AHB_CLK_SRC] = &hmss_ahb_clk_src.clkr,
2926*4882a593Smuzhiyun 	[HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
2927*4882a593Smuzhiyun 	[PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
2928*4882a593Smuzhiyun 	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
2929*4882a593Smuzhiyun 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
2930*4882a593Smuzhiyun 	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
2931*4882a593Smuzhiyun 	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
2932*4882a593Smuzhiyun 	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
2933*4882a593Smuzhiyun 	[UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr,
2934*4882a593Smuzhiyun 	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
2935*4882a593Smuzhiyun 	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
2936*4882a593Smuzhiyun 	[USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
2937*4882a593Smuzhiyun 	[GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
2938*4882a593Smuzhiyun 	[GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
2939*4882a593Smuzhiyun 	[GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
2940*4882a593Smuzhiyun 	[GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
2941*4882a593Smuzhiyun 	[GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
2942*4882a593Smuzhiyun 	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
2943*4882a593Smuzhiyun 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
2944*4882a593Smuzhiyun 	[GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
2945*4882a593Smuzhiyun 	[GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
2946*4882a593Smuzhiyun 	[GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
2947*4882a593Smuzhiyun };
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun static struct gdsc *gcc_msm8998_gdscs[] = {
2950*4882a593Smuzhiyun 	[PCIE_0_GDSC] = &pcie_0_gdsc,
2951*4882a593Smuzhiyun 	[UFS_GDSC] = &ufs_gdsc,
2952*4882a593Smuzhiyun 	[USB_30_GDSC] = &usb_30_gdsc,
2953*4882a593Smuzhiyun };
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun static const struct qcom_reset_map gcc_msm8998_resets[] = {
2956*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_BCR] = { 0x19000 },
2957*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
2958*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
2959*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
2960*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_BCR] = { 0x21000 },
2961*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_BCR] = { 0x23000 },
2962*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_BCR] = { 0x26000 },
2963*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_BCR] = { 0x28000 },
2964*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
2965*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
2966*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
2967*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_BCR] = { 0x30000 },
2968*4882a593Smuzhiyun 	[GCC_PCIE_0_BCR] = { 0x6b000 },
2969*4882a593Smuzhiyun 	[GCC_PDM_BCR] = { 0x33000 },
2970*4882a593Smuzhiyun 	[GCC_SDCC2_BCR] = { 0x14000 },
2971*4882a593Smuzhiyun 	[GCC_SDCC4_BCR] = { 0x16000 },
2972*4882a593Smuzhiyun 	[GCC_TSIF_BCR] = { 0x36000 },
2973*4882a593Smuzhiyun 	[GCC_UFS_BCR] = { 0x75000 },
2974*4882a593Smuzhiyun 	[GCC_USB_30_BCR] = { 0xf000 },
2975*4882a593Smuzhiyun 	[GCC_SYSTEM_NOC_BCR] = { 0x4000 },
2976*4882a593Smuzhiyun 	[GCC_CONFIG_NOC_BCR] = { 0x5000 },
2977*4882a593Smuzhiyun 	[GCC_AHB2PHY_EAST_BCR] = { 0x7000 },
2978*4882a593Smuzhiyun 	[GCC_IMEM_BCR] = { 0x8000 },
2979*4882a593Smuzhiyun 	[GCC_PIMEM_BCR] = { 0xa000 },
2980*4882a593Smuzhiyun 	[GCC_MMSS_BCR] = { 0xb000 },
2981*4882a593Smuzhiyun 	[GCC_QDSS_BCR] = { 0xc000 },
2982*4882a593Smuzhiyun 	[GCC_WCSS_BCR] = { 0x11000 },
2983*4882a593Smuzhiyun 	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
2984*4882a593Smuzhiyun 	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
2985*4882a593Smuzhiyun 	[GCC_BLSP1_BCR] = { 0x17000 },
2986*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_BCR] = { 0x1a000 },
2987*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_BCR] = { 0x1c000 },
2988*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_BCR] = { 0x1e000 },
2989*4882a593Smuzhiyun 	[GCC_CM_PHY_REFGEN1_BCR] = { 0x22000 },
2990*4882a593Smuzhiyun 	[GCC_CM_PHY_REFGEN2_BCR] = { 0x24000 },
2991*4882a593Smuzhiyun 	[GCC_BLSP2_BCR] = { 0x25000 },
2992*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_BCR] = { 0x27000 },
2993*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_BCR] = { 0x29000 },
2994*4882a593Smuzhiyun 	[GCC_BLSP2_UART3_BCR] = { 0x2b000 },
2995*4882a593Smuzhiyun 	[GCC_SRAM_SENSOR_BCR] = { 0x2d000 },
2996*4882a593Smuzhiyun 	[GCC_PRNG_BCR] = { 0x34000 },
2997*4882a593Smuzhiyun 	[GCC_TSIF_0_RESET] = { 0x36024 },
2998*4882a593Smuzhiyun 	[GCC_TSIF_1_RESET] = { 0x36028 },
2999*4882a593Smuzhiyun 	[GCC_TCSR_BCR] = { 0x37000 },
3000*4882a593Smuzhiyun 	[GCC_BOOT_ROM_BCR] = { 0x38000 },
3001*4882a593Smuzhiyun 	[GCC_MSG_RAM_BCR] = { 0x39000 },
3002*4882a593Smuzhiyun 	[GCC_TLMM_BCR] = { 0x3a000 },
3003*4882a593Smuzhiyun 	[GCC_MPM_BCR] = { 0x3b000 },
3004*4882a593Smuzhiyun 	[GCC_SEC_CTRL_BCR] = { 0x3d000 },
3005*4882a593Smuzhiyun 	[GCC_SPMI_BCR] = { 0x3f000 },
3006*4882a593Smuzhiyun 	[GCC_SPDM_BCR] = { 0x40000 },
3007*4882a593Smuzhiyun 	[GCC_CE1_BCR] = { 0x41000 },
3008*4882a593Smuzhiyun 	[GCC_BIMC_BCR] = { 0x44000 },
3009*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
3010*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49008 },
3011*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49010 },
3012*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49018 },
3013*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
3014*4882a593Smuzhiyun 	[GCC_CNOC_PERIPH_BUS_TIMEOUT1_BCR] = { 0x4a004 },
3015*4882a593Smuzhiyun 	[GCC_CNOC_PERIPH_BUS_TIMEOUT2_BCR] = { 0x4a00c },
3016*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
3017*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
3018*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
3019*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
3020*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
3021*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
3022*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
3023*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
3024*4882a593Smuzhiyun 	[GCC_APB2JTAG_BCR] = { 0x4c000 },
3025*4882a593Smuzhiyun 	[GCC_RBCPR_CX_BCR] = { 0x4e000 },
3026*4882a593Smuzhiyun 	[GCC_RBCPR_MX_BCR] = { 0x4f000 },
3027*4882a593Smuzhiyun 	[GCC_USB3_PHY_BCR] = { 0x50020 },
3028*4882a593Smuzhiyun 	[GCC_USB3PHY_PHY_BCR] = { 0x50024 },
3029*4882a593Smuzhiyun 	[GCC_USB3_DP_PHY_BCR] = { 0x50028 },
3030*4882a593Smuzhiyun 	[GCC_SSC_BCR] = { 0x63000 },
3031*4882a593Smuzhiyun 	[GCC_SSC_RESET] = { 0x63020 },
3032*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
3033*4882a593Smuzhiyun 	[GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
3034*4882a593Smuzhiyun 	[GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
3035*4882a593Smuzhiyun 	[GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
3036*4882a593Smuzhiyun 	[GCC_PCIE_PHY_BCR] = { 0x6f000 },
3037*4882a593Smuzhiyun 	[GCC_PCIE_PHY_NOCSR_COM_PHY_BCR] = { 0x6f00c },
3038*4882a593Smuzhiyun 	[GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f010 },
3039*4882a593Smuzhiyun 	[GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
3040*4882a593Smuzhiyun 	[GCC_GPU_BCR] = { 0x71000 },
3041*4882a593Smuzhiyun 	[GCC_SPSS_BCR] = { 0x72000 },
3042*4882a593Smuzhiyun 	[GCC_OBT_ODT_BCR] = { 0x73000 },
3043*4882a593Smuzhiyun 	[GCC_MSS_RESTART] = { 0x79000 },
3044*4882a593Smuzhiyun 	[GCC_VS_BCR] = { 0x7a000 },
3045*4882a593Smuzhiyun 	[GCC_MSS_VS_RESET] = { 0x7a100 },
3046*4882a593Smuzhiyun 	[GCC_GPU_VS_RESET] = { 0x7a104 },
3047*4882a593Smuzhiyun 	[GCC_APC0_VS_RESET] = { 0x7a108 },
3048*4882a593Smuzhiyun 	[GCC_APC1_VS_RESET] = { 0x7a10c },
3049*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
3050*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
3051*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT10_BCR] = { 0x80010 },
3052*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT11_BCR] = { 0x80018 },
3053*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT12_BCR] = { 0x80020 },
3054*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT13_BCR] = { 0x80028 },
3055*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT14_BCR] = { 0x80030 },
3056*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80038 },
3057*4882a593Smuzhiyun 	[GCC_AGGRE1_NOC_BCR] = { 0x82000 },
3058*4882a593Smuzhiyun 	[GCC_AGGRE2_NOC_BCR] = { 0x83000 },
3059*4882a593Smuzhiyun 	[GCC_DCC_BCR] = { 0x84000 },
3060*4882a593Smuzhiyun 	[GCC_QREFS_VBG_CAL_BCR] = { 0x88028 },
3061*4882a593Smuzhiyun 	[GCC_IPA_BCR] = { 0x89000 },
3062*4882a593Smuzhiyun 	[GCC_GLM_BCR] = { 0x8b000 },
3063*4882a593Smuzhiyun 	[GCC_SKL_BCR] = { 0x8c000 },
3064*4882a593Smuzhiyun 	[GCC_MSMPU_BCR] = { 0x8d000 },
3065*4882a593Smuzhiyun };
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun static const struct regmap_config gcc_msm8998_regmap_config = {
3068*4882a593Smuzhiyun 	.reg_bits	= 32,
3069*4882a593Smuzhiyun 	.reg_stride	= 4,
3070*4882a593Smuzhiyun 	.val_bits	= 32,
3071*4882a593Smuzhiyun 	.max_register	= 0x8f000,
3072*4882a593Smuzhiyun 	.fast_io	= true,
3073*4882a593Smuzhiyun };
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun static struct clk_hw *gcc_msm8998_hws[] = {
3076*4882a593Smuzhiyun 	&xo.hw,
3077*4882a593Smuzhiyun };
3078*4882a593Smuzhiyun 
3079*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_msm8998_desc = {
3080*4882a593Smuzhiyun 	.config = &gcc_msm8998_regmap_config,
3081*4882a593Smuzhiyun 	.clks = gcc_msm8998_clocks,
3082*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_msm8998_clocks),
3083*4882a593Smuzhiyun 	.resets = gcc_msm8998_resets,
3084*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_msm8998_resets),
3085*4882a593Smuzhiyun 	.gdscs = gcc_msm8998_gdscs,
3086*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_msm8998_gdscs),
3087*4882a593Smuzhiyun 	.clk_hws = gcc_msm8998_hws,
3088*4882a593Smuzhiyun 	.num_clk_hws = ARRAY_SIZE(gcc_msm8998_hws),
3089*4882a593Smuzhiyun };
3090*4882a593Smuzhiyun 
gcc_msm8998_probe(struct platform_device * pdev)3091*4882a593Smuzhiyun static int gcc_msm8998_probe(struct platform_device *pdev)
3092*4882a593Smuzhiyun {
3093*4882a593Smuzhiyun 	struct regmap *regmap;
3094*4882a593Smuzhiyun 	int ret;
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gcc_msm8998_desc);
3097*4882a593Smuzhiyun 	if (IS_ERR(regmap))
3098*4882a593Smuzhiyun 		return PTR_ERR(regmap);
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun 	/*
3101*4882a593Smuzhiyun 	 * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
3102*4882a593Smuzhiyun 	 * turned off by hardware during certain apps low power modes.
3103*4882a593Smuzhiyun 	 */
3104*4882a593Smuzhiyun 	ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
3105*4882a593Smuzhiyun 	if (ret)
3106*4882a593Smuzhiyun 		return ret;
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gcc_msm8998_desc, regmap);
3109*4882a593Smuzhiyun }
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun static const struct of_device_id gcc_msm8998_match_table[] = {
3112*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-msm8998" },
3113*4882a593Smuzhiyun 	{ }
3114*4882a593Smuzhiyun };
3115*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_msm8998_match_table);
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun static struct platform_driver gcc_msm8998_driver = {
3118*4882a593Smuzhiyun 	.probe		= gcc_msm8998_probe,
3119*4882a593Smuzhiyun 	.driver		= {
3120*4882a593Smuzhiyun 		.name	= "gcc-msm8998",
3121*4882a593Smuzhiyun 		.of_match_table = gcc_msm8998_match_table,
3122*4882a593Smuzhiyun 		.sync_state = clk_sync_state,
3123*4882a593Smuzhiyun 	},
3124*4882a593Smuzhiyun };
3125*4882a593Smuzhiyun 
gcc_msm8998_init(void)3126*4882a593Smuzhiyun static int __init gcc_msm8998_init(void)
3127*4882a593Smuzhiyun {
3128*4882a593Smuzhiyun 	return platform_driver_register(&gcc_msm8998_driver);
3129*4882a593Smuzhiyun }
3130*4882a593Smuzhiyun core_initcall(gcc_msm8998_init);
3131*4882a593Smuzhiyun 
gcc_msm8998_exit(void)3132*4882a593Smuzhiyun static void __exit gcc_msm8998_exit(void)
3133*4882a593Smuzhiyun {
3134*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_msm8998_driver);
3135*4882a593Smuzhiyun }
3136*4882a593Smuzhiyun module_exit(gcc_msm8998_exit);
3137*4882a593Smuzhiyun 
3138*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GCC msm8998 Driver");
3139*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3140*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-msm8998");
3141