xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-msm8994.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/ctype.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-msm8994.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun #include "clk-regmap.h"
19*4882a593Smuzhiyun #include "clk-alpha-pll.h"
20*4882a593Smuzhiyun #include "clk-rcg.h"
21*4882a593Smuzhiyun #include "clk-branch.h"
22*4882a593Smuzhiyun #include "reset.h"
23*4882a593Smuzhiyun #include "gdsc.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum {
26*4882a593Smuzhiyun 	P_XO,
27*4882a593Smuzhiyun 	P_GPLL0,
28*4882a593Smuzhiyun 	P_GPLL4,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_map[] = {
32*4882a593Smuzhiyun 	{ P_XO, 0 },
33*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static const char * const gcc_xo_gpll0[] = {
37*4882a593Smuzhiyun 	"xo",
38*4882a593Smuzhiyun 	"gpll0",
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
42*4882a593Smuzhiyun 	{ P_XO, 0 },
43*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
44*4882a593Smuzhiyun 	{ P_GPLL4, 5 },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll4[] = {
48*4882a593Smuzhiyun 	"xo",
49*4882a593Smuzhiyun 	"gpll0",
50*4882a593Smuzhiyun 	"gpll4",
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static struct clk_fixed_factor xo = {
54*4882a593Smuzhiyun 	.mult = 1,
55*4882a593Smuzhiyun 	.div = 1,
56*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data)
57*4882a593Smuzhiyun 	{
58*4882a593Smuzhiyun 		.name = "xo",
59*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "xo_board" },
60*4882a593Smuzhiyun 		.num_parents = 1,
61*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
62*4882a593Smuzhiyun 	},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static struct clk_alpha_pll gpll0_early = {
66*4882a593Smuzhiyun 	.offset = 0x00000,
67*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
68*4882a593Smuzhiyun 	.clkr = {
69*4882a593Smuzhiyun 		.enable_reg = 0x1480,
70*4882a593Smuzhiyun 		.enable_mask = BIT(0),
71*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
72*4882a593Smuzhiyun 		{
73*4882a593Smuzhiyun 			.name = "gpll0_early",
74*4882a593Smuzhiyun 			.parent_names = (const char *[]) { "xo" },
75*4882a593Smuzhiyun 			.num_parents = 1,
76*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
77*4882a593Smuzhiyun 		},
78*4882a593Smuzhiyun 	},
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0 = {
82*4882a593Smuzhiyun 	.offset = 0x00000,
83*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
84*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
85*4882a593Smuzhiyun 	{
86*4882a593Smuzhiyun 		.name = "gpll0",
87*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "gpll0_early" },
88*4882a593Smuzhiyun 		.num_parents = 1,
89*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ops,
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static struct clk_alpha_pll gpll4_early = {
94*4882a593Smuzhiyun 	.offset = 0x1dc0,
95*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
96*4882a593Smuzhiyun 	.clkr = {
97*4882a593Smuzhiyun 		.enable_reg = 0x1480,
98*4882a593Smuzhiyun 		.enable_mask = BIT(4),
99*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
100*4882a593Smuzhiyun 		{
101*4882a593Smuzhiyun 			.name = "gpll4_early",
102*4882a593Smuzhiyun 			.parent_names = (const char *[]) { "xo" },
103*4882a593Smuzhiyun 			.num_parents = 1,
104*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
105*4882a593Smuzhiyun 		},
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4 = {
110*4882a593Smuzhiyun 	.offset = 0x1dc0,
111*4882a593Smuzhiyun 	.width = 4,
112*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
113*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
114*4882a593Smuzhiyun 	{
115*4882a593Smuzhiyun 		.name = "gpll4",
116*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "gpll4_early" },
117*4882a593Smuzhiyun 		.num_parents = 1,
118*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ops,
119*4882a593Smuzhiyun 	},
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static struct freq_tbl ftbl_ufs_axi_clk_src[] = {
123*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
124*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
125*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
126*4882a593Smuzhiyun 	F(171430000, P_GPLL0, 3.5, 0, 0),
127*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
128*4882a593Smuzhiyun 	F(240000000, P_GPLL0, 2.5, 0, 0),
129*4882a593Smuzhiyun 	{ }
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static struct clk_rcg2 ufs_axi_clk_src = {
133*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d68,
134*4882a593Smuzhiyun 	.mnd_width = 8,
135*4882a593Smuzhiyun 	.hid_width = 5,
136*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
137*4882a593Smuzhiyun 	.freq_tbl = ftbl_ufs_axi_clk_src,
138*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
139*4882a593Smuzhiyun 	{
140*4882a593Smuzhiyun 		.name = "ufs_axi_clk_src",
141*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
142*4882a593Smuzhiyun 		.num_parents = 2,
143*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
144*4882a593Smuzhiyun 	},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static struct freq_tbl ftbl_usb30_master_clk_src[] = {
148*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
149*4882a593Smuzhiyun 	F(125000000, P_GPLL0, 1, 5, 24),
150*4882a593Smuzhiyun 	{ }
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct clk_rcg2 usb30_master_clk_src = {
154*4882a593Smuzhiyun 	.cmd_rcgr = 0x03d4,
155*4882a593Smuzhiyun 	.mnd_width = 8,
156*4882a593Smuzhiyun 	.hid_width = 5,
157*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
158*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb30_master_clk_src,
159*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
160*4882a593Smuzhiyun 	{
161*4882a593Smuzhiyun 		.name = "usb30_master_clk_src",
162*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
163*4882a593Smuzhiyun 		.num_parents = 2,
164*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
165*4882a593Smuzhiyun 	},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
169*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
170*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
171*4882a593Smuzhiyun 	{ }
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
175*4882a593Smuzhiyun 	.cmd_rcgr = 0x0660,
176*4882a593Smuzhiyun 	.hid_width = 5,
177*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
178*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
179*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
180*4882a593Smuzhiyun 	{
181*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
182*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
183*4882a593Smuzhiyun 		.num_parents = 2,
184*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
185*4882a593Smuzhiyun 	},
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static struct freq_tbl ftbl_blspqup_spi_apps_clk_src[] = {
189*4882a593Smuzhiyun 	F(960000, P_XO, 10, 1, 2),
190*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
191*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
192*4882a593Smuzhiyun 	F(15000000, P_GPLL0, 10, 1, 4),
193*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
194*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 12.5, 1, 2),
195*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
196*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 12.5, 0, 0),
197*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
198*4882a593Smuzhiyun 	{ }
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
202*4882a593Smuzhiyun 	.cmd_rcgr = 0x064c,
203*4882a593Smuzhiyun 	.mnd_width = 8,
204*4882a593Smuzhiyun 	.hid_width = 5,
205*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
206*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
207*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
208*4882a593Smuzhiyun 	{
209*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
210*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
211*4882a593Smuzhiyun 		.num_parents = 2,
212*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
217*4882a593Smuzhiyun 	.cmd_rcgr = 0x06e0,
218*4882a593Smuzhiyun 	.hid_width = 5,
219*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
220*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
221*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
222*4882a593Smuzhiyun 	{
223*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
224*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
225*4882a593Smuzhiyun 		.num_parents = 2,
226*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
227*4882a593Smuzhiyun 	},
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
231*4882a593Smuzhiyun 	.cmd_rcgr = 0x06cc,
232*4882a593Smuzhiyun 	.mnd_width = 8,
233*4882a593Smuzhiyun 	.hid_width = 5,
234*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
235*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
236*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
237*4882a593Smuzhiyun 	{
238*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
239*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
240*4882a593Smuzhiyun 		.num_parents = 2,
241*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
242*4882a593Smuzhiyun 	},
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
246*4882a593Smuzhiyun 	.cmd_rcgr = 0x0760,
247*4882a593Smuzhiyun 	.hid_width = 5,
248*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
249*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
250*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
251*4882a593Smuzhiyun 	{
252*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
253*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
254*4882a593Smuzhiyun 		.num_parents = 2,
255*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
256*4882a593Smuzhiyun 	},
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
260*4882a593Smuzhiyun 	.cmd_rcgr = 0x074c,
261*4882a593Smuzhiyun 	.mnd_width = 8,
262*4882a593Smuzhiyun 	.hid_width = 5,
263*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
264*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
265*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
266*4882a593Smuzhiyun 	{
267*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
268*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
269*4882a593Smuzhiyun 		.num_parents = 2,
270*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
271*4882a593Smuzhiyun 	},
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
275*4882a593Smuzhiyun 	.cmd_rcgr = 0x07e0,
276*4882a593Smuzhiyun 	.hid_width = 5,
277*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
278*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
279*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
280*4882a593Smuzhiyun 	{
281*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
282*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
283*4882a593Smuzhiyun 		.num_parents = 2,
284*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
285*4882a593Smuzhiyun 	},
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
289*4882a593Smuzhiyun 	.cmd_rcgr = 0x07cc,
290*4882a593Smuzhiyun 	.mnd_width = 8,
291*4882a593Smuzhiyun 	.hid_width = 5,
292*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
293*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
294*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
295*4882a593Smuzhiyun 	{
296*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
297*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
298*4882a593Smuzhiyun 		.num_parents = 2,
299*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
300*4882a593Smuzhiyun 	},
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
304*4882a593Smuzhiyun 	.cmd_rcgr = 0x0860,
305*4882a593Smuzhiyun 	.hid_width = 5,
306*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
307*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
308*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
309*4882a593Smuzhiyun 	{
310*4882a593Smuzhiyun 		.name = "blsp1_qup5_i2c_apps_clk_src",
311*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
312*4882a593Smuzhiyun 		.num_parents = 2,
313*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
314*4882a593Smuzhiyun 	},
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
318*4882a593Smuzhiyun 	.cmd_rcgr = 0x084c,
319*4882a593Smuzhiyun 	.mnd_width = 8,
320*4882a593Smuzhiyun 	.hid_width = 5,
321*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
322*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
323*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
324*4882a593Smuzhiyun 	{
325*4882a593Smuzhiyun 		.name = "blsp1_qup5_spi_apps_clk_src",
326*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
327*4882a593Smuzhiyun 		.num_parents = 2,
328*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
333*4882a593Smuzhiyun 	.cmd_rcgr = 0x08e0,
334*4882a593Smuzhiyun 	.hid_width = 5,
335*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
336*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
337*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
338*4882a593Smuzhiyun 	{
339*4882a593Smuzhiyun 		.name = "blsp1_qup6_i2c_apps_clk_src",
340*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
341*4882a593Smuzhiyun 		.num_parents = 2,
342*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
347*4882a593Smuzhiyun 	.cmd_rcgr = 0x08cc,
348*4882a593Smuzhiyun 	.mnd_width = 8,
349*4882a593Smuzhiyun 	.hid_width = 5,
350*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
351*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
352*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
353*4882a593Smuzhiyun 	{
354*4882a593Smuzhiyun 		.name = "blsp1_qup6_spi_apps_clk_src",
355*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
356*4882a593Smuzhiyun 		.num_parents = 2,
357*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
358*4882a593Smuzhiyun 	},
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
362*4882a593Smuzhiyun 	F(3686400, P_GPLL0, 1, 96, 15625),
363*4882a593Smuzhiyun 	F(7372800, P_GPLL0, 1, 192, 15625),
364*4882a593Smuzhiyun 	F(14745600, P_GPLL0, 1, 384, 15625),
365*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 5, 2, 15),
366*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
367*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 5, 1, 5),
368*4882a593Smuzhiyun 	F(32000000, P_GPLL0, 1, 4, 75),
369*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 15, 0, 0),
370*4882a593Smuzhiyun 	F(46400000, P_GPLL0, 1, 29, 375),
371*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 12.5, 0, 0),
372*4882a593Smuzhiyun 	F(51200000, P_GPLL0, 1, 32, 375),
373*4882a593Smuzhiyun 	F(56000000, P_GPLL0, 1, 7, 75),
374*4882a593Smuzhiyun 	F(58982400, P_GPLL0, 1, 1536, 15625),
375*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
376*4882a593Smuzhiyun 	F(63160000, P_GPLL0, 9.5, 0, 0),
377*4882a593Smuzhiyun 	{ }
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
381*4882a593Smuzhiyun 	.cmd_rcgr = 0x068c,
382*4882a593Smuzhiyun 	.mnd_width = 16,
383*4882a593Smuzhiyun 	.hid_width = 5,
384*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
385*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
386*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
387*4882a593Smuzhiyun 	{
388*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
389*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
390*4882a593Smuzhiyun 		.num_parents = 2,
391*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
392*4882a593Smuzhiyun 	},
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
396*4882a593Smuzhiyun 	.cmd_rcgr = 0x070c,
397*4882a593Smuzhiyun 	.mnd_width = 16,
398*4882a593Smuzhiyun 	.hid_width = 5,
399*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
400*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
401*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
402*4882a593Smuzhiyun 	{
403*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
404*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
405*4882a593Smuzhiyun 		.num_parents = 2,
406*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
407*4882a593Smuzhiyun 	},
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
411*4882a593Smuzhiyun 	.cmd_rcgr = 0x078c,
412*4882a593Smuzhiyun 	.mnd_width = 16,
413*4882a593Smuzhiyun 	.hid_width = 5,
414*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
415*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
416*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
417*4882a593Smuzhiyun 	{
418*4882a593Smuzhiyun 		.name = "blsp1_uart3_apps_clk_src",
419*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
420*4882a593Smuzhiyun 		.num_parents = 2,
421*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
422*4882a593Smuzhiyun 	},
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
426*4882a593Smuzhiyun 	.cmd_rcgr = 0x080c,
427*4882a593Smuzhiyun 	.mnd_width = 16,
428*4882a593Smuzhiyun 	.hid_width = 5,
429*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
430*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
431*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
432*4882a593Smuzhiyun 	{
433*4882a593Smuzhiyun 		.name = "blsp1_uart4_apps_clk_src",
434*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
435*4882a593Smuzhiyun 		.num_parents = 2,
436*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
437*4882a593Smuzhiyun 	},
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
441*4882a593Smuzhiyun 	.cmd_rcgr = 0x088c,
442*4882a593Smuzhiyun 	.mnd_width = 16,
443*4882a593Smuzhiyun 	.hid_width = 5,
444*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
445*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
446*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
447*4882a593Smuzhiyun 	{
448*4882a593Smuzhiyun 		.name = "blsp1_uart5_apps_clk_src",
449*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
450*4882a593Smuzhiyun 		.num_parents = 2,
451*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
452*4882a593Smuzhiyun 	},
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
456*4882a593Smuzhiyun 	.cmd_rcgr = 0x090c,
457*4882a593Smuzhiyun 	.mnd_width = 16,
458*4882a593Smuzhiyun 	.hid_width = 5,
459*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
460*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
461*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
462*4882a593Smuzhiyun 	{
463*4882a593Smuzhiyun 		.name = "blsp1_uart6_apps_clk_src",
464*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
465*4882a593Smuzhiyun 		.num_parents = 2,
466*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
467*4882a593Smuzhiyun 	},
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
471*4882a593Smuzhiyun 	.cmd_rcgr = 0x09a0,
472*4882a593Smuzhiyun 	.hid_width = 5,
473*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
474*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
475*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
476*4882a593Smuzhiyun 	{
477*4882a593Smuzhiyun 		.name = "blsp2_qup1_i2c_apps_clk_src",
478*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
479*4882a593Smuzhiyun 		.num_parents = 2,
480*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
481*4882a593Smuzhiyun 	},
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
485*4882a593Smuzhiyun 	.cmd_rcgr = 0x098c,
486*4882a593Smuzhiyun 	.mnd_width = 8,
487*4882a593Smuzhiyun 	.hid_width = 5,
488*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
489*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
490*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
491*4882a593Smuzhiyun 	{
492*4882a593Smuzhiyun 		.name = "blsp2_qup1_spi_apps_clk_src",
493*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
494*4882a593Smuzhiyun 		.num_parents = 2,
495*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
496*4882a593Smuzhiyun 	},
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
500*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a20,
501*4882a593Smuzhiyun 	.hid_width = 5,
502*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
503*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
504*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
505*4882a593Smuzhiyun 	{
506*4882a593Smuzhiyun 		.name = "blsp2_qup2_i2c_apps_clk_src",
507*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
508*4882a593Smuzhiyun 		.num_parents = 2,
509*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
510*4882a593Smuzhiyun 	},
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
514*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a0c,
515*4882a593Smuzhiyun 	.mnd_width = 8,
516*4882a593Smuzhiyun 	.hid_width = 5,
517*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
518*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
519*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
520*4882a593Smuzhiyun 	{
521*4882a593Smuzhiyun 		.name = "blsp2_qup2_spi_apps_clk_src",
522*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
523*4882a593Smuzhiyun 		.num_parents = 2,
524*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
525*4882a593Smuzhiyun 	},
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
529*4882a593Smuzhiyun 	.cmd_rcgr = 0x0aa0,
530*4882a593Smuzhiyun 	.hid_width = 5,
531*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
532*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
533*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
534*4882a593Smuzhiyun 	{
535*4882a593Smuzhiyun 		.name = "blsp2_qup3_i2c_apps_clk_src",
536*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
537*4882a593Smuzhiyun 		.num_parents = 2,
538*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
539*4882a593Smuzhiyun 	},
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
543*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a8c,
544*4882a593Smuzhiyun 	.mnd_width = 8,
545*4882a593Smuzhiyun 	.hid_width = 5,
546*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
547*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
548*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
549*4882a593Smuzhiyun 	{
550*4882a593Smuzhiyun 		.name = "blsp2_qup3_spi_apps_clk_src",
551*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
552*4882a593Smuzhiyun 		.num_parents = 2,
553*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
554*4882a593Smuzhiyun 	},
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
558*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b20,
559*4882a593Smuzhiyun 	.hid_width = 5,
560*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
561*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
562*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
563*4882a593Smuzhiyun 	{
564*4882a593Smuzhiyun 		.name = "blsp2_qup4_i2c_apps_clk_src",
565*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
566*4882a593Smuzhiyun 		.num_parents = 2,
567*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
568*4882a593Smuzhiyun 	},
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
572*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b0c,
573*4882a593Smuzhiyun 	.mnd_width = 8,
574*4882a593Smuzhiyun 	.hid_width = 5,
575*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
576*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
577*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
578*4882a593Smuzhiyun 	{
579*4882a593Smuzhiyun 		.name = "blsp2_qup4_spi_apps_clk_src",
580*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
581*4882a593Smuzhiyun 		.num_parents = 2,
582*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
583*4882a593Smuzhiyun 	},
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
587*4882a593Smuzhiyun 	.cmd_rcgr = 0x0ba0,
588*4882a593Smuzhiyun 	.hid_width = 5,
589*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
590*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
591*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
592*4882a593Smuzhiyun 	{
593*4882a593Smuzhiyun 		.name = "blsp2_qup5_i2c_apps_clk_src",
594*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
595*4882a593Smuzhiyun 		.num_parents = 2,
596*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
597*4882a593Smuzhiyun 	},
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
601*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b8c,
602*4882a593Smuzhiyun 	.mnd_width = 8,
603*4882a593Smuzhiyun 	.hid_width = 5,
604*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
605*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
606*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
607*4882a593Smuzhiyun 	{
608*4882a593Smuzhiyun 		.name = "blsp2_qup5_spi_apps_clk_src",
609*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
610*4882a593Smuzhiyun 		.num_parents = 2,
611*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
612*4882a593Smuzhiyun 	},
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
616*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c20,
617*4882a593Smuzhiyun 	.hid_width = 5,
618*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
619*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
620*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
621*4882a593Smuzhiyun 	{
622*4882a593Smuzhiyun 		.name = "blsp2_qup6_i2c_apps_clk_src",
623*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
624*4882a593Smuzhiyun 		.num_parents = 2,
625*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
626*4882a593Smuzhiyun 	},
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
630*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c0c,
631*4882a593Smuzhiyun 	.mnd_width = 8,
632*4882a593Smuzhiyun 	.hid_width = 5,
633*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
634*4882a593Smuzhiyun 	.freq_tbl = ftbl_blspqup_spi_apps_clk_src,
635*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
636*4882a593Smuzhiyun 	{
637*4882a593Smuzhiyun 		.name = "blsp2_qup6_spi_apps_clk_src",
638*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
639*4882a593Smuzhiyun 		.num_parents = 2,
640*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
641*4882a593Smuzhiyun 	},
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
645*4882a593Smuzhiyun 	.cmd_rcgr = 0x09cc,
646*4882a593Smuzhiyun 	.mnd_width = 16,
647*4882a593Smuzhiyun 	.hid_width = 5,
648*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
649*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
650*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
651*4882a593Smuzhiyun 	{
652*4882a593Smuzhiyun 		.name = "blsp2_uart1_apps_clk_src",
653*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
654*4882a593Smuzhiyun 		.num_parents = 2,
655*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
656*4882a593Smuzhiyun 	},
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
660*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a4c,
661*4882a593Smuzhiyun 	.mnd_width = 16,
662*4882a593Smuzhiyun 	.hid_width = 5,
663*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
664*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
665*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
666*4882a593Smuzhiyun 	{
667*4882a593Smuzhiyun 		.name = "blsp2_uart2_apps_clk_src",
668*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
669*4882a593Smuzhiyun 		.num_parents = 2,
670*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
671*4882a593Smuzhiyun 	},
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
675*4882a593Smuzhiyun 	.cmd_rcgr = 0x0acc,
676*4882a593Smuzhiyun 	.mnd_width = 16,
677*4882a593Smuzhiyun 	.hid_width = 5,
678*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
679*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
680*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
681*4882a593Smuzhiyun 	{
682*4882a593Smuzhiyun 		.name = "blsp2_uart3_apps_clk_src",
683*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
684*4882a593Smuzhiyun 		.num_parents = 2,
685*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
686*4882a593Smuzhiyun 	},
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
690*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b4c,
691*4882a593Smuzhiyun 	.mnd_width = 16,
692*4882a593Smuzhiyun 	.hid_width = 5,
693*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
694*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
695*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
696*4882a593Smuzhiyun 	{
697*4882a593Smuzhiyun 		.name = "blsp2_uart4_apps_clk_src",
698*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
699*4882a593Smuzhiyun 		.num_parents = 2,
700*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
701*4882a593Smuzhiyun 	},
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
705*4882a593Smuzhiyun 	.cmd_rcgr = 0x0bcc,
706*4882a593Smuzhiyun 	.mnd_width = 16,
707*4882a593Smuzhiyun 	.hid_width = 5,
708*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
709*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
710*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
711*4882a593Smuzhiyun 	{
712*4882a593Smuzhiyun 		.name = "blsp2_uart5_apps_clk_src",
713*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
714*4882a593Smuzhiyun 		.num_parents = 2,
715*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
716*4882a593Smuzhiyun 	},
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
720*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c4c,
721*4882a593Smuzhiyun 	.mnd_width = 16,
722*4882a593Smuzhiyun 	.hid_width = 5,
723*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
724*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
725*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
726*4882a593Smuzhiyun 	{
727*4882a593Smuzhiyun 		.name = "blsp2_uart6_apps_clk_src",
728*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
729*4882a593Smuzhiyun 		.num_parents = 2,
730*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
731*4882a593Smuzhiyun 	},
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun static struct freq_tbl ftbl_gp1_clk_src[] = {
735*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
736*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
737*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
738*4882a593Smuzhiyun 	{ }
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
742*4882a593Smuzhiyun 	.cmd_rcgr = 0x1904,
743*4882a593Smuzhiyun 	.mnd_width = 8,
744*4882a593Smuzhiyun 	.hid_width = 5,
745*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
746*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp1_clk_src,
747*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
748*4882a593Smuzhiyun 	{
749*4882a593Smuzhiyun 		.name = "gp1_clk_src",
750*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
751*4882a593Smuzhiyun 		.num_parents = 2,
752*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
753*4882a593Smuzhiyun 	},
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun static struct freq_tbl ftbl_gp2_clk_src[] = {
757*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
758*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
759*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
760*4882a593Smuzhiyun 	{ }
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
764*4882a593Smuzhiyun 	.cmd_rcgr = 0x1944,
765*4882a593Smuzhiyun 	.mnd_width = 8,
766*4882a593Smuzhiyun 	.hid_width = 5,
767*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
768*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp2_clk_src,
769*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
770*4882a593Smuzhiyun 	{
771*4882a593Smuzhiyun 		.name = "gp2_clk_src",
772*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
773*4882a593Smuzhiyun 		.num_parents = 2,
774*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
775*4882a593Smuzhiyun 	},
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static struct freq_tbl ftbl_gp3_clk_src[] = {
779*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
780*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
781*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
782*4882a593Smuzhiyun 	{ }
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
786*4882a593Smuzhiyun 	.cmd_rcgr = 0x1984,
787*4882a593Smuzhiyun 	.mnd_width = 8,
788*4882a593Smuzhiyun 	.hid_width = 5,
789*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
790*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp3_clk_src,
791*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
792*4882a593Smuzhiyun 	{
793*4882a593Smuzhiyun 		.name = "gp3_clk_src",
794*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
795*4882a593Smuzhiyun 		.num_parents = 2,
796*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
797*4882a593Smuzhiyun 	},
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun static struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
801*4882a593Smuzhiyun 	F(1011000, P_XO, 1, 1, 19),
802*4882a593Smuzhiyun 	{ }
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun static struct clk_rcg2 pcie_0_aux_clk_src = {
806*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b00,
807*4882a593Smuzhiyun 	.mnd_width = 8,
808*4882a593Smuzhiyun 	.hid_width = 5,
809*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_0_aux_clk_src,
810*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
811*4882a593Smuzhiyun 	{
812*4882a593Smuzhiyun 		.name = "pcie_0_aux_clk_src",
813*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "xo" },
814*4882a593Smuzhiyun 		.num_parents = 1,
815*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
816*4882a593Smuzhiyun 	},
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
820*4882a593Smuzhiyun 	F(125000000, P_XO, 1, 0, 0),
821*4882a593Smuzhiyun 	{ }
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static struct clk_rcg2 pcie_0_pipe_clk_src = {
825*4882a593Smuzhiyun 	.cmd_rcgr = 0x1adc,
826*4882a593Smuzhiyun 	.hid_width = 5,
827*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_pipe_clk_src,
828*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
829*4882a593Smuzhiyun 	{
830*4882a593Smuzhiyun 		.name = "pcie_0_pipe_clk_src",
831*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "xo" },
832*4882a593Smuzhiyun 		.num_parents = 1,
833*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
834*4882a593Smuzhiyun 	},
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun static struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
838*4882a593Smuzhiyun 	F(1011000, P_XO, 1, 1, 19),
839*4882a593Smuzhiyun 	{ }
840*4882a593Smuzhiyun };
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun static struct clk_rcg2 pcie_1_aux_clk_src = {
843*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b80,
844*4882a593Smuzhiyun 	.mnd_width = 8,
845*4882a593Smuzhiyun 	.hid_width = 5,
846*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_1_aux_clk_src,
847*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
848*4882a593Smuzhiyun 	{
849*4882a593Smuzhiyun 		.name = "pcie_1_aux_clk_src",
850*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "xo" },
851*4882a593Smuzhiyun 		.num_parents = 1,
852*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
853*4882a593Smuzhiyun 	},
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun static struct clk_rcg2 pcie_1_pipe_clk_src = {
857*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b5c,
858*4882a593Smuzhiyun 	.hid_width = 5,
859*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_pipe_clk_src,
860*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
861*4882a593Smuzhiyun 	{
862*4882a593Smuzhiyun 		.name = "pcie_1_pipe_clk_src",
863*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "xo" },
864*4882a593Smuzhiyun 		.num_parents = 1,
865*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
866*4882a593Smuzhiyun 	},
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun static struct freq_tbl ftbl_pdm2_clk_src[] = {
870*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
871*4882a593Smuzhiyun 	{ }
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
875*4882a593Smuzhiyun 	.cmd_rcgr = 0x0cd0,
876*4882a593Smuzhiyun 	.hid_width = 5,
877*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
878*4882a593Smuzhiyun 	.freq_tbl = ftbl_pdm2_clk_src,
879*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
880*4882a593Smuzhiyun 	{
881*4882a593Smuzhiyun 		.name = "pdm2_clk_src",
882*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
883*4882a593Smuzhiyun 		.num_parents = 2,
884*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
885*4882a593Smuzhiyun 	},
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun static struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
889*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
890*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
891*4882a593Smuzhiyun 	F(20000000, P_GPLL0, 15, 1, 2),
892*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
893*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
894*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
895*4882a593Smuzhiyun 	F(192000000, P_GPLL4, 2, 0, 0),
896*4882a593Smuzhiyun 	F(384000000, P_GPLL4, 1, 0, 0),
897*4882a593Smuzhiyun 	{ }
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
901*4882a593Smuzhiyun 	.cmd_rcgr = 0x04d0,
902*4882a593Smuzhiyun 	.mnd_width = 8,
903*4882a593Smuzhiyun 	.hid_width = 5,
904*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll4_map,
905*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc1_apps_clk_src,
906*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
907*4882a593Smuzhiyun 	{
908*4882a593Smuzhiyun 		.name = "sdcc1_apps_clk_src",
909*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll4,
910*4882a593Smuzhiyun 		.num_parents = 3,
911*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
912*4882a593Smuzhiyun 	},
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun static struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
916*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
917*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
918*4882a593Smuzhiyun 	F(20000000, P_GPLL0, 15, 1, 2),
919*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
920*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
921*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
922*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
923*4882a593Smuzhiyun 	{ }
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
927*4882a593Smuzhiyun 	.cmd_rcgr = 0x0510,
928*4882a593Smuzhiyun 	.mnd_width = 8,
929*4882a593Smuzhiyun 	.hid_width = 5,
930*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
931*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
932*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
933*4882a593Smuzhiyun 	{
934*4882a593Smuzhiyun 		.name = "sdcc2_apps_clk_src",
935*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
936*4882a593Smuzhiyun 		.num_parents = 2,
937*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
938*4882a593Smuzhiyun 	},
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static struct clk_rcg2 sdcc3_apps_clk_src = {
942*4882a593Smuzhiyun 	.cmd_rcgr = 0x0550,
943*4882a593Smuzhiyun 	.mnd_width = 8,
944*4882a593Smuzhiyun 	.hid_width = 5,
945*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
946*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
947*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
948*4882a593Smuzhiyun 	{
949*4882a593Smuzhiyun 		.name = "sdcc3_apps_clk_src",
950*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
951*4882a593Smuzhiyun 		.num_parents = 2,
952*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
953*4882a593Smuzhiyun 	},
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun static struct clk_rcg2 sdcc4_apps_clk_src = {
957*4882a593Smuzhiyun 	.cmd_rcgr = 0x0590,
958*4882a593Smuzhiyun 	.mnd_width = 8,
959*4882a593Smuzhiyun 	.hid_width = 5,
960*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
961*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
962*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
963*4882a593Smuzhiyun 	{
964*4882a593Smuzhiyun 		.name = "sdcc4_apps_clk_src",
965*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
966*4882a593Smuzhiyun 		.num_parents = 2,
967*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
968*4882a593Smuzhiyun 	},
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun static struct freq_tbl ftbl_tsif_ref_clk_src[] = {
972*4882a593Smuzhiyun 	F(105500, P_XO, 1, 1, 182),
973*4882a593Smuzhiyun 	{ }
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun static struct clk_rcg2 tsif_ref_clk_src = {
977*4882a593Smuzhiyun 	.cmd_rcgr = 0x0d90,
978*4882a593Smuzhiyun 	.mnd_width = 8,
979*4882a593Smuzhiyun 	.hid_width = 5,
980*4882a593Smuzhiyun 	.freq_tbl = ftbl_tsif_ref_clk_src,
981*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
982*4882a593Smuzhiyun 	{
983*4882a593Smuzhiyun 		.name = "tsif_ref_clk_src",
984*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "xo" },
985*4882a593Smuzhiyun 		.num_parents = 1,
986*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
987*4882a593Smuzhiyun 	},
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun static struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
991*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
992*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
993*4882a593Smuzhiyun 	{ }
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun static struct clk_rcg2 usb30_mock_utmi_clk_src = {
997*4882a593Smuzhiyun 	.cmd_rcgr = 0x03e8,
998*4882a593Smuzhiyun 	.hid_width = 5,
999*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1000*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb30_mock_utmi_clk_src,
1001*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
1002*4882a593Smuzhiyun 	{
1003*4882a593Smuzhiyun 		.name = "usb30_mock_utmi_clk_src",
1004*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1005*4882a593Smuzhiyun 		.num_parents = 2,
1006*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1007*4882a593Smuzhiyun 	},
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun static struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
1011*4882a593Smuzhiyun 	F(1200000, P_XO, 16, 0, 0),
1012*4882a593Smuzhiyun 	{ }
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun static struct clk_rcg2 usb3_phy_aux_clk_src = {
1016*4882a593Smuzhiyun 	.cmd_rcgr = 0x1414,
1017*4882a593Smuzhiyun 	.hid_width = 5,
1018*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb3_phy_aux_clk_src,
1019*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
1020*4882a593Smuzhiyun 	{
1021*4882a593Smuzhiyun 		.name = "usb3_phy_aux_clk_src",
1022*4882a593Smuzhiyun 		.parent_names = (const char *[]) { "xo" },
1023*4882a593Smuzhiyun 		.num_parents = 1,
1024*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1025*4882a593Smuzhiyun 	},
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun static struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
1029*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
1030*4882a593Smuzhiyun 	{ }
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun static struct clk_rcg2 usb_hs_system_clk_src = {
1034*4882a593Smuzhiyun 	.cmd_rcgr = 0x0490,
1035*4882a593Smuzhiyun 	.hid_width = 5,
1036*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1037*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_hs_system_clk_src,
1038*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data)
1039*4882a593Smuzhiyun 	{
1040*4882a593Smuzhiyun 		.name = "usb_hs_system_clk_src",
1041*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1042*4882a593Smuzhiyun 		.num_parents = 2,
1043*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1044*4882a593Smuzhiyun 	},
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1048*4882a593Smuzhiyun 	.halt_reg = 0x05c4,
1049*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1050*4882a593Smuzhiyun 	.clkr = {
1051*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1052*4882a593Smuzhiyun 		.enable_mask = BIT(17),
1053*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1054*4882a593Smuzhiyun 		{
1055*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
1056*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1057*4882a593Smuzhiyun 		},
1058*4882a593Smuzhiyun 	},
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1062*4882a593Smuzhiyun 	.halt_reg = 0x0648,
1063*4882a593Smuzhiyun 	.clkr = {
1064*4882a593Smuzhiyun 		.enable_reg = 0x0648,
1065*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1066*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1067*4882a593Smuzhiyun 		{
1068*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1069*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1070*4882a593Smuzhiyun 				"blsp1_qup1_i2c_apps_clk_src",
1071*4882a593Smuzhiyun 			},
1072*4882a593Smuzhiyun 			.num_parents = 1,
1073*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1074*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1075*4882a593Smuzhiyun 		},
1076*4882a593Smuzhiyun 	},
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1080*4882a593Smuzhiyun 	.halt_reg = 0x0644,
1081*4882a593Smuzhiyun 	.clkr = {
1082*4882a593Smuzhiyun 		.enable_reg = 0x0644,
1083*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1084*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1085*4882a593Smuzhiyun 		{
1086*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1087*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1088*4882a593Smuzhiyun 				"blsp1_qup1_spi_apps_clk_src",
1089*4882a593Smuzhiyun 			},
1090*4882a593Smuzhiyun 			.num_parents = 1,
1091*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1092*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1093*4882a593Smuzhiyun 		},
1094*4882a593Smuzhiyun 	},
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1098*4882a593Smuzhiyun 	.halt_reg = 0x06c8,
1099*4882a593Smuzhiyun 	.clkr = {
1100*4882a593Smuzhiyun 		.enable_reg = 0x06c8,
1101*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1102*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1103*4882a593Smuzhiyun 		{
1104*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
1105*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1106*4882a593Smuzhiyun 				"blsp1_qup2_i2c_apps_clk_src",
1107*4882a593Smuzhiyun 			},
1108*4882a593Smuzhiyun 			.num_parents = 1,
1109*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1110*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1111*4882a593Smuzhiyun 		},
1112*4882a593Smuzhiyun 	},
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1116*4882a593Smuzhiyun 	.halt_reg = 0x06c4,
1117*4882a593Smuzhiyun 	.clkr = {
1118*4882a593Smuzhiyun 		.enable_reg = 0x06c4,
1119*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1120*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1121*4882a593Smuzhiyun 		{
1122*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
1123*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1124*4882a593Smuzhiyun 				"blsp1_qup2_spi_apps_clk_src",
1125*4882a593Smuzhiyun 			},
1126*4882a593Smuzhiyun 			.num_parents = 1,
1127*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1128*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1129*4882a593Smuzhiyun 		},
1130*4882a593Smuzhiyun 	},
1131*4882a593Smuzhiyun };
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1134*4882a593Smuzhiyun 	.halt_reg = 0x0748,
1135*4882a593Smuzhiyun 	.clkr = {
1136*4882a593Smuzhiyun 		.enable_reg = 0x0748,
1137*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1138*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1139*4882a593Smuzhiyun 		{
1140*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
1141*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1142*4882a593Smuzhiyun 				"blsp1_qup3_i2c_apps_clk_src",
1143*4882a593Smuzhiyun 			},
1144*4882a593Smuzhiyun 			.num_parents = 1,
1145*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1146*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1147*4882a593Smuzhiyun 		},
1148*4882a593Smuzhiyun 	},
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1152*4882a593Smuzhiyun 	.halt_reg = 0x0744,
1153*4882a593Smuzhiyun 	.clkr = {
1154*4882a593Smuzhiyun 		.enable_reg = 0x0744,
1155*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1156*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1157*4882a593Smuzhiyun 		{
1158*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
1159*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1160*4882a593Smuzhiyun 				"blsp1_qup3_spi_apps_clk_src",
1161*4882a593Smuzhiyun 			},
1162*4882a593Smuzhiyun 			.num_parents = 1,
1163*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1164*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1165*4882a593Smuzhiyun 		},
1166*4882a593Smuzhiyun 	},
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1170*4882a593Smuzhiyun 	.halt_reg = 0x07c8,
1171*4882a593Smuzhiyun 	.clkr = {
1172*4882a593Smuzhiyun 		.enable_reg = 0x07c8,
1173*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1174*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1175*4882a593Smuzhiyun 		{
1176*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
1177*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1178*4882a593Smuzhiyun 				"blsp1_qup4_i2c_apps_clk_src",
1179*4882a593Smuzhiyun 			},
1180*4882a593Smuzhiyun 			.num_parents = 1,
1181*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1182*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1183*4882a593Smuzhiyun 		},
1184*4882a593Smuzhiyun 	},
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1188*4882a593Smuzhiyun 	.halt_reg = 0x07c4,
1189*4882a593Smuzhiyun 	.clkr = {
1190*4882a593Smuzhiyun 		.enable_reg = 0x07c4,
1191*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1192*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1193*4882a593Smuzhiyun 		{
1194*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
1195*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1196*4882a593Smuzhiyun 				"blsp1_qup4_spi_apps_clk_src",
1197*4882a593Smuzhiyun 			},
1198*4882a593Smuzhiyun 			.num_parents = 1,
1199*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1200*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1201*4882a593Smuzhiyun 		},
1202*4882a593Smuzhiyun 	},
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
1206*4882a593Smuzhiyun 	.halt_reg = 0x0848,
1207*4882a593Smuzhiyun 	.clkr = {
1208*4882a593Smuzhiyun 		.enable_reg = 0x0848,
1209*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1210*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1211*4882a593Smuzhiyun 		{
1212*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
1213*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1214*4882a593Smuzhiyun 				"blsp1_qup5_i2c_apps_clk_src",
1215*4882a593Smuzhiyun 			},
1216*4882a593Smuzhiyun 			.num_parents = 1,
1217*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1218*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1219*4882a593Smuzhiyun 		},
1220*4882a593Smuzhiyun 	},
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
1224*4882a593Smuzhiyun 	.halt_reg = 0x0844,
1225*4882a593Smuzhiyun 	.clkr = {
1226*4882a593Smuzhiyun 		.enable_reg = 0x0844,
1227*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1228*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1229*4882a593Smuzhiyun 		{
1230*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_spi_apps_clk",
1231*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1232*4882a593Smuzhiyun 				"blsp1_qup5_spi_apps_clk_src",
1233*4882a593Smuzhiyun 			},
1234*4882a593Smuzhiyun 			.num_parents = 1,
1235*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1236*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1237*4882a593Smuzhiyun 		},
1238*4882a593Smuzhiyun 	},
1239*4882a593Smuzhiyun };
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
1242*4882a593Smuzhiyun 	.halt_reg = 0x08c8,
1243*4882a593Smuzhiyun 	.clkr = {
1244*4882a593Smuzhiyun 		.enable_reg = 0x08c8,
1245*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1246*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1247*4882a593Smuzhiyun 		{
1248*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_i2c_apps_clk",
1249*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1250*4882a593Smuzhiyun 				"blsp1_qup6_i2c_apps_clk_src",
1251*4882a593Smuzhiyun 			},
1252*4882a593Smuzhiyun 			.num_parents = 1,
1253*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1254*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1255*4882a593Smuzhiyun 		},
1256*4882a593Smuzhiyun 	},
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
1260*4882a593Smuzhiyun 	.halt_reg = 0x08c4,
1261*4882a593Smuzhiyun 	.clkr = {
1262*4882a593Smuzhiyun 		.enable_reg = 0x08c4,
1263*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1264*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1265*4882a593Smuzhiyun 		{
1266*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_spi_apps_clk",
1267*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1268*4882a593Smuzhiyun 				"blsp1_qup6_spi_apps_clk_src",
1269*4882a593Smuzhiyun 			},
1270*4882a593Smuzhiyun 			.num_parents = 1,
1271*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1272*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1273*4882a593Smuzhiyun 		},
1274*4882a593Smuzhiyun 	},
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
1278*4882a593Smuzhiyun 	.halt_reg = 0x0684,
1279*4882a593Smuzhiyun 	.clkr = {
1280*4882a593Smuzhiyun 		.enable_reg = 0x0684,
1281*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1282*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1283*4882a593Smuzhiyun 		{
1284*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
1285*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1286*4882a593Smuzhiyun 				"blsp1_uart1_apps_clk_src",
1287*4882a593Smuzhiyun 			},
1288*4882a593Smuzhiyun 			.num_parents = 1,
1289*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1290*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1291*4882a593Smuzhiyun 		},
1292*4882a593Smuzhiyun 	},
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
1296*4882a593Smuzhiyun 	.halt_reg = 0x0704,
1297*4882a593Smuzhiyun 	.clkr = {
1298*4882a593Smuzhiyun 		.enable_reg = 0x0704,
1299*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1300*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1301*4882a593Smuzhiyun 		{
1302*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
1303*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1304*4882a593Smuzhiyun 				"blsp1_uart2_apps_clk_src",
1305*4882a593Smuzhiyun 			},
1306*4882a593Smuzhiyun 			.num_parents = 1,
1307*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1308*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1309*4882a593Smuzhiyun 		},
1310*4882a593Smuzhiyun 	},
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart3_apps_clk = {
1314*4882a593Smuzhiyun 	.halt_reg = 0x0784,
1315*4882a593Smuzhiyun 	.clkr = {
1316*4882a593Smuzhiyun 		.enable_reg = 0x0784,
1317*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1318*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1319*4882a593Smuzhiyun 		{
1320*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart3_apps_clk",
1321*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1322*4882a593Smuzhiyun 				"blsp1_uart3_apps_clk_src",
1323*4882a593Smuzhiyun 			},
1324*4882a593Smuzhiyun 			.num_parents = 1,
1325*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1326*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1327*4882a593Smuzhiyun 		},
1328*4882a593Smuzhiyun 	},
1329*4882a593Smuzhiyun };
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart4_apps_clk = {
1332*4882a593Smuzhiyun 	.halt_reg = 0x0804,
1333*4882a593Smuzhiyun 	.clkr = {
1334*4882a593Smuzhiyun 		.enable_reg = 0x0804,
1335*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1336*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1337*4882a593Smuzhiyun 		{
1338*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart4_apps_clk",
1339*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1340*4882a593Smuzhiyun 				"blsp1_uart4_apps_clk_src",
1341*4882a593Smuzhiyun 			},
1342*4882a593Smuzhiyun 			.num_parents = 1,
1343*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1344*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1345*4882a593Smuzhiyun 		},
1346*4882a593Smuzhiyun 	},
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart5_apps_clk = {
1350*4882a593Smuzhiyun 	.halt_reg = 0x0884,
1351*4882a593Smuzhiyun 	.clkr = {
1352*4882a593Smuzhiyun 		.enable_reg = 0x0884,
1353*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1354*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1355*4882a593Smuzhiyun 		{
1356*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart5_apps_clk",
1357*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1358*4882a593Smuzhiyun 				"blsp1_uart5_apps_clk_src",
1359*4882a593Smuzhiyun 			},
1360*4882a593Smuzhiyun 			.num_parents = 1,
1361*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1362*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1363*4882a593Smuzhiyun 		},
1364*4882a593Smuzhiyun 	},
1365*4882a593Smuzhiyun };
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart6_apps_clk = {
1368*4882a593Smuzhiyun 	.halt_reg = 0x0904,
1369*4882a593Smuzhiyun 	.clkr = {
1370*4882a593Smuzhiyun 		.enable_reg = 0x0904,
1371*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1372*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1373*4882a593Smuzhiyun 		{
1374*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart6_apps_clk",
1375*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1376*4882a593Smuzhiyun 				"blsp1_uart6_apps_clk_src",
1377*4882a593Smuzhiyun 			},
1378*4882a593Smuzhiyun 			.num_parents = 1,
1379*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1380*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1381*4882a593Smuzhiyun 		},
1382*4882a593Smuzhiyun 	},
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_ahb_clk = {
1386*4882a593Smuzhiyun 	.halt_reg = 0x0944,
1387*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1388*4882a593Smuzhiyun 	.clkr = {
1389*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1390*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1391*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1392*4882a593Smuzhiyun 		{
1393*4882a593Smuzhiyun 			.name = "gcc_blsp2_ahb_clk",
1394*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1395*4882a593Smuzhiyun 		},
1396*4882a593Smuzhiyun 	},
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
1400*4882a593Smuzhiyun 	.halt_reg = 0x0988,
1401*4882a593Smuzhiyun 	.clkr = {
1402*4882a593Smuzhiyun 		.enable_reg = 0x0988,
1403*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1404*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1405*4882a593Smuzhiyun 		{
1406*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_i2c_apps_clk",
1407*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1408*4882a593Smuzhiyun 				"blsp2_qup1_i2c_apps_clk_src",
1409*4882a593Smuzhiyun 			},
1410*4882a593Smuzhiyun 			.num_parents = 1,
1411*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1412*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1413*4882a593Smuzhiyun 		},
1414*4882a593Smuzhiyun 	},
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
1418*4882a593Smuzhiyun 	.halt_reg = 0x0984,
1419*4882a593Smuzhiyun 	.clkr = {
1420*4882a593Smuzhiyun 		.enable_reg = 0x0984,
1421*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1422*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1423*4882a593Smuzhiyun 		{
1424*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_spi_apps_clk",
1425*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1426*4882a593Smuzhiyun 				"blsp2_qup1_spi_apps_clk_src",
1427*4882a593Smuzhiyun 			},
1428*4882a593Smuzhiyun 			.num_parents = 1,
1429*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1430*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1431*4882a593Smuzhiyun 		},
1432*4882a593Smuzhiyun 	},
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
1436*4882a593Smuzhiyun 	.halt_reg = 0x0a08,
1437*4882a593Smuzhiyun 	.clkr = {
1438*4882a593Smuzhiyun 		.enable_reg = 0x0a08,
1439*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1440*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1441*4882a593Smuzhiyun 		{
1442*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_i2c_apps_clk",
1443*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1444*4882a593Smuzhiyun 				"blsp2_qup2_i2c_apps_clk_src",
1445*4882a593Smuzhiyun 			},
1446*4882a593Smuzhiyun 			.num_parents = 1,
1447*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1448*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1449*4882a593Smuzhiyun 		},
1450*4882a593Smuzhiyun 	},
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
1454*4882a593Smuzhiyun 	.halt_reg = 0x0a04,
1455*4882a593Smuzhiyun 	.clkr = {
1456*4882a593Smuzhiyun 		.enable_reg = 0x0a04,
1457*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1458*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1459*4882a593Smuzhiyun 		{
1460*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_spi_apps_clk",
1461*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1462*4882a593Smuzhiyun 				"blsp2_qup2_spi_apps_clk_src",
1463*4882a593Smuzhiyun 			},
1464*4882a593Smuzhiyun 			.num_parents = 1,
1465*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1466*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1467*4882a593Smuzhiyun 		},
1468*4882a593Smuzhiyun 	},
1469*4882a593Smuzhiyun };
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
1472*4882a593Smuzhiyun 	.halt_reg = 0x0a88,
1473*4882a593Smuzhiyun 	.clkr = {
1474*4882a593Smuzhiyun 		.enable_reg = 0x0a88,
1475*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1476*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1477*4882a593Smuzhiyun 		{
1478*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_i2c_apps_clk",
1479*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1480*4882a593Smuzhiyun 				"blsp2_qup3_i2c_apps_clk_src",
1481*4882a593Smuzhiyun 			},
1482*4882a593Smuzhiyun 			.num_parents = 1,
1483*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1484*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1485*4882a593Smuzhiyun 		},
1486*4882a593Smuzhiyun 	},
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
1490*4882a593Smuzhiyun 	.halt_reg = 0x0a84,
1491*4882a593Smuzhiyun 	.clkr = {
1492*4882a593Smuzhiyun 		.enable_reg = 0x0a84,
1493*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1494*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1495*4882a593Smuzhiyun 		{
1496*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_spi_apps_clk",
1497*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1498*4882a593Smuzhiyun 				"blsp2_qup3_spi_apps_clk_src",
1499*4882a593Smuzhiyun 			},
1500*4882a593Smuzhiyun 			.num_parents = 1,
1501*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1502*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1503*4882a593Smuzhiyun 		},
1504*4882a593Smuzhiyun 	},
1505*4882a593Smuzhiyun };
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
1508*4882a593Smuzhiyun 	.halt_reg = 0x0b08,
1509*4882a593Smuzhiyun 	.clkr = {
1510*4882a593Smuzhiyun 		.enable_reg = 0x0b08,
1511*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1512*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1513*4882a593Smuzhiyun 		{
1514*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_i2c_apps_clk",
1515*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1516*4882a593Smuzhiyun 				"blsp2_qup4_i2c_apps_clk_src",
1517*4882a593Smuzhiyun 			},
1518*4882a593Smuzhiyun 			.num_parents = 1,
1519*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1520*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1521*4882a593Smuzhiyun 		},
1522*4882a593Smuzhiyun 	},
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
1526*4882a593Smuzhiyun 	.halt_reg = 0x0b04,
1527*4882a593Smuzhiyun 	.clkr = {
1528*4882a593Smuzhiyun 		.enable_reg = 0x0b04,
1529*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1530*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1531*4882a593Smuzhiyun 		{
1532*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_spi_apps_clk",
1533*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1534*4882a593Smuzhiyun 				"blsp2_qup4_spi_apps_clk_src",
1535*4882a593Smuzhiyun 			},
1536*4882a593Smuzhiyun 			.num_parents = 1,
1537*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1538*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1539*4882a593Smuzhiyun 		},
1540*4882a593Smuzhiyun 	},
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
1544*4882a593Smuzhiyun 	.halt_reg = 0x0b88,
1545*4882a593Smuzhiyun 	.clkr = {
1546*4882a593Smuzhiyun 		.enable_reg = 0x0b88,
1547*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1548*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1549*4882a593Smuzhiyun 		{
1550*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_i2c_apps_clk",
1551*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1552*4882a593Smuzhiyun 				"blsp2_qup5_i2c_apps_clk_src",
1553*4882a593Smuzhiyun 			},
1554*4882a593Smuzhiyun 			.num_parents = 1,
1555*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1556*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1557*4882a593Smuzhiyun 		},
1558*4882a593Smuzhiyun 	},
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
1562*4882a593Smuzhiyun 	.halt_reg = 0x0b84,
1563*4882a593Smuzhiyun 	.clkr = {
1564*4882a593Smuzhiyun 		.enable_reg = 0x0b84,
1565*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1566*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1567*4882a593Smuzhiyun 		{
1568*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_spi_apps_clk",
1569*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1570*4882a593Smuzhiyun 				"blsp2_qup5_spi_apps_clk_src",
1571*4882a593Smuzhiyun 			},
1572*4882a593Smuzhiyun 			.num_parents = 1,
1573*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1574*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1575*4882a593Smuzhiyun 		},
1576*4882a593Smuzhiyun 	},
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
1580*4882a593Smuzhiyun 	.halt_reg = 0x0c08,
1581*4882a593Smuzhiyun 	.clkr = {
1582*4882a593Smuzhiyun 		.enable_reg = 0x0c08,
1583*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1584*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1585*4882a593Smuzhiyun 		{
1586*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_i2c_apps_clk",
1587*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1588*4882a593Smuzhiyun 				"blsp2_qup6_i2c_apps_clk_src",
1589*4882a593Smuzhiyun 			},
1590*4882a593Smuzhiyun 			.num_parents = 1,
1591*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1592*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1593*4882a593Smuzhiyun 		},
1594*4882a593Smuzhiyun 	},
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
1598*4882a593Smuzhiyun 	.halt_reg = 0x0c04,
1599*4882a593Smuzhiyun 	.clkr = {
1600*4882a593Smuzhiyun 		.enable_reg = 0x0c04,
1601*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1602*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1603*4882a593Smuzhiyun 		{
1604*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_spi_apps_clk",
1605*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1606*4882a593Smuzhiyun 				"blsp2_qup6_spi_apps_clk_src",
1607*4882a593Smuzhiyun 			},
1608*4882a593Smuzhiyun 			.num_parents = 1,
1609*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1610*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1611*4882a593Smuzhiyun 		},
1612*4882a593Smuzhiyun 	},
1613*4882a593Smuzhiyun };
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart1_apps_clk = {
1616*4882a593Smuzhiyun 	.halt_reg = 0x09c4,
1617*4882a593Smuzhiyun 	.clkr = {
1618*4882a593Smuzhiyun 		.enable_reg = 0x09c4,
1619*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1620*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1621*4882a593Smuzhiyun 		{
1622*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart1_apps_clk",
1623*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1624*4882a593Smuzhiyun 				"blsp2_uart1_apps_clk_src",
1625*4882a593Smuzhiyun 			},
1626*4882a593Smuzhiyun 			.num_parents = 1,
1627*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1628*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1629*4882a593Smuzhiyun 		},
1630*4882a593Smuzhiyun 	},
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart2_apps_clk = {
1634*4882a593Smuzhiyun 	.halt_reg = 0x0a44,
1635*4882a593Smuzhiyun 	.clkr = {
1636*4882a593Smuzhiyun 		.enable_reg = 0x0a44,
1637*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1638*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1639*4882a593Smuzhiyun 		{
1640*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart2_apps_clk",
1641*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1642*4882a593Smuzhiyun 				"blsp2_uart2_apps_clk_src",
1643*4882a593Smuzhiyun 			},
1644*4882a593Smuzhiyun 			.num_parents = 1,
1645*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1646*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1647*4882a593Smuzhiyun 		},
1648*4882a593Smuzhiyun 	},
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart3_apps_clk = {
1652*4882a593Smuzhiyun 	.halt_reg = 0x0ac4,
1653*4882a593Smuzhiyun 	.clkr = {
1654*4882a593Smuzhiyun 		.enable_reg = 0x0ac4,
1655*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1656*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1657*4882a593Smuzhiyun 		{
1658*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart3_apps_clk",
1659*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1660*4882a593Smuzhiyun 				"blsp2_uart3_apps_clk_src",
1661*4882a593Smuzhiyun 			},
1662*4882a593Smuzhiyun 			.num_parents = 1,
1663*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1664*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1665*4882a593Smuzhiyun 		},
1666*4882a593Smuzhiyun 	},
1667*4882a593Smuzhiyun };
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart4_apps_clk = {
1670*4882a593Smuzhiyun 	.halt_reg = 0x0b44,
1671*4882a593Smuzhiyun 	.clkr = {
1672*4882a593Smuzhiyun 		.enable_reg = 0x0b44,
1673*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1674*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1675*4882a593Smuzhiyun 		{
1676*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart4_apps_clk",
1677*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1678*4882a593Smuzhiyun 				"blsp2_uart4_apps_clk_src",
1679*4882a593Smuzhiyun 			},
1680*4882a593Smuzhiyun 			.num_parents = 1,
1681*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1682*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1683*4882a593Smuzhiyun 		},
1684*4882a593Smuzhiyun 	},
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart5_apps_clk = {
1688*4882a593Smuzhiyun 	.halt_reg = 0x0bc4,
1689*4882a593Smuzhiyun 	.clkr = {
1690*4882a593Smuzhiyun 		.enable_reg = 0x0bc4,
1691*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1692*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1693*4882a593Smuzhiyun 		{
1694*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart5_apps_clk",
1695*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1696*4882a593Smuzhiyun 				"blsp2_uart5_apps_clk_src",
1697*4882a593Smuzhiyun 			},
1698*4882a593Smuzhiyun 			.num_parents = 1,
1699*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1700*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1701*4882a593Smuzhiyun 		},
1702*4882a593Smuzhiyun 	},
1703*4882a593Smuzhiyun };
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart6_apps_clk = {
1706*4882a593Smuzhiyun 	.halt_reg = 0x0c44,
1707*4882a593Smuzhiyun 	.clkr = {
1708*4882a593Smuzhiyun 		.enable_reg = 0x0c44,
1709*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1710*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1711*4882a593Smuzhiyun 		{
1712*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart6_apps_clk",
1713*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1714*4882a593Smuzhiyun 				"blsp2_uart6_apps_clk_src",
1715*4882a593Smuzhiyun 			},
1716*4882a593Smuzhiyun 			.num_parents = 1,
1717*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1718*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1719*4882a593Smuzhiyun 		},
1720*4882a593Smuzhiyun 	},
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1724*4882a593Smuzhiyun 	.halt_reg = 0x1900,
1725*4882a593Smuzhiyun 	.clkr = {
1726*4882a593Smuzhiyun 		.enable_reg = 0x1900,
1727*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1728*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1729*4882a593Smuzhiyun 		{
1730*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
1731*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1732*4882a593Smuzhiyun 				"gp1_clk_src",
1733*4882a593Smuzhiyun 			},
1734*4882a593Smuzhiyun 			.num_parents = 1,
1735*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1736*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1737*4882a593Smuzhiyun 		},
1738*4882a593Smuzhiyun 	},
1739*4882a593Smuzhiyun };
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1742*4882a593Smuzhiyun 	.halt_reg = 0x1940,
1743*4882a593Smuzhiyun 	.clkr = {
1744*4882a593Smuzhiyun 		.enable_reg = 0x1940,
1745*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1746*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1747*4882a593Smuzhiyun 		{
1748*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
1749*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1750*4882a593Smuzhiyun 				"gp2_clk_src",
1751*4882a593Smuzhiyun 			},
1752*4882a593Smuzhiyun 			.num_parents = 1,
1753*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1754*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1755*4882a593Smuzhiyun 		},
1756*4882a593Smuzhiyun 	},
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1760*4882a593Smuzhiyun 	.halt_reg = 0x1980,
1761*4882a593Smuzhiyun 	.clkr = {
1762*4882a593Smuzhiyun 		.enable_reg = 0x1980,
1763*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1764*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1765*4882a593Smuzhiyun 		{
1766*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
1767*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1768*4882a593Smuzhiyun 				"gp3_clk_src",
1769*4882a593Smuzhiyun 			},
1770*4882a593Smuzhiyun 			.num_parents = 1,
1771*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1772*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1773*4882a593Smuzhiyun 		},
1774*4882a593Smuzhiyun 	},
1775*4882a593Smuzhiyun };
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6_axi_clk = {
1778*4882a593Smuzhiyun 	.halt_reg = 0x0280,
1779*4882a593Smuzhiyun 	.clkr = {
1780*4882a593Smuzhiyun 		.enable_reg = 0x0280,
1781*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1782*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1783*4882a593Smuzhiyun 		{
1784*4882a593Smuzhiyun 			.name = "gcc_lpass_q6_axi_clk",
1785*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1786*4882a593Smuzhiyun 		},
1787*4882a593Smuzhiyun 	},
1788*4882a593Smuzhiyun };
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
1791*4882a593Smuzhiyun 	.halt_reg = 0x0284,
1792*4882a593Smuzhiyun 	.clkr = {
1793*4882a593Smuzhiyun 		.enable_reg = 0x0284,
1794*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1795*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1796*4882a593Smuzhiyun 		{
1797*4882a593Smuzhiyun 			.name = "gcc_mss_q6_bimc_axi_clk",
1798*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1799*4882a593Smuzhiyun 		},
1800*4882a593Smuzhiyun 	},
1801*4882a593Smuzhiyun };
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_aux_clk = {
1804*4882a593Smuzhiyun 	.halt_reg = 0x1ad4,
1805*4882a593Smuzhiyun 	.clkr = {
1806*4882a593Smuzhiyun 		.enable_reg = 0x1ad4,
1807*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1808*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1809*4882a593Smuzhiyun 		{
1810*4882a593Smuzhiyun 			.name = "gcc_pcie_0_aux_clk",
1811*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1812*4882a593Smuzhiyun 				"pcie_0_aux_clk_src",
1813*4882a593Smuzhiyun 			},
1814*4882a593Smuzhiyun 			.num_parents = 1,
1815*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1816*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1817*4882a593Smuzhiyun 		},
1818*4882a593Smuzhiyun 	},
1819*4882a593Smuzhiyun };
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
1822*4882a593Smuzhiyun 	.halt_reg = 0x1ad0,
1823*4882a593Smuzhiyun 	.clkr = {
1824*4882a593Smuzhiyun 		.enable_reg = 0x1ad0,
1825*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1826*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1827*4882a593Smuzhiyun 		{
1828*4882a593Smuzhiyun 			.name = "gcc_pcie_0_cfg_ahb_clk",
1829*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1830*4882a593Smuzhiyun 		},
1831*4882a593Smuzhiyun 	},
1832*4882a593Smuzhiyun };
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
1835*4882a593Smuzhiyun 	.halt_reg = 0x1acc,
1836*4882a593Smuzhiyun 	.clkr = {
1837*4882a593Smuzhiyun 		.enable_reg = 0x1acc,
1838*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1839*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1840*4882a593Smuzhiyun 		{
1841*4882a593Smuzhiyun 			.name = "gcc_pcie_0_mstr_axi_clk",
1842*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1843*4882a593Smuzhiyun 		},
1844*4882a593Smuzhiyun 	},
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_pipe_clk = {
1848*4882a593Smuzhiyun 	.halt_reg = 0x1ad8,
1849*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1850*4882a593Smuzhiyun 	.clkr = {
1851*4882a593Smuzhiyun 		.enable_reg = 0x1ad8,
1852*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1853*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1854*4882a593Smuzhiyun 		{
1855*4882a593Smuzhiyun 			.name = "gcc_pcie_0_pipe_clk",
1856*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1857*4882a593Smuzhiyun 				"pcie_0_pipe_clk_src",
1858*4882a593Smuzhiyun 			},
1859*4882a593Smuzhiyun 			.num_parents = 1,
1860*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1861*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1862*4882a593Smuzhiyun 		},
1863*4882a593Smuzhiyun 	},
1864*4882a593Smuzhiyun };
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_axi_clk = {
1867*4882a593Smuzhiyun 	.halt_reg = 0x1ac8,
1868*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1869*4882a593Smuzhiyun 	.clkr = {
1870*4882a593Smuzhiyun 		.enable_reg = 0x1ac8,
1871*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1872*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1873*4882a593Smuzhiyun 		{
1874*4882a593Smuzhiyun 			.name = "gcc_pcie_0_slv_axi_clk",
1875*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1876*4882a593Smuzhiyun 		},
1877*4882a593Smuzhiyun 	},
1878*4882a593Smuzhiyun };
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_aux_clk = {
1881*4882a593Smuzhiyun 	.halt_reg = 0x1b54,
1882*4882a593Smuzhiyun 	.clkr = {
1883*4882a593Smuzhiyun 		.enable_reg = 0x1b54,
1884*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1885*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1886*4882a593Smuzhiyun 		{
1887*4882a593Smuzhiyun 			.name = "gcc_pcie_1_aux_clk",
1888*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1889*4882a593Smuzhiyun 				"pcie_1_aux_clk_src",
1890*4882a593Smuzhiyun 			},
1891*4882a593Smuzhiyun 			.num_parents = 1,
1892*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1893*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1894*4882a593Smuzhiyun 		},
1895*4882a593Smuzhiyun 	},
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
1899*4882a593Smuzhiyun 	.halt_reg = 0x1b54,
1900*4882a593Smuzhiyun 	.clkr = {
1901*4882a593Smuzhiyun 		.enable_reg = 0x1b54,
1902*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1903*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1904*4882a593Smuzhiyun 		{
1905*4882a593Smuzhiyun 			.name = "gcc_pcie_1_cfg_ahb_clk",
1906*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1907*4882a593Smuzhiyun 		},
1908*4882a593Smuzhiyun 	},
1909*4882a593Smuzhiyun };
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
1912*4882a593Smuzhiyun 	.halt_reg = 0x1b50,
1913*4882a593Smuzhiyun 	.clkr = {
1914*4882a593Smuzhiyun 		.enable_reg = 0x1b50,
1915*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1916*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1917*4882a593Smuzhiyun 		{
1918*4882a593Smuzhiyun 			.name = "gcc_pcie_1_mstr_axi_clk",
1919*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1920*4882a593Smuzhiyun 		},
1921*4882a593Smuzhiyun 	},
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_pipe_clk = {
1925*4882a593Smuzhiyun 	.halt_reg = 0x1b58,
1926*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
1927*4882a593Smuzhiyun 	.clkr = {
1928*4882a593Smuzhiyun 		.enable_reg = 0x1b58,
1929*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1930*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1931*4882a593Smuzhiyun 		{
1932*4882a593Smuzhiyun 			.name = "gcc_pcie_1_pipe_clk",
1933*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1934*4882a593Smuzhiyun 				"pcie_1_pipe_clk_src",
1935*4882a593Smuzhiyun 			},
1936*4882a593Smuzhiyun 			.num_parents = 1,
1937*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1938*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1939*4882a593Smuzhiyun 		},
1940*4882a593Smuzhiyun 	},
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_axi_clk = {
1944*4882a593Smuzhiyun 	.halt_reg = 0x1b48,
1945*4882a593Smuzhiyun 	.clkr = {
1946*4882a593Smuzhiyun 		.enable_reg = 0x1b48,
1947*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1948*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1949*4882a593Smuzhiyun 		{
1950*4882a593Smuzhiyun 			.name = "gcc_pcie_1_slv_axi_clk",
1951*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1952*4882a593Smuzhiyun 		},
1953*4882a593Smuzhiyun 	},
1954*4882a593Smuzhiyun };
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
1957*4882a593Smuzhiyun 	.halt_reg = 0x0ccc,
1958*4882a593Smuzhiyun 	.clkr = {
1959*4882a593Smuzhiyun 		.enable_reg = 0x0ccc,
1960*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1961*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1962*4882a593Smuzhiyun 		{
1963*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
1964*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1965*4882a593Smuzhiyun 				"pdm2_clk_src",
1966*4882a593Smuzhiyun 			},
1967*4882a593Smuzhiyun 			.num_parents = 1,
1968*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1969*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1970*4882a593Smuzhiyun 		},
1971*4882a593Smuzhiyun 	},
1972*4882a593Smuzhiyun };
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
1975*4882a593Smuzhiyun 	.halt_reg = 0x0cc4,
1976*4882a593Smuzhiyun 	.clkr = {
1977*4882a593Smuzhiyun 		.enable_reg = 0x0cc4,
1978*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1979*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1980*4882a593Smuzhiyun 		{
1981*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
1982*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1983*4882a593Smuzhiyun 		},
1984*4882a593Smuzhiyun 	},
1985*4882a593Smuzhiyun };
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
1988*4882a593Smuzhiyun 	.halt_reg = 0x04c4,
1989*4882a593Smuzhiyun 	.clkr = {
1990*4882a593Smuzhiyun 		.enable_reg = 0x04c4,
1991*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1992*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
1993*4882a593Smuzhiyun 		{
1994*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
1995*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
1996*4882a593Smuzhiyun 				"sdcc1_apps_clk_src",
1997*4882a593Smuzhiyun 			},
1998*4882a593Smuzhiyun 			.num_parents = 1,
1999*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2000*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2001*4882a593Smuzhiyun 		},
2002*4882a593Smuzhiyun 	},
2003*4882a593Smuzhiyun };
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
2006*4882a593Smuzhiyun 	.halt_reg = 0x04c8,
2007*4882a593Smuzhiyun 	.clkr = {
2008*4882a593Smuzhiyun 		.enable_reg = 0x04c8,
2009*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2010*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2011*4882a593Smuzhiyun 		{
2012*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
2013*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2014*4882a593Smuzhiyun 				"periph_noc_clk_src",
2015*4882a593Smuzhiyun 			},
2016*4882a593Smuzhiyun 			.num_parents = 1,
2017*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2018*4882a593Smuzhiyun 		},
2019*4882a593Smuzhiyun 	},
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2023*4882a593Smuzhiyun 	.halt_reg = 0x0508,
2024*4882a593Smuzhiyun 	.clkr = {
2025*4882a593Smuzhiyun 		.enable_reg = 0x0508,
2026*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2027*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2028*4882a593Smuzhiyun 		{
2029*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
2030*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2031*4882a593Smuzhiyun 				"periph_noc_clk_src",
2032*4882a593Smuzhiyun 			},
2033*4882a593Smuzhiyun 			.num_parents = 1,
2034*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2035*4882a593Smuzhiyun 		},
2036*4882a593Smuzhiyun 	},
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2040*4882a593Smuzhiyun 	.halt_reg = 0x0504,
2041*4882a593Smuzhiyun 	.clkr = {
2042*4882a593Smuzhiyun 		.enable_reg = 0x0504,
2043*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2044*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2045*4882a593Smuzhiyun 		{
2046*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
2047*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2048*4882a593Smuzhiyun 				"sdcc2_apps_clk_src",
2049*4882a593Smuzhiyun 			},
2050*4882a593Smuzhiyun 			.num_parents = 1,
2051*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2052*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2053*4882a593Smuzhiyun 		},
2054*4882a593Smuzhiyun 	},
2055*4882a593Smuzhiyun };
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun static struct clk_branch gcc_sdcc3_ahb_clk = {
2058*4882a593Smuzhiyun 	.halt_reg = 0x0548,
2059*4882a593Smuzhiyun 	.clkr = {
2060*4882a593Smuzhiyun 		.enable_reg = 0x0548,
2061*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2062*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2063*4882a593Smuzhiyun 		{
2064*4882a593Smuzhiyun 			.name = "gcc_sdcc3_ahb_clk",
2065*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2066*4882a593Smuzhiyun 				"periph_noc_clk_src",
2067*4882a593Smuzhiyun 			},
2068*4882a593Smuzhiyun 			.num_parents = 1,
2069*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2070*4882a593Smuzhiyun 		},
2071*4882a593Smuzhiyun 	},
2072*4882a593Smuzhiyun };
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun static struct clk_branch gcc_sdcc3_apps_clk = {
2075*4882a593Smuzhiyun 	.halt_reg = 0x0544,
2076*4882a593Smuzhiyun 	.clkr = {
2077*4882a593Smuzhiyun 		.enable_reg = 0x0544,
2078*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2079*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2080*4882a593Smuzhiyun 		{
2081*4882a593Smuzhiyun 			.name = "gcc_sdcc3_apps_clk",
2082*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2083*4882a593Smuzhiyun 				"sdcc3_apps_clk_src",
2084*4882a593Smuzhiyun 			},
2085*4882a593Smuzhiyun 			.num_parents = 1,
2086*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2087*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2088*4882a593Smuzhiyun 		},
2089*4882a593Smuzhiyun 	},
2090*4882a593Smuzhiyun };
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_ahb_clk = {
2093*4882a593Smuzhiyun 	.halt_reg = 0x0588,
2094*4882a593Smuzhiyun 	.clkr = {
2095*4882a593Smuzhiyun 		.enable_reg = 0x0588,
2096*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2097*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2098*4882a593Smuzhiyun 		{
2099*4882a593Smuzhiyun 			.name = "gcc_sdcc4_ahb_clk",
2100*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2101*4882a593Smuzhiyun 				"periph_noc_clk_src",
2102*4882a593Smuzhiyun 			},
2103*4882a593Smuzhiyun 			.num_parents = 1,
2104*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2105*4882a593Smuzhiyun 		},
2106*4882a593Smuzhiyun 	},
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_apps_clk = {
2110*4882a593Smuzhiyun 	.halt_reg = 0x0584,
2111*4882a593Smuzhiyun 	.clkr = {
2112*4882a593Smuzhiyun 		.enable_reg = 0x0584,
2113*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2114*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2115*4882a593Smuzhiyun 		{
2116*4882a593Smuzhiyun 			.name = "gcc_sdcc4_apps_clk",
2117*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2118*4882a593Smuzhiyun 				"sdcc4_apps_clk_src",
2119*4882a593Smuzhiyun 			},
2120*4882a593Smuzhiyun 			.num_parents = 1,
2121*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2122*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2123*4882a593Smuzhiyun 		},
2124*4882a593Smuzhiyun 	},
2125*4882a593Smuzhiyun };
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
2128*4882a593Smuzhiyun 	.halt_reg = 0x1d7c,
2129*4882a593Smuzhiyun 	.clkr = {
2130*4882a593Smuzhiyun 		.enable_reg = 0x1d7c,
2131*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2132*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2133*4882a593Smuzhiyun 		{
2134*4882a593Smuzhiyun 			.name = "gcc_sys_noc_ufs_axi_clk",
2135*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2136*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2137*4882a593Smuzhiyun 			},
2138*4882a593Smuzhiyun 			.num_parents = 1,
2139*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2140*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2141*4882a593Smuzhiyun 		},
2142*4882a593Smuzhiyun 	},
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
2146*4882a593Smuzhiyun 	.halt_reg = 0x03fc,
2147*4882a593Smuzhiyun 	.clkr = {
2148*4882a593Smuzhiyun 		.enable_reg = 0x03fc,
2149*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2150*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2151*4882a593Smuzhiyun 		{
2152*4882a593Smuzhiyun 			.name = "gcc_sys_noc_usb3_axi_clk",
2153*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2154*4882a593Smuzhiyun 				"usb30_master_clk_src",
2155*4882a593Smuzhiyun 			},
2156*4882a593Smuzhiyun 			.num_parents = 1,
2157*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2158*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2159*4882a593Smuzhiyun 		},
2160*4882a593Smuzhiyun 	},
2161*4882a593Smuzhiyun };
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ahb_clk = {
2164*4882a593Smuzhiyun 	.halt_reg = 0x0d84,
2165*4882a593Smuzhiyun 	.clkr = {
2166*4882a593Smuzhiyun 		.enable_reg = 0x0d84,
2167*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2168*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2169*4882a593Smuzhiyun 		{
2170*4882a593Smuzhiyun 			.name = "gcc_tsif_ahb_clk",
2171*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2172*4882a593Smuzhiyun 		},
2173*4882a593Smuzhiyun 	},
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ref_clk = {
2177*4882a593Smuzhiyun 	.halt_reg = 0x0d88,
2178*4882a593Smuzhiyun 	.clkr = {
2179*4882a593Smuzhiyun 		.enable_reg = 0x0d88,
2180*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2181*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2182*4882a593Smuzhiyun 		{
2183*4882a593Smuzhiyun 			.name = "gcc_tsif_ref_clk",
2184*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2185*4882a593Smuzhiyun 				"tsif_ref_clk_src",
2186*4882a593Smuzhiyun 			},
2187*4882a593Smuzhiyun 			.num_parents = 1,
2188*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2189*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2190*4882a593Smuzhiyun 		},
2191*4882a593Smuzhiyun 	},
2192*4882a593Smuzhiyun };
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun static struct clk_branch gcc_ufs_ahb_clk = {
2195*4882a593Smuzhiyun 	.halt_reg = 0x1d4c,
2196*4882a593Smuzhiyun 	.clkr = {
2197*4882a593Smuzhiyun 		.enable_reg = 0x1d4c,
2198*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2199*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2200*4882a593Smuzhiyun 		{
2201*4882a593Smuzhiyun 			.name = "gcc_ufs_ahb_clk",
2202*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2203*4882a593Smuzhiyun 		},
2204*4882a593Smuzhiyun 	},
2205*4882a593Smuzhiyun };
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun static struct clk_branch gcc_ufs_axi_clk = {
2208*4882a593Smuzhiyun 	.halt_reg = 0x1d48,
2209*4882a593Smuzhiyun 	.clkr = {
2210*4882a593Smuzhiyun 		.enable_reg = 0x1d48,
2211*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2212*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2213*4882a593Smuzhiyun 		{
2214*4882a593Smuzhiyun 			.name = "gcc_ufs_axi_clk",
2215*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2216*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2217*4882a593Smuzhiyun 			},
2218*4882a593Smuzhiyun 			.num_parents = 1,
2219*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2220*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2221*4882a593Smuzhiyun 		},
2222*4882a593Smuzhiyun 	},
2223*4882a593Smuzhiyun };
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_cfg_clk = {
2226*4882a593Smuzhiyun 	.halt_reg = 0x1d54,
2227*4882a593Smuzhiyun 	.clkr = {
2228*4882a593Smuzhiyun 		.enable_reg = 0x1d54,
2229*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2230*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2231*4882a593Smuzhiyun 		{
2232*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_cfg_clk",
2233*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2234*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2235*4882a593Smuzhiyun 			},
2236*4882a593Smuzhiyun 			.num_parents = 1,
2237*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2238*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2239*4882a593Smuzhiyun 		},
2240*4882a593Smuzhiyun 	},
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
2244*4882a593Smuzhiyun 	.halt_reg = 0x1d60,
2245*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2246*4882a593Smuzhiyun 	.clkr = {
2247*4882a593Smuzhiyun 		.enable_reg = 0x1d60,
2248*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2249*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2250*4882a593Smuzhiyun 		{
2251*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_0_clk",
2252*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2253*4882a593Smuzhiyun 		},
2254*4882a593Smuzhiyun 	},
2255*4882a593Smuzhiyun };
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
2258*4882a593Smuzhiyun 	.halt_reg = 0x1d64,
2259*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2260*4882a593Smuzhiyun 	.clkr = {
2261*4882a593Smuzhiyun 		.enable_reg = 0x1d64,
2262*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2263*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2264*4882a593Smuzhiyun 		{
2265*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_1_clk",
2266*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2267*4882a593Smuzhiyun 		},
2268*4882a593Smuzhiyun 	},
2269*4882a593Smuzhiyun };
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_cfg_clk = {
2272*4882a593Smuzhiyun 	.halt_reg = 0x1d50,
2273*4882a593Smuzhiyun 	.clkr = {
2274*4882a593Smuzhiyun 		.enable_reg = 0x1d50,
2275*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2276*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2277*4882a593Smuzhiyun 		{
2278*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_cfg_clk",
2279*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2280*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2281*4882a593Smuzhiyun 			},
2282*4882a593Smuzhiyun 			.num_parents = 1,
2283*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2284*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2285*4882a593Smuzhiyun 		},
2286*4882a593Smuzhiyun 	},
2287*4882a593Smuzhiyun };
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
2290*4882a593Smuzhiyun 	.halt_reg = 0x1d58,
2291*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2292*4882a593Smuzhiyun 	.clkr = {
2293*4882a593Smuzhiyun 		.enable_reg = 0x1d58,
2294*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2295*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2296*4882a593Smuzhiyun 		{
2297*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_symbol_0_clk",
2298*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2299*4882a593Smuzhiyun 		},
2300*4882a593Smuzhiyun 	},
2301*4882a593Smuzhiyun };
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
2304*4882a593Smuzhiyun 	.halt_reg = 0x1d5c,
2305*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2306*4882a593Smuzhiyun 	.clkr = {
2307*4882a593Smuzhiyun 		.enable_reg = 0x1d5c,
2308*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2309*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2310*4882a593Smuzhiyun 		{
2311*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_symbol_1_clk",
2312*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2313*4882a593Smuzhiyun 		},
2314*4882a593Smuzhiyun 	},
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun static struct clk_branch gcc_usb2_hs_phy_sleep_clk = {
2318*4882a593Smuzhiyun 	.halt_reg = 0x04ac,
2319*4882a593Smuzhiyun 	.clkr = {
2320*4882a593Smuzhiyun 		.enable_reg = 0x04ac,
2321*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2322*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2323*4882a593Smuzhiyun 		{
2324*4882a593Smuzhiyun 			.name = "gcc_usb2_hs_phy_sleep_clk",
2325*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2326*4882a593Smuzhiyun 		},
2327*4882a593Smuzhiyun 	},
2328*4882a593Smuzhiyun };
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun static struct clk_branch gcc_usb30_master_clk = {
2331*4882a593Smuzhiyun 	.halt_reg = 0x03c8,
2332*4882a593Smuzhiyun 	.clkr = {
2333*4882a593Smuzhiyun 		.enable_reg = 0x03c8,
2334*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2335*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2336*4882a593Smuzhiyun 		{
2337*4882a593Smuzhiyun 			.name = "gcc_usb30_master_clk",
2338*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2339*4882a593Smuzhiyun 				"usb30_master_clk_src",
2340*4882a593Smuzhiyun 			},
2341*4882a593Smuzhiyun 			.num_parents = 1,
2342*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2343*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2344*4882a593Smuzhiyun 		},
2345*4882a593Smuzhiyun 	},
2346*4882a593Smuzhiyun };
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun static struct clk_branch gcc_usb30_mock_utmi_clk = {
2349*4882a593Smuzhiyun 	.halt_reg = 0x03d0,
2350*4882a593Smuzhiyun 	.clkr = {
2351*4882a593Smuzhiyun 		.enable_reg = 0x03d0,
2352*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2353*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2354*4882a593Smuzhiyun 		{
2355*4882a593Smuzhiyun 			.name = "gcc_usb30_mock_utmi_clk",
2356*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2357*4882a593Smuzhiyun 				"usb30_mock_utmi_clk_src",
2358*4882a593Smuzhiyun 			},
2359*4882a593Smuzhiyun 			.num_parents = 1,
2360*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2361*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2362*4882a593Smuzhiyun 		},
2363*4882a593Smuzhiyun 	},
2364*4882a593Smuzhiyun };
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sleep_clk = {
2367*4882a593Smuzhiyun 	.halt_reg = 0x03cc,
2368*4882a593Smuzhiyun 	.clkr = {
2369*4882a593Smuzhiyun 		.enable_reg = 0x03cc,
2370*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2371*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2372*4882a593Smuzhiyun 		{
2373*4882a593Smuzhiyun 			.name = "gcc_usb30_sleep_clk",
2374*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2375*4882a593Smuzhiyun 		},
2376*4882a593Smuzhiyun 	},
2377*4882a593Smuzhiyun };
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun static struct clk_branch gcc_usb3_phy_aux_clk = {
2380*4882a593Smuzhiyun 	.halt_reg = 0x1408,
2381*4882a593Smuzhiyun 	.clkr = {
2382*4882a593Smuzhiyun 		.enable_reg = 0x1408,
2383*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2384*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2385*4882a593Smuzhiyun 		{
2386*4882a593Smuzhiyun 			.name = "gcc_usb3_phy_aux_clk",
2387*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2388*4882a593Smuzhiyun 				"usb3_phy_aux_clk_src",
2389*4882a593Smuzhiyun 			},
2390*4882a593Smuzhiyun 			.num_parents = 1,
2391*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2392*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2393*4882a593Smuzhiyun 		},
2394*4882a593Smuzhiyun 	},
2395*4882a593Smuzhiyun };
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_ahb_clk = {
2398*4882a593Smuzhiyun 	.halt_reg = 0x0488,
2399*4882a593Smuzhiyun 	.clkr = {
2400*4882a593Smuzhiyun 		.enable_reg = 0x0488,
2401*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2402*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2403*4882a593Smuzhiyun 		{
2404*4882a593Smuzhiyun 			.name = "gcc_usb_hs_ahb_clk",
2405*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2406*4882a593Smuzhiyun 		},
2407*4882a593Smuzhiyun 	},
2408*4882a593Smuzhiyun };
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_system_clk = {
2411*4882a593Smuzhiyun 	.halt_reg = 0x0484,
2412*4882a593Smuzhiyun 	.clkr = {
2413*4882a593Smuzhiyun 		.enable_reg = 0x0484,
2414*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2415*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2416*4882a593Smuzhiyun 		{
2417*4882a593Smuzhiyun 			.name = "gcc_usb_hs_system_clk",
2418*4882a593Smuzhiyun 			.parent_names = (const char *[]) {
2419*4882a593Smuzhiyun 				"usb_hs_system_clk_src",
2420*4882a593Smuzhiyun 			},
2421*4882a593Smuzhiyun 			.num_parents = 1,
2422*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2423*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2424*4882a593Smuzhiyun 		},
2425*4882a593Smuzhiyun 	},
2426*4882a593Smuzhiyun };
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
2429*4882a593Smuzhiyun 	.halt_reg = 0x1a84,
2430*4882a593Smuzhiyun 	.clkr = {
2431*4882a593Smuzhiyun 		.enable_reg = 0x1a84,
2432*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2433*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data)
2434*4882a593Smuzhiyun 		{
2435*4882a593Smuzhiyun 			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
2436*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2437*4882a593Smuzhiyun 		},
2438*4882a593Smuzhiyun 	},
2439*4882a593Smuzhiyun };
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun static struct gdsc pcie_gdsc = {
2442*4882a593Smuzhiyun 		.gdscr = 0x1e18,
2443*4882a593Smuzhiyun 		.pd = {
2444*4882a593Smuzhiyun 			.name = "pcie",
2445*4882a593Smuzhiyun 		},
2446*4882a593Smuzhiyun 		.pwrsts = PWRSTS_OFF_ON,
2447*4882a593Smuzhiyun };
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun static struct gdsc pcie_0_gdsc = {
2450*4882a593Smuzhiyun 		.gdscr = 0x1ac4,
2451*4882a593Smuzhiyun 		.pd = {
2452*4882a593Smuzhiyun 			.name = "pcie_0",
2453*4882a593Smuzhiyun 		},
2454*4882a593Smuzhiyun 		.pwrsts = PWRSTS_OFF_ON,
2455*4882a593Smuzhiyun };
2456*4882a593Smuzhiyun 
2457*4882a593Smuzhiyun static struct gdsc pcie_1_gdsc = {
2458*4882a593Smuzhiyun 		.gdscr = 0x1b44,
2459*4882a593Smuzhiyun 		.pd = {
2460*4882a593Smuzhiyun 			.name = "pcie_1",
2461*4882a593Smuzhiyun 		},
2462*4882a593Smuzhiyun 		.pwrsts = PWRSTS_OFF_ON,
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun static struct gdsc usb30_gdsc = {
2466*4882a593Smuzhiyun 		.gdscr = 0x3c4,
2467*4882a593Smuzhiyun 		.pd = {
2468*4882a593Smuzhiyun 			.name = "usb30",
2469*4882a593Smuzhiyun 		},
2470*4882a593Smuzhiyun 		.pwrsts = PWRSTS_OFF_ON,
2471*4882a593Smuzhiyun };
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun static struct gdsc ufs_gdsc = {
2474*4882a593Smuzhiyun 		.gdscr = 0x1d44,
2475*4882a593Smuzhiyun 		.pd = {
2476*4882a593Smuzhiyun 			.name = "ufs",
2477*4882a593Smuzhiyun 		},
2478*4882a593Smuzhiyun 		.pwrsts = PWRSTS_OFF_ON,
2479*4882a593Smuzhiyun };
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun static struct clk_regmap *gcc_msm8994_clocks[] = {
2482*4882a593Smuzhiyun 	[GPLL0_EARLY] = &gpll0_early.clkr,
2483*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
2484*4882a593Smuzhiyun 	[GPLL4_EARLY] = &gpll4_early.clkr,
2485*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
2486*4882a593Smuzhiyun 	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
2487*4882a593Smuzhiyun 	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
2488*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
2489*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
2490*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
2491*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
2492*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
2493*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
2494*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
2495*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
2496*4882a593Smuzhiyun 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
2497*4882a593Smuzhiyun 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
2498*4882a593Smuzhiyun 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
2499*4882a593Smuzhiyun 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
2500*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
2501*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
2502*4882a593Smuzhiyun 	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
2503*4882a593Smuzhiyun 	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
2504*4882a593Smuzhiyun 	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
2505*4882a593Smuzhiyun 	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
2506*4882a593Smuzhiyun 	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
2507*4882a593Smuzhiyun 	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
2508*4882a593Smuzhiyun 	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
2509*4882a593Smuzhiyun 	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
2510*4882a593Smuzhiyun 	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
2511*4882a593Smuzhiyun 	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
2512*4882a593Smuzhiyun 	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
2513*4882a593Smuzhiyun 	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
2514*4882a593Smuzhiyun 	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
2515*4882a593Smuzhiyun 	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
2516*4882a593Smuzhiyun 	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
2517*4882a593Smuzhiyun 	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
2518*4882a593Smuzhiyun 	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
2519*4882a593Smuzhiyun 	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
2520*4882a593Smuzhiyun 	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
2521*4882a593Smuzhiyun 	[BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
2522*4882a593Smuzhiyun 	[BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
2523*4882a593Smuzhiyun 	[BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
2524*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
2525*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
2526*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
2527*4882a593Smuzhiyun 	[PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
2528*4882a593Smuzhiyun 	[PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
2529*4882a593Smuzhiyun 	[PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
2530*4882a593Smuzhiyun 	[PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
2531*4882a593Smuzhiyun 	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
2532*4882a593Smuzhiyun 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
2533*4882a593Smuzhiyun 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
2534*4882a593Smuzhiyun 	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
2535*4882a593Smuzhiyun 	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
2536*4882a593Smuzhiyun 	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
2537*4882a593Smuzhiyun 	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
2538*4882a593Smuzhiyun 	[USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
2539*4882a593Smuzhiyun 	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
2540*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
2541*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
2542*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
2543*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
2544*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
2545*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
2546*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
2547*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
2548*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
2549*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
2550*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
2551*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
2552*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
2553*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
2554*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
2555*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
2556*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
2557*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
2558*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
2559*4882a593Smuzhiyun 	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
2560*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
2561*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
2562*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
2563*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
2564*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
2565*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
2566*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
2567*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
2568*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
2569*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
2570*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
2571*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
2572*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
2573*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
2574*4882a593Smuzhiyun 	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
2575*4882a593Smuzhiyun 	[GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
2576*4882a593Smuzhiyun 	[GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
2577*4882a593Smuzhiyun 	[GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
2578*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
2579*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
2580*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
2581*4882a593Smuzhiyun 	[GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
2582*4882a593Smuzhiyun 	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
2583*4882a593Smuzhiyun 	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
2584*4882a593Smuzhiyun 	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
2585*4882a593Smuzhiyun 	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
2586*4882a593Smuzhiyun 	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
2587*4882a593Smuzhiyun 	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
2588*4882a593Smuzhiyun 	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
2589*4882a593Smuzhiyun 	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
2590*4882a593Smuzhiyun 	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
2591*4882a593Smuzhiyun 	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
2592*4882a593Smuzhiyun 	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
2593*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
2594*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
2595*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
2596*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
2597*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
2598*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
2599*4882a593Smuzhiyun 	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
2600*4882a593Smuzhiyun 	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
2601*4882a593Smuzhiyun 	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
2602*4882a593Smuzhiyun 	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
2603*4882a593Smuzhiyun 	[GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
2604*4882a593Smuzhiyun 	[GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
2605*4882a593Smuzhiyun 	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
2606*4882a593Smuzhiyun 	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
2607*4882a593Smuzhiyun 	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
2608*4882a593Smuzhiyun 	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
2609*4882a593Smuzhiyun 	[GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
2610*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
2611*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
2612*4882a593Smuzhiyun 	[GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
2613*4882a593Smuzhiyun 	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
2614*4882a593Smuzhiyun 	[GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
2615*4882a593Smuzhiyun 	[GCC_USB2_HS_PHY_SLEEP_CLK] = &gcc_usb2_hs_phy_sleep_clk.clkr,
2616*4882a593Smuzhiyun 	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
2617*4882a593Smuzhiyun 	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
2618*4882a593Smuzhiyun 	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
2619*4882a593Smuzhiyun 	[GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
2620*4882a593Smuzhiyun 	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
2621*4882a593Smuzhiyun 	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
2622*4882a593Smuzhiyun 	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
2623*4882a593Smuzhiyun };
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun static struct gdsc *gcc_msm8994_gdscs[] = {
2626*4882a593Smuzhiyun 	[PCIE_GDSC] = &pcie_gdsc,
2627*4882a593Smuzhiyun 	[PCIE_0_GDSC] = &pcie_0_gdsc,
2628*4882a593Smuzhiyun 	[PCIE_1_GDSC] = &pcie_1_gdsc,
2629*4882a593Smuzhiyun 	[USB30_GDSC] = &usb30_gdsc,
2630*4882a593Smuzhiyun 	[UFS_GDSC] = &ufs_gdsc,
2631*4882a593Smuzhiyun };
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun static const struct qcom_reset_map gcc_msm8994_resets[] = {
2634*4882a593Smuzhiyun 	[USB3_PHY_RESET] = { 0x1400 },
2635*4882a593Smuzhiyun 	[USB3PHY_PHY_RESET] = { 0x1404 },
2636*4882a593Smuzhiyun 	[PCIE_PHY_0_RESET] = { 0x1b18 },
2637*4882a593Smuzhiyun 	[PCIE_PHY_1_RESET] = { 0x1b98 },
2638*4882a593Smuzhiyun 	[QUSB2_PHY_RESET] = { 0x04b8 },
2639*4882a593Smuzhiyun };
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun static const struct regmap_config gcc_msm8994_regmap_config = {
2642*4882a593Smuzhiyun 	.reg_bits	= 32,
2643*4882a593Smuzhiyun 	.reg_stride	= 4,
2644*4882a593Smuzhiyun 	.val_bits	= 32,
2645*4882a593Smuzhiyun 	.max_register	= 0x2000,
2646*4882a593Smuzhiyun 	.fast_io	= true,
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_msm8994_desc = {
2650*4882a593Smuzhiyun 	.config = &gcc_msm8994_regmap_config,
2651*4882a593Smuzhiyun 	.clks = gcc_msm8994_clocks,
2652*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
2653*4882a593Smuzhiyun 	.resets = gcc_msm8994_resets,
2654*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_msm8994_resets),
2655*4882a593Smuzhiyun 	.gdscs = gcc_msm8994_gdscs,
2656*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_msm8994_gdscs),
2657*4882a593Smuzhiyun };
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun static const struct of_device_id gcc_msm8994_match_table[] = {
2660*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-msm8994" },
2661*4882a593Smuzhiyun 	{}
2662*4882a593Smuzhiyun };
2663*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
2664*4882a593Smuzhiyun 
gcc_msm8994_probe(struct platform_device * pdev)2665*4882a593Smuzhiyun static int gcc_msm8994_probe(struct platform_device *pdev)
2666*4882a593Smuzhiyun {
2667*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
2668*4882a593Smuzhiyun 	struct clk *clk;
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 	clk = devm_clk_register(dev, &xo.hw);
2671*4882a593Smuzhiyun 	if (IS_ERR(clk))
2672*4882a593Smuzhiyun 		return PTR_ERR(clk);
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 	return qcom_cc_probe(pdev, &gcc_msm8994_desc);
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun static struct platform_driver gcc_msm8994_driver = {
2678*4882a593Smuzhiyun 	.probe		= gcc_msm8994_probe,
2679*4882a593Smuzhiyun 	.driver		= {
2680*4882a593Smuzhiyun 		.name	= "gcc-msm8994",
2681*4882a593Smuzhiyun 		.of_match_table = gcc_msm8994_match_table,
2682*4882a593Smuzhiyun 	},
2683*4882a593Smuzhiyun };
2684*4882a593Smuzhiyun 
gcc_msm8994_init(void)2685*4882a593Smuzhiyun static int __init gcc_msm8994_init(void)
2686*4882a593Smuzhiyun {
2687*4882a593Smuzhiyun 	return platform_driver_register(&gcc_msm8994_driver);
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun core_initcall(gcc_msm8994_init);
2690*4882a593Smuzhiyun 
gcc_msm8994_exit(void)2691*4882a593Smuzhiyun static void __exit gcc_msm8994_exit(void)
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_msm8994_driver);
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun module_exit(gcc_msm8994_exit);
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
2698*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2699*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-msm8994");
2700