xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-msm8974.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-msm8974.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-msm8974.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun #include "gdsc.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	P_XO,
30*4882a593Smuzhiyun 	P_GPLL0,
31*4882a593Smuzhiyun 	P_GPLL1,
32*4882a593Smuzhiyun 	P_GPLL4,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_map[] = {
36*4882a593Smuzhiyun 	{ P_XO, 0 },
37*4882a593Smuzhiyun 	{ P_GPLL0, 1 }
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const char * const gcc_xo_gpll0[] = {
41*4882a593Smuzhiyun 	"xo",
42*4882a593Smuzhiyun 	"gpll0_vote",
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
46*4882a593Smuzhiyun 	{ P_XO, 0 },
47*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
48*4882a593Smuzhiyun 	{ P_GPLL4, 5 }
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll4[] = {
52*4882a593Smuzhiyun 	"xo",
53*4882a593Smuzhiyun 	"gpll0_vote",
54*4882a593Smuzhiyun 	"gpll4_vote",
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static struct clk_pll gpll0 = {
58*4882a593Smuzhiyun 	.l_reg = 0x0004,
59*4882a593Smuzhiyun 	.m_reg = 0x0008,
60*4882a593Smuzhiyun 	.n_reg = 0x000c,
61*4882a593Smuzhiyun 	.config_reg = 0x0014,
62*4882a593Smuzhiyun 	.mode_reg = 0x0000,
63*4882a593Smuzhiyun 	.status_reg = 0x001c,
64*4882a593Smuzhiyun 	.status_bit = 17,
65*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
66*4882a593Smuzhiyun 		.name = "gpll0",
67*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
68*4882a593Smuzhiyun 		.num_parents = 1,
69*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
70*4882a593Smuzhiyun 	},
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static struct clk_regmap gpll0_vote = {
74*4882a593Smuzhiyun 	.enable_reg = 0x1480,
75*4882a593Smuzhiyun 	.enable_mask = BIT(0),
76*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
77*4882a593Smuzhiyun 		.name = "gpll0_vote",
78*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0" },
79*4882a593Smuzhiyun 		.num_parents = 1,
80*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
81*4882a593Smuzhiyun 	},
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static struct clk_rcg2 config_noc_clk_src = {
85*4882a593Smuzhiyun 	.cmd_rcgr = 0x0150,
86*4882a593Smuzhiyun 	.hid_width = 5,
87*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
88*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
89*4882a593Smuzhiyun 		.name = "config_noc_clk_src",
90*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
91*4882a593Smuzhiyun 		.num_parents = 2,
92*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
93*4882a593Smuzhiyun 	},
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static struct clk_rcg2 periph_noc_clk_src = {
97*4882a593Smuzhiyun 	.cmd_rcgr = 0x0190,
98*4882a593Smuzhiyun 	.hid_width = 5,
99*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
100*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
101*4882a593Smuzhiyun 		.name = "periph_noc_clk_src",
102*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
103*4882a593Smuzhiyun 		.num_parents = 2,
104*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
105*4882a593Smuzhiyun 	},
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static struct clk_rcg2 system_noc_clk_src = {
109*4882a593Smuzhiyun 	.cmd_rcgr = 0x0120,
110*4882a593Smuzhiyun 	.hid_width = 5,
111*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
112*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
113*4882a593Smuzhiyun 		.name = "system_noc_clk_src",
114*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
115*4882a593Smuzhiyun 		.num_parents = 2,
116*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
117*4882a593Smuzhiyun 	},
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct clk_pll gpll1 = {
121*4882a593Smuzhiyun 	.l_reg = 0x0044,
122*4882a593Smuzhiyun 	.m_reg = 0x0048,
123*4882a593Smuzhiyun 	.n_reg = 0x004c,
124*4882a593Smuzhiyun 	.config_reg = 0x0054,
125*4882a593Smuzhiyun 	.mode_reg = 0x0040,
126*4882a593Smuzhiyun 	.status_reg = 0x005c,
127*4882a593Smuzhiyun 	.status_bit = 17,
128*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
129*4882a593Smuzhiyun 		.name = "gpll1",
130*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
131*4882a593Smuzhiyun 		.num_parents = 1,
132*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
133*4882a593Smuzhiyun 	},
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static struct clk_regmap gpll1_vote = {
137*4882a593Smuzhiyun 	.enable_reg = 0x1480,
138*4882a593Smuzhiyun 	.enable_mask = BIT(1),
139*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
140*4882a593Smuzhiyun 		.name = "gpll1_vote",
141*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1" },
142*4882a593Smuzhiyun 		.num_parents = 1,
143*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
144*4882a593Smuzhiyun 	},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static struct clk_pll gpll4 = {
148*4882a593Smuzhiyun 	.l_reg = 0x1dc4,
149*4882a593Smuzhiyun 	.m_reg = 0x1dc8,
150*4882a593Smuzhiyun 	.n_reg = 0x1dcc,
151*4882a593Smuzhiyun 	.config_reg = 0x1dd4,
152*4882a593Smuzhiyun 	.mode_reg = 0x1dc0,
153*4882a593Smuzhiyun 	.status_reg = 0x1ddc,
154*4882a593Smuzhiyun 	.status_bit = 17,
155*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
156*4882a593Smuzhiyun 		.name = "gpll4",
157*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
158*4882a593Smuzhiyun 		.num_parents = 1,
159*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
160*4882a593Smuzhiyun 	},
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct clk_regmap gpll4_vote = {
164*4882a593Smuzhiyun 	.enable_reg = 0x1480,
165*4882a593Smuzhiyun 	.enable_mask = BIT(4),
166*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
167*4882a593Smuzhiyun 		.name = "gpll4_vote",
168*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll4" },
169*4882a593Smuzhiyun 		.num_parents = 1,
170*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
171*4882a593Smuzhiyun 	},
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
175*4882a593Smuzhiyun 	F(125000000, P_GPLL0, 1, 5, 24),
176*4882a593Smuzhiyun 	{ }
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static struct clk_rcg2 usb30_master_clk_src = {
180*4882a593Smuzhiyun 	.cmd_rcgr = 0x03d4,
181*4882a593Smuzhiyun 	.mnd_width = 8,
182*4882a593Smuzhiyun 	.hid_width = 5,
183*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
184*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_master_clk,
185*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
186*4882a593Smuzhiyun 		.name = "usb30_master_clk_src",
187*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
188*4882a593Smuzhiyun 		.num_parents = 2,
189*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
190*4882a593Smuzhiyun 	},
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
194*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
195*4882a593Smuzhiyun 	F(37500000, P_GPLL0, 16, 0, 0),
196*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
197*4882a593Smuzhiyun 	{ }
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
201*4882a593Smuzhiyun 	.cmd_rcgr = 0x0660,
202*4882a593Smuzhiyun 	.hid_width = 5,
203*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
204*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
205*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
206*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
207*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
208*4882a593Smuzhiyun 		.num_parents = 2,
209*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
210*4882a593Smuzhiyun 	},
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
214*4882a593Smuzhiyun 	F(960000, P_XO, 10, 1, 2),
215*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
216*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
217*4882a593Smuzhiyun 	F(15000000, P_GPLL0, 10, 1, 4),
218*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
219*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
220*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
221*4882a593Smuzhiyun 	{ }
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
225*4882a593Smuzhiyun 	.cmd_rcgr = 0x064c,
226*4882a593Smuzhiyun 	.mnd_width = 8,
227*4882a593Smuzhiyun 	.hid_width = 5,
228*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
229*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
230*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
231*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
232*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
233*4882a593Smuzhiyun 		.num_parents = 2,
234*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
235*4882a593Smuzhiyun 	},
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
239*4882a593Smuzhiyun 	.cmd_rcgr = 0x06e0,
240*4882a593Smuzhiyun 	.hid_width = 5,
241*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
242*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
243*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
244*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
245*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
246*4882a593Smuzhiyun 		.num_parents = 2,
247*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
252*4882a593Smuzhiyun 	.cmd_rcgr = 0x06cc,
253*4882a593Smuzhiyun 	.mnd_width = 8,
254*4882a593Smuzhiyun 	.hid_width = 5,
255*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
256*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
257*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
258*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
259*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
260*4882a593Smuzhiyun 		.num_parents = 2,
261*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
262*4882a593Smuzhiyun 	},
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
266*4882a593Smuzhiyun 	.cmd_rcgr = 0x0760,
267*4882a593Smuzhiyun 	.hid_width = 5,
268*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
269*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
270*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
271*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
272*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
273*4882a593Smuzhiyun 		.num_parents = 2,
274*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
275*4882a593Smuzhiyun 	},
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
279*4882a593Smuzhiyun 	.cmd_rcgr = 0x074c,
280*4882a593Smuzhiyun 	.mnd_width = 8,
281*4882a593Smuzhiyun 	.hid_width = 5,
282*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
283*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
284*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
285*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
286*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
287*4882a593Smuzhiyun 		.num_parents = 2,
288*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
289*4882a593Smuzhiyun 	},
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
293*4882a593Smuzhiyun 	.cmd_rcgr = 0x07e0,
294*4882a593Smuzhiyun 	.hid_width = 5,
295*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
296*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
297*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
298*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
299*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
300*4882a593Smuzhiyun 		.num_parents = 2,
301*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
302*4882a593Smuzhiyun 	},
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
306*4882a593Smuzhiyun 	.cmd_rcgr = 0x07cc,
307*4882a593Smuzhiyun 	.mnd_width = 8,
308*4882a593Smuzhiyun 	.hid_width = 5,
309*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
310*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
311*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
312*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
313*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
314*4882a593Smuzhiyun 		.num_parents = 2,
315*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
316*4882a593Smuzhiyun 	},
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
320*4882a593Smuzhiyun 	.cmd_rcgr = 0x0860,
321*4882a593Smuzhiyun 	.hid_width = 5,
322*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
323*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
324*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
325*4882a593Smuzhiyun 		.name = "blsp1_qup5_i2c_apps_clk_src",
326*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
327*4882a593Smuzhiyun 		.num_parents = 2,
328*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
333*4882a593Smuzhiyun 	.cmd_rcgr = 0x084c,
334*4882a593Smuzhiyun 	.mnd_width = 8,
335*4882a593Smuzhiyun 	.hid_width = 5,
336*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
337*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
338*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
339*4882a593Smuzhiyun 		.name = "blsp1_qup5_spi_apps_clk_src",
340*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
341*4882a593Smuzhiyun 		.num_parents = 2,
342*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
347*4882a593Smuzhiyun 	.cmd_rcgr = 0x08e0,
348*4882a593Smuzhiyun 	.hid_width = 5,
349*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
350*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
351*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
352*4882a593Smuzhiyun 		.name = "blsp1_qup6_i2c_apps_clk_src",
353*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
354*4882a593Smuzhiyun 		.num_parents = 2,
355*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
356*4882a593Smuzhiyun 	},
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
360*4882a593Smuzhiyun 	.cmd_rcgr = 0x08cc,
361*4882a593Smuzhiyun 	.mnd_width = 8,
362*4882a593Smuzhiyun 	.hid_width = 5,
363*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
364*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
365*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
366*4882a593Smuzhiyun 		.name = "blsp1_qup6_spi_apps_clk_src",
367*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
368*4882a593Smuzhiyun 		.num_parents = 2,
369*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
370*4882a593Smuzhiyun 	},
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
374*4882a593Smuzhiyun 	F(3686400, P_GPLL0, 1, 96, 15625),
375*4882a593Smuzhiyun 	F(7372800, P_GPLL0, 1, 192, 15625),
376*4882a593Smuzhiyun 	F(14745600, P_GPLL0, 1, 384, 15625),
377*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 5, 2, 15),
378*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
379*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 5, 1, 5),
380*4882a593Smuzhiyun 	F(32000000, P_GPLL0, 1, 4, 75),
381*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 15, 0, 0),
382*4882a593Smuzhiyun 	F(46400000, P_GPLL0, 1, 29, 375),
383*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 12.5, 0, 0),
384*4882a593Smuzhiyun 	F(51200000, P_GPLL0, 1, 32, 375),
385*4882a593Smuzhiyun 	F(56000000, P_GPLL0, 1, 7, 75),
386*4882a593Smuzhiyun 	F(58982400, P_GPLL0, 1, 1536, 15625),
387*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
388*4882a593Smuzhiyun 	F(63160000, P_GPLL0, 9.5, 0, 0),
389*4882a593Smuzhiyun 	{ }
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
393*4882a593Smuzhiyun 	.cmd_rcgr = 0x068c,
394*4882a593Smuzhiyun 	.mnd_width = 16,
395*4882a593Smuzhiyun 	.hid_width = 5,
396*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
397*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
398*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
399*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
400*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
401*4882a593Smuzhiyun 		.num_parents = 2,
402*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
403*4882a593Smuzhiyun 	},
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
407*4882a593Smuzhiyun 	.cmd_rcgr = 0x070c,
408*4882a593Smuzhiyun 	.mnd_width = 16,
409*4882a593Smuzhiyun 	.hid_width = 5,
410*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
411*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
412*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
413*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
414*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
415*4882a593Smuzhiyun 		.num_parents = 2,
416*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
417*4882a593Smuzhiyun 	},
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
421*4882a593Smuzhiyun 	.cmd_rcgr = 0x078c,
422*4882a593Smuzhiyun 	.mnd_width = 16,
423*4882a593Smuzhiyun 	.hid_width = 5,
424*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
425*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
426*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
427*4882a593Smuzhiyun 		.name = "blsp1_uart3_apps_clk_src",
428*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
429*4882a593Smuzhiyun 		.num_parents = 2,
430*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
431*4882a593Smuzhiyun 	},
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
435*4882a593Smuzhiyun 	.cmd_rcgr = 0x080c,
436*4882a593Smuzhiyun 	.mnd_width = 16,
437*4882a593Smuzhiyun 	.hid_width = 5,
438*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
439*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
440*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
441*4882a593Smuzhiyun 		.name = "blsp1_uart4_apps_clk_src",
442*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
443*4882a593Smuzhiyun 		.num_parents = 2,
444*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
445*4882a593Smuzhiyun 	},
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
449*4882a593Smuzhiyun 	.cmd_rcgr = 0x088c,
450*4882a593Smuzhiyun 	.mnd_width = 16,
451*4882a593Smuzhiyun 	.hid_width = 5,
452*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
453*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
454*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
455*4882a593Smuzhiyun 		.name = "blsp1_uart5_apps_clk_src",
456*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
457*4882a593Smuzhiyun 		.num_parents = 2,
458*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
459*4882a593Smuzhiyun 	},
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
463*4882a593Smuzhiyun 	.cmd_rcgr = 0x090c,
464*4882a593Smuzhiyun 	.mnd_width = 16,
465*4882a593Smuzhiyun 	.hid_width = 5,
466*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
467*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
468*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
469*4882a593Smuzhiyun 		.name = "blsp1_uart6_apps_clk_src",
470*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
471*4882a593Smuzhiyun 		.num_parents = 2,
472*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
473*4882a593Smuzhiyun 	},
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
477*4882a593Smuzhiyun 	.cmd_rcgr = 0x09a0,
478*4882a593Smuzhiyun 	.hid_width = 5,
479*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
480*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
481*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
482*4882a593Smuzhiyun 		.name = "blsp2_qup1_i2c_apps_clk_src",
483*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
484*4882a593Smuzhiyun 		.num_parents = 2,
485*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
486*4882a593Smuzhiyun 	},
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
490*4882a593Smuzhiyun 	.cmd_rcgr = 0x098c,
491*4882a593Smuzhiyun 	.mnd_width = 8,
492*4882a593Smuzhiyun 	.hid_width = 5,
493*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
494*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
495*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
496*4882a593Smuzhiyun 		.name = "blsp2_qup1_spi_apps_clk_src",
497*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
498*4882a593Smuzhiyun 		.num_parents = 2,
499*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
500*4882a593Smuzhiyun 	},
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
504*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a20,
505*4882a593Smuzhiyun 	.hid_width = 5,
506*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
507*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
508*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
509*4882a593Smuzhiyun 		.name = "blsp2_qup2_i2c_apps_clk_src",
510*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
511*4882a593Smuzhiyun 		.num_parents = 2,
512*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
513*4882a593Smuzhiyun 	},
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
517*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a0c,
518*4882a593Smuzhiyun 	.mnd_width = 8,
519*4882a593Smuzhiyun 	.hid_width = 5,
520*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
521*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
522*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
523*4882a593Smuzhiyun 		.name = "blsp2_qup2_spi_apps_clk_src",
524*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
525*4882a593Smuzhiyun 		.num_parents = 2,
526*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
527*4882a593Smuzhiyun 	},
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
531*4882a593Smuzhiyun 	.cmd_rcgr = 0x0aa0,
532*4882a593Smuzhiyun 	.hid_width = 5,
533*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
534*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
535*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
536*4882a593Smuzhiyun 		.name = "blsp2_qup3_i2c_apps_clk_src",
537*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
538*4882a593Smuzhiyun 		.num_parents = 2,
539*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
540*4882a593Smuzhiyun 	},
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
544*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a8c,
545*4882a593Smuzhiyun 	.mnd_width = 8,
546*4882a593Smuzhiyun 	.hid_width = 5,
547*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
548*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
549*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
550*4882a593Smuzhiyun 		.name = "blsp2_qup3_spi_apps_clk_src",
551*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
552*4882a593Smuzhiyun 		.num_parents = 2,
553*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
554*4882a593Smuzhiyun 	},
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
558*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b20,
559*4882a593Smuzhiyun 	.hid_width = 5,
560*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
561*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
562*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
563*4882a593Smuzhiyun 		.name = "blsp2_qup4_i2c_apps_clk_src",
564*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
565*4882a593Smuzhiyun 		.num_parents = 2,
566*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
567*4882a593Smuzhiyun 	},
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
571*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b0c,
572*4882a593Smuzhiyun 	.mnd_width = 8,
573*4882a593Smuzhiyun 	.hid_width = 5,
574*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
575*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
576*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
577*4882a593Smuzhiyun 		.name = "blsp2_qup4_spi_apps_clk_src",
578*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
579*4882a593Smuzhiyun 		.num_parents = 2,
580*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
581*4882a593Smuzhiyun 	},
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
585*4882a593Smuzhiyun 	.cmd_rcgr = 0x0ba0,
586*4882a593Smuzhiyun 	.hid_width = 5,
587*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
588*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
589*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
590*4882a593Smuzhiyun 		.name = "blsp2_qup5_i2c_apps_clk_src",
591*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
592*4882a593Smuzhiyun 		.num_parents = 2,
593*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
594*4882a593Smuzhiyun 	},
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
598*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b8c,
599*4882a593Smuzhiyun 	.mnd_width = 8,
600*4882a593Smuzhiyun 	.hid_width = 5,
601*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
602*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
603*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
604*4882a593Smuzhiyun 		.name = "blsp2_qup5_spi_apps_clk_src",
605*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
606*4882a593Smuzhiyun 		.num_parents = 2,
607*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
608*4882a593Smuzhiyun 	},
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
612*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c20,
613*4882a593Smuzhiyun 	.hid_width = 5,
614*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
615*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
616*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
617*4882a593Smuzhiyun 		.name = "blsp2_qup6_i2c_apps_clk_src",
618*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
619*4882a593Smuzhiyun 		.num_parents = 2,
620*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
621*4882a593Smuzhiyun 	},
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
625*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c0c,
626*4882a593Smuzhiyun 	.mnd_width = 8,
627*4882a593Smuzhiyun 	.hid_width = 5,
628*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
629*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
630*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
631*4882a593Smuzhiyun 		.name = "blsp2_qup6_spi_apps_clk_src",
632*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
633*4882a593Smuzhiyun 		.num_parents = 2,
634*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
635*4882a593Smuzhiyun 	},
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
639*4882a593Smuzhiyun 	.cmd_rcgr = 0x09cc,
640*4882a593Smuzhiyun 	.mnd_width = 16,
641*4882a593Smuzhiyun 	.hid_width = 5,
642*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
643*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
644*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
645*4882a593Smuzhiyun 		.name = "blsp2_uart1_apps_clk_src",
646*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
647*4882a593Smuzhiyun 		.num_parents = 2,
648*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
649*4882a593Smuzhiyun 	},
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
653*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a4c,
654*4882a593Smuzhiyun 	.mnd_width = 16,
655*4882a593Smuzhiyun 	.hid_width = 5,
656*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
657*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
658*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
659*4882a593Smuzhiyun 		.name = "blsp2_uart2_apps_clk_src",
660*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
661*4882a593Smuzhiyun 		.num_parents = 2,
662*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
663*4882a593Smuzhiyun 	},
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
667*4882a593Smuzhiyun 	.cmd_rcgr = 0x0acc,
668*4882a593Smuzhiyun 	.mnd_width = 16,
669*4882a593Smuzhiyun 	.hid_width = 5,
670*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
671*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
672*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
673*4882a593Smuzhiyun 		.name = "blsp2_uart3_apps_clk_src",
674*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
675*4882a593Smuzhiyun 		.num_parents = 2,
676*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
677*4882a593Smuzhiyun 	},
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
681*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b4c,
682*4882a593Smuzhiyun 	.mnd_width = 16,
683*4882a593Smuzhiyun 	.hid_width = 5,
684*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
685*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
686*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
687*4882a593Smuzhiyun 		.name = "blsp2_uart4_apps_clk_src",
688*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
689*4882a593Smuzhiyun 		.num_parents = 2,
690*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
691*4882a593Smuzhiyun 	},
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
695*4882a593Smuzhiyun 	.cmd_rcgr = 0x0bcc,
696*4882a593Smuzhiyun 	.mnd_width = 16,
697*4882a593Smuzhiyun 	.hid_width = 5,
698*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
699*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
700*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
701*4882a593Smuzhiyun 		.name = "blsp2_uart5_apps_clk_src",
702*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
703*4882a593Smuzhiyun 		.num_parents = 2,
704*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
705*4882a593Smuzhiyun 	},
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
709*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c4c,
710*4882a593Smuzhiyun 	.mnd_width = 16,
711*4882a593Smuzhiyun 	.hid_width = 5,
712*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
713*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
714*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
715*4882a593Smuzhiyun 		.name = "blsp2_uart6_apps_clk_src",
716*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
717*4882a593Smuzhiyun 		.num_parents = 2,
718*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
719*4882a593Smuzhiyun 	},
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
723*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
724*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
725*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
726*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
727*4882a593Smuzhiyun 	{ }
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun static struct clk_rcg2 ce1_clk_src = {
731*4882a593Smuzhiyun 	.cmd_rcgr = 0x1050,
732*4882a593Smuzhiyun 	.hid_width = 5,
733*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
734*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ce1_clk,
735*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
736*4882a593Smuzhiyun 		.name = "ce1_clk_src",
737*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
738*4882a593Smuzhiyun 		.num_parents = 2,
739*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
740*4882a593Smuzhiyun 	},
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
744*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
745*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
746*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
747*4882a593Smuzhiyun 	F(150000000, P_GPLL0, 4, 0, 0),
748*4882a593Smuzhiyun 	{ }
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun static struct clk_rcg2 ce2_clk_src = {
752*4882a593Smuzhiyun 	.cmd_rcgr = 0x1090,
753*4882a593Smuzhiyun 	.hid_width = 5,
754*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
755*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ce2_clk,
756*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
757*4882a593Smuzhiyun 		.name = "ce2_clk_src",
758*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
759*4882a593Smuzhiyun 		.num_parents = 2,
760*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
761*4882a593Smuzhiyun 	},
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp_clk[] = {
765*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
766*4882a593Smuzhiyun 	F(6000000, P_GPLL0, 10, 1, 10),
767*4882a593Smuzhiyun 	F(6750000, P_GPLL0, 1, 1, 89),
768*4882a593Smuzhiyun 	F(8000000, P_GPLL0, 15, 1, 5),
769*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
770*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 1, 2, 75),
771*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
772*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 5, 1, 5),
773*4882a593Smuzhiyun 	{ }
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
778*4882a593Smuzhiyun 	.cmd_rcgr = 0x1904,
779*4882a593Smuzhiyun 	.mnd_width = 8,
780*4882a593Smuzhiyun 	.hid_width = 5,
781*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
782*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp_clk,
783*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
784*4882a593Smuzhiyun 		.name = "gp1_clk_src",
785*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
786*4882a593Smuzhiyun 		.num_parents = 2,
787*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
788*4882a593Smuzhiyun 	},
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
792*4882a593Smuzhiyun 	.cmd_rcgr = 0x1944,
793*4882a593Smuzhiyun 	.mnd_width = 8,
794*4882a593Smuzhiyun 	.hid_width = 5,
795*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
796*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp_clk,
797*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
798*4882a593Smuzhiyun 		.name = "gp2_clk_src",
799*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
800*4882a593Smuzhiyun 		.num_parents = 2,
801*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
802*4882a593Smuzhiyun 	},
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
806*4882a593Smuzhiyun 	.cmd_rcgr = 0x1984,
807*4882a593Smuzhiyun 	.mnd_width = 8,
808*4882a593Smuzhiyun 	.hid_width = 5,
809*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
810*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp_clk,
811*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
812*4882a593Smuzhiyun 		.name = "gp3_clk_src",
813*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
814*4882a593Smuzhiyun 		.num_parents = 2,
815*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
816*4882a593Smuzhiyun 	},
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
820*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
821*4882a593Smuzhiyun 	{ }
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
825*4882a593Smuzhiyun 	.cmd_rcgr = 0x0cd0,
826*4882a593Smuzhiyun 	.hid_width = 5,
827*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
828*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pdm2_clk,
829*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
830*4882a593Smuzhiyun 		.name = "pdm2_clk_src",
831*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
832*4882a593Smuzhiyun 		.num_parents = 2,
833*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
834*4882a593Smuzhiyun 	},
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
838*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
839*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
840*4882a593Smuzhiyun 	F(20000000, P_GPLL0, 15, 1, 2),
841*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
842*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
843*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
844*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
845*4882a593Smuzhiyun 	{ }
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_pro[] = {
849*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
850*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
851*4882a593Smuzhiyun 	F(20000000, P_GPLL0, 15, 1, 2),
852*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
853*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
854*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
855*4882a593Smuzhiyun 	F(192000000, P_GPLL4, 4, 0, 0),
856*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
857*4882a593Smuzhiyun 	F(384000000, P_GPLL4, 2, 0, 0),
858*4882a593Smuzhiyun 	{ }
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun static struct clk_init_data sdcc1_apps_clk_src_init = {
862*4882a593Smuzhiyun 	.name = "sdcc1_apps_clk_src",
863*4882a593Smuzhiyun 	.parent_names = gcc_xo_gpll0,
864*4882a593Smuzhiyun 	.num_parents = 2,
865*4882a593Smuzhiyun 	.ops = &clk_rcg2_floor_ops,
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
869*4882a593Smuzhiyun 	.cmd_rcgr = 0x04d0,
870*4882a593Smuzhiyun 	.mnd_width = 8,
871*4882a593Smuzhiyun 	.hid_width = 5,
872*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
873*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
874*4882a593Smuzhiyun 	.clkr.hw.init = &sdcc1_apps_clk_src_init,
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
878*4882a593Smuzhiyun 	.cmd_rcgr = 0x0510,
879*4882a593Smuzhiyun 	.mnd_width = 8,
880*4882a593Smuzhiyun 	.hid_width = 5,
881*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
882*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
883*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
884*4882a593Smuzhiyun 		.name = "sdcc2_apps_clk_src",
885*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
886*4882a593Smuzhiyun 		.num_parents = 2,
887*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
888*4882a593Smuzhiyun 	},
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun static struct clk_rcg2 sdcc3_apps_clk_src = {
892*4882a593Smuzhiyun 	.cmd_rcgr = 0x0550,
893*4882a593Smuzhiyun 	.mnd_width = 8,
894*4882a593Smuzhiyun 	.hid_width = 5,
895*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
896*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
897*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
898*4882a593Smuzhiyun 		.name = "sdcc3_apps_clk_src",
899*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
900*4882a593Smuzhiyun 		.num_parents = 2,
901*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
902*4882a593Smuzhiyun 	},
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun static struct clk_rcg2 sdcc4_apps_clk_src = {
906*4882a593Smuzhiyun 	.cmd_rcgr = 0x0590,
907*4882a593Smuzhiyun 	.mnd_width = 8,
908*4882a593Smuzhiyun 	.hid_width = 5,
909*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
910*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
911*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
912*4882a593Smuzhiyun 		.name = "sdcc4_apps_clk_src",
913*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
914*4882a593Smuzhiyun 		.num_parents = 2,
915*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
916*4882a593Smuzhiyun 	},
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
920*4882a593Smuzhiyun 	F(105000, P_XO, 2, 1, 91),
921*4882a593Smuzhiyun 	{ }
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun static struct clk_rcg2 tsif_ref_clk_src = {
925*4882a593Smuzhiyun 	.cmd_rcgr = 0x0d90,
926*4882a593Smuzhiyun 	.mnd_width = 8,
927*4882a593Smuzhiyun 	.hid_width = 5,
928*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
929*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_tsif_ref_clk,
930*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
931*4882a593Smuzhiyun 		.name = "tsif_ref_clk_src",
932*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
933*4882a593Smuzhiyun 		.num_parents = 2,
934*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
935*4882a593Smuzhiyun 	},
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
939*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
940*4882a593Smuzhiyun 	{ }
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun static struct clk_rcg2 usb30_mock_utmi_clk_src = {
944*4882a593Smuzhiyun 	.cmd_rcgr = 0x03e8,
945*4882a593Smuzhiyun 	.hid_width = 5,
946*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
947*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
948*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
949*4882a593Smuzhiyun 		.name = "usb30_mock_utmi_clk_src",
950*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
951*4882a593Smuzhiyun 		.num_parents = 2,
952*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
953*4882a593Smuzhiyun 	},
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
957*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
958*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
959*4882a593Smuzhiyun 	{ }
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun static struct clk_rcg2 usb_hs_system_clk_src = {
963*4882a593Smuzhiyun 	.cmd_rcgr = 0x0490,
964*4882a593Smuzhiyun 	.hid_width = 5,
965*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
966*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
967*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
968*4882a593Smuzhiyun 		.name = "usb_hs_system_clk_src",
969*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
970*4882a593Smuzhiyun 		.num_parents = 2,
971*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
972*4882a593Smuzhiyun 	},
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
976*4882a593Smuzhiyun 	F(480000000, P_GPLL1, 1, 0, 0),
977*4882a593Smuzhiyun 	{ }
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun static const struct parent_map usb_hsic_clk_src_map[] = {
981*4882a593Smuzhiyun 	{ P_XO, 0 },
982*4882a593Smuzhiyun 	{ P_GPLL1, 4 }
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_clk_src = {
986*4882a593Smuzhiyun 	.cmd_rcgr = 0x0440,
987*4882a593Smuzhiyun 	.hid_width = 5,
988*4882a593Smuzhiyun 	.parent_map = usb_hsic_clk_src_map,
989*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_clk,
990*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
991*4882a593Smuzhiyun 		.name = "usb_hsic_clk_src",
992*4882a593Smuzhiyun 		.parent_names = (const char *[]){
993*4882a593Smuzhiyun 			"xo",
994*4882a593Smuzhiyun 			"gpll1_vote",
995*4882a593Smuzhiyun 		},
996*4882a593Smuzhiyun 		.num_parents = 2,
997*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
998*4882a593Smuzhiyun 	},
999*4882a593Smuzhiyun };
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1002*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
1003*4882a593Smuzhiyun 	{ }
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
1007*4882a593Smuzhiyun 	.cmd_rcgr = 0x0458,
1008*4882a593Smuzhiyun 	.hid_width = 5,
1009*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1010*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1011*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1012*4882a593Smuzhiyun 		.name = "usb_hsic_io_cal_clk_src",
1013*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1014*4882a593Smuzhiyun 		.num_parents = 1,
1015*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1016*4882a593Smuzhiyun 	},
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1020*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
1021*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
1022*4882a593Smuzhiyun 	{ }
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_system_clk_src = {
1026*4882a593Smuzhiyun 	.cmd_rcgr = 0x041c,
1027*4882a593Smuzhiyun 	.hid_width = 5,
1028*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1029*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1030*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1031*4882a593Smuzhiyun 		.name = "usb_hsic_system_clk_src",
1032*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1033*4882a593Smuzhiyun 		.num_parents = 2,
1034*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1035*4882a593Smuzhiyun 	},
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun static struct clk_regmap gcc_mmss_gpll0_clk_src = {
1039*4882a593Smuzhiyun 	.enable_reg = 0x1484,
1040*4882a593Smuzhiyun 	.enable_mask = BIT(26),
1041*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1042*4882a593Smuzhiyun 		.name = "mmss_gpll0_vote",
1043*4882a593Smuzhiyun 		.parent_names = (const char *[]){
1044*4882a593Smuzhiyun 			"gpll0_vote",
1045*4882a593Smuzhiyun 		},
1046*4882a593Smuzhiyun 		.num_parents = 1,
1047*4882a593Smuzhiyun 		.ops = &clk_branch_simple_ops,
1048*4882a593Smuzhiyun 	},
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun static struct clk_branch gcc_bam_dma_ahb_clk = {
1052*4882a593Smuzhiyun 	.halt_reg = 0x0d44,
1053*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1054*4882a593Smuzhiyun 	.clkr = {
1055*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1056*4882a593Smuzhiyun 		.enable_mask = BIT(12),
1057*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1058*4882a593Smuzhiyun 			.name = "gcc_bam_dma_ahb_clk",
1059*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1060*4882a593Smuzhiyun 				"periph_noc_clk_src",
1061*4882a593Smuzhiyun 			},
1062*4882a593Smuzhiyun 			.num_parents = 1,
1063*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1064*4882a593Smuzhiyun 		},
1065*4882a593Smuzhiyun 	},
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1069*4882a593Smuzhiyun 	.halt_reg = 0x05c4,
1070*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1071*4882a593Smuzhiyun 	.clkr = {
1072*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1073*4882a593Smuzhiyun 		.enable_mask = BIT(17),
1074*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1075*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
1076*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1077*4882a593Smuzhiyun 				"periph_noc_clk_src",
1078*4882a593Smuzhiyun 			},
1079*4882a593Smuzhiyun 			.num_parents = 1,
1080*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1081*4882a593Smuzhiyun 		},
1082*4882a593Smuzhiyun 	},
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1086*4882a593Smuzhiyun 	.halt_reg = 0x0648,
1087*4882a593Smuzhiyun 	.clkr = {
1088*4882a593Smuzhiyun 		.enable_reg = 0x0648,
1089*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1090*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1091*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1092*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1093*4882a593Smuzhiyun 				"blsp1_qup1_i2c_apps_clk_src",
1094*4882a593Smuzhiyun 			},
1095*4882a593Smuzhiyun 			.num_parents = 1,
1096*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1097*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1098*4882a593Smuzhiyun 		},
1099*4882a593Smuzhiyun 	},
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1103*4882a593Smuzhiyun 	.halt_reg = 0x0644,
1104*4882a593Smuzhiyun 	.clkr = {
1105*4882a593Smuzhiyun 		.enable_reg = 0x0644,
1106*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1107*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1108*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1109*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1110*4882a593Smuzhiyun 				"blsp1_qup1_spi_apps_clk_src",
1111*4882a593Smuzhiyun 			},
1112*4882a593Smuzhiyun 			.num_parents = 1,
1113*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1114*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1115*4882a593Smuzhiyun 		},
1116*4882a593Smuzhiyun 	},
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1120*4882a593Smuzhiyun 	.halt_reg = 0x06c8,
1121*4882a593Smuzhiyun 	.clkr = {
1122*4882a593Smuzhiyun 		.enable_reg = 0x06c8,
1123*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1124*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1125*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
1126*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1127*4882a593Smuzhiyun 				"blsp1_qup2_i2c_apps_clk_src",
1128*4882a593Smuzhiyun 			},
1129*4882a593Smuzhiyun 			.num_parents = 1,
1130*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1131*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1132*4882a593Smuzhiyun 		},
1133*4882a593Smuzhiyun 	},
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1137*4882a593Smuzhiyun 	.halt_reg = 0x06c4,
1138*4882a593Smuzhiyun 	.clkr = {
1139*4882a593Smuzhiyun 		.enable_reg = 0x06c4,
1140*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1141*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1142*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
1143*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1144*4882a593Smuzhiyun 				"blsp1_qup2_spi_apps_clk_src",
1145*4882a593Smuzhiyun 			},
1146*4882a593Smuzhiyun 			.num_parents = 1,
1147*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1148*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1149*4882a593Smuzhiyun 		},
1150*4882a593Smuzhiyun 	},
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1154*4882a593Smuzhiyun 	.halt_reg = 0x0748,
1155*4882a593Smuzhiyun 	.clkr = {
1156*4882a593Smuzhiyun 		.enable_reg = 0x0748,
1157*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1158*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1159*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
1160*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1161*4882a593Smuzhiyun 				"blsp1_qup3_i2c_apps_clk_src",
1162*4882a593Smuzhiyun 			},
1163*4882a593Smuzhiyun 			.num_parents = 1,
1164*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1165*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1166*4882a593Smuzhiyun 		},
1167*4882a593Smuzhiyun 	},
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1171*4882a593Smuzhiyun 	.halt_reg = 0x0744,
1172*4882a593Smuzhiyun 	.clkr = {
1173*4882a593Smuzhiyun 		.enable_reg = 0x0744,
1174*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1175*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1176*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
1177*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1178*4882a593Smuzhiyun 				"blsp1_qup3_spi_apps_clk_src",
1179*4882a593Smuzhiyun 			},
1180*4882a593Smuzhiyun 			.num_parents = 1,
1181*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1182*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1183*4882a593Smuzhiyun 		},
1184*4882a593Smuzhiyun 	},
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1188*4882a593Smuzhiyun 	.halt_reg = 0x07c8,
1189*4882a593Smuzhiyun 	.clkr = {
1190*4882a593Smuzhiyun 		.enable_reg = 0x07c8,
1191*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1192*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1193*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
1194*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1195*4882a593Smuzhiyun 				"blsp1_qup4_i2c_apps_clk_src",
1196*4882a593Smuzhiyun 			},
1197*4882a593Smuzhiyun 			.num_parents = 1,
1198*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1199*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1200*4882a593Smuzhiyun 		},
1201*4882a593Smuzhiyun 	},
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1205*4882a593Smuzhiyun 	.halt_reg = 0x07c4,
1206*4882a593Smuzhiyun 	.clkr = {
1207*4882a593Smuzhiyun 		.enable_reg = 0x07c4,
1208*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1209*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1210*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
1211*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1212*4882a593Smuzhiyun 				"blsp1_qup4_spi_apps_clk_src",
1213*4882a593Smuzhiyun 			},
1214*4882a593Smuzhiyun 			.num_parents = 1,
1215*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1216*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1217*4882a593Smuzhiyun 		},
1218*4882a593Smuzhiyun 	},
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
1222*4882a593Smuzhiyun 	.halt_reg = 0x0848,
1223*4882a593Smuzhiyun 	.clkr = {
1224*4882a593Smuzhiyun 		.enable_reg = 0x0848,
1225*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1226*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1227*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
1228*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1229*4882a593Smuzhiyun 				"blsp1_qup5_i2c_apps_clk_src",
1230*4882a593Smuzhiyun 			},
1231*4882a593Smuzhiyun 			.num_parents = 1,
1232*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1233*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1234*4882a593Smuzhiyun 		},
1235*4882a593Smuzhiyun 	},
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
1239*4882a593Smuzhiyun 	.halt_reg = 0x0844,
1240*4882a593Smuzhiyun 	.clkr = {
1241*4882a593Smuzhiyun 		.enable_reg = 0x0844,
1242*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1243*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1244*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_spi_apps_clk",
1245*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1246*4882a593Smuzhiyun 				"blsp1_qup5_spi_apps_clk_src",
1247*4882a593Smuzhiyun 			},
1248*4882a593Smuzhiyun 			.num_parents = 1,
1249*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1250*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1251*4882a593Smuzhiyun 		},
1252*4882a593Smuzhiyun 	},
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
1256*4882a593Smuzhiyun 	.halt_reg = 0x08c8,
1257*4882a593Smuzhiyun 	.clkr = {
1258*4882a593Smuzhiyun 		.enable_reg = 0x08c8,
1259*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1260*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1261*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_i2c_apps_clk",
1262*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1263*4882a593Smuzhiyun 				"blsp1_qup6_i2c_apps_clk_src",
1264*4882a593Smuzhiyun 			},
1265*4882a593Smuzhiyun 			.num_parents = 1,
1266*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1267*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1268*4882a593Smuzhiyun 		},
1269*4882a593Smuzhiyun 	},
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
1273*4882a593Smuzhiyun 	.halt_reg = 0x08c4,
1274*4882a593Smuzhiyun 	.clkr = {
1275*4882a593Smuzhiyun 		.enable_reg = 0x08c4,
1276*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1277*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1278*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_spi_apps_clk",
1279*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1280*4882a593Smuzhiyun 				"blsp1_qup6_spi_apps_clk_src",
1281*4882a593Smuzhiyun 			},
1282*4882a593Smuzhiyun 			.num_parents = 1,
1283*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1284*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1285*4882a593Smuzhiyun 		},
1286*4882a593Smuzhiyun 	},
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
1290*4882a593Smuzhiyun 	.halt_reg = 0x0684,
1291*4882a593Smuzhiyun 	.clkr = {
1292*4882a593Smuzhiyun 		.enable_reg = 0x0684,
1293*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1294*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1295*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
1296*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1297*4882a593Smuzhiyun 				"blsp1_uart1_apps_clk_src",
1298*4882a593Smuzhiyun 			},
1299*4882a593Smuzhiyun 			.num_parents = 1,
1300*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1301*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1302*4882a593Smuzhiyun 		},
1303*4882a593Smuzhiyun 	},
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
1307*4882a593Smuzhiyun 	.halt_reg = 0x0704,
1308*4882a593Smuzhiyun 	.clkr = {
1309*4882a593Smuzhiyun 		.enable_reg = 0x0704,
1310*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1311*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1312*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
1313*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1314*4882a593Smuzhiyun 				"blsp1_uart2_apps_clk_src",
1315*4882a593Smuzhiyun 			},
1316*4882a593Smuzhiyun 			.num_parents = 1,
1317*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1318*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1319*4882a593Smuzhiyun 		},
1320*4882a593Smuzhiyun 	},
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart3_apps_clk = {
1324*4882a593Smuzhiyun 	.halt_reg = 0x0784,
1325*4882a593Smuzhiyun 	.clkr = {
1326*4882a593Smuzhiyun 		.enable_reg = 0x0784,
1327*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1328*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1329*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart3_apps_clk",
1330*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1331*4882a593Smuzhiyun 				"blsp1_uart3_apps_clk_src",
1332*4882a593Smuzhiyun 			},
1333*4882a593Smuzhiyun 			.num_parents = 1,
1334*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1335*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1336*4882a593Smuzhiyun 		},
1337*4882a593Smuzhiyun 	},
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart4_apps_clk = {
1341*4882a593Smuzhiyun 	.halt_reg = 0x0804,
1342*4882a593Smuzhiyun 	.clkr = {
1343*4882a593Smuzhiyun 		.enable_reg = 0x0804,
1344*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1345*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1346*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart4_apps_clk",
1347*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1348*4882a593Smuzhiyun 				"blsp1_uart4_apps_clk_src",
1349*4882a593Smuzhiyun 			},
1350*4882a593Smuzhiyun 			.num_parents = 1,
1351*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1352*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1353*4882a593Smuzhiyun 		},
1354*4882a593Smuzhiyun 	},
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart5_apps_clk = {
1358*4882a593Smuzhiyun 	.halt_reg = 0x0884,
1359*4882a593Smuzhiyun 	.clkr = {
1360*4882a593Smuzhiyun 		.enable_reg = 0x0884,
1361*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1362*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1363*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart5_apps_clk",
1364*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1365*4882a593Smuzhiyun 				"blsp1_uart5_apps_clk_src",
1366*4882a593Smuzhiyun 			},
1367*4882a593Smuzhiyun 			.num_parents = 1,
1368*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1369*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1370*4882a593Smuzhiyun 		},
1371*4882a593Smuzhiyun 	},
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart6_apps_clk = {
1375*4882a593Smuzhiyun 	.halt_reg = 0x0904,
1376*4882a593Smuzhiyun 	.clkr = {
1377*4882a593Smuzhiyun 		.enable_reg = 0x0904,
1378*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1379*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1380*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart6_apps_clk",
1381*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1382*4882a593Smuzhiyun 				"blsp1_uart6_apps_clk_src",
1383*4882a593Smuzhiyun 			},
1384*4882a593Smuzhiyun 			.num_parents = 1,
1385*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1386*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1387*4882a593Smuzhiyun 		},
1388*4882a593Smuzhiyun 	},
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_ahb_clk = {
1392*4882a593Smuzhiyun 	.halt_reg = 0x0944,
1393*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1394*4882a593Smuzhiyun 	.clkr = {
1395*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1396*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1397*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1398*4882a593Smuzhiyun 			.name = "gcc_blsp2_ahb_clk",
1399*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1400*4882a593Smuzhiyun 				"periph_noc_clk_src",
1401*4882a593Smuzhiyun 			},
1402*4882a593Smuzhiyun 			.num_parents = 1,
1403*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1404*4882a593Smuzhiyun 		},
1405*4882a593Smuzhiyun 	},
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
1409*4882a593Smuzhiyun 	.halt_reg = 0x0988,
1410*4882a593Smuzhiyun 	.clkr = {
1411*4882a593Smuzhiyun 		.enable_reg = 0x0988,
1412*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1413*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1414*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_i2c_apps_clk",
1415*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1416*4882a593Smuzhiyun 				"blsp2_qup1_i2c_apps_clk_src",
1417*4882a593Smuzhiyun 			},
1418*4882a593Smuzhiyun 			.num_parents = 1,
1419*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1420*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1421*4882a593Smuzhiyun 		},
1422*4882a593Smuzhiyun 	},
1423*4882a593Smuzhiyun };
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
1426*4882a593Smuzhiyun 	.halt_reg = 0x0984,
1427*4882a593Smuzhiyun 	.clkr = {
1428*4882a593Smuzhiyun 		.enable_reg = 0x0984,
1429*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1430*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1431*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_spi_apps_clk",
1432*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1433*4882a593Smuzhiyun 				"blsp2_qup1_spi_apps_clk_src",
1434*4882a593Smuzhiyun 			},
1435*4882a593Smuzhiyun 			.num_parents = 1,
1436*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1437*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1438*4882a593Smuzhiyun 		},
1439*4882a593Smuzhiyun 	},
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
1443*4882a593Smuzhiyun 	.halt_reg = 0x0a08,
1444*4882a593Smuzhiyun 	.clkr = {
1445*4882a593Smuzhiyun 		.enable_reg = 0x0a08,
1446*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1447*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1448*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_i2c_apps_clk",
1449*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1450*4882a593Smuzhiyun 				"blsp2_qup2_i2c_apps_clk_src",
1451*4882a593Smuzhiyun 			},
1452*4882a593Smuzhiyun 			.num_parents = 1,
1453*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1454*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1455*4882a593Smuzhiyun 		},
1456*4882a593Smuzhiyun 	},
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
1460*4882a593Smuzhiyun 	.halt_reg = 0x0a04,
1461*4882a593Smuzhiyun 	.clkr = {
1462*4882a593Smuzhiyun 		.enable_reg = 0x0a04,
1463*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1464*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1465*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_spi_apps_clk",
1466*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1467*4882a593Smuzhiyun 				"blsp2_qup2_spi_apps_clk_src",
1468*4882a593Smuzhiyun 			},
1469*4882a593Smuzhiyun 			.num_parents = 1,
1470*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1471*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1472*4882a593Smuzhiyun 		},
1473*4882a593Smuzhiyun 	},
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
1477*4882a593Smuzhiyun 	.halt_reg = 0x0a88,
1478*4882a593Smuzhiyun 	.clkr = {
1479*4882a593Smuzhiyun 		.enable_reg = 0x0a88,
1480*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1481*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1482*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_i2c_apps_clk",
1483*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1484*4882a593Smuzhiyun 				"blsp2_qup3_i2c_apps_clk_src",
1485*4882a593Smuzhiyun 			},
1486*4882a593Smuzhiyun 			.num_parents = 1,
1487*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1488*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1489*4882a593Smuzhiyun 		},
1490*4882a593Smuzhiyun 	},
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
1494*4882a593Smuzhiyun 	.halt_reg = 0x0a84,
1495*4882a593Smuzhiyun 	.clkr = {
1496*4882a593Smuzhiyun 		.enable_reg = 0x0a84,
1497*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1498*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1499*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_spi_apps_clk",
1500*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1501*4882a593Smuzhiyun 				"blsp2_qup3_spi_apps_clk_src",
1502*4882a593Smuzhiyun 			},
1503*4882a593Smuzhiyun 			.num_parents = 1,
1504*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1505*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1506*4882a593Smuzhiyun 		},
1507*4882a593Smuzhiyun 	},
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
1511*4882a593Smuzhiyun 	.halt_reg = 0x0b08,
1512*4882a593Smuzhiyun 	.clkr = {
1513*4882a593Smuzhiyun 		.enable_reg = 0x0b08,
1514*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1515*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1516*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_i2c_apps_clk",
1517*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1518*4882a593Smuzhiyun 				"blsp2_qup4_i2c_apps_clk_src",
1519*4882a593Smuzhiyun 			},
1520*4882a593Smuzhiyun 			.num_parents = 1,
1521*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1522*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1523*4882a593Smuzhiyun 		},
1524*4882a593Smuzhiyun 	},
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
1528*4882a593Smuzhiyun 	.halt_reg = 0x0b04,
1529*4882a593Smuzhiyun 	.clkr = {
1530*4882a593Smuzhiyun 		.enable_reg = 0x0b04,
1531*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1532*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1533*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_spi_apps_clk",
1534*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1535*4882a593Smuzhiyun 				"blsp2_qup4_spi_apps_clk_src",
1536*4882a593Smuzhiyun 			},
1537*4882a593Smuzhiyun 			.num_parents = 1,
1538*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1539*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1540*4882a593Smuzhiyun 		},
1541*4882a593Smuzhiyun 	},
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
1545*4882a593Smuzhiyun 	.halt_reg = 0x0b88,
1546*4882a593Smuzhiyun 	.clkr = {
1547*4882a593Smuzhiyun 		.enable_reg = 0x0b88,
1548*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1549*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1550*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_i2c_apps_clk",
1551*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1552*4882a593Smuzhiyun 				"blsp2_qup5_i2c_apps_clk_src",
1553*4882a593Smuzhiyun 			},
1554*4882a593Smuzhiyun 			.num_parents = 1,
1555*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1556*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1557*4882a593Smuzhiyun 		},
1558*4882a593Smuzhiyun 	},
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
1562*4882a593Smuzhiyun 	.halt_reg = 0x0b84,
1563*4882a593Smuzhiyun 	.clkr = {
1564*4882a593Smuzhiyun 		.enable_reg = 0x0b84,
1565*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1566*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1567*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_spi_apps_clk",
1568*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1569*4882a593Smuzhiyun 				"blsp2_qup5_spi_apps_clk_src",
1570*4882a593Smuzhiyun 			},
1571*4882a593Smuzhiyun 			.num_parents = 1,
1572*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1573*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1574*4882a593Smuzhiyun 		},
1575*4882a593Smuzhiyun 	},
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
1579*4882a593Smuzhiyun 	.halt_reg = 0x0c08,
1580*4882a593Smuzhiyun 	.clkr = {
1581*4882a593Smuzhiyun 		.enable_reg = 0x0c08,
1582*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1583*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1584*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_i2c_apps_clk",
1585*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1586*4882a593Smuzhiyun 				"blsp2_qup6_i2c_apps_clk_src",
1587*4882a593Smuzhiyun 			},
1588*4882a593Smuzhiyun 			.num_parents = 1,
1589*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1590*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1591*4882a593Smuzhiyun 		},
1592*4882a593Smuzhiyun 	},
1593*4882a593Smuzhiyun };
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
1596*4882a593Smuzhiyun 	.halt_reg = 0x0c04,
1597*4882a593Smuzhiyun 	.clkr = {
1598*4882a593Smuzhiyun 		.enable_reg = 0x0c04,
1599*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1600*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1601*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_spi_apps_clk",
1602*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1603*4882a593Smuzhiyun 				"blsp2_qup6_spi_apps_clk_src",
1604*4882a593Smuzhiyun 			},
1605*4882a593Smuzhiyun 			.num_parents = 1,
1606*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1607*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1608*4882a593Smuzhiyun 		},
1609*4882a593Smuzhiyun 	},
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart1_apps_clk = {
1613*4882a593Smuzhiyun 	.halt_reg = 0x09c4,
1614*4882a593Smuzhiyun 	.clkr = {
1615*4882a593Smuzhiyun 		.enable_reg = 0x09c4,
1616*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1617*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1618*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart1_apps_clk",
1619*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1620*4882a593Smuzhiyun 				"blsp2_uart1_apps_clk_src",
1621*4882a593Smuzhiyun 			},
1622*4882a593Smuzhiyun 			.num_parents = 1,
1623*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1624*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1625*4882a593Smuzhiyun 		},
1626*4882a593Smuzhiyun 	},
1627*4882a593Smuzhiyun };
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart2_apps_clk = {
1630*4882a593Smuzhiyun 	.halt_reg = 0x0a44,
1631*4882a593Smuzhiyun 	.clkr = {
1632*4882a593Smuzhiyun 		.enable_reg = 0x0a44,
1633*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1634*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1635*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart2_apps_clk",
1636*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1637*4882a593Smuzhiyun 				"blsp2_uart2_apps_clk_src",
1638*4882a593Smuzhiyun 			},
1639*4882a593Smuzhiyun 			.num_parents = 1,
1640*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1641*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1642*4882a593Smuzhiyun 		},
1643*4882a593Smuzhiyun 	},
1644*4882a593Smuzhiyun };
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart3_apps_clk = {
1647*4882a593Smuzhiyun 	.halt_reg = 0x0ac4,
1648*4882a593Smuzhiyun 	.clkr = {
1649*4882a593Smuzhiyun 		.enable_reg = 0x0ac4,
1650*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1651*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1652*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart3_apps_clk",
1653*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1654*4882a593Smuzhiyun 				"blsp2_uart3_apps_clk_src",
1655*4882a593Smuzhiyun 			},
1656*4882a593Smuzhiyun 			.num_parents = 1,
1657*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1658*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1659*4882a593Smuzhiyun 		},
1660*4882a593Smuzhiyun 	},
1661*4882a593Smuzhiyun };
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart4_apps_clk = {
1664*4882a593Smuzhiyun 	.halt_reg = 0x0b44,
1665*4882a593Smuzhiyun 	.clkr = {
1666*4882a593Smuzhiyun 		.enable_reg = 0x0b44,
1667*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1668*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1669*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart4_apps_clk",
1670*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1671*4882a593Smuzhiyun 				"blsp2_uart4_apps_clk_src",
1672*4882a593Smuzhiyun 			},
1673*4882a593Smuzhiyun 			.num_parents = 1,
1674*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1675*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1676*4882a593Smuzhiyun 		},
1677*4882a593Smuzhiyun 	},
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart5_apps_clk = {
1681*4882a593Smuzhiyun 	.halt_reg = 0x0bc4,
1682*4882a593Smuzhiyun 	.clkr = {
1683*4882a593Smuzhiyun 		.enable_reg = 0x0bc4,
1684*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1685*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1686*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart5_apps_clk",
1687*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1688*4882a593Smuzhiyun 				"blsp2_uart5_apps_clk_src",
1689*4882a593Smuzhiyun 			},
1690*4882a593Smuzhiyun 			.num_parents = 1,
1691*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1692*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1693*4882a593Smuzhiyun 		},
1694*4882a593Smuzhiyun 	},
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart6_apps_clk = {
1698*4882a593Smuzhiyun 	.halt_reg = 0x0c44,
1699*4882a593Smuzhiyun 	.clkr = {
1700*4882a593Smuzhiyun 		.enable_reg = 0x0c44,
1701*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1702*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1703*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart6_apps_clk",
1704*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1705*4882a593Smuzhiyun 				"blsp2_uart6_apps_clk_src",
1706*4882a593Smuzhiyun 			},
1707*4882a593Smuzhiyun 			.num_parents = 1,
1708*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1709*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1710*4882a593Smuzhiyun 		},
1711*4882a593Smuzhiyun 	},
1712*4882a593Smuzhiyun };
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1715*4882a593Smuzhiyun 	.halt_reg = 0x0e04,
1716*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1717*4882a593Smuzhiyun 	.clkr = {
1718*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1719*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1720*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1721*4882a593Smuzhiyun 			.name = "gcc_boot_rom_ahb_clk",
1722*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1723*4882a593Smuzhiyun 				"config_noc_clk_src",
1724*4882a593Smuzhiyun 			},
1725*4882a593Smuzhiyun 			.num_parents = 1,
1726*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1727*4882a593Smuzhiyun 		},
1728*4882a593Smuzhiyun 	},
1729*4882a593Smuzhiyun };
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun static struct clk_branch gcc_ce1_ahb_clk = {
1732*4882a593Smuzhiyun 	.halt_reg = 0x104c,
1733*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1734*4882a593Smuzhiyun 	.clkr = {
1735*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1736*4882a593Smuzhiyun 		.enable_mask = BIT(3),
1737*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1738*4882a593Smuzhiyun 			.name = "gcc_ce1_ahb_clk",
1739*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1740*4882a593Smuzhiyun 				"config_noc_clk_src",
1741*4882a593Smuzhiyun 			},
1742*4882a593Smuzhiyun 			.num_parents = 1,
1743*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1744*4882a593Smuzhiyun 		},
1745*4882a593Smuzhiyun 	},
1746*4882a593Smuzhiyun };
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun static struct clk_branch gcc_ce1_axi_clk = {
1749*4882a593Smuzhiyun 	.halt_reg = 0x1048,
1750*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1751*4882a593Smuzhiyun 	.clkr = {
1752*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1753*4882a593Smuzhiyun 		.enable_mask = BIT(4),
1754*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1755*4882a593Smuzhiyun 			.name = "gcc_ce1_axi_clk",
1756*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1757*4882a593Smuzhiyun 				"system_noc_clk_src",
1758*4882a593Smuzhiyun 			},
1759*4882a593Smuzhiyun 			.num_parents = 1,
1760*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1761*4882a593Smuzhiyun 		},
1762*4882a593Smuzhiyun 	},
1763*4882a593Smuzhiyun };
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun static struct clk_branch gcc_ce1_clk = {
1766*4882a593Smuzhiyun 	.halt_reg = 0x1050,
1767*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1768*4882a593Smuzhiyun 	.clkr = {
1769*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1770*4882a593Smuzhiyun 		.enable_mask = BIT(5),
1771*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1772*4882a593Smuzhiyun 			.name = "gcc_ce1_clk",
1773*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1774*4882a593Smuzhiyun 				"ce1_clk_src",
1775*4882a593Smuzhiyun 			},
1776*4882a593Smuzhiyun 			.num_parents = 1,
1777*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1778*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1779*4882a593Smuzhiyun 		},
1780*4882a593Smuzhiyun 	},
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun static struct clk_branch gcc_ce2_ahb_clk = {
1784*4882a593Smuzhiyun 	.halt_reg = 0x108c,
1785*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1786*4882a593Smuzhiyun 	.clkr = {
1787*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1788*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1789*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1790*4882a593Smuzhiyun 			.name = "gcc_ce2_ahb_clk",
1791*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1792*4882a593Smuzhiyun 				"config_noc_clk_src",
1793*4882a593Smuzhiyun 			},
1794*4882a593Smuzhiyun 			.num_parents = 1,
1795*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1796*4882a593Smuzhiyun 		},
1797*4882a593Smuzhiyun 	},
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun static struct clk_branch gcc_ce2_axi_clk = {
1801*4882a593Smuzhiyun 	.halt_reg = 0x1088,
1802*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1803*4882a593Smuzhiyun 	.clkr = {
1804*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1805*4882a593Smuzhiyun 		.enable_mask = BIT(1),
1806*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1807*4882a593Smuzhiyun 			.name = "gcc_ce2_axi_clk",
1808*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1809*4882a593Smuzhiyun 				"system_noc_clk_src",
1810*4882a593Smuzhiyun 			},
1811*4882a593Smuzhiyun 			.num_parents = 1,
1812*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1813*4882a593Smuzhiyun 		},
1814*4882a593Smuzhiyun 	},
1815*4882a593Smuzhiyun };
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun static struct clk_branch gcc_ce2_clk = {
1818*4882a593Smuzhiyun 	.halt_reg = 0x1090,
1819*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1820*4882a593Smuzhiyun 	.clkr = {
1821*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1822*4882a593Smuzhiyun 		.enable_mask = BIT(2),
1823*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1824*4882a593Smuzhiyun 			.name = "gcc_ce2_clk",
1825*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1826*4882a593Smuzhiyun 				"ce2_clk_src",
1827*4882a593Smuzhiyun 			},
1828*4882a593Smuzhiyun 			.num_parents = 1,
1829*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1830*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1831*4882a593Smuzhiyun 		},
1832*4882a593Smuzhiyun 	},
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
1836*4882a593Smuzhiyun 	.halt_reg = 0x1900,
1837*4882a593Smuzhiyun 	.clkr = {
1838*4882a593Smuzhiyun 		.enable_reg = 0x1900,
1839*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1840*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1841*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
1842*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1843*4882a593Smuzhiyun 				"gp1_clk_src",
1844*4882a593Smuzhiyun 			},
1845*4882a593Smuzhiyun 			.num_parents = 1,
1846*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1847*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1848*4882a593Smuzhiyun 		},
1849*4882a593Smuzhiyun 	},
1850*4882a593Smuzhiyun };
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
1853*4882a593Smuzhiyun 	.halt_reg = 0x1940,
1854*4882a593Smuzhiyun 	.clkr = {
1855*4882a593Smuzhiyun 		.enable_reg = 0x1940,
1856*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1857*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1858*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
1859*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1860*4882a593Smuzhiyun 				"gp2_clk_src",
1861*4882a593Smuzhiyun 			},
1862*4882a593Smuzhiyun 			.num_parents = 1,
1863*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1864*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1865*4882a593Smuzhiyun 		},
1866*4882a593Smuzhiyun 	},
1867*4882a593Smuzhiyun };
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
1870*4882a593Smuzhiyun 	.halt_reg = 0x1980,
1871*4882a593Smuzhiyun 	.clkr = {
1872*4882a593Smuzhiyun 		.enable_reg = 0x1980,
1873*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1874*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1875*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
1876*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1877*4882a593Smuzhiyun 				"gp3_clk_src",
1878*4882a593Smuzhiyun 			},
1879*4882a593Smuzhiyun 			.num_parents = 1,
1880*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1881*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1882*4882a593Smuzhiyun 		},
1883*4882a593Smuzhiyun 	},
1884*4882a593Smuzhiyun };
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6_axi_clk = {
1887*4882a593Smuzhiyun 	.halt_reg = 0x11c0,
1888*4882a593Smuzhiyun 	.clkr = {
1889*4882a593Smuzhiyun 		.enable_reg = 0x11c0,
1890*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1891*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1892*4882a593Smuzhiyun 			.name = "gcc_lpass_q6_axi_clk",
1893*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1894*4882a593Smuzhiyun 				"system_noc_clk_src",
1895*4882a593Smuzhiyun 			},
1896*4882a593Smuzhiyun 			.num_parents = 1,
1897*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1898*4882a593Smuzhiyun 		},
1899*4882a593Smuzhiyun 	},
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
1903*4882a593Smuzhiyun 	.halt_reg = 0x024c,
1904*4882a593Smuzhiyun 	.clkr = {
1905*4882a593Smuzhiyun 		.enable_reg = 0x024c,
1906*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1907*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1908*4882a593Smuzhiyun 			.name = "gcc_mmss_noc_cfg_ahb_clk",
1909*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1910*4882a593Smuzhiyun 				"config_noc_clk_src",
1911*4882a593Smuzhiyun 			},
1912*4882a593Smuzhiyun 			.num_parents = 1,
1913*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1914*4882a593Smuzhiyun 			.flags = CLK_IGNORE_UNUSED,
1915*4882a593Smuzhiyun 		},
1916*4882a593Smuzhiyun 	},
1917*4882a593Smuzhiyun };
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
1920*4882a593Smuzhiyun 	.halt_reg = 0x0248,
1921*4882a593Smuzhiyun 	.clkr = {
1922*4882a593Smuzhiyun 		.enable_reg = 0x0248,
1923*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1924*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1925*4882a593Smuzhiyun 			.name = "gcc_ocmem_noc_cfg_ahb_clk",
1926*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1927*4882a593Smuzhiyun 				"config_noc_clk_src",
1928*4882a593Smuzhiyun 			},
1929*4882a593Smuzhiyun 			.num_parents = 1,
1930*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1931*4882a593Smuzhiyun 		},
1932*4882a593Smuzhiyun 	},
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun static struct clk_branch gcc_mss_cfg_ahb_clk = {
1936*4882a593Smuzhiyun 	.halt_reg = 0x0280,
1937*4882a593Smuzhiyun 	.clkr = {
1938*4882a593Smuzhiyun 		.enable_reg = 0x0280,
1939*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1940*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1941*4882a593Smuzhiyun 			.name = "gcc_mss_cfg_ahb_clk",
1942*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1943*4882a593Smuzhiyun 				"config_noc_clk_src",
1944*4882a593Smuzhiyun 			},
1945*4882a593Smuzhiyun 			.num_parents = 1,
1946*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1947*4882a593Smuzhiyun 		},
1948*4882a593Smuzhiyun 	},
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
1952*4882a593Smuzhiyun 	.halt_reg = 0x0284,
1953*4882a593Smuzhiyun 	.clkr = {
1954*4882a593Smuzhiyun 		.enable_reg = 0x0284,
1955*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1956*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1957*4882a593Smuzhiyun 			.name = "gcc_mss_q6_bimc_axi_clk",
1958*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1959*4882a593Smuzhiyun 		},
1960*4882a593Smuzhiyun 	},
1961*4882a593Smuzhiyun };
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
1964*4882a593Smuzhiyun 	.halt_reg = 0x0ccc,
1965*4882a593Smuzhiyun 	.clkr = {
1966*4882a593Smuzhiyun 		.enable_reg = 0x0ccc,
1967*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1968*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1969*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
1970*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1971*4882a593Smuzhiyun 				"pdm2_clk_src",
1972*4882a593Smuzhiyun 			},
1973*4882a593Smuzhiyun 			.num_parents = 1,
1974*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1975*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1976*4882a593Smuzhiyun 		},
1977*4882a593Smuzhiyun 	},
1978*4882a593Smuzhiyun };
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
1981*4882a593Smuzhiyun 	.halt_reg = 0x0cc4,
1982*4882a593Smuzhiyun 	.clkr = {
1983*4882a593Smuzhiyun 		.enable_reg = 0x0cc4,
1984*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1985*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1986*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
1987*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1988*4882a593Smuzhiyun 				"periph_noc_clk_src",
1989*4882a593Smuzhiyun 			},
1990*4882a593Smuzhiyun 			.num_parents = 1,
1991*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1992*4882a593Smuzhiyun 		},
1993*4882a593Smuzhiyun 	},
1994*4882a593Smuzhiyun };
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
1997*4882a593Smuzhiyun 	.halt_reg = 0x0d04,
1998*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1999*4882a593Smuzhiyun 	.clkr = {
2000*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2001*4882a593Smuzhiyun 		.enable_mask = BIT(13),
2002*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2003*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
2004*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2005*4882a593Smuzhiyun 				"periph_noc_clk_src",
2006*4882a593Smuzhiyun 			},
2007*4882a593Smuzhiyun 			.num_parents = 1,
2008*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2009*4882a593Smuzhiyun 		},
2010*4882a593Smuzhiyun 	},
2011*4882a593Smuzhiyun };
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
2014*4882a593Smuzhiyun 	.halt_reg = 0x04c8,
2015*4882a593Smuzhiyun 	.clkr = {
2016*4882a593Smuzhiyun 		.enable_reg = 0x04c8,
2017*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2018*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2019*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
2020*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2021*4882a593Smuzhiyun 				"periph_noc_clk_src",
2022*4882a593Smuzhiyun 			},
2023*4882a593Smuzhiyun 			.num_parents = 1,
2024*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2025*4882a593Smuzhiyun 		},
2026*4882a593Smuzhiyun 	},
2027*4882a593Smuzhiyun };
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
2030*4882a593Smuzhiyun 	.halt_reg = 0x04c4,
2031*4882a593Smuzhiyun 	.clkr = {
2032*4882a593Smuzhiyun 		.enable_reg = 0x04c4,
2033*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2034*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2035*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
2036*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2037*4882a593Smuzhiyun 				"sdcc1_apps_clk_src",
2038*4882a593Smuzhiyun 			},
2039*4882a593Smuzhiyun 			.num_parents = 1,
2040*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2041*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2042*4882a593Smuzhiyun 		},
2043*4882a593Smuzhiyun 	},
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
2047*4882a593Smuzhiyun 	.halt_reg = 0x04e8,
2048*4882a593Smuzhiyun 	.clkr = {
2049*4882a593Smuzhiyun 		.enable_reg = 0x04e8,
2050*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2051*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2052*4882a593Smuzhiyun 			.name = "gcc_sdcc1_cdccal_ff_clk",
2053*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2054*4882a593Smuzhiyun 				"xo"
2055*4882a593Smuzhiyun 			},
2056*4882a593Smuzhiyun 			.num_parents = 1,
2057*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2058*4882a593Smuzhiyun 		},
2059*4882a593Smuzhiyun 	},
2060*4882a593Smuzhiyun };
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
2063*4882a593Smuzhiyun 	.halt_reg = 0x04e4,
2064*4882a593Smuzhiyun 	.clkr = {
2065*4882a593Smuzhiyun 		.enable_reg = 0x04e4,
2066*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2067*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2068*4882a593Smuzhiyun 			.name = "gcc_sdcc1_cdccal_sleep_clk",
2069*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2070*4882a593Smuzhiyun 				"sleep_clk_src"
2071*4882a593Smuzhiyun 			},
2072*4882a593Smuzhiyun 			.num_parents = 1,
2073*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2074*4882a593Smuzhiyun 		},
2075*4882a593Smuzhiyun 	},
2076*4882a593Smuzhiyun };
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2079*4882a593Smuzhiyun 	.halt_reg = 0x0508,
2080*4882a593Smuzhiyun 	.clkr = {
2081*4882a593Smuzhiyun 		.enable_reg = 0x0508,
2082*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2083*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2084*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
2085*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2086*4882a593Smuzhiyun 				"periph_noc_clk_src",
2087*4882a593Smuzhiyun 			},
2088*4882a593Smuzhiyun 			.num_parents = 1,
2089*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2090*4882a593Smuzhiyun 		},
2091*4882a593Smuzhiyun 	},
2092*4882a593Smuzhiyun };
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2095*4882a593Smuzhiyun 	.halt_reg = 0x0504,
2096*4882a593Smuzhiyun 	.clkr = {
2097*4882a593Smuzhiyun 		.enable_reg = 0x0504,
2098*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2099*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2100*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
2101*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2102*4882a593Smuzhiyun 				"sdcc2_apps_clk_src",
2103*4882a593Smuzhiyun 			},
2104*4882a593Smuzhiyun 			.num_parents = 1,
2105*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2106*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2107*4882a593Smuzhiyun 		},
2108*4882a593Smuzhiyun 	},
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun static struct clk_branch gcc_sdcc3_ahb_clk = {
2112*4882a593Smuzhiyun 	.halt_reg = 0x0548,
2113*4882a593Smuzhiyun 	.clkr = {
2114*4882a593Smuzhiyun 		.enable_reg = 0x0548,
2115*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2116*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2117*4882a593Smuzhiyun 			.name = "gcc_sdcc3_ahb_clk",
2118*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2119*4882a593Smuzhiyun 				"periph_noc_clk_src",
2120*4882a593Smuzhiyun 			},
2121*4882a593Smuzhiyun 			.num_parents = 1,
2122*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2123*4882a593Smuzhiyun 		},
2124*4882a593Smuzhiyun 	},
2125*4882a593Smuzhiyun };
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun static struct clk_branch gcc_sdcc3_apps_clk = {
2128*4882a593Smuzhiyun 	.halt_reg = 0x0544,
2129*4882a593Smuzhiyun 	.clkr = {
2130*4882a593Smuzhiyun 		.enable_reg = 0x0544,
2131*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2132*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2133*4882a593Smuzhiyun 			.name = "gcc_sdcc3_apps_clk",
2134*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2135*4882a593Smuzhiyun 				"sdcc3_apps_clk_src",
2136*4882a593Smuzhiyun 			},
2137*4882a593Smuzhiyun 			.num_parents = 1,
2138*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2139*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2140*4882a593Smuzhiyun 		},
2141*4882a593Smuzhiyun 	},
2142*4882a593Smuzhiyun };
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_ahb_clk = {
2145*4882a593Smuzhiyun 	.halt_reg = 0x0588,
2146*4882a593Smuzhiyun 	.clkr = {
2147*4882a593Smuzhiyun 		.enable_reg = 0x0588,
2148*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2149*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2150*4882a593Smuzhiyun 			.name = "gcc_sdcc4_ahb_clk",
2151*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2152*4882a593Smuzhiyun 				"periph_noc_clk_src",
2153*4882a593Smuzhiyun 			},
2154*4882a593Smuzhiyun 			.num_parents = 1,
2155*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2156*4882a593Smuzhiyun 		},
2157*4882a593Smuzhiyun 	},
2158*4882a593Smuzhiyun };
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_apps_clk = {
2161*4882a593Smuzhiyun 	.halt_reg = 0x0584,
2162*4882a593Smuzhiyun 	.clkr = {
2163*4882a593Smuzhiyun 		.enable_reg = 0x0584,
2164*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2165*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2166*4882a593Smuzhiyun 			.name = "gcc_sdcc4_apps_clk",
2167*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2168*4882a593Smuzhiyun 				"sdcc4_apps_clk_src",
2169*4882a593Smuzhiyun 			},
2170*4882a593Smuzhiyun 			.num_parents = 1,
2171*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2172*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2173*4882a593Smuzhiyun 		},
2174*4882a593Smuzhiyun 	},
2175*4882a593Smuzhiyun };
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
2178*4882a593Smuzhiyun 	.halt_reg = 0x0108,
2179*4882a593Smuzhiyun 	.clkr = {
2180*4882a593Smuzhiyun 		.enable_reg = 0x0108,
2181*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2182*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2183*4882a593Smuzhiyun 			.name = "gcc_sys_noc_usb3_axi_clk",
2184*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2185*4882a593Smuzhiyun 				"usb30_master_clk_src",
2186*4882a593Smuzhiyun 			},
2187*4882a593Smuzhiyun 			.num_parents = 1,
2188*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2189*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2190*4882a593Smuzhiyun 		},
2191*4882a593Smuzhiyun 	},
2192*4882a593Smuzhiyun };
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ahb_clk = {
2195*4882a593Smuzhiyun 	.halt_reg = 0x0d84,
2196*4882a593Smuzhiyun 	.clkr = {
2197*4882a593Smuzhiyun 		.enable_reg = 0x0d84,
2198*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2199*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2200*4882a593Smuzhiyun 			.name = "gcc_tsif_ahb_clk",
2201*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2202*4882a593Smuzhiyun 				"periph_noc_clk_src",
2203*4882a593Smuzhiyun 			},
2204*4882a593Smuzhiyun 			.num_parents = 1,
2205*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2206*4882a593Smuzhiyun 		},
2207*4882a593Smuzhiyun 	},
2208*4882a593Smuzhiyun };
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ref_clk = {
2211*4882a593Smuzhiyun 	.halt_reg = 0x0d88,
2212*4882a593Smuzhiyun 	.clkr = {
2213*4882a593Smuzhiyun 		.enable_reg = 0x0d88,
2214*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2215*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2216*4882a593Smuzhiyun 			.name = "gcc_tsif_ref_clk",
2217*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2218*4882a593Smuzhiyun 				"tsif_ref_clk_src",
2219*4882a593Smuzhiyun 			},
2220*4882a593Smuzhiyun 			.num_parents = 1,
2221*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2222*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2223*4882a593Smuzhiyun 		},
2224*4882a593Smuzhiyun 	},
2225*4882a593Smuzhiyun };
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun static struct clk_branch gcc_usb2a_phy_sleep_clk = {
2228*4882a593Smuzhiyun 	.halt_reg = 0x04ac,
2229*4882a593Smuzhiyun 	.clkr = {
2230*4882a593Smuzhiyun 		.enable_reg = 0x04ac,
2231*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2232*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2233*4882a593Smuzhiyun 			.name = "gcc_usb2a_phy_sleep_clk",
2234*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2235*4882a593Smuzhiyun 				"sleep_clk_src",
2236*4882a593Smuzhiyun 			},
2237*4882a593Smuzhiyun 			.num_parents = 1,
2238*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2239*4882a593Smuzhiyun 		},
2240*4882a593Smuzhiyun 	},
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun static struct clk_branch gcc_usb2b_phy_sleep_clk = {
2244*4882a593Smuzhiyun 	.halt_reg = 0x04b4,
2245*4882a593Smuzhiyun 	.clkr = {
2246*4882a593Smuzhiyun 		.enable_reg = 0x04b4,
2247*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2248*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2249*4882a593Smuzhiyun 			.name = "gcc_usb2b_phy_sleep_clk",
2250*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2251*4882a593Smuzhiyun 				"sleep_clk_src",
2252*4882a593Smuzhiyun 			},
2253*4882a593Smuzhiyun 			.num_parents = 1,
2254*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2255*4882a593Smuzhiyun 		},
2256*4882a593Smuzhiyun 	},
2257*4882a593Smuzhiyun };
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun static struct clk_branch gcc_usb30_master_clk = {
2260*4882a593Smuzhiyun 	.halt_reg = 0x03c8,
2261*4882a593Smuzhiyun 	.clkr = {
2262*4882a593Smuzhiyun 		.enable_reg = 0x03c8,
2263*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2264*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2265*4882a593Smuzhiyun 			.name = "gcc_usb30_master_clk",
2266*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2267*4882a593Smuzhiyun 				"usb30_master_clk_src",
2268*4882a593Smuzhiyun 			},
2269*4882a593Smuzhiyun 			.num_parents = 1,
2270*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2271*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2272*4882a593Smuzhiyun 		},
2273*4882a593Smuzhiyun 	},
2274*4882a593Smuzhiyun };
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun static struct clk_branch gcc_usb30_mock_utmi_clk = {
2277*4882a593Smuzhiyun 	.halt_reg = 0x03d0,
2278*4882a593Smuzhiyun 	.clkr = {
2279*4882a593Smuzhiyun 		.enable_reg = 0x03d0,
2280*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2281*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2282*4882a593Smuzhiyun 			.name = "gcc_usb30_mock_utmi_clk",
2283*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2284*4882a593Smuzhiyun 				"usb30_mock_utmi_clk_src",
2285*4882a593Smuzhiyun 			},
2286*4882a593Smuzhiyun 			.num_parents = 1,
2287*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2288*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2289*4882a593Smuzhiyun 		},
2290*4882a593Smuzhiyun 	},
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sleep_clk = {
2294*4882a593Smuzhiyun 	.halt_reg = 0x03cc,
2295*4882a593Smuzhiyun 	.clkr = {
2296*4882a593Smuzhiyun 		.enable_reg = 0x03cc,
2297*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2298*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2299*4882a593Smuzhiyun 			.name = "gcc_usb30_sleep_clk",
2300*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2301*4882a593Smuzhiyun 				"sleep_clk_src",
2302*4882a593Smuzhiyun 			},
2303*4882a593Smuzhiyun 			.num_parents = 1,
2304*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2305*4882a593Smuzhiyun 		},
2306*4882a593Smuzhiyun 	},
2307*4882a593Smuzhiyun };
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_ahb_clk = {
2310*4882a593Smuzhiyun 	.halt_reg = 0x0488,
2311*4882a593Smuzhiyun 	.clkr = {
2312*4882a593Smuzhiyun 		.enable_reg = 0x0488,
2313*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2314*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2315*4882a593Smuzhiyun 			.name = "gcc_usb_hs_ahb_clk",
2316*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2317*4882a593Smuzhiyun 				"periph_noc_clk_src",
2318*4882a593Smuzhiyun 			},
2319*4882a593Smuzhiyun 			.num_parents = 1,
2320*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2321*4882a593Smuzhiyun 		},
2322*4882a593Smuzhiyun 	},
2323*4882a593Smuzhiyun };
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_system_clk = {
2326*4882a593Smuzhiyun 	.halt_reg = 0x0484,
2327*4882a593Smuzhiyun 	.clkr = {
2328*4882a593Smuzhiyun 		.enable_reg = 0x0484,
2329*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2330*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2331*4882a593Smuzhiyun 			.name = "gcc_usb_hs_system_clk",
2332*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2333*4882a593Smuzhiyun 				"usb_hs_system_clk_src",
2334*4882a593Smuzhiyun 			},
2335*4882a593Smuzhiyun 			.num_parents = 1,
2336*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2337*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2338*4882a593Smuzhiyun 		},
2339*4882a593Smuzhiyun 	},
2340*4882a593Smuzhiyun };
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_ahb_clk = {
2343*4882a593Smuzhiyun 	.halt_reg = 0x0408,
2344*4882a593Smuzhiyun 	.clkr = {
2345*4882a593Smuzhiyun 		.enable_reg = 0x0408,
2346*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2347*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2348*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_ahb_clk",
2349*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2350*4882a593Smuzhiyun 				"periph_noc_clk_src",
2351*4882a593Smuzhiyun 			},
2352*4882a593Smuzhiyun 			.num_parents = 1,
2353*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2354*4882a593Smuzhiyun 		},
2355*4882a593Smuzhiyun 	},
2356*4882a593Smuzhiyun };
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_clk = {
2359*4882a593Smuzhiyun 	.halt_reg = 0x0410,
2360*4882a593Smuzhiyun 	.clkr = {
2361*4882a593Smuzhiyun 		.enable_reg = 0x0410,
2362*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2363*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2364*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_clk",
2365*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2366*4882a593Smuzhiyun 				"usb_hsic_clk_src",
2367*4882a593Smuzhiyun 			},
2368*4882a593Smuzhiyun 			.num_parents = 1,
2369*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2370*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2371*4882a593Smuzhiyun 		},
2372*4882a593Smuzhiyun 	},
2373*4882a593Smuzhiyun };
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_io_cal_clk = {
2376*4882a593Smuzhiyun 	.halt_reg = 0x0414,
2377*4882a593Smuzhiyun 	.clkr = {
2378*4882a593Smuzhiyun 		.enable_reg = 0x0414,
2379*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2380*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2381*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_io_cal_clk",
2382*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2383*4882a593Smuzhiyun 				"usb_hsic_io_cal_clk_src",
2384*4882a593Smuzhiyun 			},
2385*4882a593Smuzhiyun 			.num_parents = 1,
2386*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2387*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2388*4882a593Smuzhiyun 		},
2389*4882a593Smuzhiyun 	},
2390*4882a593Smuzhiyun };
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
2393*4882a593Smuzhiyun 	.halt_reg = 0x0418,
2394*4882a593Smuzhiyun 	.clkr = {
2395*4882a593Smuzhiyun 		.enable_reg = 0x0418,
2396*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2397*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2398*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_io_cal_sleep_clk",
2399*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2400*4882a593Smuzhiyun 				"sleep_clk_src",
2401*4882a593Smuzhiyun 			},
2402*4882a593Smuzhiyun 			.num_parents = 1,
2403*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2404*4882a593Smuzhiyun 		},
2405*4882a593Smuzhiyun 	},
2406*4882a593Smuzhiyun };
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_system_clk = {
2409*4882a593Smuzhiyun 	.halt_reg = 0x040c,
2410*4882a593Smuzhiyun 	.clkr = {
2411*4882a593Smuzhiyun 		.enable_reg = 0x040c,
2412*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2413*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2414*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_system_clk",
2415*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2416*4882a593Smuzhiyun 				"usb_hsic_system_clk_src",
2417*4882a593Smuzhiyun 			},
2418*4882a593Smuzhiyun 			.num_parents = 1,
2419*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2420*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2421*4882a593Smuzhiyun 		},
2422*4882a593Smuzhiyun 	},
2423*4882a593Smuzhiyun };
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun static struct gdsc usb_hs_hsic_gdsc = {
2426*4882a593Smuzhiyun 	.gdscr = 0x404,
2427*4882a593Smuzhiyun 	.pd = {
2428*4882a593Smuzhiyun 		.name = "usb_hs_hsic",
2429*4882a593Smuzhiyun 	},
2430*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
2431*4882a593Smuzhiyun };
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun static struct clk_regmap *gcc_msm8974_clocks[] = {
2434*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
2435*4882a593Smuzhiyun 	[GPLL0_VOTE] = &gpll0_vote,
2436*4882a593Smuzhiyun 	[CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
2437*4882a593Smuzhiyun 	[PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
2438*4882a593Smuzhiyun 	[SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
2439*4882a593Smuzhiyun 	[GPLL1] = &gpll1.clkr,
2440*4882a593Smuzhiyun 	[GPLL1_VOTE] = &gpll1_vote,
2441*4882a593Smuzhiyun 	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
2442*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
2443*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
2444*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
2445*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
2446*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
2447*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
2448*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
2449*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
2450*4882a593Smuzhiyun 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
2451*4882a593Smuzhiyun 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
2452*4882a593Smuzhiyun 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
2453*4882a593Smuzhiyun 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
2454*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
2455*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
2456*4882a593Smuzhiyun 	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
2457*4882a593Smuzhiyun 	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
2458*4882a593Smuzhiyun 	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
2459*4882a593Smuzhiyun 	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
2460*4882a593Smuzhiyun 	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
2461*4882a593Smuzhiyun 	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
2462*4882a593Smuzhiyun 	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
2463*4882a593Smuzhiyun 	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
2464*4882a593Smuzhiyun 	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
2465*4882a593Smuzhiyun 	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
2466*4882a593Smuzhiyun 	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
2467*4882a593Smuzhiyun 	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
2468*4882a593Smuzhiyun 	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
2469*4882a593Smuzhiyun 	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
2470*4882a593Smuzhiyun 	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
2471*4882a593Smuzhiyun 	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
2472*4882a593Smuzhiyun 	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
2473*4882a593Smuzhiyun 	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
2474*4882a593Smuzhiyun 	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
2475*4882a593Smuzhiyun 	[BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
2476*4882a593Smuzhiyun 	[BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
2477*4882a593Smuzhiyun 	[BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
2478*4882a593Smuzhiyun 	[CE1_CLK_SRC] = &ce1_clk_src.clkr,
2479*4882a593Smuzhiyun 	[CE2_CLK_SRC] = &ce2_clk_src.clkr,
2480*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
2481*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
2482*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
2483*4882a593Smuzhiyun 	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
2484*4882a593Smuzhiyun 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
2485*4882a593Smuzhiyun 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
2486*4882a593Smuzhiyun 	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
2487*4882a593Smuzhiyun 	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
2488*4882a593Smuzhiyun 	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
2489*4882a593Smuzhiyun 	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
2490*4882a593Smuzhiyun 	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
2491*4882a593Smuzhiyun 	[USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
2492*4882a593Smuzhiyun 	[USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
2493*4882a593Smuzhiyun 	[USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
2494*4882a593Smuzhiyun 	[GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
2495*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
2496*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
2497*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
2498*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
2499*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
2500*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
2501*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
2502*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
2503*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
2504*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
2505*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
2506*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
2507*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
2508*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
2509*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
2510*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
2511*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
2512*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
2513*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
2514*4882a593Smuzhiyun 	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
2515*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
2516*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
2517*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
2518*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
2519*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
2520*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
2521*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
2522*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
2523*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
2524*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
2525*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
2526*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
2527*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
2528*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
2529*4882a593Smuzhiyun 	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
2530*4882a593Smuzhiyun 	[GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
2531*4882a593Smuzhiyun 	[GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
2532*4882a593Smuzhiyun 	[GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
2533*4882a593Smuzhiyun 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
2534*4882a593Smuzhiyun 	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
2535*4882a593Smuzhiyun 	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
2536*4882a593Smuzhiyun 	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
2537*4882a593Smuzhiyun 	[GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
2538*4882a593Smuzhiyun 	[GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
2539*4882a593Smuzhiyun 	[GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
2540*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
2541*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
2542*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
2543*4882a593Smuzhiyun 	[GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
2544*4882a593Smuzhiyun 	[GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
2545*4882a593Smuzhiyun 	[GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
2546*4882a593Smuzhiyun 	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
2547*4882a593Smuzhiyun 	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
2548*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
2549*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
2550*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
2551*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
2552*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
2553*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
2554*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
2555*4882a593Smuzhiyun 	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
2556*4882a593Smuzhiyun 	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
2557*4882a593Smuzhiyun 	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
2558*4882a593Smuzhiyun 	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
2559*4882a593Smuzhiyun 	[GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
2560*4882a593Smuzhiyun 	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
2561*4882a593Smuzhiyun 	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
2562*4882a593Smuzhiyun 	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
2563*4882a593Smuzhiyun 	[GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
2564*4882a593Smuzhiyun 	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
2565*4882a593Smuzhiyun 	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
2566*4882a593Smuzhiyun 	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
2567*4882a593Smuzhiyun 	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
2568*4882a593Smuzhiyun 	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
2569*4882a593Smuzhiyun 	[GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
2570*4882a593Smuzhiyun 	[GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
2571*4882a593Smuzhiyun 	[GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
2572*4882a593Smuzhiyun 	[GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
2573*4882a593Smuzhiyun 	[GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
2574*4882a593Smuzhiyun 	[GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
2575*4882a593Smuzhiyun 	[GPLL4] = NULL,
2576*4882a593Smuzhiyun 	[GPLL4_VOTE] = NULL,
2577*4882a593Smuzhiyun 	[GCC_SDCC1_CDCCAL_SLEEP_CLK] = NULL,
2578*4882a593Smuzhiyun 	[GCC_SDCC1_CDCCAL_FF_CLK] = NULL,
2579*4882a593Smuzhiyun };
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun static const struct qcom_reset_map gcc_msm8974_resets[] = {
2582*4882a593Smuzhiyun 	[GCC_SYSTEM_NOC_BCR] = { 0x0100 },
2583*4882a593Smuzhiyun 	[GCC_CONFIG_NOC_BCR] = { 0x0140 },
2584*4882a593Smuzhiyun 	[GCC_PERIPH_NOC_BCR] = { 0x0180 },
2585*4882a593Smuzhiyun 	[GCC_IMEM_BCR] = { 0x0200 },
2586*4882a593Smuzhiyun 	[GCC_MMSS_BCR] = { 0x0240 },
2587*4882a593Smuzhiyun 	[GCC_QDSS_BCR] = { 0x0300 },
2588*4882a593Smuzhiyun 	[GCC_USB_30_BCR] = { 0x03c0 },
2589*4882a593Smuzhiyun 	[GCC_USB3_PHY_BCR] = { 0x03fc },
2590*4882a593Smuzhiyun 	[GCC_USB_HS_HSIC_BCR] = { 0x0400 },
2591*4882a593Smuzhiyun 	[GCC_USB_HS_BCR] = { 0x0480 },
2592*4882a593Smuzhiyun 	[GCC_USB2A_PHY_BCR] = { 0x04a8 },
2593*4882a593Smuzhiyun 	[GCC_USB2B_PHY_BCR] = { 0x04b0 },
2594*4882a593Smuzhiyun 	[GCC_SDCC1_BCR] = { 0x04c0 },
2595*4882a593Smuzhiyun 	[GCC_SDCC2_BCR] = { 0x0500 },
2596*4882a593Smuzhiyun 	[GCC_SDCC3_BCR] = { 0x0540 },
2597*4882a593Smuzhiyun 	[GCC_SDCC4_BCR] = { 0x0580 },
2598*4882a593Smuzhiyun 	[GCC_BLSP1_BCR] = { 0x05c0 },
2599*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_BCR] = { 0x0640 },
2600*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_BCR] = { 0x0680 },
2601*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
2602*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_BCR] = { 0x0700 },
2603*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_BCR] = { 0x0740 },
2604*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_BCR] = { 0x0780 },
2605*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
2606*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_BCR] = { 0x0800 },
2607*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_BCR] = { 0x0840 },
2608*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_BCR] = { 0x0880 },
2609*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
2610*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_BCR] = { 0x0900 },
2611*4882a593Smuzhiyun 	[GCC_BLSP2_BCR] = { 0x0940 },
2612*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_BCR] = { 0x0980 },
2613*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_BCR] = { 0x09c0 },
2614*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
2615*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_BCR] = { 0x0a40 },
2616*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
2617*4882a593Smuzhiyun 	[GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
2618*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
2619*4882a593Smuzhiyun 	[GCC_BLSP2_UART4_BCR] = { 0x0b40 },
2620*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
2621*4882a593Smuzhiyun 	[GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
2622*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
2623*4882a593Smuzhiyun 	[GCC_BLSP2_UART6_BCR] = { 0x0c40 },
2624*4882a593Smuzhiyun 	[GCC_PDM_BCR] = { 0x0cc0 },
2625*4882a593Smuzhiyun 	[GCC_BAM_DMA_BCR] = { 0x0d40 },
2626*4882a593Smuzhiyun 	[GCC_TSIF_BCR] = { 0x0d80 },
2627*4882a593Smuzhiyun 	[GCC_TCSR_BCR] = { 0x0dc0 },
2628*4882a593Smuzhiyun 	[GCC_BOOT_ROM_BCR] = { 0x0e00 },
2629*4882a593Smuzhiyun 	[GCC_MSG_RAM_BCR] = { 0x0e40 },
2630*4882a593Smuzhiyun 	[GCC_TLMM_BCR] = { 0x0e80 },
2631*4882a593Smuzhiyun 	[GCC_MPM_BCR] = { 0x0ec0 },
2632*4882a593Smuzhiyun 	[GCC_SEC_CTRL_BCR] = { 0x0f40 },
2633*4882a593Smuzhiyun 	[GCC_SPMI_BCR] = { 0x0fc0 },
2634*4882a593Smuzhiyun 	[GCC_SPDM_BCR] = { 0x1000 },
2635*4882a593Smuzhiyun 	[GCC_CE1_BCR] = { 0x1040 },
2636*4882a593Smuzhiyun 	[GCC_CE2_BCR] = { 0x1080 },
2637*4882a593Smuzhiyun 	[GCC_BIMC_BCR] = { 0x1100 },
2638*4882a593Smuzhiyun 	[GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
2639*4882a593Smuzhiyun 	[GCC_MPM_AHB_RESET] = {	0x0ec4, 1 },
2640*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
2641*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
2642*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
2643*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
2644*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
2645*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
2646*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
2647*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
2648*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
2649*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
2650*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
2651*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
2652*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
2653*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
2654*4882a593Smuzhiyun 	[GCC_DEHR_BCR] = { 0x1300 },
2655*4882a593Smuzhiyun 	[GCC_RBCPR_BCR] = { 0x1380 },
2656*4882a593Smuzhiyun 	[GCC_MSS_RESTART] = { 0x1680 },
2657*4882a593Smuzhiyun 	[GCC_LPASS_RESTART] = { 0x16c0 },
2658*4882a593Smuzhiyun 	[GCC_WCSS_RESTART] = { 0x1700 },
2659*4882a593Smuzhiyun 	[GCC_VENUS_RESTART] = { 0x1740 },
2660*4882a593Smuzhiyun };
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun static struct gdsc *gcc_msm8974_gdscs[] = {
2663*4882a593Smuzhiyun 	[USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
2664*4882a593Smuzhiyun };
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun static const struct regmap_config gcc_msm8974_regmap_config = {
2667*4882a593Smuzhiyun 	.reg_bits	= 32,
2668*4882a593Smuzhiyun 	.reg_stride	= 4,
2669*4882a593Smuzhiyun 	.val_bits	= 32,
2670*4882a593Smuzhiyun 	.max_register	= 0x1fc0,
2671*4882a593Smuzhiyun 	.fast_io	= true,
2672*4882a593Smuzhiyun };
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_msm8974_desc = {
2675*4882a593Smuzhiyun 	.config = &gcc_msm8974_regmap_config,
2676*4882a593Smuzhiyun 	.clks = gcc_msm8974_clocks,
2677*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_msm8974_clocks),
2678*4882a593Smuzhiyun 	.resets = gcc_msm8974_resets,
2679*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_msm8974_resets),
2680*4882a593Smuzhiyun 	.gdscs = gcc_msm8974_gdscs,
2681*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_msm8974_gdscs),
2682*4882a593Smuzhiyun };
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun static const struct of_device_id gcc_msm8974_match_table[] = {
2685*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-msm8974" },
2686*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-msm8974pro" , .data = (void *)1UL },
2687*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-msm8974pro-ac", .data = (void *)1UL },
2688*4882a593Smuzhiyun 	{ }
2689*4882a593Smuzhiyun };
2690*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_msm8974_match_table);
2691*4882a593Smuzhiyun 
msm8974_pro_clock_override(void)2692*4882a593Smuzhiyun static void msm8974_pro_clock_override(void)
2693*4882a593Smuzhiyun {
2694*4882a593Smuzhiyun 	sdcc1_apps_clk_src_init.parent_names = gcc_xo_gpll0_gpll4;
2695*4882a593Smuzhiyun 	sdcc1_apps_clk_src_init.num_parents = 3;
2696*4882a593Smuzhiyun 	sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc1_apps_clk_pro;
2697*4882a593Smuzhiyun 	sdcc1_apps_clk_src.parent_map = gcc_xo_gpll0_gpll4_map;
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	gcc_msm8974_clocks[GPLL4] = &gpll4.clkr;
2700*4882a593Smuzhiyun 	gcc_msm8974_clocks[GPLL4_VOTE] = &gpll4_vote;
2701*4882a593Smuzhiyun 	gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_SLEEP_CLK] =
2702*4882a593Smuzhiyun 		&gcc_sdcc1_cdccal_sleep_clk.clkr;
2703*4882a593Smuzhiyun 	gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_FF_CLK] =
2704*4882a593Smuzhiyun 		&gcc_sdcc1_cdccal_ff_clk.clkr;
2705*4882a593Smuzhiyun }
2706*4882a593Smuzhiyun 
gcc_msm8974_probe(struct platform_device * pdev)2707*4882a593Smuzhiyun static int gcc_msm8974_probe(struct platform_device *pdev)
2708*4882a593Smuzhiyun {
2709*4882a593Smuzhiyun 	int ret;
2710*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
2711*4882a593Smuzhiyun 	bool pro;
2712*4882a593Smuzhiyun 	const struct of_device_id *id;
2713*4882a593Smuzhiyun 
2714*4882a593Smuzhiyun 	id = of_match_device(gcc_msm8974_match_table, dev);
2715*4882a593Smuzhiyun 	if (!id)
2716*4882a593Smuzhiyun 		return -ENODEV;
2717*4882a593Smuzhiyun 	pro = !!(id->data);
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	if (pro)
2720*4882a593Smuzhiyun 		msm8974_pro_clock_override();
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 	ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
2723*4882a593Smuzhiyun 	if (ret)
2724*4882a593Smuzhiyun 		return ret;
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	ret = qcom_cc_register_sleep_clk(dev);
2727*4882a593Smuzhiyun 	if (ret)
2728*4882a593Smuzhiyun 		return ret;
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 	return qcom_cc_probe(pdev, &gcc_msm8974_desc);
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun static struct platform_driver gcc_msm8974_driver = {
2734*4882a593Smuzhiyun 	.probe		= gcc_msm8974_probe,
2735*4882a593Smuzhiyun 	.driver		= {
2736*4882a593Smuzhiyun 		.name	= "gcc-msm8974",
2737*4882a593Smuzhiyun 		.of_match_table = gcc_msm8974_match_table,
2738*4882a593Smuzhiyun 	},
2739*4882a593Smuzhiyun };
2740*4882a593Smuzhiyun 
gcc_msm8974_init(void)2741*4882a593Smuzhiyun static int __init gcc_msm8974_init(void)
2742*4882a593Smuzhiyun {
2743*4882a593Smuzhiyun 	return platform_driver_register(&gcc_msm8974_driver);
2744*4882a593Smuzhiyun }
2745*4882a593Smuzhiyun core_initcall(gcc_msm8974_init);
2746*4882a593Smuzhiyun 
gcc_msm8974_exit(void)2747*4882a593Smuzhiyun static void __exit gcc_msm8974_exit(void)
2748*4882a593Smuzhiyun {
2749*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_msm8974_driver);
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun module_exit(gcc_msm8974_exit);
2752*4882a593Smuzhiyun 
2753*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GCC MSM8974 Driver");
2754*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2755*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-msm8974");
2756