1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2020 Linaro Limited
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-msm8939.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-msm8939.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun #include "gdsc.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun P_XO,
30*4882a593Smuzhiyun P_GPLL0,
31*4882a593Smuzhiyun P_GPLL0_AUX,
32*4882a593Smuzhiyun P_BIMC,
33*4882a593Smuzhiyun P_GPLL1,
34*4882a593Smuzhiyun P_GPLL1_AUX,
35*4882a593Smuzhiyun P_GPLL2,
36*4882a593Smuzhiyun P_GPLL2_AUX,
37*4882a593Smuzhiyun P_GPLL3,
38*4882a593Smuzhiyun P_GPLL3_AUX,
39*4882a593Smuzhiyun P_GPLL4,
40*4882a593Smuzhiyun P_GPLL5,
41*4882a593Smuzhiyun P_GPLL5_AUX,
42*4882a593Smuzhiyun P_GPLL5_EARLY,
43*4882a593Smuzhiyun P_GPLL6,
44*4882a593Smuzhiyun P_GPLL6_AUX,
45*4882a593Smuzhiyun P_SLEEP_CLK,
46*4882a593Smuzhiyun P_DSI0_PHYPLL_BYTE,
47*4882a593Smuzhiyun P_DSI0_PHYPLL_DSI,
48*4882a593Smuzhiyun P_EXT_PRI_I2S,
49*4882a593Smuzhiyun P_EXT_SEC_I2S,
50*4882a593Smuzhiyun P_EXT_MCLK,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static struct clk_pll gpll0 = {
54*4882a593Smuzhiyun .l_reg = 0x21004,
55*4882a593Smuzhiyun .m_reg = 0x21008,
56*4882a593Smuzhiyun .n_reg = 0x2100c,
57*4882a593Smuzhiyun .config_reg = 0x21010,
58*4882a593Smuzhiyun .mode_reg = 0x21000,
59*4882a593Smuzhiyun .status_reg = 0x2101c,
60*4882a593Smuzhiyun .status_bit = 17,
61*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
62*4882a593Smuzhiyun .name = "gpll0",
63*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
64*4882a593Smuzhiyun .fw_name = "xo",
65*4882a593Smuzhiyun },
66*4882a593Smuzhiyun .num_parents = 1,
67*4882a593Smuzhiyun .ops = &clk_pll_ops,
68*4882a593Smuzhiyun },
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct clk_regmap gpll0_vote = {
72*4882a593Smuzhiyun .enable_reg = 0x45000,
73*4882a593Smuzhiyun .enable_mask = BIT(0),
74*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
75*4882a593Smuzhiyun .name = "gpll0_vote",
76*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
77*4882a593Smuzhiyun .hw = &gpll0.clkr.hw,
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun .num_parents = 1,
80*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static struct clk_pll gpll1 = {
85*4882a593Smuzhiyun .l_reg = 0x20004,
86*4882a593Smuzhiyun .m_reg = 0x20008,
87*4882a593Smuzhiyun .n_reg = 0x2000c,
88*4882a593Smuzhiyun .config_reg = 0x20010,
89*4882a593Smuzhiyun .mode_reg = 0x20000,
90*4882a593Smuzhiyun .status_reg = 0x2001c,
91*4882a593Smuzhiyun .status_bit = 17,
92*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
93*4882a593Smuzhiyun .name = "gpll1",
94*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
95*4882a593Smuzhiyun .fw_name = "xo",
96*4882a593Smuzhiyun },
97*4882a593Smuzhiyun .num_parents = 1,
98*4882a593Smuzhiyun .ops = &clk_pll_ops,
99*4882a593Smuzhiyun },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct clk_regmap gpll1_vote = {
103*4882a593Smuzhiyun .enable_reg = 0x45000,
104*4882a593Smuzhiyun .enable_mask = BIT(1),
105*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
106*4882a593Smuzhiyun .name = "gpll1_vote",
107*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
108*4882a593Smuzhiyun .hw = &gpll1.clkr.hw,
109*4882a593Smuzhiyun },
110*4882a593Smuzhiyun .num_parents = 1,
111*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static struct clk_pll gpll2 = {
116*4882a593Smuzhiyun .l_reg = 0x4a004,
117*4882a593Smuzhiyun .m_reg = 0x4a008,
118*4882a593Smuzhiyun .n_reg = 0x4a00c,
119*4882a593Smuzhiyun .config_reg = 0x4a010,
120*4882a593Smuzhiyun .mode_reg = 0x4a000,
121*4882a593Smuzhiyun .status_reg = 0x4a01c,
122*4882a593Smuzhiyun .status_bit = 17,
123*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
124*4882a593Smuzhiyun .name = "gpll2",
125*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
126*4882a593Smuzhiyun .fw_name = "xo",
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun .num_parents = 1,
129*4882a593Smuzhiyun .ops = &clk_pll_ops,
130*4882a593Smuzhiyun },
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static struct clk_regmap gpll2_vote = {
134*4882a593Smuzhiyun .enable_reg = 0x45000,
135*4882a593Smuzhiyun .enable_mask = BIT(2),
136*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
137*4882a593Smuzhiyun .name = "gpll2_vote",
138*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
139*4882a593Smuzhiyun .hw = &gpll2.clkr.hw,
140*4882a593Smuzhiyun },
141*4882a593Smuzhiyun .num_parents = 1,
142*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static struct clk_pll bimc_pll = {
147*4882a593Smuzhiyun .l_reg = 0x23004,
148*4882a593Smuzhiyun .m_reg = 0x23008,
149*4882a593Smuzhiyun .n_reg = 0x2300c,
150*4882a593Smuzhiyun .config_reg = 0x23010,
151*4882a593Smuzhiyun .mode_reg = 0x23000,
152*4882a593Smuzhiyun .status_reg = 0x2301c,
153*4882a593Smuzhiyun .status_bit = 17,
154*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
155*4882a593Smuzhiyun .name = "bimc_pll",
156*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
157*4882a593Smuzhiyun .fw_name = "xo",
158*4882a593Smuzhiyun },
159*4882a593Smuzhiyun .num_parents = 1,
160*4882a593Smuzhiyun .ops = &clk_pll_ops,
161*4882a593Smuzhiyun },
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static struct clk_regmap bimc_pll_vote = {
165*4882a593Smuzhiyun .enable_reg = 0x45000,
166*4882a593Smuzhiyun .enable_mask = BIT(3),
167*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
168*4882a593Smuzhiyun .name = "bimc_pll_vote",
169*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
170*4882a593Smuzhiyun .hw = &bimc_pll.clkr.hw,
171*4882a593Smuzhiyun },
172*4882a593Smuzhiyun .num_parents = 1,
173*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static struct clk_pll gpll3 = {
178*4882a593Smuzhiyun .l_reg = 0x22004,
179*4882a593Smuzhiyun .m_reg = 0x22008,
180*4882a593Smuzhiyun .n_reg = 0x2200c,
181*4882a593Smuzhiyun .config_reg = 0x22010,
182*4882a593Smuzhiyun .mode_reg = 0x22000,
183*4882a593Smuzhiyun .status_reg = 0x2201c,
184*4882a593Smuzhiyun .status_bit = 17,
185*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
186*4882a593Smuzhiyun .name = "gpll3",
187*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
188*4882a593Smuzhiyun .fw_name = "xo",
189*4882a593Smuzhiyun },
190*4882a593Smuzhiyun .num_parents = 1,
191*4882a593Smuzhiyun .ops = &clk_pll_ops,
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static struct clk_regmap gpll3_vote = {
196*4882a593Smuzhiyun .enable_reg = 0x45000,
197*4882a593Smuzhiyun .enable_mask = BIT(4),
198*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
199*4882a593Smuzhiyun .name = "gpll3_vote",
200*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
201*4882a593Smuzhiyun .hw = &gpll3.clkr.hw,
202*4882a593Smuzhiyun },
203*4882a593Smuzhiyun .num_parents = 1,
204*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
205*4882a593Smuzhiyun },
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* GPLL3 at 1100 MHz, main output enabled. */
209*4882a593Smuzhiyun static const struct pll_config gpll3_config = {
210*4882a593Smuzhiyun .l = 57,
211*4882a593Smuzhiyun .m = 7,
212*4882a593Smuzhiyun .n = 24,
213*4882a593Smuzhiyun .vco_val = 0x0,
214*4882a593Smuzhiyun .vco_mask = BIT(20),
215*4882a593Smuzhiyun .pre_div_val = 0x0,
216*4882a593Smuzhiyun .pre_div_mask = BIT(12),
217*4882a593Smuzhiyun .post_div_val = 0x0,
218*4882a593Smuzhiyun .post_div_mask = BIT(9) | BIT(8),
219*4882a593Smuzhiyun .mn_ena_mask = BIT(24),
220*4882a593Smuzhiyun .main_output_mask = BIT(0),
221*4882a593Smuzhiyun .aux_output_mask = BIT(1),
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static struct clk_pll gpll4 = {
225*4882a593Smuzhiyun .l_reg = 0x24004,
226*4882a593Smuzhiyun .m_reg = 0x24008,
227*4882a593Smuzhiyun .n_reg = 0x2400c,
228*4882a593Smuzhiyun .config_reg = 0x24010,
229*4882a593Smuzhiyun .mode_reg = 0x24000,
230*4882a593Smuzhiyun .status_reg = 0x2401c,
231*4882a593Smuzhiyun .status_bit = 17,
232*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
233*4882a593Smuzhiyun .name = "gpll4",
234*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
235*4882a593Smuzhiyun .fw_name = "xo",
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun .num_parents = 1,
238*4882a593Smuzhiyun .ops = &clk_pll_ops,
239*4882a593Smuzhiyun },
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static struct clk_regmap gpll4_vote = {
243*4882a593Smuzhiyun .enable_reg = 0x45000,
244*4882a593Smuzhiyun .enable_mask = BIT(5),
245*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
246*4882a593Smuzhiyun .name = "gpll4_vote",
247*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
248*4882a593Smuzhiyun .hw = &gpll4.clkr.hw,
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun .num_parents = 1,
251*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* GPLL4 at 1200 MHz, main output enabled. */
256*4882a593Smuzhiyun static struct pll_config gpll4_config = {
257*4882a593Smuzhiyun .l = 62,
258*4882a593Smuzhiyun .m = 1,
259*4882a593Smuzhiyun .n = 2,
260*4882a593Smuzhiyun .vco_val = 0x0,
261*4882a593Smuzhiyun .vco_mask = BIT(20),
262*4882a593Smuzhiyun .pre_div_val = 0x0,
263*4882a593Smuzhiyun .pre_div_mask = BIT(12),
264*4882a593Smuzhiyun .post_div_val = 0x0,
265*4882a593Smuzhiyun .post_div_mask = BIT(9) | BIT(8),
266*4882a593Smuzhiyun .mn_ena_mask = BIT(24),
267*4882a593Smuzhiyun .main_output_mask = BIT(0),
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static struct clk_pll gpll5 = {
271*4882a593Smuzhiyun .l_reg = 0x25004,
272*4882a593Smuzhiyun .m_reg = 0x25008,
273*4882a593Smuzhiyun .n_reg = 0x2500c,
274*4882a593Smuzhiyun .config_reg = 0x25010,
275*4882a593Smuzhiyun .mode_reg = 0x25000,
276*4882a593Smuzhiyun .status_reg = 0x2501c,
277*4882a593Smuzhiyun .status_bit = 17,
278*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
279*4882a593Smuzhiyun .name = "gpll5",
280*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
281*4882a593Smuzhiyun .fw_name = "xo",
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun .num_parents = 1,
284*4882a593Smuzhiyun .ops = &clk_pll_ops,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static struct clk_regmap gpll5_vote = {
289*4882a593Smuzhiyun .enable_reg = 0x45000,
290*4882a593Smuzhiyun .enable_mask = BIT(6),
291*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
292*4882a593Smuzhiyun .name = "gpll5_vote",
293*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
294*4882a593Smuzhiyun .hw = &gpll5.clkr.hw,
295*4882a593Smuzhiyun },
296*4882a593Smuzhiyun .num_parents = 1,
297*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
298*4882a593Smuzhiyun },
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static struct clk_pll gpll6 = {
302*4882a593Smuzhiyun .l_reg = 0x37004,
303*4882a593Smuzhiyun .m_reg = 0x37008,
304*4882a593Smuzhiyun .n_reg = 0x3700c,
305*4882a593Smuzhiyun .config_reg = 0x37010,
306*4882a593Smuzhiyun .mode_reg = 0x37000,
307*4882a593Smuzhiyun .status_reg = 0x3701c,
308*4882a593Smuzhiyun .status_bit = 17,
309*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
310*4882a593Smuzhiyun .name = "gpll6",
311*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
312*4882a593Smuzhiyun .fw_name = "xo",
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun .num_parents = 1,
315*4882a593Smuzhiyun .ops = &clk_pll_ops,
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static struct clk_regmap gpll6_vote = {
320*4882a593Smuzhiyun .enable_reg = 0x45000,
321*4882a593Smuzhiyun .enable_mask = BIT(7),
322*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
323*4882a593Smuzhiyun .name = "gpll6_vote",
324*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data) {
325*4882a593Smuzhiyun .hw = &gpll6.clkr.hw,
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun .num_parents = 1,
328*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
329*4882a593Smuzhiyun },
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_map[] = {
333*4882a593Smuzhiyun { P_XO, 0 },
334*4882a593Smuzhiyun { P_GPLL0, 1 },
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_parent_data[] = {
338*4882a593Smuzhiyun { .fw_name = "xo" },
339*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
343*4882a593Smuzhiyun { P_XO, 0 },
344*4882a593Smuzhiyun { P_GPLL0, 1 },
345*4882a593Smuzhiyun { P_BIMC, 2 },
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_bimc_parent_data[] = {
349*4882a593Smuzhiyun { .fw_name = "xo" },
350*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
351*4882a593Smuzhiyun { .hw = &bimc_pll_vote.hw },
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll6a_map[] = {
355*4882a593Smuzhiyun { P_XO, 0 },
356*4882a593Smuzhiyun { P_GPLL0, 1 },
357*4882a593Smuzhiyun { P_GPLL6_AUX, 2 },
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll6a_parent_data[] = {
361*4882a593Smuzhiyun { .fw_name = "xo" },
362*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
363*4882a593Smuzhiyun { .hw = &gpll6_vote.hw },
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map[] = {
367*4882a593Smuzhiyun { P_XO, 0 },
368*4882a593Smuzhiyun { P_GPLL0, 1 },
369*4882a593Smuzhiyun { P_GPLL2_AUX, 4 },
370*4882a593Smuzhiyun { P_GPLL3, 2 },
371*4882a593Smuzhiyun { P_GPLL6_AUX, 3 },
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data[] = {
375*4882a593Smuzhiyun { .fw_name = "xo" },
376*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
377*4882a593Smuzhiyun { .hw = &gpll2_vote.hw },
378*4882a593Smuzhiyun { .hw = &gpll3_vote.hw },
379*4882a593Smuzhiyun { .hw = &gpll6_vote.hw },
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
383*4882a593Smuzhiyun { P_XO, 0 },
384*4882a593Smuzhiyun { P_GPLL0, 1 },
385*4882a593Smuzhiyun { P_GPLL2, 2 },
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll2_parent_data[] = {
389*4882a593Smuzhiyun { .fw_name = "xo" },
390*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
391*4882a593Smuzhiyun { .hw = &gpll2_vote.hw },
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2_gpll4_map[] = {
395*4882a593Smuzhiyun { P_XO, 0 },
396*4882a593Smuzhiyun { P_GPLL0, 1 },
397*4882a593Smuzhiyun { P_GPLL2, 3 },
398*4882a593Smuzhiyun { P_GPLL4, 2 },
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4_parent_data[] = {
402*4882a593Smuzhiyun { .fw_name = "xo" },
403*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
404*4882a593Smuzhiyun { .hw = &gpll2_vote.hw },
405*4882a593Smuzhiyun { .hw = &gpll4_vote.hw },
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_map[] = {
409*4882a593Smuzhiyun { P_XO, 0 },
410*4882a593Smuzhiyun { P_GPLL0_AUX, 2 },
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0a_parent_data[] = {
414*4882a593Smuzhiyun { .fw_name = "xo" },
415*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
419*4882a593Smuzhiyun { P_XO, 0 },
420*4882a593Smuzhiyun { P_GPLL0, 1 },
421*4882a593Smuzhiyun { P_GPLL1_AUX, 2 },
422*4882a593Smuzhiyun { P_SLEEP_CLK, 6 },
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep_parent_data[] = {
426*4882a593Smuzhiyun { .fw_name = "xo" },
427*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
428*4882a593Smuzhiyun { .hw = &gpll1_vote.hw },
429*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll1a_gpll6_sleep_map[] = {
433*4882a593Smuzhiyun { P_XO, 0 },
434*4882a593Smuzhiyun { P_GPLL0, 1 },
435*4882a593Smuzhiyun { P_GPLL1_AUX, 2 },
436*4882a593Smuzhiyun { P_GPLL6, 2 },
437*4882a593Smuzhiyun { P_SLEEP_CLK, 6 },
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data[] = {
441*4882a593Smuzhiyun { .fw_name = "xo" },
442*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
443*4882a593Smuzhiyun { .hw = &gpll1_vote.hw },
444*4882a593Smuzhiyun { .hw = &gpll6_vote.hw },
445*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
449*4882a593Smuzhiyun { P_XO, 0 },
450*4882a593Smuzhiyun { P_GPLL0, 1 },
451*4882a593Smuzhiyun { P_GPLL1_AUX, 2 },
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll1a_parent_data[] = {
455*4882a593Smuzhiyun { .fw_name = "xo" },
456*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
457*4882a593Smuzhiyun { .hw = &gpll1_vote.hw },
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static const struct parent_map gcc_xo_dsibyte_map[] = {
461*4882a593Smuzhiyun { P_XO, 0, },
462*4882a593Smuzhiyun { P_DSI0_PHYPLL_BYTE, 2 },
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_dsibyte_parent_data[] = {
466*4882a593Smuzhiyun { .fw_name = "xo" },
467*4882a593Smuzhiyun { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
471*4882a593Smuzhiyun { P_XO, 0 },
472*4882a593Smuzhiyun { P_GPLL0_AUX, 2 },
473*4882a593Smuzhiyun { P_DSI0_PHYPLL_BYTE, 1 },
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0a_dsibyte_parent_data[] = {
477*4882a593Smuzhiyun { .fw_name = "xo" },
478*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
479*4882a593Smuzhiyun { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map[] = {
483*4882a593Smuzhiyun { P_XO, 0 },
484*4882a593Smuzhiyun { P_GPLL1, 1 },
485*4882a593Smuzhiyun { P_DSI0_PHYPLL_DSI, 2 },
486*4882a593Smuzhiyun { P_GPLL6, 3 },
487*4882a593Smuzhiyun { P_GPLL3_AUX, 4 },
488*4882a593Smuzhiyun { P_GPLL0_AUX, 5 },
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data[] = {
492*4882a593Smuzhiyun { .fw_name = "xo" },
493*4882a593Smuzhiyun { .hw = &gpll1_vote.hw },
494*4882a593Smuzhiyun { .fw_name = "dsi0pll", .name = "dsi0pll" },
495*4882a593Smuzhiyun { .hw = &gpll6_vote.hw },
496*4882a593Smuzhiyun { .hw = &gpll3_vote.hw },
497*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
501*4882a593Smuzhiyun { P_XO, 0 },
502*4882a593Smuzhiyun { P_GPLL0_AUX, 2 },
503*4882a593Smuzhiyun { P_DSI0_PHYPLL_DSI, 1 },
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0a_dsiphy_parent_data[] = {
507*4882a593Smuzhiyun { .fw_name = "xo" },
508*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
509*4882a593Smuzhiyun { .fw_name = "dsi0pll", .name = "dsi0pll" },
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll5a_gpll6_bimc_map[] = {
513*4882a593Smuzhiyun { P_XO, 0 },
514*4882a593Smuzhiyun { P_GPLL0, 1 },
515*4882a593Smuzhiyun { P_GPLL5_AUX, 3 },
516*4882a593Smuzhiyun { P_GPLL6, 2 },
517*4882a593Smuzhiyun { P_BIMC, 4 },
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data[] = {
521*4882a593Smuzhiyun { .fw_name = "xo" },
522*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
523*4882a593Smuzhiyun { .hw = &gpll5_vote.hw },
524*4882a593Smuzhiyun { .hw = &gpll6_vote.hw },
525*4882a593Smuzhiyun { .hw = &bimc_pll_vote.hw },
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
529*4882a593Smuzhiyun { P_XO, 0 },
530*4882a593Smuzhiyun { P_GPLL0, 1 },
531*4882a593Smuzhiyun { P_GPLL1, 2 },
532*4882a593Smuzhiyun { P_SLEEP_CLK, 6 }
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep_parent_data[] = {
536*4882a593Smuzhiyun { .fw_name = "xo" },
537*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
538*4882a593Smuzhiyun { .hw = &gpll1_vote.hw },
539*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
543*4882a593Smuzhiyun { P_XO, 0 },
544*4882a593Smuzhiyun { P_GPLL1, 1 },
545*4882a593Smuzhiyun { P_EXT_PRI_I2S, 2 },
546*4882a593Smuzhiyun { P_EXT_MCLK, 3 },
547*4882a593Smuzhiyun { P_SLEEP_CLK, 6 }
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep_parent_data[] = {
551*4882a593Smuzhiyun { .fw_name = "xo" },
552*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
553*4882a593Smuzhiyun { .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
554*4882a593Smuzhiyun { .fw_name = "ext_mclk", .name = "ext_mclk" },
555*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
559*4882a593Smuzhiyun { P_XO, 0 },
560*4882a593Smuzhiyun { P_GPLL1, 1 },
561*4882a593Smuzhiyun { P_EXT_SEC_I2S, 2 },
562*4882a593Smuzhiyun { P_EXT_MCLK, 3 },
563*4882a593Smuzhiyun { P_SLEEP_CLK, 6 }
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep_parent_data[] = {
567*4882a593Smuzhiyun { .fw_name = "xo" },
568*4882a593Smuzhiyun { .hw = &gpll1_vote.hw },
569*4882a593Smuzhiyun { .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
570*4882a593Smuzhiyun { .fw_name = "ext_mclk", .name = "ext_mclk" },
571*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static const struct parent_map gcc_xo_sleep_map[] = {
575*4882a593Smuzhiyun { P_XO, 0 },
576*4882a593Smuzhiyun { P_SLEEP_CLK, 6 }
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_sleep_parent_data[] = {
580*4882a593Smuzhiyun { .fw_name = "xo" },
581*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
585*4882a593Smuzhiyun { P_XO, 0 },
586*4882a593Smuzhiyun { P_GPLL1, 1 },
587*4882a593Smuzhiyun { P_EXT_MCLK, 2 },
588*4882a593Smuzhiyun { P_SLEEP_CLK, 6 }
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll1_emclk_sleep_parent_data[] = {
592*4882a593Smuzhiyun { .fw_name = "xo" },
593*4882a593Smuzhiyun { .hw = &gpll1_vote.hw },
594*4882a593Smuzhiyun { .fw_name = "ext_mclk", .name = "ext_mclk" },
595*4882a593Smuzhiyun { .fw_name = "sleep_clk", .name = "sleep_clk" },
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll6_gpll0_parent_data[] = {
599*4882a593Smuzhiyun { .fw_name = "xo" },
600*4882a593Smuzhiyun { .hw = &gpll6_vote.hw },
601*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll6_gpll0a_parent_data[] = {
605*4882a593Smuzhiyun { .fw_name = "xo" },
606*4882a593Smuzhiyun { .hw = &gpll6_vote.hw },
607*4882a593Smuzhiyun { .hw = &gpll0_vote.hw },
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
611*4882a593Smuzhiyun .cmd_rcgr = 0x27000,
612*4882a593Smuzhiyun .hid_width = 5,
613*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
614*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
615*4882a593Smuzhiyun .name = "pcnoc_bfdcd_clk_src",
616*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
617*4882a593Smuzhiyun .num_parents = 2,
618*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
619*4882a593Smuzhiyun },
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static struct clk_rcg2 system_noc_bfdcd_clk_src = {
623*4882a593Smuzhiyun .cmd_rcgr = 0x26004,
624*4882a593Smuzhiyun .hid_width = 5,
625*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll6a_map,
626*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
627*4882a593Smuzhiyun .name = "system_noc_bfdcd_clk_src",
628*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll6a_parent_data,
629*4882a593Smuzhiyun .num_parents = 3,
630*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
631*4882a593Smuzhiyun },
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static struct clk_rcg2 bimc_ddr_clk_src = {
635*4882a593Smuzhiyun .cmd_rcgr = 0x32004,
636*4882a593Smuzhiyun .hid_width = 5,
637*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_bimc_map,
638*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
639*4882a593Smuzhiyun .name = "bimc_ddr_clk_src",
640*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_bimc_parent_data,
641*4882a593Smuzhiyun .num_parents = 3,
642*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
643*4882a593Smuzhiyun .flags = CLK_GET_RATE_NOCACHE,
644*4882a593Smuzhiyun },
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
648*4882a593Smuzhiyun F(40000000, P_GPLL0, 10, 1, 2),
649*4882a593Smuzhiyun F(80000000, P_GPLL0, 10, 0, 0),
650*4882a593Smuzhiyun { }
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static struct clk_rcg2 camss_ahb_clk_src = {
654*4882a593Smuzhiyun .cmd_rcgr = 0x5a000,
655*4882a593Smuzhiyun .mnd_width = 8,
656*4882a593Smuzhiyun .hid_width = 5,
657*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
658*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_ahb_clk,
659*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
660*4882a593Smuzhiyun .name = "camss_ahb_clk_src",
661*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
662*4882a593Smuzhiyun .num_parents = 2,
663*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
664*4882a593Smuzhiyun },
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static const struct freq_tbl ftbl_apss_ahb_clk[] = {
668*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
669*4882a593Smuzhiyun F(50000000, P_GPLL0, 16, 0, 0),
670*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
671*4882a593Smuzhiyun F(133330000, P_GPLL0, 6, 0, 0),
672*4882a593Smuzhiyun { }
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static struct clk_rcg2 apss_ahb_clk_src = {
676*4882a593Smuzhiyun .cmd_rcgr = 0x46000,
677*4882a593Smuzhiyun .hid_width = 5,
678*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
679*4882a593Smuzhiyun .freq_tbl = ftbl_apss_ahb_clk,
680*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
681*4882a593Smuzhiyun .name = "apss_ahb_clk_src",
682*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
683*4882a593Smuzhiyun .num_parents = 2,
684*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
685*4882a593Smuzhiyun },
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
689*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
690*4882a593Smuzhiyun F(200000000, P_GPLL0, 4, 0, 0),
691*4882a593Smuzhiyun { }
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun static struct clk_rcg2 csi0_clk_src = {
695*4882a593Smuzhiyun .cmd_rcgr = 0x4e020,
696*4882a593Smuzhiyun .hid_width = 5,
697*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
698*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
699*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
700*4882a593Smuzhiyun .name = "csi0_clk_src",
701*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
702*4882a593Smuzhiyun .num_parents = 2,
703*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
704*4882a593Smuzhiyun },
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun static struct clk_rcg2 csi1_clk_src = {
708*4882a593Smuzhiyun .cmd_rcgr = 0x4f020,
709*4882a593Smuzhiyun .hid_width = 5,
710*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
711*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
712*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
713*4882a593Smuzhiyun .name = "csi1_clk_src",
714*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
715*4882a593Smuzhiyun .num_parents = 2,
716*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
717*4882a593Smuzhiyun },
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
721*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
722*4882a593Smuzhiyun F(50000000, P_GPLL0, 16, 0, 0),
723*4882a593Smuzhiyun F(80000000, P_GPLL0, 10, 0, 0),
724*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
725*4882a593Smuzhiyun F(160000000, P_GPLL0, 5, 0, 0),
726*4882a593Smuzhiyun F(200000000, P_GPLL0, 4, 0, 0),
727*4882a593Smuzhiyun F(220000000, P_GPLL3, 5, 0, 0),
728*4882a593Smuzhiyun F(266670000, P_GPLL0, 3, 0, 0),
729*4882a593Smuzhiyun F(310000000, P_GPLL2_AUX, 3, 0, 0),
730*4882a593Smuzhiyun F(400000000, P_GPLL0, 2, 0, 0),
731*4882a593Smuzhiyun F(465000000, P_GPLL2_AUX, 2, 0, 0),
732*4882a593Smuzhiyun F(550000000, P_GPLL3, 2, 0, 0),
733*4882a593Smuzhiyun { }
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static struct clk_rcg2 gfx3d_clk_src = {
737*4882a593Smuzhiyun .cmd_rcgr = 0x59000,
738*4882a593Smuzhiyun .hid_width = 5,
739*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map,
740*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
741*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
742*4882a593Smuzhiyun .name = "gfx3d_clk_src",
743*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data,
744*4882a593Smuzhiyun .num_parents = 5,
745*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
746*4882a593Smuzhiyun },
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
750*4882a593Smuzhiyun F(50000000, P_GPLL0, 16, 0, 0),
751*4882a593Smuzhiyun F(80000000, P_GPLL0, 10, 0, 0),
752*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
753*4882a593Smuzhiyun F(160000000, P_GPLL0, 5, 0, 0),
754*4882a593Smuzhiyun F(177780000, P_GPLL0, 4.5, 0, 0),
755*4882a593Smuzhiyun F(200000000, P_GPLL0, 4, 0, 0),
756*4882a593Smuzhiyun F(266670000, P_GPLL0, 3, 0, 0),
757*4882a593Smuzhiyun F(320000000, P_GPLL0, 2.5, 0, 0),
758*4882a593Smuzhiyun F(400000000, P_GPLL0, 2, 0, 0),
759*4882a593Smuzhiyun F(465000000, P_GPLL2, 2, 0, 0),
760*4882a593Smuzhiyun F(480000000, P_GPLL4, 2.5, 0, 0),
761*4882a593Smuzhiyun F(600000000, P_GPLL4, 2, 0, 0),
762*4882a593Smuzhiyun { }
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun static struct clk_rcg2 vfe0_clk_src = {
766*4882a593Smuzhiyun .cmd_rcgr = 0x58000,
767*4882a593Smuzhiyun .hid_width = 5,
768*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll2_gpll4_map,
769*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_vfe0_clk,
770*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
771*4882a593Smuzhiyun .name = "vfe0_clk_src",
772*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll2_gpll4_parent_data,
773*4882a593Smuzhiyun .num_parents = 4,
774*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
775*4882a593Smuzhiyun },
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
779*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
780*4882a593Smuzhiyun F(50000000, P_GPLL0, 16, 0, 0),
781*4882a593Smuzhiyun { }
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
785*4882a593Smuzhiyun .cmd_rcgr = 0x0200c,
786*4882a593Smuzhiyun .hid_width = 5,
787*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
788*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
789*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
790*4882a593Smuzhiyun .name = "blsp1_qup1_i2c_apps_clk_src",
791*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
792*4882a593Smuzhiyun .num_parents = 2,
793*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
794*4882a593Smuzhiyun },
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
798*4882a593Smuzhiyun F(960000, P_XO, 10, 1, 2),
799*4882a593Smuzhiyun F(4800000, P_XO, 4, 0, 0),
800*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
801*4882a593Smuzhiyun F(16000000, P_GPLL0, 10, 1, 5),
802*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
803*4882a593Smuzhiyun F(25000000, P_GPLL0, 16, 1, 2),
804*4882a593Smuzhiyun F(50000000, P_GPLL0, 16, 0, 0),
805*4882a593Smuzhiyun { }
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
809*4882a593Smuzhiyun .cmd_rcgr = 0x02024,
810*4882a593Smuzhiyun .mnd_width = 8,
811*4882a593Smuzhiyun .hid_width = 5,
812*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
813*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
814*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
815*4882a593Smuzhiyun .name = "blsp1_qup1_spi_apps_clk_src",
816*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
817*4882a593Smuzhiyun .num_parents = 2,
818*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
819*4882a593Smuzhiyun },
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
823*4882a593Smuzhiyun .cmd_rcgr = 0x03000,
824*4882a593Smuzhiyun .hid_width = 5,
825*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
826*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
827*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
828*4882a593Smuzhiyun .name = "blsp1_qup2_i2c_apps_clk_src",
829*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
830*4882a593Smuzhiyun .num_parents = 2,
831*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
832*4882a593Smuzhiyun },
833*4882a593Smuzhiyun };
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
836*4882a593Smuzhiyun .cmd_rcgr = 0x03014,
837*4882a593Smuzhiyun .mnd_width = 8,
838*4882a593Smuzhiyun .hid_width = 5,
839*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
840*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
841*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
842*4882a593Smuzhiyun .name = "blsp1_qup2_spi_apps_clk_src",
843*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
844*4882a593Smuzhiyun .num_parents = 2,
845*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
846*4882a593Smuzhiyun },
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
850*4882a593Smuzhiyun .cmd_rcgr = 0x04000,
851*4882a593Smuzhiyun .hid_width = 5,
852*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
853*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
854*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
855*4882a593Smuzhiyun .name = "blsp1_qup3_i2c_apps_clk_src",
856*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
857*4882a593Smuzhiyun .num_parents = 2,
858*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
859*4882a593Smuzhiyun },
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
863*4882a593Smuzhiyun .cmd_rcgr = 0x04024,
864*4882a593Smuzhiyun .mnd_width = 8,
865*4882a593Smuzhiyun .hid_width = 5,
866*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
867*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
868*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
869*4882a593Smuzhiyun .name = "blsp1_qup3_spi_apps_clk_src",
870*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
871*4882a593Smuzhiyun .num_parents = 2,
872*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
873*4882a593Smuzhiyun },
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
877*4882a593Smuzhiyun .cmd_rcgr = 0x05000,
878*4882a593Smuzhiyun .hid_width = 5,
879*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
880*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
881*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
882*4882a593Smuzhiyun .name = "blsp1_qup4_i2c_apps_clk_src",
883*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
884*4882a593Smuzhiyun .num_parents = 2,
885*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
886*4882a593Smuzhiyun },
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
890*4882a593Smuzhiyun .cmd_rcgr = 0x05024,
891*4882a593Smuzhiyun .mnd_width = 8,
892*4882a593Smuzhiyun .hid_width = 5,
893*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
894*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
895*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
896*4882a593Smuzhiyun .name = "blsp1_qup4_spi_apps_clk_src",
897*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
898*4882a593Smuzhiyun .num_parents = 2,
899*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
900*4882a593Smuzhiyun },
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
904*4882a593Smuzhiyun .cmd_rcgr = 0x06000,
905*4882a593Smuzhiyun .hid_width = 5,
906*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
907*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
908*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
909*4882a593Smuzhiyun .name = "blsp1_qup5_i2c_apps_clk_src",
910*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
911*4882a593Smuzhiyun .num_parents = 2,
912*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
913*4882a593Smuzhiyun },
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
917*4882a593Smuzhiyun .cmd_rcgr = 0x06024,
918*4882a593Smuzhiyun .mnd_width = 8,
919*4882a593Smuzhiyun .hid_width = 5,
920*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
921*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
922*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
923*4882a593Smuzhiyun .name = "blsp1_qup5_spi_apps_clk_src",
924*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
925*4882a593Smuzhiyun .num_parents = 2,
926*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
927*4882a593Smuzhiyun },
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
931*4882a593Smuzhiyun .cmd_rcgr = 0x07000,
932*4882a593Smuzhiyun .hid_width = 5,
933*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
934*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
935*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
936*4882a593Smuzhiyun .name = "blsp1_qup6_i2c_apps_clk_src",
937*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
938*4882a593Smuzhiyun .num_parents = 2,
939*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
940*4882a593Smuzhiyun },
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
944*4882a593Smuzhiyun .cmd_rcgr = 0x07024,
945*4882a593Smuzhiyun .mnd_width = 8,
946*4882a593Smuzhiyun .hid_width = 5,
947*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
948*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
949*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
950*4882a593Smuzhiyun .name = "blsp1_qup6_spi_apps_clk_src",
951*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
952*4882a593Smuzhiyun .num_parents = 2,
953*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
954*4882a593Smuzhiyun },
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
958*4882a593Smuzhiyun F(3686400, P_GPLL0, 1, 72, 15625),
959*4882a593Smuzhiyun F(7372800, P_GPLL0, 1, 144, 15625),
960*4882a593Smuzhiyun F(14745600, P_GPLL0, 1, 288, 15625),
961*4882a593Smuzhiyun F(16000000, P_GPLL0, 10, 1, 5),
962*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
963*4882a593Smuzhiyun F(24000000, P_GPLL0, 1, 3, 100),
964*4882a593Smuzhiyun F(25000000, P_GPLL0, 16, 1, 2),
965*4882a593Smuzhiyun F(32000000, P_GPLL0, 1, 1, 25),
966*4882a593Smuzhiyun F(40000000, P_GPLL0, 1, 1, 20),
967*4882a593Smuzhiyun F(46400000, P_GPLL0, 1, 29, 500),
968*4882a593Smuzhiyun F(48000000, P_GPLL0, 1, 3, 50),
969*4882a593Smuzhiyun F(51200000, P_GPLL0, 1, 8, 125),
970*4882a593Smuzhiyun F(56000000, P_GPLL0, 1, 7, 100),
971*4882a593Smuzhiyun F(58982400, P_GPLL0, 1, 1152, 15625),
972*4882a593Smuzhiyun F(60000000, P_GPLL0, 1, 3, 40),
973*4882a593Smuzhiyun { }
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
977*4882a593Smuzhiyun .cmd_rcgr = 0x02044,
978*4882a593Smuzhiyun .mnd_width = 16,
979*4882a593Smuzhiyun .hid_width = 5,
980*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
981*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
982*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
983*4882a593Smuzhiyun .name = "blsp1_uart1_apps_clk_src",
984*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
985*4882a593Smuzhiyun .num_parents = 2,
986*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
987*4882a593Smuzhiyun },
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
991*4882a593Smuzhiyun .cmd_rcgr = 0x03034,
992*4882a593Smuzhiyun .mnd_width = 16,
993*4882a593Smuzhiyun .hid_width = 5,
994*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
995*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
996*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
997*4882a593Smuzhiyun .name = "blsp1_uart2_apps_clk_src",
998*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
999*4882a593Smuzhiyun .num_parents = 2,
1000*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1001*4882a593Smuzhiyun },
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
1005*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1006*4882a593Smuzhiyun { }
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static struct clk_rcg2 cci_clk_src = {
1010*4882a593Smuzhiyun .cmd_rcgr = 0x51000,
1011*4882a593Smuzhiyun .mnd_width = 8,
1012*4882a593Smuzhiyun .hid_width = 5,
1013*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0a_map,
1014*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_cci_clk,
1015*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1016*4882a593Smuzhiyun .name = "cci_clk_src",
1017*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0a_parent_data,
1018*4882a593Smuzhiyun .num_parents = 2,
1019*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1020*4882a593Smuzhiyun },
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
1024*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
1025*4882a593Smuzhiyun F(200000000, P_GPLL0, 4, 0, 0),
1026*4882a593Smuzhiyun { }
1027*4882a593Smuzhiyun };
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun static struct clk_rcg2 camss_gp0_clk_src = {
1030*4882a593Smuzhiyun .cmd_rcgr = 0x54000,
1031*4882a593Smuzhiyun .mnd_width = 8,
1032*4882a593Smuzhiyun .hid_width = 5,
1033*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
1034*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
1035*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1036*4882a593Smuzhiyun .name = "camss_gp0_clk_src",
1037*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
1038*4882a593Smuzhiyun .num_parents = 4,
1039*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1040*4882a593Smuzhiyun },
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun static struct clk_rcg2 camss_gp1_clk_src = {
1044*4882a593Smuzhiyun .cmd_rcgr = 0x55000,
1045*4882a593Smuzhiyun .mnd_width = 8,
1046*4882a593Smuzhiyun .hid_width = 5,
1047*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
1048*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
1049*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1050*4882a593Smuzhiyun .name = "camss_gp1_clk_src",
1051*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
1052*4882a593Smuzhiyun .num_parents = 4,
1053*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1054*4882a593Smuzhiyun },
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
1058*4882a593Smuzhiyun F(133330000, P_GPLL0, 6, 0, 0),
1059*4882a593Smuzhiyun F(266670000, P_GPLL0, 3, 0, 0),
1060*4882a593Smuzhiyun F(320000000, P_GPLL0, 2.5, 0, 0),
1061*4882a593Smuzhiyun { }
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static struct clk_rcg2 jpeg0_clk_src = {
1065*4882a593Smuzhiyun .cmd_rcgr = 0x57000,
1066*4882a593Smuzhiyun .hid_width = 5,
1067*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1068*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
1069*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1070*4882a593Smuzhiyun .name = "jpeg0_clk_src",
1071*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
1072*4882a593Smuzhiyun .num_parents = 2,
1073*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1074*4882a593Smuzhiyun },
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
1078*4882a593Smuzhiyun F(24000000, P_GPLL0, 1, 1, 45),
1079*4882a593Smuzhiyun F(66670000, P_GPLL0, 12, 0, 0),
1080*4882a593Smuzhiyun { }
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun static struct clk_rcg2 mclk0_clk_src = {
1084*4882a593Smuzhiyun .cmd_rcgr = 0x52000,
1085*4882a593Smuzhiyun .mnd_width = 8,
1086*4882a593Smuzhiyun .hid_width = 5,
1087*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
1088*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
1089*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1090*4882a593Smuzhiyun .name = "mclk0_clk_src",
1091*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
1092*4882a593Smuzhiyun .num_parents = 5,
1093*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1094*4882a593Smuzhiyun },
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun static struct clk_rcg2 mclk1_clk_src = {
1098*4882a593Smuzhiyun .cmd_rcgr = 0x53000,
1099*4882a593Smuzhiyun .mnd_width = 8,
1100*4882a593Smuzhiyun .hid_width = 5,
1101*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
1102*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
1103*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1104*4882a593Smuzhiyun .name = "mclk1_clk_src",
1105*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
1106*4882a593Smuzhiyun .num_parents = 5,
1107*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1108*4882a593Smuzhiyun },
1109*4882a593Smuzhiyun };
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
1112*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
1113*4882a593Smuzhiyun F(200000000, P_GPLL0, 4, 0, 0),
1114*4882a593Smuzhiyun { }
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun static struct clk_rcg2 csi0phytimer_clk_src = {
1118*4882a593Smuzhiyun .cmd_rcgr = 0x4e000,
1119*4882a593Smuzhiyun .hid_width = 5,
1120*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_map,
1121*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
1122*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1123*4882a593Smuzhiyun .name = "csi0phytimer_clk_src",
1124*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_parent_data,
1125*4882a593Smuzhiyun .num_parents = 3,
1126*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1127*4882a593Smuzhiyun },
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun static struct clk_rcg2 csi1phytimer_clk_src = {
1131*4882a593Smuzhiyun .cmd_rcgr = 0x4f000,
1132*4882a593Smuzhiyun .hid_width = 5,
1133*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_map,
1134*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
1135*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1136*4882a593Smuzhiyun .name = "csi1phytimer_clk_src",
1137*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_parent_data,
1138*4882a593Smuzhiyun .num_parents = 3,
1139*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1140*4882a593Smuzhiyun },
1141*4882a593Smuzhiyun };
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
1144*4882a593Smuzhiyun F(160000000, P_GPLL0, 5, 0, 0),
1145*4882a593Smuzhiyun F(320000000, P_GPLL0, 2.5, 0, 0),
1146*4882a593Smuzhiyun F(465000000, P_GPLL2, 2, 0, 0),
1147*4882a593Smuzhiyun { }
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static struct clk_rcg2 cpp_clk_src = {
1151*4882a593Smuzhiyun .cmd_rcgr = 0x58018,
1152*4882a593Smuzhiyun .hid_width = 5,
1153*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll2_map,
1154*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_camss_cpp_clk,
1155*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1156*4882a593Smuzhiyun .name = "cpp_clk_src",
1157*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll2_parent_data,
1158*4882a593Smuzhiyun .num_parents = 3,
1159*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1160*4882a593Smuzhiyun },
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
1164*4882a593Smuzhiyun F(50000000, P_GPLL0, 16, 0, 0),
1165*4882a593Smuzhiyun F(80000000, P_GPLL0, 10, 0, 0),
1166*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
1167*4882a593Smuzhiyun F(160000000, P_GPLL0, 5, 0, 0),
1168*4882a593Smuzhiyun { }
1169*4882a593Smuzhiyun };
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* This is not in the documentation but is in the downstream driver */
1172*4882a593Smuzhiyun static struct clk_rcg2 crypto_clk_src = {
1173*4882a593Smuzhiyun .cmd_rcgr = 0x16004,
1174*4882a593Smuzhiyun .hid_width = 5,
1175*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1176*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_crypto_clk,
1177*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1178*4882a593Smuzhiyun .name = "crypto_clk_src",
1179*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
1180*4882a593Smuzhiyun .num_parents = 2,
1181*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1182*4882a593Smuzhiyun },
1183*4882a593Smuzhiyun };
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
1186*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1187*4882a593Smuzhiyun { }
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
1191*4882a593Smuzhiyun .cmd_rcgr = 0x08004,
1192*4882a593Smuzhiyun .mnd_width = 8,
1193*4882a593Smuzhiyun .hid_width = 5,
1194*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
1195*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_3_clk,
1196*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1197*4882a593Smuzhiyun .name = "gp1_clk_src",
1198*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
1199*4882a593Smuzhiyun .num_parents = 3,
1200*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1201*4882a593Smuzhiyun },
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
1205*4882a593Smuzhiyun .cmd_rcgr = 0x09004,
1206*4882a593Smuzhiyun .mnd_width = 8,
1207*4882a593Smuzhiyun .hid_width = 5,
1208*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
1209*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_3_clk,
1210*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1211*4882a593Smuzhiyun .name = "gp2_clk_src",
1212*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
1213*4882a593Smuzhiyun .num_parents = 3,
1214*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1215*4882a593Smuzhiyun },
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
1219*4882a593Smuzhiyun .cmd_rcgr = 0x0a004,
1220*4882a593Smuzhiyun .mnd_width = 8,
1221*4882a593Smuzhiyun .hid_width = 5,
1222*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
1223*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_gp1_3_clk,
1224*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1225*4882a593Smuzhiyun .name = "gp3_clk_src",
1226*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
1227*4882a593Smuzhiyun .num_parents = 3,
1228*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1229*4882a593Smuzhiyun },
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun static struct clk_rcg2 byte0_clk_src = {
1233*4882a593Smuzhiyun .cmd_rcgr = 0x4d044,
1234*4882a593Smuzhiyun .hid_width = 5,
1235*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0a_dsibyte_map,
1236*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1237*4882a593Smuzhiyun .name = "byte0_clk_src",
1238*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
1239*4882a593Smuzhiyun .num_parents = 3,
1240*4882a593Smuzhiyun .ops = &clk_byte2_ops,
1241*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1242*4882a593Smuzhiyun },
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun static struct clk_rcg2 byte1_clk_src = {
1246*4882a593Smuzhiyun .cmd_rcgr = 0x4d0b0,
1247*4882a593Smuzhiyun .hid_width = 5,
1248*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0a_dsibyte_map,
1249*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1250*4882a593Smuzhiyun .name = "byte1_clk_src",
1251*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
1252*4882a593Smuzhiyun .num_parents = 3,
1253*4882a593Smuzhiyun .ops = &clk_byte2_ops,
1254*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1255*4882a593Smuzhiyun },
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_mdss_esc_clk[] = {
1259*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1260*4882a593Smuzhiyun { }
1261*4882a593Smuzhiyun };
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun static struct clk_rcg2 esc0_clk_src = {
1264*4882a593Smuzhiyun .cmd_rcgr = 0x4d060,
1265*4882a593Smuzhiyun .hid_width = 5,
1266*4882a593Smuzhiyun .parent_map = gcc_xo_dsibyte_map,
1267*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_mdss_esc_clk,
1268*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1269*4882a593Smuzhiyun .name = "esc0_clk_src",
1270*4882a593Smuzhiyun .parent_data = gcc_xo_dsibyte_parent_data,
1271*4882a593Smuzhiyun .num_parents = 2,
1272*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1273*4882a593Smuzhiyun },
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static struct clk_rcg2 esc1_clk_src = {
1277*4882a593Smuzhiyun .cmd_rcgr = 0x4d0a8,
1278*4882a593Smuzhiyun .hid_width = 5,
1279*4882a593Smuzhiyun .parent_map = gcc_xo_dsibyte_map,
1280*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_mdss_esc_clk,
1281*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1282*4882a593Smuzhiyun .name = "esc1_clk_src",
1283*4882a593Smuzhiyun .parent_data = gcc_xo_dsibyte_parent_data,
1284*4882a593Smuzhiyun .num_parents = 2,
1285*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1286*4882a593Smuzhiyun },
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
1290*4882a593Smuzhiyun F(50000000, P_GPLL0_AUX, 16, 0, 0),
1291*4882a593Smuzhiyun F(80000000, P_GPLL0_AUX, 10, 0, 0),
1292*4882a593Smuzhiyun F(100000000, P_GPLL0_AUX, 8, 0, 0),
1293*4882a593Smuzhiyun F(160000000, P_GPLL0_AUX, 5, 0, 0),
1294*4882a593Smuzhiyun F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
1295*4882a593Smuzhiyun F(200000000, P_GPLL0_AUX, 4, 0, 0),
1296*4882a593Smuzhiyun F(266670000, P_GPLL0_AUX, 3, 0, 0),
1297*4882a593Smuzhiyun F(307200000, P_GPLL1, 2, 0, 0),
1298*4882a593Smuzhiyun F(366670000, P_GPLL3_AUX, 3, 0, 0),
1299*4882a593Smuzhiyun { }
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun static struct clk_rcg2 mdp_clk_src = {
1303*4882a593Smuzhiyun .cmd_rcgr = 0x4d014,
1304*4882a593Smuzhiyun .hid_width = 5,
1305*4882a593Smuzhiyun .parent_map = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map,
1306*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_mdss_mdp_clk,
1307*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1308*4882a593Smuzhiyun .name = "mdp_clk_src",
1309*4882a593Smuzhiyun .parent_data = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data,
1310*4882a593Smuzhiyun .num_parents = 6,
1311*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1312*4882a593Smuzhiyun },
1313*4882a593Smuzhiyun };
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun static struct clk_rcg2 pclk0_clk_src = {
1316*4882a593Smuzhiyun .cmd_rcgr = 0x4d000,
1317*4882a593Smuzhiyun .mnd_width = 8,
1318*4882a593Smuzhiyun .hid_width = 5,
1319*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0a_dsiphy_map,
1320*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1321*4882a593Smuzhiyun .name = "pclk0_clk_src",
1322*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
1323*4882a593Smuzhiyun .num_parents = 3,
1324*4882a593Smuzhiyun .ops = &clk_pixel_ops,
1325*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1326*4882a593Smuzhiyun },
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun static struct clk_rcg2 pclk1_clk_src = {
1330*4882a593Smuzhiyun .cmd_rcgr = 0x4d0b8,
1331*4882a593Smuzhiyun .mnd_width = 8,
1332*4882a593Smuzhiyun .hid_width = 5,
1333*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0a_dsiphy_map,
1334*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1335*4882a593Smuzhiyun .name = "pclk1_clk_src",
1336*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
1337*4882a593Smuzhiyun .num_parents = 3,
1338*4882a593Smuzhiyun .ops = &clk_pixel_ops,
1339*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1340*4882a593Smuzhiyun },
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
1344*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1345*4882a593Smuzhiyun { }
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun static struct clk_rcg2 vsync_clk_src = {
1349*4882a593Smuzhiyun .cmd_rcgr = 0x4d02c,
1350*4882a593Smuzhiyun .hid_width = 5,
1351*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0a_map,
1352*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_mdss_vsync_clk,
1353*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1354*4882a593Smuzhiyun .name = "vsync_clk_src",
1355*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0a_parent_data,
1356*4882a593Smuzhiyun .num_parents = 2,
1357*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1358*4882a593Smuzhiyun },
1359*4882a593Smuzhiyun };
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
1362*4882a593Smuzhiyun F(64000000, P_GPLL0, 12.5, 0, 0),
1363*4882a593Smuzhiyun { }
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* This is not in the documentation but is in the downstream driver */
1367*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
1368*4882a593Smuzhiyun .cmd_rcgr = 0x44010,
1369*4882a593Smuzhiyun .hid_width = 5,
1370*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1371*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_pdm2_clk,
1372*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1373*4882a593Smuzhiyun .name = "pdm2_clk_src",
1374*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
1375*4882a593Smuzhiyun .num_parents = 2,
1376*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1377*4882a593Smuzhiyun },
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc_apps_clk[] = {
1381*4882a593Smuzhiyun F(144000, P_XO, 16, 3, 25),
1382*4882a593Smuzhiyun F(400000, P_XO, 12, 1, 4),
1383*4882a593Smuzhiyun F(20000000, P_GPLL0, 10, 1, 4),
1384*4882a593Smuzhiyun F(25000000, P_GPLL0, 16, 1, 2),
1385*4882a593Smuzhiyun F(50000000, P_GPLL0, 16, 0, 0),
1386*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
1387*4882a593Smuzhiyun F(177770000, P_GPLL0, 4.5, 0, 0),
1388*4882a593Smuzhiyun F(200000000, P_GPLL0, 4, 0, 0),
1389*4882a593Smuzhiyun { }
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
1393*4882a593Smuzhiyun .cmd_rcgr = 0x42004,
1394*4882a593Smuzhiyun .mnd_width = 8,
1395*4882a593Smuzhiyun .hid_width = 5,
1396*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1397*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_sdcc_apps_clk,
1398*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1399*4882a593Smuzhiyun .name = "sdcc1_apps_clk_src",
1400*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
1401*4882a593Smuzhiyun .num_parents = 2,
1402*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
1403*4882a593Smuzhiyun },
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
1407*4882a593Smuzhiyun .cmd_rcgr = 0x43004,
1408*4882a593Smuzhiyun .mnd_width = 8,
1409*4882a593Smuzhiyun .hid_width = 5,
1410*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1411*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_sdcc_apps_clk,
1412*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1413*4882a593Smuzhiyun .name = "sdcc2_apps_clk_src",
1414*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
1415*4882a593Smuzhiyun .num_parents = 2,
1416*4882a593Smuzhiyun .ops = &clk_rcg2_floor_ops,
1417*4882a593Smuzhiyun },
1418*4882a593Smuzhiyun };
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
1421*4882a593Smuzhiyun F(154285000, P_GPLL6, 7, 0, 0),
1422*4882a593Smuzhiyun F(320000000, P_GPLL0, 2.5, 0, 0),
1423*4882a593Smuzhiyun F(400000000, P_GPLL0, 2, 0, 0),
1424*4882a593Smuzhiyun { }
1425*4882a593Smuzhiyun };
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun static struct clk_rcg2 apss_tcu_clk_src = {
1428*4882a593Smuzhiyun .cmd_rcgr = 0x1207c,
1429*4882a593Smuzhiyun .hid_width = 5,
1430*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
1431*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_apss_tcu_clk,
1432*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1433*4882a593Smuzhiyun .name = "apss_tcu_clk_src",
1434*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
1435*4882a593Smuzhiyun .num_parents = 5,
1436*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1437*4882a593Smuzhiyun },
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
1441*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1442*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
1443*4882a593Smuzhiyun F(200000000, P_GPLL0, 4, 0, 0),
1444*4882a593Smuzhiyun F(266500000, P_BIMC, 4, 0, 0),
1445*4882a593Smuzhiyun F(400000000, P_GPLL0, 2, 0, 0),
1446*4882a593Smuzhiyun F(533000000, P_BIMC, 2, 0, 0),
1447*4882a593Smuzhiyun { }
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun static struct clk_rcg2 bimc_gpu_clk_src = {
1451*4882a593Smuzhiyun .cmd_rcgr = 0x31028,
1452*4882a593Smuzhiyun .hid_width = 5,
1453*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
1454*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_bimc_gpu_clk,
1455*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1456*4882a593Smuzhiyun .name = "bimc_gpu_clk_src",
1457*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
1458*4882a593Smuzhiyun .num_parents = 5,
1459*4882a593Smuzhiyun .flags = CLK_GET_RATE_NOCACHE,
1460*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1461*4882a593Smuzhiyun },
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1465*4882a593Smuzhiyun F(80000000, P_GPLL0, 10, 0, 0),
1466*4882a593Smuzhiyun { }
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun static struct clk_rcg2 usb_hs_system_clk_src = {
1470*4882a593Smuzhiyun .cmd_rcgr = 0x41010,
1471*4882a593Smuzhiyun .hid_width = 5,
1472*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1473*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1474*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1475*4882a593Smuzhiyun .name = "usb_hs_system_clk_src",
1476*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
1477*4882a593Smuzhiyun .num_parents = 2,
1478*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1479*4882a593Smuzhiyun },
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_fs_system_clk[] = {
1483*4882a593Smuzhiyun F(64000000, P_GPLL0, 12.5, 0, 0),
1484*4882a593Smuzhiyun { }
1485*4882a593Smuzhiyun };
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun static struct clk_rcg2 usb_fs_system_clk_src = {
1488*4882a593Smuzhiyun .cmd_rcgr = 0x3f010,
1489*4882a593Smuzhiyun .hid_width = 5,
1490*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1491*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb_fs_system_clk,
1492*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1493*4882a593Smuzhiyun .name = "usb_fs_system_clk_src",
1494*4882a593Smuzhiyun .parent_data = gcc_xo_gpll6_gpll0_parent_data,
1495*4882a593Smuzhiyun .num_parents = 3,
1496*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1497*4882a593Smuzhiyun },
1498*4882a593Smuzhiyun };
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_fs_ic_clk[] = {
1501*4882a593Smuzhiyun F(60000000, P_GPLL6, 1, 1, 18),
1502*4882a593Smuzhiyun { }
1503*4882a593Smuzhiyun };
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun static struct clk_rcg2 usb_fs_ic_clk_src = {
1506*4882a593Smuzhiyun .cmd_rcgr = 0x3f034,
1507*4882a593Smuzhiyun .hid_width = 5,
1508*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1509*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_usb_fs_ic_clk,
1510*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1511*4882a593Smuzhiyun .name = "usb_fs_ic_clk_src",
1512*4882a593Smuzhiyun .parent_data = gcc_xo_gpll6_gpll0a_parent_data,
1513*4882a593Smuzhiyun .num_parents = 3,
1514*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1515*4882a593Smuzhiyun },
1516*4882a593Smuzhiyun };
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
1519*4882a593Smuzhiyun F(3200000, P_XO, 6, 0, 0),
1520*4882a593Smuzhiyun F(6400000, P_XO, 3, 0, 0),
1521*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
1522*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1523*4882a593Smuzhiyun F(40000000, P_GPLL0, 10, 1, 2),
1524*4882a593Smuzhiyun F(66670000, P_GPLL0, 12, 0, 0),
1525*4882a593Smuzhiyun F(80000000, P_GPLL0, 10, 0, 0),
1526*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
1527*4882a593Smuzhiyun { }
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
1531*4882a593Smuzhiyun .cmd_rcgr = 0x1c010,
1532*4882a593Smuzhiyun .hid_width = 5,
1533*4882a593Smuzhiyun .mnd_width = 8,
1534*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
1535*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
1536*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1537*4882a593Smuzhiyun .name = "ultaudio_ahbfabric_clk_src",
1538*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_gpll1_sleep_parent_data,
1539*4882a593Smuzhiyun .num_parents = 4,
1540*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1541*4882a593Smuzhiyun },
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
1545*4882a593Smuzhiyun .halt_reg = 0x1c028,
1546*4882a593Smuzhiyun .clkr = {
1547*4882a593Smuzhiyun .enable_reg = 0x1c028,
1548*4882a593Smuzhiyun .enable_mask = BIT(0),
1549*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1550*4882a593Smuzhiyun .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
1551*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1552*4882a593Smuzhiyun .hw = &ultaudio_ahbfabric_clk_src.clkr.hw,
1553*4882a593Smuzhiyun },
1554*4882a593Smuzhiyun .num_parents = 1,
1555*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1556*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1557*4882a593Smuzhiyun },
1558*4882a593Smuzhiyun },
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
1562*4882a593Smuzhiyun .halt_reg = 0x1c024,
1563*4882a593Smuzhiyun .clkr = {
1564*4882a593Smuzhiyun .enable_reg = 0x1c024,
1565*4882a593Smuzhiyun .enable_mask = BIT(0),
1566*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1567*4882a593Smuzhiyun .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
1568*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1569*4882a593Smuzhiyun .hw = &ultaudio_ahbfabric_clk_src.clkr.hw,
1570*4882a593Smuzhiyun },
1571*4882a593Smuzhiyun .num_parents = 1,
1572*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1573*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1574*4882a593Smuzhiyun },
1575*4882a593Smuzhiyun },
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
1579*4882a593Smuzhiyun F(128000, P_XO, 10, 1, 15),
1580*4882a593Smuzhiyun F(256000, P_XO, 5, 1, 15),
1581*4882a593Smuzhiyun F(384000, P_XO, 5, 1, 10),
1582*4882a593Smuzhiyun F(512000, P_XO, 5, 2, 15),
1583*4882a593Smuzhiyun F(576000, P_XO, 5, 3, 20),
1584*4882a593Smuzhiyun F(705600, P_GPLL1, 16, 1, 80),
1585*4882a593Smuzhiyun F(768000, P_XO, 5, 1, 5),
1586*4882a593Smuzhiyun F(800000, P_XO, 5, 5, 24),
1587*4882a593Smuzhiyun F(1024000, P_XO, 5, 4, 15),
1588*4882a593Smuzhiyun F(1152000, P_XO, 1, 3, 50),
1589*4882a593Smuzhiyun F(1411200, P_GPLL1, 16, 1, 40),
1590*4882a593Smuzhiyun F(1536000, P_XO, 1, 2, 25),
1591*4882a593Smuzhiyun F(1600000, P_XO, 12, 0, 0),
1592*4882a593Smuzhiyun F(1728000, P_XO, 5, 9, 20),
1593*4882a593Smuzhiyun F(2048000, P_XO, 5, 8, 15),
1594*4882a593Smuzhiyun F(2304000, P_XO, 5, 3, 5),
1595*4882a593Smuzhiyun F(2400000, P_XO, 8, 0, 0),
1596*4882a593Smuzhiyun F(2822400, P_GPLL1, 16, 1, 20),
1597*4882a593Smuzhiyun F(3072000, P_XO, 5, 4, 5),
1598*4882a593Smuzhiyun F(4096000, P_GPLL1, 9, 2, 49),
1599*4882a593Smuzhiyun F(4800000, P_XO, 4, 0, 0),
1600*4882a593Smuzhiyun F(5644800, P_GPLL1, 16, 1, 10),
1601*4882a593Smuzhiyun F(6144000, P_GPLL1, 7, 1, 21),
1602*4882a593Smuzhiyun F(8192000, P_GPLL1, 9, 4, 49),
1603*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
1604*4882a593Smuzhiyun F(11289600, P_GPLL1, 16, 1, 5),
1605*4882a593Smuzhiyun F(12288000, P_GPLL1, 7, 2, 21),
1606*4882a593Smuzhiyun { }
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
1610*4882a593Smuzhiyun .cmd_rcgr = 0x1c054,
1611*4882a593Smuzhiyun .hid_width = 5,
1612*4882a593Smuzhiyun .mnd_width = 8,
1613*4882a593Smuzhiyun .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
1614*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
1615*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1616*4882a593Smuzhiyun .name = "ultaudio_lpaif_pri_i2s_clk_src",
1617*4882a593Smuzhiyun .parent_data = gcc_xo_gpll1_epi2s_emclk_sleep_parent_data,
1618*4882a593Smuzhiyun .num_parents = 5,
1619*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1620*4882a593Smuzhiyun },
1621*4882a593Smuzhiyun };
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
1624*4882a593Smuzhiyun .halt_reg = 0x1c068,
1625*4882a593Smuzhiyun .clkr = {
1626*4882a593Smuzhiyun .enable_reg = 0x1c068,
1627*4882a593Smuzhiyun .enable_mask = BIT(0),
1628*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1629*4882a593Smuzhiyun .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
1630*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1631*4882a593Smuzhiyun .hw = &ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
1632*4882a593Smuzhiyun },
1633*4882a593Smuzhiyun .num_parents = 1,
1634*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1635*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1636*4882a593Smuzhiyun },
1637*4882a593Smuzhiyun },
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
1641*4882a593Smuzhiyun .cmd_rcgr = 0x1c06c,
1642*4882a593Smuzhiyun .hid_width = 5,
1643*4882a593Smuzhiyun .mnd_width = 8,
1644*4882a593Smuzhiyun .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
1645*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
1646*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1647*4882a593Smuzhiyun .name = "ultaudio_lpaif_sec_i2s_clk_src",
1648*4882a593Smuzhiyun .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
1649*4882a593Smuzhiyun .num_parents = 5,
1650*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1651*4882a593Smuzhiyun },
1652*4882a593Smuzhiyun };
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
1655*4882a593Smuzhiyun .halt_reg = 0x1c080,
1656*4882a593Smuzhiyun .clkr = {
1657*4882a593Smuzhiyun .enable_reg = 0x1c080,
1658*4882a593Smuzhiyun .enable_mask = BIT(0),
1659*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1660*4882a593Smuzhiyun .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
1661*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1662*4882a593Smuzhiyun .hw = &ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
1663*4882a593Smuzhiyun },
1664*4882a593Smuzhiyun .num_parents = 1,
1665*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1666*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1667*4882a593Smuzhiyun },
1668*4882a593Smuzhiyun },
1669*4882a593Smuzhiyun };
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
1672*4882a593Smuzhiyun .cmd_rcgr = 0x1c084,
1673*4882a593Smuzhiyun .hid_width = 5,
1674*4882a593Smuzhiyun .mnd_width = 8,
1675*4882a593Smuzhiyun .parent_map = gcc_xo_gpll1_emclk_sleep_map,
1676*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
1677*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1678*4882a593Smuzhiyun .name = "ultaudio_lpaif_aux_i2s_clk_src",
1679*4882a593Smuzhiyun .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
1680*4882a593Smuzhiyun .num_parents = 5,
1681*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1682*4882a593Smuzhiyun },
1683*4882a593Smuzhiyun };
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
1686*4882a593Smuzhiyun .halt_reg = 0x1c098,
1687*4882a593Smuzhiyun .clkr = {
1688*4882a593Smuzhiyun .enable_reg = 0x1c098,
1689*4882a593Smuzhiyun .enable_mask = BIT(0),
1690*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1691*4882a593Smuzhiyun .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
1692*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1693*4882a593Smuzhiyun .hw = &ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
1694*4882a593Smuzhiyun },
1695*4882a593Smuzhiyun .num_parents = 1,
1696*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1697*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1698*4882a593Smuzhiyun },
1699*4882a593Smuzhiyun },
1700*4882a593Smuzhiyun };
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
1703*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1704*4882a593Smuzhiyun { }
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_xo_clk_src = {
1708*4882a593Smuzhiyun .cmd_rcgr = 0x1c034,
1709*4882a593Smuzhiyun .hid_width = 5,
1710*4882a593Smuzhiyun .parent_map = gcc_xo_sleep_map,
1711*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
1712*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1713*4882a593Smuzhiyun .name = "ultaudio_xo_clk_src",
1714*4882a593Smuzhiyun .parent_data = gcc_xo_sleep_parent_data,
1715*4882a593Smuzhiyun .num_parents = 2,
1716*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1717*4882a593Smuzhiyun },
1718*4882a593Smuzhiyun };
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
1721*4882a593Smuzhiyun .halt_reg = 0x1c04c,
1722*4882a593Smuzhiyun .clkr = {
1723*4882a593Smuzhiyun .enable_reg = 0x1c04c,
1724*4882a593Smuzhiyun .enable_mask = BIT(0),
1725*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1726*4882a593Smuzhiyun .name = "gcc_ultaudio_avsync_xo_clk",
1727*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1728*4882a593Smuzhiyun .hw = &ultaudio_xo_clk_src.clkr.hw,
1729*4882a593Smuzhiyun },
1730*4882a593Smuzhiyun .num_parents = 1,
1731*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1732*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1733*4882a593Smuzhiyun },
1734*4882a593Smuzhiyun },
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_stc_xo_clk = {
1738*4882a593Smuzhiyun .halt_reg = 0x1c050,
1739*4882a593Smuzhiyun .clkr = {
1740*4882a593Smuzhiyun .enable_reg = 0x1c050,
1741*4882a593Smuzhiyun .enable_mask = BIT(0),
1742*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1743*4882a593Smuzhiyun .name = "gcc_ultaudio_stc_xo_clk",
1744*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1745*4882a593Smuzhiyun .hw = &ultaudio_xo_clk_src.clkr.hw,
1746*4882a593Smuzhiyun },
1747*4882a593Smuzhiyun .num_parents = 1,
1748*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1749*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1750*4882a593Smuzhiyun },
1751*4882a593Smuzhiyun },
1752*4882a593Smuzhiyun };
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun static const struct freq_tbl ftbl_codec_clk[] = {
1755*4882a593Smuzhiyun F(9600000, P_XO, 2, 0, 0),
1756*4882a593Smuzhiyun F(12288000, P_XO, 1, 16, 25),
1757*4882a593Smuzhiyun F(19200000, P_XO, 1, 0, 0),
1758*4882a593Smuzhiyun F(11289600, P_EXT_MCLK, 1, 0, 0),
1759*4882a593Smuzhiyun { }
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun static struct clk_rcg2 codec_digcodec_clk_src = {
1763*4882a593Smuzhiyun .cmd_rcgr = 0x1c09c,
1764*4882a593Smuzhiyun .mnd_width = 8,
1765*4882a593Smuzhiyun .hid_width = 5,
1766*4882a593Smuzhiyun .parent_map = gcc_xo_gpll1_emclk_sleep_map,
1767*4882a593Smuzhiyun .freq_tbl = ftbl_codec_clk,
1768*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1769*4882a593Smuzhiyun .name = "codec_digcodec_clk_src",
1770*4882a593Smuzhiyun .parent_data = gcc_xo_gpll1_emclk_sleep_parent_data,
1771*4882a593Smuzhiyun .num_parents = 4,
1772*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1773*4882a593Smuzhiyun },
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun static struct clk_branch gcc_codec_digcodec_clk = {
1777*4882a593Smuzhiyun .halt_reg = 0x1c0b0,
1778*4882a593Smuzhiyun .clkr = {
1779*4882a593Smuzhiyun .enable_reg = 0x1c0b0,
1780*4882a593Smuzhiyun .enable_mask = BIT(0),
1781*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1782*4882a593Smuzhiyun .name = "gcc_ultaudio_codec_digcodec_clk",
1783*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1784*4882a593Smuzhiyun .hw = &codec_digcodec_clk_src.clkr.hw,
1785*4882a593Smuzhiyun },
1786*4882a593Smuzhiyun .num_parents = 1,
1787*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1788*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1789*4882a593Smuzhiyun },
1790*4882a593Smuzhiyun },
1791*4882a593Smuzhiyun };
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
1794*4882a593Smuzhiyun .halt_reg = 0x1c000,
1795*4882a593Smuzhiyun .clkr = {
1796*4882a593Smuzhiyun .enable_reg = 0x1c000,
1797*4882a593Smuzhiyun .enable_mask = BIT(0),
1798*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1799*4882a593Smuzhiyun .name = "gcc_ultaudio_pcnoc_mport_clk",
1800*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1801*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
1802*4882a593Smuzhiyun },
1803*4882a593Smuzhiyun .num_parents = 1,
1804*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1805*4882a593Smuzhiyun },
1806*4882a593Smuzhiyun },
1807*4882a593Smuzhiyun };
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
1810*4882a593Smuzhiyun .halt_reg = 0x1c004,
1811*4882a593Smuzhiyun .clkr = {
1812*4882a593Smuzhiyun .enable_reg = 0x1c004,
1813*4882a593Smuzhiyun .enable_mask = BIT(0),
1814*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1815*4882a593Smuzhiyun .name = "gcc_ultaudio_pcnoc_sway_clk",
1816*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1817*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
1818*4882a593Smuzhiyun },
1819*4882a593Smuzhiyun .num_parents = 1,
1820*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1821*4882a593Smuzhiyun },
1822*4882a593Smuzhiyun },
1823*4882a593Smuzhiyun };
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
1826*4882a593Smuzhiyun F(100000000, P_GPLL0, 8, 0, 0),
1827*4882a593Smuzhiyun F(160000000, P_GPLL0, 5, 0, 0),
1828*4882a593Smuzhiyun F(228570000, P_GPLL0, 3.5, 0, 0),
1829*4882a593Smuzhiyun { }
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun static struct clk_rcg2 vcodec0_clk_src = {
1833*4882a593Smuzhiyun .cmd_rcgr = 0x4C000,
1834*4882a593Smuzhiyun .mnd_width = 8,
1835*4882a593Smuzhiyun .hid_width = 5,
1836*4882a593Smuzhiyun .parent_map = gcc_xo_gpll0_map,
1837*4882a593Smuzhiyun .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
1838*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
1839*4882a593Smuzhiyun .name = "vcodec0_clk_src",
1840*4882a593Smuzhiyun .parent_data = gcc_xo_gpll0_parent_data,
1841*4882a593Smuzhiyun .num_parents = 2,
1842*4882a593Smuzhiyun .ops = &clk_rcg2_ops,
1843*4882a593Smuzhiyun },
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1847*4882a593Smuzhiyun .halt_reg = 0x01008,
1848*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1849*4882a593Smuzhiyun .clkr = {
1850*4882a593Smuzhiyun .enable_reg = 0x45004,
1851*4882a593Smuzhiyun .enable_mask = BIT(10),
1852*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1853*4882a593Smuzhiyun .name = "gcc_blsp1_ahb_clk",
1854*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1855*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
1856*4882a593Smuzhiyun },
1857*4882a593Smuzhiyun .num_parents = 1,
1858*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1859*4882a593Smuzhiyun },
1860*4882a593Smuzhiyun },
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_sleep_clk = {
1864*4882a593Smuzhiyun .halt_reg = 0x01004,
1865*4882a593Smuzhiyun .clkr = {
1866*4882a593Smuzhiyun .enable_reg = 0x01004,
1867*4882a593Smuzhiyun .enable_mask = BIT(0),
1868*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1869*4882a593Smuzhiyun .name = "gcc_blsp1_sleep_clk",
1870*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1871*4882a593Smuzhiyun },
1872*4882a593Smuzhiyun },
1873*4882a593Smuzhiyun };
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1876*4882a593Smuzhiyun .halt_reg = 0x02008,
1877*4882a593Smuzhiyun .clkr = {
1878*4882a593Smuzhiyun .enable_reg = 0x02008,
1879*4882a593Smuzhiyun .enable_mask = BIT(0),
1880*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1881*4882a593Smuzhiyun .name = "gcc_blsp1_qup1_i2c_apps_clk",
1882*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1883*4882a593Smuzhiyun .hw = &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
1884*4882a593Smuzhiyun },
1885*4882a593Smuzhiyun .num_parents = 1,
1886*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1887*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1888*4882a593Smuzhiyun },
1889*4882a593Smuzhiyun },
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1893*4882a593Smuzhiyun .halt_reg = 0x02004,
1894*4882a593Smuzhiyun .clkr = {
1895*4882a593Smuzhiyun .enable_reg = 0x02004,
1896*4882a593Smuzhiyun .enable_mask = BIT(0),
1897*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1898*4882a593Smuzhiyun .name = "gcc_blsp1_qup1_spi_apps_clk",
1899*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1900*4882a593Smuzhiyun .hw = &blsp1_qup1_spi_apps_clk_src.clkr.hw,
1901*4882a593Smuzhiyun },
1902*4882a593Smuzhiyun .num_parents = 1,
1903*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1904*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1905*4882a593Smuzhiyun },
1906*4882a593Smuzhiyun },
1907*4882a593Smuzhiyun };
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1910*4882a593Smuzhiyun .halt_reg = 0x03010,
1911*4882a593Smuzhiyun .clkr = {
1912*4882a593Smuzhiyun .enable_reg = 0x03010,
1913*4882a593Smuzhiyun .enable_mask = BIT(0),
1914*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1915*4882a593Smuzhiyun .name = "gcc_blsp1_qup2_i2c_apps_clk",
1916*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1917*4882a593Smuzhiyun .hw = &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
1918*4882a593Smuzhiyun },
1919*4882a593Smuzhiyun .num_parents = 1,
1920*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1921*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1922*4882a593Smuzhiyun },
1923*4882a593Smuzhiyun },
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1927*4882a593Smuzhiyun .halt_reg = 0x0300c,
1928*4882a593Smuzhiyun .clkr = {
1929*4882a593Smuzhiyun .enable_reg = 0x0300c,
1930*4882a593Smuzhiyun .enable_mask = BIT(0),
1931*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1932*4882a593Smuzhiyun .name = "gcc_blsp1_qup2_spi_apps_clk",
1933*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1934*4882a593Smuzhiyun .hw = &blsp1_qup2_spi_apps_clk_src.clkr.hw,
1935*4882a593Smuzhiyun },
1936*4882a593Smuzhiyun .num_parents = 1,
1937*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1938*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1939*4882a593Smuzhiyun },
1940*4882a593Smuzhiyun },
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1944*4882a593Smuzhiyun .halt_reg = 0x04020,
1945*4882a593Smuzhiyun .clkr = {
1946*4882a593Smuzhiyun .enable_reg = 0x04020,
1947*4882a593Smuzhiyun .enable_mask = BIT(0),
1948*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1949*4882a593Smuzhiyun .name = "gcc_blsp1_qup3_i2c_apps_clk",
1950*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1951*4882a593Smuzhiyun .hw = &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
1952*4882a593Smuzhiyun },
1953*4882a593Smuzhiyun .num_parents = 1,
1954*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1955*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1956*4882a593Smuzhiyun },
1957*4882a593Smuzhiyun },
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1961*4882a593Smuzhiyun .halt_reg = 0x0401c,
1962*4882a593Smuzhiyun .clkr = {
1963*4882a593Smuzhiyun .enable_reg = 0x0401c,
1964*4882a593Smuzhiyun .enable_mask = BIT(0),
1965*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1966*4882a593Smuzhiyun .name = "gcc_blsp1_qup3_spi_apps_clk",
1967*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1968*4882a593Smuzhiyun .hw = &blsp1_qup3_spi_apps_clk_src.clkr.hw,
1969*4882a593Smuzhiyun },
1970*4882a593Smuzhiyun .num_parents = 1,
1971*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1972*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1973*4882a593Smuzhiyun },
1974*4882a593Smuzhiyun },
1975*4882a593Smuzhiyun };
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1978*4882a593Smuzhiyun .halt_reg = 0x05020,
1979*4882a593Smuzhiyun .clkr = {
1980*4882a593Smuzhiyun .enable_reg = 0x05020,
1981*4882a593Smuzhiyun .enable_mask = BIT(0),
1982*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1983*4882a593Smuzhiyun .name = "gcc_blsp1_qup4_i2c_apps_clk",
1984*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
1985*4882a593Smuzhiyun .hw = &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
1986*4882a593Smuzhiyun },
1987*4882a593Smuzhiyun .num_parents = 1,
1988*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1989*4882a593Smuzhiyun .ops = &clk_branch2_ops,
1990*4882a593Smuzhiyun },
1991*4882a593Smuzhiyun },
1992*4882a593Smuzhiyun };
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1995*4882a593Smuzhiyun .halt_reg = 0x0501c,
1996*4882a593Smuzhiyun .clkr = {
1997*4882a593Smuzhiyun .enable_reg = 0x0501c,
1998*4882a593Smuzhiyun .enable_mask = BIT(0),
1999*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2000*4882a593Smuzhiyun .name = "gcc_blsp1_qup4_spi_apps_clk",
2001*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2002*4882a593Smuzhiyun .hw = &blsp1_qup4_spi_apps_clk_src.clkr.hw,
2003*4882a593Smuzhiyun },
2004*4882a593Smuzhiyun .num_parents = 1,
2005*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2006*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2007*4882a593Smuzhiyun },
2008*4882a593Smuzhiyun },
2009*4882a593Smuzhiyun };
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
2012*4882a593Smuzhiyun .halt_reg = 0x06020,
2013*4882a593Smuzhiyun .clkr = {
2014*4882a593Smuzhiyun .enable_reg = 0x06020,
2015*4882a593Smuzhiyun .enable_mask = BIT(0),
2016*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2017*4882a593Smuzhiyun .name = "gcc_blsp1_qup5_i2c_apps_clk",
2018*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2019*4882a593Smuzhiyun .hw = &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
2020*4882a593Smuzhiyun },
2021*4882a593Smuzhiyun .num_parents = 1,
2022*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2023*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2024*4882a593Smuzhiyun },
2025*4882a593Smuzhiyun },
2026*4882a593Smuzhiyun };
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
2029*4882a593Smuzhiyun .halt_reg = 0x0601c,
2030*4882a593Smuzhiyun .clkr = {
2031*4882a593Smuzhiyun .enable_reg = 0x0601c,
2032*4882a593Smuzhiyun .enable_mask = BIT(0),
2033*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2034*4882a593Smuzhiyun .name = "gcc_blsp1_qup5_spi_apps_clk",
2035*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2036*4882a593Smuzhiyun .hw = &blsp1_qup5_spi_apps_clk_src.clkr.hw,
2037*4882a593Smuzhiyun },
2038*4882a593Smuzhiyun .num_parents = 1,
2039*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2040*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2041*4882a593Smuzhiyun },
2042*4882a593Smuzhiyun },
2043*4882a593Smuzhiyun };
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
2046*4882a593Smuzhiyun .halt_reg = 0x07020,
2047*4882a593Smuzhiyun .clkr = {
2048*4882a593Smuzhiyun .enable_reg = 0x07020,
2049*4882a593Smuzhiyun .enable_mask = BIT(0),
2050*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2051*4882a593Smuzhiyun .name = "gcc_blsp1_qup6_i2c_apps_clk",
2052*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2053*4882a593Smuzhiyun .hw = &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
2054*4882a593Smuzhiyun },
2055*4882a593Smuzhiyun .num_parents = 1,
2056*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2057*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2058*4882a593Smuzhiyun },
2059*4882a593Smuzhiyun },
2060*4882a593Smuzhiyun };
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
2063*4882a593Smuzhiyun .halt_reg = 0x0701c,
2064*4882a593Smuzhiyun .clkr = {
2065*4882a593Smuzhiyun .enable_reg = 0x0701c,
2066*4882a593Smuzhiyun .enable_mask = BIT(0),
2067*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2068*4882a593Smuzhiyun .name = "gcc_blsp1_qup6_spi_apps_clk",
2069*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2070*4882a593Smuzhiyun .hw = &blsp1_qup6_spi_apps_clk_src.clkr.hw,
2071*4882a593Smuzhiyun },
2072*4882a593Smuzhiyun .num_parents = 1,
2073*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2074*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2075*4882a593Smuzhiyun },
2076*4882a593Smuzhiyun },
2077*4882a593Smuzhiyun };
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
2080*4882a593Smuzhiyun .halt_reg = 0x0203c,
2081*4882a593Smuzhiyun .clkr = {
2082*4882a593Smuzhiyun .enable_reg = 0x0203c,
2083*4882a593Smuzhiyun .enable_mask = BIT(0),
2084*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2085*4882a593Smuzhiyun .name = "gcc_blsp1_uart1_apps_clk",
2086*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2087*4882a593Smuzhiyun .hw = &blsp1_uart1_apps_clk_src.clkr.hw,
2088*4882a593Smuzhiyun },
2089*4882a593Smuzhiyun .num_parents = 1,
2090*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2091*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2092*4882a593Smuzhiyun },
2093*4882a593Smuzhiyun },
2094*4882a593Smuzhiyun };
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
2097*4882a593Smuzhiyun .halt_reg = 0x0302c,
2098*4882a593Smuzhiyun .clkr = {
2099*4882a593Smuzhiyun .enable_reg = 0x0302c,
2100*4882a593Smuzhiyun .enable_mask = BIT(0),
2101*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2102*4882a593Smuzhiyun .name = "gcc_blsp1_uart2_apps_clk",
2103*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2104*4882a593Smuzhiyun .hw = &blsp1_uart2_apps_clk_src.clkr.hw,
2105*4882a593Smuzhiyun },
2106*4882a593Smuzhiyun .num_parents = 1,
2107*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2108*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2109*4882a593Smuzhiyun },
2110*4882a593Smuzhiyun },
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
2114*4882a593Smuzhiyun .halt_reg = 0x1300c,
2115*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2116*4882a593Smuzhiyun .clkr = {
2117*4882a593Smuzhiyun .enable_reg = 0x45004,
2118*4882a593Smuzhiyun .enable_mask = BIT(7),
2119*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2120*4882a593Smuzhiyun .name = "gcc_boot_rom_ahb_clk",
2121*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2122*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
2123*4882a593Smuzhiyun },
2124*4882a593Smuzhiyun .num_parents = 1,
2125*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2126*4882a593Smuzhiyun },
2127*4882a593Smuzhiyun },
2128*4882a593Smuzhiyun };
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun static struct clk_branch gcc_camss_cci_ahb_clk = {
2131*4882a593Smuzhiyun .halt_reg = 0x5101c,
2132*4882a593Smuzhiyun .clkr = {
2133*4882a593Smuzhiyun .enable_reg = 0x5101c,
2134*4882a593Smuzhiyun .enable_mask = BIT(0),
2135*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2136*4882a593Smuzhiyun .name = "gcc_camss_cci_ahb_clk",
2137*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2138*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2139*4882a593Smuzhiyun },
2140*4882a593Smuzhiyun .num_parents = 1,
2141*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2142*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2143*4882a593Smuzhiyun },
2144*4882a593Smuzhiyun },
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun static struct clk_branch gcc_camss_cci_clk = {
2148*4882a593Smuzhiyun .halt_reg = 0x51018,
2149*4882a593Smuzhiyun .clkr = {
2150*4882a593Smuzhiyun .enable_reg = 0x51018,
2151*4882a593Smuzhiyun .enable_mask = BIT(0),
2152*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2153*4882a593Smuzhiyun .name = "gcc_camss_cci_clk",
2154*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2155*4882a593Smuzhiyun .hw = &cci_clk_src.clkr.hw,
2156*4882a593Smuzhiyun },
2157*4882a593Smuzhiyun .num_parents = 1,
2158*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2159*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2160*4882a593Smuzhiyun },
2161*4882a593Smuzhiyun },
2162*4882a593Smuzhiyun };
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0_ahb_clk = {
2165*4882a593Smuzhiyun .halt_reg = 0x4e040,
2166*4882a593Smuzhiyun .clkr = {
2167*4882a593Smuzhiyun .enable_reg = 0x4e040,
2168*4882a593Smuzhiyun .enable_mask = BIT(0),
2169*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2170*4882a593Smuzhiyun .name = "gcc_camss_csi0_ahb_clk",
2171*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2172*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2173*4882a593Smuzhiyun },
2174*4882a593Smuzhiyun .num_parents = 1,
2175*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2176*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2177*4882a593Smuzhiyun },
2178*4882a593Smuzhiyun },
2179*4882a593Smuzhiyun };
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0_clk = {
2182*4882a593Smuzhiyun .halt_reg = 0x4e03c,
2183*4882a593Smuzhiyun .clkr = {
2184*4882a593Smuzhiyun .enable_reg = 0x4e03c,
2185*4882a593Smuzhiyun .enable_mask = BIT(0),
2186*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2187*4882a593Smuzhiyun .name = "gcc_camss_csi0_clk",
2188*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2189*4882a593Smuzhiyun .hw = &csi0_clk_src.clkr.hw,
2190*4882a593Smuzhiyun },
2191*4882a593Smuzhiyun .num_parents = 1,
2192*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2193*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2194*4882a593Smuzhiyun },
2195*4882a593Smuzhiyun },
2196*4882a593Smuzhiyun };
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0phy_clk = {
2199*4882a593Smuzhiyun .halt_reg = 0x4e048,
2200*4882a593Smuzhiyun .clkr = {
2201*4882a593Smuzhiyun .enable_reg = 0x4e048,
2202*4882a593Smuzhiyun .enable_mask = BIT(0),
2203*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2204*4882a593Smuzhiyun .name = "gcc_camss_csi0phy_clk",
2205*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2206*4882a593Smuzhiyun .hw = &csi0_clk_src.clkr.hw,
2207*4882a593Smuzhiyun },
2208*4882a593Smuzhiyun .num_parents = 1,
2209*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2210*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2211*4882a593Smuzhiyun },
2212*4882a593Smuzhiyun },
2213*4882a593Smuzhiyun };
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0pix_clk = {
2216*4882a593Smuzhiyun .halt_reg = 0x4e058,
2217*4882a593Smuzhiyun .clkr = {
2218*4882a593Smuzhiyun .enable_reg = 0x4e058,
2219*4882a593Smuzhiyun .enable_mask = BIT(0),
2220*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2221*4882a593Smuzhiyun .name = "gcc_camss_csi0pix_clk",
2222*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2223*4882a593Smuzhiyun .hw = &csi0_clk_src.clkr.hw,
2224*4882a593Smuzhiyun },
2225*4882a593Smuzhiyun .num_parents = 1,
2226*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2227*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2228*4882a593Smuzhiyun },
2229*4882a593Smuzhiyun },
2230*4882a593Smuzhiyun };
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0rdi_clk = {
2233*4882a593Smuzhiyun .halt_reg = 0x4e050,
2234*4882a593Smuzhiyun .clkr = {
2235*4882a593Smuzhiyun .enable_reg = 0x4e050,
2236*4882a593Smuzhiyun .enable_mask = BIT(0),
2237*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2238*4882a593Smuzhiyun .name = "gcc_camss_csi0rdi_clk",
2239*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2240*4882a593Smuzhiyun .hw = &csi0_clk_src.clkr.hw,
2241*4882a593Smuzhiyun },
2242*4882a593Smuzhiyun .num_parents = 1,
2243*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2244*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2245*4882a593Smuzhiyun },
2246*4882a593Smuzhiyun },
2247*4882a593Smuzhiyun };
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1_ahb_clk = {
2250*4882a593Smuzhiyun .halt_reg = 0x4f040,
2251*4882a593Smuzhiyun .clkr = {
2252*4882a593Smuzhiyun .enable_reg = 0x4f040,
2253*4882a593Smuzhiyun .enable_mask = BIT(0),
2254*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2255*4882a593Smuzhiyun .name = "gcc_camss_csi1_ahb_clk",
2256*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2257*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2258*4882a593Smuzhiyun },
2259*4882a593Smuzhiyun .num_parents = 1,
2260*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2261*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2262*4882a593Smuzhiyun },
2263*4882a593Smuzhiyun },
2264*4882a593Smuzhiyun };
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1_clk = {
2267*4882a593Smuzhiyun .halt_reg = 0x4f03c,
2268*4882a593Smuzhiyun .clkr = {
2269*4882a593Smuzhiyun .enable_reg = 0x4f03c,
2270*4882a593Smuzhiyun .enable_mask = BIT(0),
2271*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2272*4882a593Smuzhiyun .name = "gcc_camss_csi1_clk",
2273*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2274*4882a593Smuzhiyun .hw = &csi1_clk_src.clkr.hw,
2275*4882a593Smuzhiyun },
2276*4882a593Smuzhiyun .num_parents = 1,
2277*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2278*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2279*4882a593Smuzhiyun },
2280*4882a593Smuzhiyun },
2281*4882a593Smuzhiyun };
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1phy_clk = {
2284*4882a593Smuzhiyun .halt_reg = 0x4f048,
2285*4882a593Smuzhiyun .clkr = {
2286*4882a593Smuzhiyun .enable_reg = 0x4f048,
2287*4882a593Smuzhiyun .enable_mask = BIT(0),
2288*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2289*4882a593Smuzhiyun .name = "gcc_camss_csi1phy_clk",
2290*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2291*4882a593Smuzhiyun .hw = &csi1_clk_src.clkr.hw,
2292*4882a593Smuzhiyun },
2293*4882a593Smuzhiyun .num_parents = 1,
2294*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2295*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2296*4882a593Smuzhiyun },
2297*4882a593Smuzhiyun },
2298*4882a593Smuzhiyun };
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1pix_clk = {
2301*4882a593Smuzhiyun .halt_reg = 0x4f058,
2302*4882a593Smuzhiyun .clkr = {
2303*4882a593Smuzhiyun .enable_reg = 0x4f058,
2304*4882a593Smuzhiyun .enable_mask = BIT(0),
2305*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2306*4882a593Smuzhiyun .name = "gcc_camss_csi1pix_clk",
2307*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2308*4882a593Smuzhiyun .hw = &csi1_clk_src.clkr.hw,
2309*4882a593Smuzhiyun },
2310*4882a593Smuzhiyun .num_parents = 1,
2311*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2312*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2313*4882a593Smuzhiyun },
2314*4882a593Smuzhiyun },
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1rdi_clk = {
2318*4882a593Smuzhiyun .halt_reg = 0x4f050,
2319*4882a593Smuzhiyun .clkr = {
2320*4882a593Smuzhiyun .enable_reg = 0x4f050,
2321*4882a593Smuzhiyun .enable_mask = BIT(0),
2322*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2323*4882a593Smuzhiyun .name = "gcc_camss_csi1rdi_clk",
2324*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2325*4882a593Smuzhiyun .hw = &csi1_clk_src.clkr.hw,
2326*4882a593Smuzhiyun },
2327*4882a593Smuzhiyun .num_parents = 1,
2328*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2329*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2330*4882a593Smuzhiyun },
2331*4882a593Smuzhiyun },
2332*4882a593Smuzhiyun };
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi_vfe0_clk = {
2335*4882a593Smuzhiyun .halt_reg = 0x58050,
2336*4882a593Smuzhiyun .clkr = {
2337*4882a593Smuzhiyun .enable_reg = 0x58050,
2338*4882a593Smuzhiyun .enable_mask = BIT(0),
2339*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2340*4882a593Smuzhiyun .name = "gcc_camss_csi_vfe0_clk",
2341*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2342*4882a593Smuzhiyun .hw = &vfe0_clk_src.clkr.hw,
2343*4882a593Smuzhiyun },
2344*4882a593Smuzhiyun .num_parents = 1,
2345*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2346*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2347*4882a593Smuzhiyun },
2348*4882a593Smuzhiyun },
2349*4882a593Smuzhiyun };
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun static struct clk_branch gcc_camss_gp0_clk = {
2352*4882a593Smuzhiyun .halt_reg = 0x54018,
2353*4882a593Smuzhiyun .clkr = {
2354*4882a593Smuzhiyun .enable_reg = 0x54018,
2355*4882a593Smuzhiyun .enable_mask = BIT(0),
2356*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2357*4882a593Smuzhiyun .name = "gcc_camss_gp0_clk",
2358*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2359*4882a593Smuzhiyun .hw = &camss_gp0_clk_src.clkr.hw,
2360*4882a593Smuzhiyun },
2361*4882a593Smuzhiyun .num_parents = 1,
2362*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2363*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2364*4882a593Smuzhiyun },
2365*4882a593Smuzhiyun },
2366*4882a593Smuzhiyun };
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun static struct clk_branch gcc_camss_gp1_clk = {
2369*4882a593Smuzhiyun .halt_reg = 0x55018,
2370*4882a593Smuzhiyun .clkr = {
2371*4882a593Smuzhiyun .enable_reg = 0x55018,
2372*4882a593Smuzhiyun .enable_mask = BIT(0),
2373*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2374*4882a593Smuzhiyun .name = "gcc_camss_gp1_clk",
2375*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2376*4882a593Smuzhiyun .hw = &camss_gp1_clk_src.clkr.hw,
2377*4882a593Smuzhiyun },
2378*4882a593Smuzhiyun .num_parents = 1,
2379*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2380*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2381*4882a593Smuzhiyun },
2382*4882a593Smuzhiyun },
2383*4882a593Smuzhiyun };
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun static struct clk_branch gcc_camss_ispif_ahb_clk = {
2386*4882a593Smuzhiyun .halt_reg = 0x50004,
2387*4882a593Smuzhiyun .clkr = {
2388*4882a593Smuzhiyun .enable_reg = 0x50004,
2389*4882a593Smuzhiyun .enable_mask = BIT(0),
2390*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2391*4882a593Smuzhiyun .name = "gcc_camss_ispif_ahb_clk",
2392*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2393*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2394*4882a593Smuzhiyun },
2395*4882a593Smuzhiyun .num_parents = 1,
2396*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2397*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2398*4882a593Smuzhiyun },
2399*4882a593Smuzhiyun },
2400*4882a593Smuzhiyun };
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun static struct clk_branch gcc_camss_jpeg0_clk = {
2403*4882a593Smuzhiyun .halt_reg = 0x57020,
2404*4882a593Smuzhiyun .clkr = {
2405*4882a593Smuzhiyun .enable_reg = 0x57020,
2406*4882a593Smuzhiyun .enable_mask = BIT(0),
2407*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2408*4882a593Smuzhiyun .name = "gcc_camss_jpeg0_clk",
2409*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2410*4882a593Smuzhiyun .hw = &jpeg0_clk_src.clkr.hw,
2411*4882a593Smuzhiyun },
2412*4882a593Smuzhiyun .num_parents = 1,
2413*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2414*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2415*4882a593Smuzhiyun },
2416*4882a593Smuzhiyun },
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun static struct clk_branch gcc_camss_jpeg_ahb_clk = {
2420*4882a593Smuzhiyun .halt_reg = 0x57024,
2421*4882a593Smuzhiyun .clkr = {
2422*4882a593Smuzhiyun .enable_reg = 0x57024,
2423*4882a593Smuzhiyun .enable_mask = BIT(0),
2424*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2425*4882a593Smuzhiyun .name = "gcc_camss_jpeg_ahb_clk",
2426*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2427*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2428*4882a593Smuzhiyun },
2429*4882a593Smuzhiyun .num_parents = 1,
2430*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2431*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2432*4882a593Smuzhiyun },
2433*4882a593Smuzhiyun },
2434*4882a593Smuzhiyun };
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun static struct clk_branch gcc_camss_jpeg_axi_clk = {
2437*4882a593Smuzhiyun .halt_reg = 0x57028,
2438*4882a593Smuzhiyun .clkr = {
2439*4882a593Smuzhiyun .enable_reg = 0x57028,
2440*4882a593Smuzhiyun .enable_mask = BIT(0),
2441*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2442*4882a593Smuzhiyun .name = "gcc_camss_jpeg_axi_clk",
2443*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2444*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
2445*4882a593Smuzhiyun },
2446*4882a593Smuzhiyun .num_parents = 1,
2447*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2448*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2449*4882a593Smuzhiyun },
2450*4882a593Smuzhiyun },
2451*4882a593Smuzhiyun };
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun static struct clk_branch gcc_camss_mclk0_clk = {
2454*4882a593Smuzhiyun .halt_reg = 0x52018,
2455*4882a593Smuzhiyun .clkr = {
2456*4882a593Smuzhiyun .enable_reg = 0x52018,
2457*4882a593Smuzhiyun .enable_mask = BIT(0),
2458*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2459*4882a593Smuzhiyun .name = "gcc_camss_mclk0_clk",
2460*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2461*4882a593Smuzhiyun .hw = &mclk0_clk_src.clkr.hw,
2462*4882a593Smuzhiyun },
2463*4882a593Smuzhiyun .num_parents = 1,
2464*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2465*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2466*4882a593Smuzhiyun },
2467*4882a593Smuzhiyun },
2468*4882a593Smuzhiyun };
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun static struct clk_branch gcc_camss_mclk1_clk = {
2471*4882a593Smuzhiyun .halt_reg = 0x53018,
2472*4882a593Smuzhiyun .clkr = {
2473*4882a593Smuzhiyun .enable_reg = 0x53018,
2474*4882a593Smuzhiyun .enable_mask = BIT(0),
2475*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2476*4882a593Smuzhiyun .name = "gcc_camss_mclk1_clk",
2477*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2478*4882a593Smuzhiyun .hw = &mclk1_clk_src.clkr.hw,
2479*4882a593Smuzhiyun },
2480*4882a593Smuzhiyun .num_parents = 1,
2481*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2482*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2483*4882a593Smuzhiyun },
2484*4882a593Smuzhiyun },
2485*4882a593Smuzhiyun };
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun static struct clk_branch gcc_camss_micro_ahb_clk = {
2488*4882a593Smuzhiyun .halt_reg = 0x5600c,
2489*4882a593Smuzhiyun .clkr = {
2490*4882a593Smuzhiyun .enable_reg = 0x5600c,
2491*4882a593Smuzhiyun .enable_mask = BIT(0),
2492*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2493*4882a593Smuzhiyun .name = "gcc_camss_micro_ahb_clk",
2494*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2495*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2496*4882a593Smuzhiyun },
2497*4882a593Smuzhiyun .num_parents = 1,
2498*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2499*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2500*4882a593Smuzhiyun },
2501*4882a593Smuzhiyun },
2502*4882a593Smuzhiyun };
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0phytimer_clk = {
2505*4882a593Smuzhiyun .halt_reg = 0x4e01c,
2506*4882a593Smuzhiyun .clkr = {
2507*4882a593Smuzhiyun .enable_reg = 0x4e01c,
2508*4882a593Smuzhiyun .enable_mask = BIT(0),
2509*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2510*4882a593Smuzhiyun .name = "gcc_camss_csi0phytimer_clk",
2511*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2512*4882a593Smuzhiyun .hw = &csi0phytimer_clk_src.clkr.hw,
2513*4882a593Smuzhiyun },
2514*4882a593Smuzhiyun .num_parents = 1,
2515*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2516*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2517*4882a593Smuzhiyun },
2518*4882a593Smuzhiyun },
2519*4882a593Smuzhiyun };
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1phytimer_clk = {
2522*4882a593Smuzhiyun .halt_reg = 0x4f01c,
2523*4882a593Smuzhiyun .clkr = {
2524*4882a593Smuzhiyun .enable_reg = 0x4f01c,
2525*4882a593Smuzhiyun .enable_mask = BIT(0),
2526*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2527*4882a593Smuzhiyun .name = "gcc_camss_csi1phytimer_clk",
2528*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2529*4882a593Smuzhiyun .hw = &csi1phytimer_clk_src.clkr.hw,
2530*4882a593Smuzhiyun },
2531*4882a593Smuzhiyun .num_parents = 1,
2532*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2533*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2534*4882a593Smuzhiyun },
2535*4882a593Smuzhiyun },
2536*4882a593Smuzhiyun };
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun static struct clk_branch gcc_camss_ahb_clk = {
2539*4882a593Smuzhiyun .halt_reg = 0x5a014,
2540*4882a593Smuzhiyun .clkr = {
2541*4882a593Smuzhiyun .enable_reg = 0x5a014,
2542*4882a593Smuzhiyun .enable_mask = BIT(0),
2543*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2544*4882a593Smuzhiyun .name = "gcc_camss_ahb_clk",
2545*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2546*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2547*4882a593Smuzhiyun },
2548*4882a593Smuzhiyun .num_parents = 1,
2549*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2550*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2551*4882a593Smuzhiyun },
2552*4882a593Smuzhiyun },
2553*4882a593Smuzhiyun };
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun static struct clk_branch gcc_camss_top_ahb_clk = {
2556*4882a593Smuzhiyun .halt_reg = 0x56004,
2557*4882a593Smuzhiyun .clkr = {
2558*4882a593Smuzhiyun .enable_reg = 0x56004,
2559*4882a593Smuzhiyun .enable_mask = BIT(0),
2560*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2561*4882a593Smuzhiyun .name = "gcc_camss_top_ahb_clk",
2562*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2563*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
2564*4882a593Smuzhiyun },
2565*4882a593Smuzhiyun .num_parents = 1,
2566*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2567*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2568*4882a593Smuzhiyun },
2569*4882a593Smuzhiyun },
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun static struct clk_branch gcc_camss_cpp_ahb_clk = {
2573*4882a593Smuzhiyun .halt_reg = 0x58040,
2574*4882a593Smuzhiyun .clkr = {
2575*4882a593Smuzhiyun .enable_reg = 0x58040,
2576*4882a593Smuzhiyun .enable_mask = BIT(0),
2577*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2578*4882a593Smuzhiyun .name = "gcc_camss_cpp_ahb_clk",
2579*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2580*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2581*4882a593Smuzhiyun },
2582*4882a593Smuzhiyun .num_parents = 1,
2583*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2584*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2585*4882a593Smuzhiyun },
2586*4882a593Smuzhiyun },
2587*4882a593Smuzhiyun };
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun static struct clk_branch gcc_camss_cpp_clk = {
2590*4882a593Smuzhiyun .halt_reg = 0x5803c,
2591*4882a593Smuzhiyun .clkr = {
2592*4882a593Smuzhiyun .enable_reg = 0x5803c,
2593*4882a593Smuzhiyun .enable_mask = BIT(0),
2594*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2595*4882a593Smuzhiyun .name = "gcc_camss_cpp_clk",
2596*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2597*4882a593Smuzhiyun .hw = &cpp_clk_src.clkr.hw,
2598*4882a593Smuzhiyun },
2599*4882a593Smuzhiyun .num_parents = 1,
2600*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2601*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2602*4882a593Smuzhiyun },
2603*4882a593Smuzhiyun },
2604*4882a593Smuzhiyun };
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun static struct clk_branch gcc_camss_vfe0_clk = {
2607*4882a593Smuzhiyun .halt_reg = 0x58038,
2608*4882a593Smuzhiyun .clkr = {
2609*4882a593Smuzhiyun .enable_reg = 0x58038,
2610*4882a593Smuzhiyun .enable_mask = BIT(0),
2611*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2612*4882a593Smuzhiyun .name = "gcc_camss_vfe0_clk",
2613*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2614*4882a593Smuzhiyun .hw = &vfe0_clk_src.clkr.hw,
2615*4882a593Smuzhiyun },
2616*4882a593Smuzhiyun .num_parents = 1,
2617*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2618*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2619*4882a593Smuzhiyun },
2620*4882a593Smuzhiyun },
2621*4882a593Smuzhiyun };
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun static struct clk_branch gcc_camss_vfe_ahb_clk = {
2624*4882a593Smuzhiyun .halt_reg = 0x58044,
2625*4882a593Smuzhiyun .clkr = {
2626*4882a593Smuzhiyun .enable_reg = 0x58044,
2627*4882a593Smuzhiyun .enable_mask = BIT(0),
2628*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2629*4882a593Smuzhiyun .name = "gcc_camss_vfe_ahb_clk",
2630*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2631*4882a593Smuzhiyun .hw = &camss_ahb_clk_src.clkr.hw,
2632*4882a593Smuzhiyun },
2633*4882a593Smuzhiyun .num_parents = 1,
2634*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2635*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2636*4882a593Smuzhiyun },
2637*4882a593Smuzhiyun },
2638*4882a593Smuzhiyun };
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun static struct clk_branch gcc_camss_vfe_axi_clk = {
2641*4882a593Smuzhiyun .halt_reg = 0x58048,
2642*4882a593Smuzhiyun .clkr = {
2643*4882a593Smuzhiyun .enable_reg = 0x58048,
2644*4882a593Smuzhiyun .enable_mask = BIT(0),
2645*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2646*4882a593Smuzhiyun .name = "gcc_camss_vfe_axi_clk",
2647*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2648*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
2649*4882a593Smuzhiyun },
2650*4882a593Smuzhiyun .num_parents = 1,
2651*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2652*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2653*4882a593Smuzhiyun },
2654*4882a593Smuzhiyun },
2655*4882a593Smuzhiyun };
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun static struct clk_branch gcc_crypto_ahb_clk = {
2658*4882a593Smuzhiyun .halt_reg = 0x16024,
2659*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2660*4882a593Smuzhiyun .clkr = {
2661*4882a593Smuzhiyun .enable_reg = 0x45004,
2662*4882a593Smuzhiyun .enable_mask = BIT(0),
2663*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2664*4882a593Smuzhiyun .name = "gcc_crypto_ahb_clk",
2665*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2666*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
2667*4882a593Smuzhiyun },
2668*4882a593Smuzhiyun .num_parents = 1,
2669*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2670*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2671*4882a593Smuzhiyun },
2672*4882a593Smuzhiyun },
2673*4882a593Smuzhiyun };
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun static struct clk_branch gcc_crypto_axi_clk = {
2676*4882a593Smuzhiyun .halt_reg = 0x16020,
2677*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2678*4882a593Smuzhiyun .clkr = {
2679*4882a593Smuzhiyun .enable_reg = 0x45004,
2680*4882a593Smuzhiyun .enable_mask = BIT(1),
2681*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2682*4882a593Smuzhiyun .name = "gcc_crypto_axi_clk",
2683*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2684*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
2685*4882a593Smuzhiyun },
2686*4882a593Smuzhiyun .num_parents = 1,
2687*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2688*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2689*4882a593Smuzhiyun },
2690*4882a593Smuzhiyun },
2691*4882a593Smuzhiyun };
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun static struct clk_branch gcc_crypto_clk = {
2694*4882a593Smuzhiyun .halt_reg = 0x1601c,
2695*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2696*4882a593Smuzhiyun .clkr = {
2697*4882a593Smuzhiyun .enable_reg = 0x45004,
2698*4882a593Smuzhiyun .enable_mask = BIT(2),
2699*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2700*4882a593Smuzhiyun .name = "gcc_crypto_clk",
2701*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2702*4882a593Smuzhiyun .hw = &crypto_clk_src.clkr.hw,
2703*4882a593Smuzhiyun },
2704*4882a593Smuzhiyun .num_parents = 1,
2705*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2706*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2707*4882a593Smuzhiyun },
2708*4882a593Smuzhiyun },
2709*4882a593Smuzhiyun };
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun static struct clk_branch gcc_oxili_gmem_clk = {
2712*4882a593Smuzhiyun .halt_reg = 0x59024,
2713*4882a593Smuzhiyun .clkr = {
2714*4882a593Smuzhiyun .enable_reg = 0x59024,
2715*4882a593Smuzhiyun .enable_mask = BIT(0),
2716*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2717*4882a593Smuzhiyun .name = "gcc_oxili_gmem_clk",
2718*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2719*4882a593Smuzhiyun .hw = &gfx3d_clk_src.clkr.hw,
2720*4882a593Smuzhiyun },
2721*4882a593Smuzhiyun .num_parents = 1,
2722*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2723*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2724*4882a593Smuzhiyun },
2725*4882a593Smuzhiyun },
2726*4882a593Smuzhiyun };
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
2729*4882a593Smuzhiyun .halt_reg = 0x08000,
2730*4882a593Smuzhiyun .clkr = {
2731*4882a593Smuzhiyun .enable_reg = 0x08000,
2732*4882a593Smuzhiyun .enable_mask = BIT(0),
2733*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2734*4882a593Smuzhiyun .name = "gcc_gp1_clk",
2735*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2736*4882a593Smuzhiyun .hw = &gp1_clk_src.clkr.hw,
2737*4882a593Smuzhiyun },
2738*4882a593Smuzhiyun .num_parents = 1,
2739*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2740*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2741*4882a593Smuzhiyun },
2742*4882a593Smuzhiyun },
2743*4882a593Smuzhiyun };
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
2746*4882a593Smuzhiyun .halt_reg = 0x09000,
2747*4882a593Smuzhiyun .clkr = {
2748*4882a593Smuzhiyun .enable_reg = 0x09000,
2749*4882a593Smuzhiyun .enable_mask = BIT(0),
2750*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2751*4882a593Smuzhiyun .name = "gcc_gp2_clk",
2752*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2753*4882a593Smuzhiyun .hw = &gp2_clk_src.clkr.hw,
2754*4882a593Smuzhiyun },
2755*4882a593Smuzhiyun .num_parents = 1,
2756*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2757*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2758*4882a593Smuzhiyun },
2759*4882a593Smuzhiyun },
2760*4882a593Smuzhiyun };
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
2763*4882a593Smuzhiyun .halt_reg = 0x0a000,
2764*4882a593Smuzhiyun .clkr = {
2765*4882a593Smuzhiyun .enable_reg = 0x0a000,
2766*4882a593Smuzhiyun .enable_mask = BIT(0),
2767*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2768*4882a593Smuzhiyun .name = "gcc_gp3_clk",
2769*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2770*4882a593Smuzhiyun .hw = &gp3_clk_src.clkr.hw,
2771*4882a593Smuzhiyun },
2772*4882a593Smuzhiyun .num_parents = 1,
2773*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2774*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2775*4882a593Smuzhiyun },
2776*4882a593Smuzhiyun },
2777*4882a593Smuzhiyun };
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun static struct clk_branch gcc_mdss_ahb_clk = {
2780*4882a593Smuzhiyun .halt_reg = 0x4d07c,
2781*4882a593Smuzhiyun .clkr = {
2782*4882a593Smuzhiyun .enable_reg = 0x4d07c,
2783*4882a593Smuzhiyun .enable_mask = BIT(0),
2784*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2785*4882a593Smuzhiyun .name = "gcc_mdss_ahb_clk",
2786*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2787*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
2788*4882a593Smuzhiyun },
2789*4882a593Smuzhiyun .num_parents = 1,
2790*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2791*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2792*4882a593Smuzhiyun },
2793*4882a593Smuzhiyun },
2794*4882a593Smuzhiyun };
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun static struct clk_branch gcc_mdss_axi_clk = {
2797*4882a593Smuzhiyun .halt_reg = 0x4d080,
2798*4882a593Smuzhiyun .clkr = {
2799*4882a593Smuzhiyun .enable_reg = 0x4d080,
2800*4882a593Smuzhiyun .enable_mask = BIT(0),
2801*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2802*4882a593Smuzhiyun .name = "gcc_mdss_axi_clk",
2803*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2804*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
2805*4882a593Smuzhiyun },
2806*4882a593Smuzhiyun .num_parents = 1,
2807*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2808*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2809*4882a593Smuzhiyun },
2810*4882a593Smuzhiyun },
2811*4882a593Smuzhiyun };
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun static struct clk_branch gcc_mdss_byte0_clk = {
2814*4882a593Smuzhiyun .halt_reg = 0x4d094,
2815*4882a593Smuzhiyun .clkr = {
2816*4882a593Smuzhiyun .enable_reg = 0x4d094,
2817*4882a593Smuzhiyun .enable_mask = BIT(0),
2818*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2819*4882a593Smuzhiyun .name = "gcc_mdss_byte0_clk",
2820*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2821*4882a593Smuzhiyun .hw = &byte0_clk_src.clkr.hw,
2822*4882a593Smuzhiyun },
2823*4882a593Smuzhiyun .num_parents = 1,
2824*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2825*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2826*4882a593Smuzhiyun },
2827*4882a593Smuzhiyun },
2828*4882a593Smuzhiyun };
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun static struct clk_branch gcc_mdss_byte1_clk = {
2831*4882a593Smuzhiyun .halt_reg = 0x4d0a0,
2832*4882a593Smuzhiyun .clkr = {
2833*4882a593Smuzhiyun .enable_reg = 0x4d0a0,
2834*4882a593Smuzhiyun .enable_mask = BIT(0),
2835*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2836*4882a593Smuzhiyun .name = "gcc_mdss_byte1_clk",
2837*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2838*4882a593Smuzhiyun .hw = &byte1_clk_src.clkr.hw,
2839*4882a593Smuzhiyun },
2840*4882a593Smuzhiyun .num_parents = 1,
2841*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2842*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2843*4882a593Smuzhiyun },
2844*4882a593Smuzhiyun },
2845*4882a593Smuzhiyun };
2846*4882a593Smuzhiyun
2847*4882a593Smuzhiyun static struct clk_branch gcc_mdss_esc0_clk = {
2848*4882a593Smuzhiyun .halt_reg = 0x4d098,
2849*4882a593Smuzhiyun .clkr = {
2850*4882a593Smuzhiyun .enable_reg = 0x4d098,
2851*4882a593Smuzhiyun .enable_mask = BIT(0),
2852*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2853*4882a593Smuzhiyun .name = "gcc_mdss_esc0_clk",
2854*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2855*4882a593Smuzhiyun .hw = &esc0_clk_src.clkr.hw,
2856*4882a593Smuzhiyun },
2857*4882a593Smuzhiyun .num_parents = 1,
2858*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2859*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2860*4882a593Smuzhiyun },
2861*4882a593Smuzhiyun },
2862*4882a593Smuzhiyun };
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun static struct clk_branch gcc_mdss_esc1_clk = {
2865*4882a593Smuzhiyun .halt_reg = 0x4d09c,
2866*4882a593Smuzhiyun .clkr = {
2867*4882a593Smuzhiyun .enable_reg = 0x4d09c,
2868*4882a593Smuzhiyun .enable_mask = BIT(0),
2869*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2870*4882a593Smuzhiyun .name = "gcc_mdss_esc1_clk",
2871*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2872*4882a593Smuzhiyun .hw = &esc1_clk_src.clkr.hw,
2873*4882a593Smuzhiyun },
2874*4882a593Smuzhiyun .num_parents = 1,
2875*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2876*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2877*4882a593Smuzhiyun },
2878*4882a593Smuzhiyun },
2879*4882a593Smuzhiyun };
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun static struct clk_branch gcc_mdss_mdp_clk = {
2882*4882a593Smuzhiyun .halt_reg = 0x4D088,
2883*4882a593Smuzhiyun .clkr = {
2884*4882a593Smuzhiyun .enable_reg = 0x4D088,
2885*4882a593Smuzhiyun .enable_mask = BIT(0),
2886*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2887*4882a593Smuzhiyun .name = "gcc_mdss_mdp_clk",
2888*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2889*4882a593Smuzhiyun .hw = &mdp_clk_src.clkr.hw,
2890*4882a593Smuzhiyun },
2891*4882a593Smuzhiyun .num_parents = 1,
2892*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2893*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2894*4882a593Smuzhiyun },
2895*4882a593Smuzhiyun },
2896*4882a593Smuzhiyun };
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun static struct clk_branch gcc_mdss_pclk0_clk = {
2899*4882a593Smuzhiyun .halt_reg = 0x4d084,
2900*4882a593Smuzhiyun .clkr = {
2901*4882a593Smuzhiyun .enable_reg = 0x4d084,
2902*4882a593Smuzhiyun .enable_mask = BIT(0),
2903*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2904*4882a593Smuzhiyun .name = "gcc_mdss_pclk0_clk",
2905*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2906*4882a593Smuzhiyun .hw = &pclk0_clk_src.clkr.hw,
2907*4882a593Smuzhiyun },
2908*4882a593Smuzhiyun .num_parents = 1,
2909*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2910*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2911*4882a593Smuzhiyun },
2912*4882a593Smuzhiyun },
2913*4882a593Smuzhiyun };
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun static struct clk_branch gcc_mdss_pclk1_clk = {
2916*4882a593Smuzhiyun .halt_reg = 0x4d0a4,
2917*4882a593Smuzhiyun .clkr = {
2918*4882a593Smuzhiyun .enable_reg = 0x4d0a4,
2919*4882a593Smuzhiyun .enable_mask = BIT(0),
2920*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2921*4882a593Smuzhiyun .name = "gcc_mdss_pclk1_clk",
2922*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2923*4882a593Smuzhiyun .hw = &pclk1_clk_src.clkr.hw,
2924*4882a593Smuzhiyun },
2925*4882a593Smuzhiyun .num_parents = 1,
2926*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2927*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2928*4882a593Smuzhiyun },
2929*4882a593Smuzhiyun },
2930*4882a593Smuzhiyun };
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun static struct clk_branch gcc_mdss_vsync_clk = {
2933*4882a593Smuzhiyun .halt_reg = 0x4d090,
2934*4882a593Smuzhiyun .clkr = {
2935*4882a593Smuzhiyun .enable_reg = 0x4d090,
2936*4882a593Smuzhiyun .enable_mask = BIT(0),
2937*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2938*4882a593Smuzhiyun .name = "gcc_mdss_vsync_clk",
2939*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2940*4882a593Smuzhiyun .hw = &vsync_clk_src.clkr.hw,
2941*4882a593Smuzhiyun },
2942*4882a593Smuzhiyun .num_parents = 1,
2943*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2944*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2945*4882a593Smuzhiyun },
2946*4882a593Smuzhiyun },
2947*4882a593Smuzhiyun };
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun static struct clk_branch gcc_mss_cfg_ahb_clk = {
2950*4882a593Smuzhiyun .halt_reg = 0x49000,
2951*4882a593Smuzhiyun .clkr = {
2952*4882a593Smuzhiyun .enable_reg = 0x49000,
2953*4882a593Smuzhiyun .enable_mask = BIT(0),
2954*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2955*4882a593Smuzhiyun .name = "gcc_mss_cfg_ahb_clk",
2956*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2957*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
2958*4882a593Smuzhiyun },
2959*4882a593Smuzhiyun .num_parents = 1,
2960*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2961*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2962*4882a593Smuzhiyun },
2963*4882a593Smuzhiyun },
2964*4882a593Smuzhiyun };
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
2967*4882a593Smuzhiyun .halt_reg = 0x49004,
2968*4882a593Smuzhiyun .clkr = {
2969*4882a593Smuzhiyun .enable_reg = 0x49004,
2970*4882a593Smuzhiyun .enable_mask = BIT(0),
2971*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2972*4882a593Smuzhiyun .name = "gcc_mss_q6_bimc_axi_clk",
2973*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2974*4882a593Smuzhiyun .hw = &bimc_ddr_clk_src.clkr.hw,
2975*4882a593Smuzhiyun },
2976*4882a593Smuzhiyun .num_parents = 1,
2977*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2978*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2979*4882a593Smuzhiyun },
2980*4882a593Smuzhiyun },
2981*4882a593Smuzhiyun };
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun static struct clk_branch gcc_oxili_ahb_clk = {
2984*4882a593Smuzhiyun .halt_reg = 0x59028,
2985*4882a593Smuzhiyun .clkr = {
2986*4882a593Smuzhiyun .enable_reg = 0x59028,
2987*4882a593Smuzhiyun .enable_mask = BIT(0),
2988*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2989*4882a593Smuzhiyun .name = "gcc_oxili_ahb_clk",
2990*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
2991*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
2992*4882a593Smuzhiyun },
2993*4882a593Smuzhiyun .num_parents = 1,
2994*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2995*4882a593Smuzhiyun .ops = &clk_branch2_ops,
2996*4882a593Smuzhiyun },
2997*4882a593Smuzhiyun },
2998*4882a593Smuzhiyun };
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun static struct clk_branch gcc_oxili_gfx3d_clk = {
3001*4882a593Smuzhiyun .halt_reg = 0x59020,
3002*4882a593Smuzhiyun .clkr = {
3003*4882a593Smuzhiyun .enable_reg = 0x59020,
3004*4882a593Smuzhiyun .enable_mask = BIT(0),
3005*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3006*4882a593Smuzhiyun .name = "gcc_oxili_gfx3d_clk",
3007*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3008*4882a593Smuzhiyun .hw = &gfx3d_clk_src.clkr.hw,
3009*4882a593Smuzhiyun },
3010*4882a593Smuzhiyun .num_parents = 1,
3011*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3012*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3013*4882a593Smuzhiyun },
3014*4882a593Smuzhiyun },
3015*4882a593Smuzhiyun };
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
3018*4882a593Smuzhiyun .halt_reg = 0x4400c,
3019*4882a593Smuzhiyun .clkr = {
3020*4882a593Smuzhiyun .enable_reg = 0x4400c,
3021*4882a593Smuzhiyun .enable_mask = BIT(0),
3022*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3023*4882a593Smuzhiyun .name = "gcc_pdm2_clk",
3024*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3025*4882a593Smuzhiyun .hw = &pdm2_clk_src.clkr.hw,
3026*4882a593Smuzhiyun },
3027*4882a593Smuzhiyun .num_parents = 1,
3028*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3029*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3030*4882a593Smuzhiyun },
3031*4882a593Smuzhiyun },
3032*4882a593Smuzhiyun };
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
3035*4882a593Smuzhiyun .halt_reg = 0x44004,
3036*4882a593Smuzhiyun .clkr = {
3037*4882a593Smuzhiyun .enable_reg = 0x44004,
3038*4882a593Smuzhiyun .enable_mask = BIT(0),
3039*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3040*4882a593Smuzhiyun .name = "gcc_pdm_ahb_clk",
3041*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3042*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3043*4882a593Smuzhiyun },
3044*4882a593Smuzhiyun .num_parents = 1,
3045*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3046*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3047*4882a593Smuzhiyun },
3048*4882a593Smuzhiyun },
3049*4882a593Smuzhiyun };
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
3052*4882a593Smuzhiyun .halt_reg = 0x13004,
3053*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3054*4882a593Smuzhiyun .clkr = {
3055*4882a593Smuzhiyun .enable_reg = 0x45004,
3056*4882a593Smuzhiyun .enable_mask = BIT(8),
3057*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3058*4882a593Smuzhiyun .name = "gcc_prng_ahb_clk",
3059*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3060*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3061*4882a593Smuzhiyun },
3062*4882a593Smuzhiyun .num_parents = 1,
3063*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3064*4882a593Smuzhiyun },
3065*4882a593Smuzhiyun },
3066*4882a593Smuzhiyun };
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
3069*4882a593Smuzhiyun .halt_reg = 0x4201c,
3070*4882a593Smuzhiyun .clkr = {
3071*4882a593Smuzhiyun .enable_reg = 0x4201c,
3072*4882a593Smuzhiyun .enable_mask = BIT(0),
3073*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3074*4882a593Smuzhiyun .name = "gcc_sdcc1_ahb_clk",
3075*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3076*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3077*4882a593Smuzhiyun },
3078*4882a593Smuzhiyun .num_parents = 1,
3079*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3080*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3081*4882a593Smuzhiyun },
3082*4882a593Smuzhiyun },
3083*4882a593Smuzhiyun };
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
3086*4882a593Smuzhiyun .halt_reg = 0x42018,
3087*4882a593Smuzhiyun .clkr = {
3088*4882a593Smuzhiyun .enable_reg = 0x42018,
3089*4882a593Smuzhiyun .enable_mask = BIT(0),
3090*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3091*4882a593Smuzhiyun .name = "gcc_sdcc1_apps_clk",
3092*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3093*4882a593Smuzhiyun .hw = &sdcc1_apps_clk_src.clkr.hw,
3094*4882a593Smuzhiyun },
3095*4882a593Smuzhiyun .num_parents = 1,
3096*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3097*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3098*4882a593Smuzhiyun },
3099*4882a593Smuzhiyun },
3100*4882a593Smuzhiyun };
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
3103*4882a593Smuzhiyun .halt_reg = 0x4301c,
3104*4882a593Smuzhiyun .clkr = {
3105*4882a593Smuzhiyun .enable_reg = 0x4301c,
3106*4882a593Smuzhiyun .enable_mask = BIT(0),
3107*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3108*4882a593Smuzhiyun .name = "gcc_sdcc2_ahb_clk",
3109*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3110*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3111*4882a593Smuzhiyun },
3112*4882a593Smuzhiyun .num_parents = 1,
3113*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3114*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3115*4882a593Smuzhiyun },
3116*4882a593Smuzhiyun },
3117*4882a593Smuzhiyun };
3118*4882a593Smuzhiyun
3119*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
3120*4882a593Smuzhiyun .halt_reg = 0x43018,
3121*4882a593Smuzhiyun .clkr = {
3122*4882a593Smuzhiyun .enable_reg = 0x43018,
3123*4882a593Smuzhiyun .enable_mask = BIT(0),
3124*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3125*4882a593Smuzhiyun .name = "gcc_sdcc2_apps_clk",
3126*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3127*4882a593Smuzhiyun .hw = &sdcc2_apps_clk_src.clkr.hw,
3128*4882a593Smuzhiyun },
3129*4882a593Smuzhiyun .num_parents = 1,
3130*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3131*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3132*4882a593Smuzhiyun },
3133*4882a593Smuzhiyun },
3134*4882a593Smuzhiyun };
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun static struct clk_branch gcc_apss_tcu_clk = {
3137*4882a593Smuzhiyun .halt_reg = 0x12018,
3138*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3139*4882a593Smuzhiyun .clkr = {
3140*4882a593Smuzhiyun .enable_reg = 0x4500c,
3141*4882a593Smuzhiyun .enable_mask = BIT(1),
3142*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3143*4882a593Smuzhiyun .name = "gcc_apss_tcu_clk",
3144*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3145*4882a593Smuzhiyun .hw = &bimc_ddr_clk_src.clkr.hw,
3146*4882a593Smuzhiyun },
3147*4882a593Smuzhiyun .num_parents = 1,
3148*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3149*4882a593Smuzhiyun },
3150*4882a593Smuzhiyun },
3151*4882a593Smuzhiyun };
3152*4882a593Smuzhiyun
3153*4882a593Smuzhiyun static struct clk_branch gcc_gfx_tcu_clk = {
3154*4882a593Smuzhiyun .halt_reg = 0x12020,
3155*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3156*4882a593Smuzhiyun .clkr = {
3157*4882a593Smuzhiyun .enable_reg = 0x4500c,
3158*4882a593Smuzhiyun .enable_mask = BIT(2),
3159*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3160*4882a593Smuzhiyun .name = "gcc_gfx_tcu_clk",
3161*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3162*4882a593Smuzhiyun .hw = &bimc_ddr_clk_src.clkr.hw,
3163*4882a593Smuzhiyun },
3164*4882a593Smuzhiyun .num_parents = 1,
3165*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3166*4882a593Smuzhiyun },
3167*4882a593Smuzhiyun },
3168*4882a593Smuzhiyun };
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun static struct clk_branch gcc_gfx_tbu_clk = {
3171*4882a593Smuzhiyun .halt_reg = 0x12010,
3172*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3173*4882a593Smuzhiyun .clkr = {
3174*4882a593Smuzhiyun .enable_reg = 0x4500c,
3175*4882a593Smuzhiyun .enable_mask = BIT(3),
3176*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3177*4882a593Smuzhiyun .name = "gcc_gfx_tbu_clk",
3178*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3179*4882a593Smuzhiyun .hw = &bimc_ddr_clk_src.clkr.hw,
3180*4882a593Smuzhiyun },
3181*4882a593Smuzhiyun .num_parents = 1,
3182*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3183*4882a593Smuzhiyun },
3184*4882a593Smuzhiyun },
3185*4882a593Smuzhiyun };
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun static struct clk_branch gcc_mdp_tbu_clk = {
3188*4882a593Smuzhiyun .halt_reg = 0x1201c,
3189*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3190*4882a593Smuzhiyun .clkr = {
3191*4882a593Smuzhiyun .enable_reg = 0x4500c,
3192*4882a593Smuzhiyun .enable_mask = BIT(4),
3193*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3194*4882a593Smuzhiyun .name = "gcc_mdp_tbu_clk",
3195*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3196*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
3197*4882a593Smuzhiyun },
3198*4882a593Smuzhiyun .num_parents = 1,
3199*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3200*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3201*4882a593Smuzhiyun },
3202*4882a593Smuzhiyun },
3203*4882a593Smuzhiyun };
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun static struct clk_branch gcc_venus_tbu_clk = {
3206*4882a593Smuzhiyun .halt_reg = 0x12014,
3207*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3208*4882a593Smuzhiyun .clkr = {
3209*4882a593Smuzhiyun .enable_reg = 0x4500c,
3210*4882a593Smuzhiyun .enable_mask = BIT(5),
3211*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3212*4882a593Smuzhiyun .name = "gcc_venus_tbu_clk",
3213*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3214*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
3215*4882a593Smuzhiyun },
3216*4882a593Smuzhiyun .num_parents = 1,
3217*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3218*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3219*4882a593Smuzhiyun },
3220*4882a593Smuzhiyun },
3221*4882a593Smuzhiyun };
3222*4882a593Smuzhiyun
3223*4882a593Smuzhiyun static struct clk_branch gcc_vfe_tbu_clk = {
3224*4882a593Smuzhiyun .halt_reg = 0x1203c,
3225*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3226*4882a593Smuzhiyun .clkr = {
3227*4882a593Smuzhiyun .enable_reg = 0x4500c,
3228*4882a593Smuzhiyun .enable_mask = BIT(9),
3229*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3230*4882a593Smuzhiyun .name = "gcc_vfe_tbu_clk",
3231*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3232*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
3233*4882a593Smuzhiyun },
3234*4882a593Smuzhiyun .num_parents = 1,
3235*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3236*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3237*4882a593Smuzhiyun },
3238*4882a593Smuzhiyun },
3239*4882a593Smuzhiyun };
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun static struct clk_branch gcc_jpeg_tbu_clk = {
3242*4882a593Smuzhiyun .halt_reg = 0x12034,
3243*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3244*4882a593Smuzhiyun .clkr = {
3245*4882a593Smuzhiyun .enable_reg = 0x4500c,
3246*4882a593Smuzhiyun .enable_mask = BIT(10),
3247*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3248*4882a593Smuzhiyun .name = "gcc_jpeg_tbu_clk",
3249*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3250*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
3251*4882a593Smuzhiyun },
3252*4882a593Smuzhiyun .num_parents = 1,
3253*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3254*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3255*4882a593Smuzhiyun },
3256*4882a593Smuzhiyun },
3257*4882a593Smuzhiyun };
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun static struct clk_branch gcc_smmu_cfg_clk = {
3260*4882a593Smuzhiyun .halt_reg = 0x12038,
3261*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3262*4882a593Smuzhiyun .clkr = {
3263*4882a593Smuzhiyun .enable_reg = 0x4500c,
3264*4882a593Smuzhiyun .enable_mask = BIT(12),
3265*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3266*4882a593Smuzhiyun .name = "gcc_smmu_cfg_clk",
3267*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3268*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3269*4882a593Smuzhiyun },
3270*4882a593Smuzhiyun .num_parents = 1,
3271*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3272*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3273*4882a593Smuzhiyun },
3274*4882a593Smuzhiyun },
3275*4882a593Smuzhiyun };
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun static struct clk_branch gcc_gtcu_ahb_clk = {
3278*4882a593Smuzhiyun .halt_reg = 0x12044,
3279*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3280*4882a593Smuzhiyun .clkr = {
3281*4882a593Smuzhiyun .enable_reg = 0x4500c,
3282*4882a593Smuzhiyun .enable_mask = BIT(13),
3283*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3284*4882a593Smuzhiyun .name = "gcc_gtcu_ahb_clk",
3285*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3286*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3287*4882a593Smuzhiyun },
3288*4882a593Smuzhiyun .num_parents = 1,
3289*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3290*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3291*4882a593Smuzhiyun },
3292*4882a593Smuzhiyun },
3293*4882a593Smuzhiyun };
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun static struct clk_branch gcc_cpp_tbu_clk = {
3296*4882a593Smuzhiyun .halt_reg = 0x12040,
3297*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3298*4882a593Smuzhiyun .clkr = {
3299*4882a593Smuzhiyun .enable_reg = 0x4500c,
3300*4882a593Smuzhiyun .enable_mask = BIT(14),
3301*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3302*4882a593Smuzhiyun .name = "gcc_cpp_tbu_clk",
3303*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3304*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3305*4882a593Smuzhiyun },
3306*4882a593Smuzhiyun .num_parents = 1,
3307*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3308*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3309*4882a593Smuzhiyun },
3310*4882a593Smuzhiyun },
3311*4882a593Smuzhiyun };
3312*4882a593Smuzhiyun
3313*4882a593Smuzhiyun static struct clk_branch gcc_mdp_rt_tbu_clk = {
3314*4882a593Smuzhiyun .halt_reg = 0x1201c,
3315*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
3316*4882a593Smuzhiyun .clkr = {
3317*4882a593Smuzhiyun .enable_reg = 0x4500c,
3318*4882a593Smuzhiyun .enable_mask = BIT(15),
3319*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3320*4882a593Smuzhiyun .name = "gcc_mdp_rt_tbu_clk",
3321*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3322*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3323*4882a593Smuzhiyun },
3324*4882a593Smuzhiyun .num_parents = 1,
3325*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3326*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3327*4882a593Smuzhiyun },
3328*4882a593Smuzhiyun },
3329*4882a593Smuzhiyun };
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gfx_clk = {
3332*4882a593Smuzhiyun .halt_reg = 0x31024,
3333*4882a593Smuzhiyun .clkr = {
3334*4882a593Smuzhiyun .enable_reg = 0x31024,
3335*4882a593Smuzhiyun .enable_mask = BIT(0),
3336*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3337*4882a593Smuzhiyun .name = "gcc_bimc_gfx_clk",
3338*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3339*4882a593Smuzhiyun .hw = &bimc_gpu_clk_src.clkr.hw,
3340*4882a593Smuzhiyun },
3341*4882a593Smuzhiyun .num_parents = 1,
3342*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3343*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3344*4882a593Smuzhiyun },
3345*4882a593Smuzhiyun },
3346*4882a593Smuzhiyun };
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gpu_clk = {
3349*4882a593Smuzhiyun .halt_reg = 0x31040,
3350*4882a593Smuzhiyun .clkr = {
3351*4882a593Smuzhiyun .enable_reg = 0x31040,
3352*4882a593Smuzhiyun .enable_mask = BIT(0),
3353*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3354*4882a593Smuzhiyun .name = "gcc_bimc_gpu_clk",
3355*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3356*4882a593Smuzhiyun .hw = &bimc_gpu_clk_src.clkr.hw,
3357*4882a593Smuzhiyun },
3358*4882a593Smuzhiyun .num_parents = 1,
3359*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3360*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3361*4882a593Smuzhiyun },
3362*4882a593Smuzhiyun },
3363*4882a593Smuzhiyun };
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun static struct clk_branch gcc_usb2a_phy_sleep_clk = {
3366*4882a593Smuzhiyun .halt_reg = 0x4102c,
3367*4882a593Smuzhiyun .clkr = {
3368*4882a593Smuzhiyun .enable_reg = 0x4102c,
3369*4882a593Smuzhiyun .enable_mask = BIT(0),
3370*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3371*4882a593Smuzhiyun .name = "gcc_usb2a_phy_sleep_clk",
3372*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3373*4882a593Smuzhiyun },
3374*4882a593Smuzhiyun },
3375*4882a593Smuzhiyun };
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun static struct clk_branch gcc_usb_fs_ahb_clk = {
3378*4882a593Smuzhiyun .halt_reg = 0x3f008,
3379*4882a593Smuzhiyun .clkr = {
3380*4882a593Smuzhiyun .enable_reg = 0x3f008,
3381*4882a593Smuzhiyun .enable_mask = BIT(0),
3382*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3383*4882a593Smuzhiyun .name = "gcc_usb_fs_ahb_clk",
3384*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3385*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3386*4882a593Smuzhiyun },
3387*4882a593Smuzhiyun .num_parents = 1,
3388*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3389*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3390*4882a593Smuzhiyun },
3391*4882a593Smuzhiyun },
3392*4882a593Smuzhiyun };
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun static struct clk_branch gcc_usb_fs_ic_clk = {
3395*4882a593Smuzhiyun .halt_reg = 0x3f030,
3396*4882a593Smuzhiyun .clkr = {
3397*4882a593Smuzhiyun .enable_reg = 0x3f030,
3398*4882a593Smuzhiyun .enable_mask = BIT(0),
3399*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3400*4882a593Smuzhiyun .name = "gcc_usb_fs_ic_clk",
3401*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3402*4882a593Smuzhiyun .hw = &usb_fs_ic_clk_src.clkr.hw,
3403*4882a593Smuzhiyun },
3404*4882a593Smuzhiyun .num_parents = 1,
3405*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3406*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3407*4882a593Smuzhiyun },
3408*4882a593Smuzhiyun },
3409*4882a593Smuzhiyun };
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun static struct clk_branch gcc_usb_fs_system_clk = {
3412*4882a593Smuzhiyun .halt_reg = 0x3f004,
3413*4882a593Smuzhiyun .clkr = {
3414*4882a593Smuzhiyun .enable_reg = 0x3f004,
3415*4882a593Smuzhiyun .enable_mask = BIT(0),
3416*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3417*4882a593Smuzhiyun .name = "gcc_usb_fs_system_clk",
3418*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3419*4882a593Smuzhiyun .hw = &usb_fs_system_clk_src.clkr.hw,
3420*4882a593Smuzhiyun },
3421*4882a593Smuzhiyun .num_parents = 1,
3422*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3423*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3424*4882a593Smuzhiyun },
3425*4882a593Smuzhiyun },
3426*4882a593Smuzhiyun };
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_ahb_clk = {
3429*4882a593Smuzhiyun .halt_reg = 0x41008,
3430*4882a593Smuzhiyun .clkr = {
3431*4882a593Smuzhiyun .enable_reg = 0x41008,
3432*4882a593Smuzhiyun .enable_mask = BIT(0),
3433*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3434*4882a593Smuzhiyun .name = "gcc_usb_hs_ahb_clk",
3435*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3436*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3437*4882a593Smuzhiyun },
3438*4882a593Smuzhiyun .num_parents = 1,
3439*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3440*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3441*4882a593Smuzhiyun },
3442*4882a593Smuzhiyun },
3443*4882a593Smuzhiyun };
3444*4882a593Smuzhiyun
3445*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_system_clk = {
3446*4882a593Smuzhiyun .halt_reg = 0x41004,
3447*4882a593Smuzhiyun .clkr = {
3448*4882a593Smuzhiyun .enable_reg = 0x41004,
3449*4882a593Smuzhiyun .enable_mask = BIT(0),
3450*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3451*4882a593Smuzhiyun .name = "gcc_usb_hs_system_clk",
3452*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3453*4882a593Smuzhiyun .hw = &usb_hs_system_clk_src.clkr.hw,
3454*4882a593Smuzhiyun },
3455*4882a593Smuzhiyun .num_parents = 1,
3456*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3457*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3458*4882a593Smuzhiyun },
3459*4882a593Smuzhiyun },
3460*4882a593Smuzhiyun };
3461*4882a593Smuzhiyun
3462*4882a593Smuzhiyun static struct clk_branch gcc_venus0_ahb_clk = {
3463*4882a593Smuzhiyun .halt_reg = 0x4c020,
3464*4882a593Smuzhiyun .clkr = {
3465*4882a593Smuzhiyun .enable_reg = 0x4c020,
3466*4882a593Smuzhiyun .enable_mask = BIT(0),
3467*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3468*4882a593Smuzhiyun .name = "gcc_venus0_ahb_clk",
3469*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3470*4882a593Smuzhiyun .hw = &pcnoc_bfdcd_clk_src.clkr.hw,
3471*4882a593Smuzhiyun },
3472*4882a593Smuzhiyun .num_parents = 1,
3473*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3474*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3475*4882a593Smuzhiyun },
3476*4882a593Smuzhiyun },
3477*4882a593Smuzhiyun };
3478*4882a593Smuzhiyun
3479*4882a593Smuzhiyun static struct clk_branch gcc_venus0_axi_clk = {
3480*4882a593Smuzhiyun .halt_reg = 0x4c024,
3481*4882a593Smuzhiyun .clkr = {
3482*4882a593Smuzhiyun .enable_reg = 0x4c024,
3483*4882a593Smuzhiyun .enable_mask = BIT(0),
3484*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3485*4882a593Smuzhiyun .name = "gcc_venus0_axi_clk",
3486*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3487*4882a593Smuzhiyun .hw = &system_noc_bfdcd_clk_src.clkr.hw,
3488*4882a593Smuzhiyun },
3489*4882a593Smuzhiyun .num_parents = 1,
3490*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3491*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3492*4882a593Smuzhiyun },
3493*4882a593Smuzhiyun },
3494*4882a593Smuzhiyun };
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun static struct clk_branch gcc_venus0_vcodec0_clk = {
3497*4882a593Smuzhiyun .halt_reg = 0x4c01c,
3498*4882a593Smuzhiyun .clkr = {
3499*4882a593Smuzhiyun .enable_reg = 0x4c01c,
3500*4882a593Smuzhiyun .enable_mask = BIT(0),
3501*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3502*4882a593Smuzhiyun .name = "gcc_venus0_vcodec0_clk",
3503*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3504*4882a593Smuzhiyun .hw = &vcodec0_clk_src.clkr.hw,
3505*4882a593Smuzhiyun },
3506*4882a593Smuzhiyun .num_parents = 1,
3507*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3508*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3509*4882a593Smuzhiyun },
3510*4882a593Smuzhiyun },
3511*4882a593Smuzhiyun };
3512*4882a593Smuzhiyun
3513*4882a593Smuzhiyun static struct clk_branch gcc_venus0_core0_vcodec0_clk = {
3514*4882a593Smuzhiyun .halt_reg = 0x4c02c,
3515*4882a593Smuzhiyun .clkr = {
3516*4882a593Smuzhiyun .enable_reg = 0x4c02c,
3517*4882a593Smuzhiyun .enable_mask = BIT(0),
3518*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3519*4882a593Smuzhiyun .name = "gcc_venus0_core0_vcodec0_clk",
3520*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3521*4882a593Smuzhiyun .hw = &vcodec0_clk_src.clkr.hw,
3522*4882a593Smuzhiyun },
3523*4882a593Smuzhiyun .num_parents = 1,
3524*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3525*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3526*4882a593Smuzhiyun },
3527*4882a593Smuzhiyun },
3528*4882a593Smuzhiyun };
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun static struct clk_branch gcc_venus0_core1_vcodec0_clk = {
3531*4882a593Smuzhiyun .halt_reg = 0x4c034,
3532*4882a593Smuzhiyun .clkr = {
3533*4882a593Smuzhiyun .enable_reg = 0x4c034,
3534*4882a593Smuzhiyun .enable_mask = BIT(0),
3535*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3536*4882a593Smuzhiyun .name = "gcc_venus0_core1_vcodec0_clk",
3537*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){
3538*4882a593Smuzhiyun .hw = &vcodec0_clk_src.clkr.hw,
3539*4882a593Smuzhiyun },
3540*4882a593Smuzhiyun .num_parents = 1,
3541*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
3542*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3543*4882a593Smuzhiyun },
3544*4882a593Smuzhiyun },
3545*4882a593Smuzhiyun };
3546*4882a593Smuzhiyun
3547*4882a593Smuzhiyun static struct clk_branch gcc_oxili_timer_clk = {
3548*4882a593Smuzhiyun .halt_reg = 0x59040,
3549*4882a593Smuzhiyun .clkr = {
3550*4882a593Smuzhiyun .enable_reg = 0x59040,
3551*4882a593Smuzhiyun .enable_mask = BIT(0),
3552*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
3553*4882a593Smuzhiyun .name = "gcc_oxili_timer_clk",
3554*4882a593Smuzhiyun .ops = &clk_branch2_ops,
3555*4882a593Smuzhiyun },
3556*4882a593Smuzhiyun },
3557*4882a593Smuzhiyun };
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun static struct gdsc venus_gdsc = {
3560*4882a593Smuzhiyun .gdscr = 0x4c018,
3561*4882a593Smuzhiyun .pd = {
3562*4882a593Smuzhiyun .name = "venus",
3563*4882a593Smuzhiyun },
3564*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3565*4882a593Smuzhiyun };
3566*4882a593Smuzhiyun
3567*4882a593Smuzhiyun static struct gdsc mdss_gdsc = {
3568*4882a593Smuzhiyun .gdscr = 0x4d078,
3569*4882a593Smuzhiyun .pd = {
3570*4882a593Smuzhiyun .name = "mdss",
3571*4882a593Smuzhiyun },
3572*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3573*4882a593Smuzhiyun };
3574*4882a593Smuzhiyun
3575*4882a593Smuzhiyun static struct gdsc jpeg_gdsc = {
3576*4882a593Smuzhiyun .gdscr = 0x5701c,
3577*4882a593Smuzhiyun .pd = {
3578*4882a593Smuzhiyun .name = "jpeg",
3579*4882a593Smuzhiyun },
3580*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3581*4882a593Smuzhiyun };
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun static struct gdsc vfe_gdsc = {
3584*4882a593Smuzhiyun .gdscr = 0x58034,
3585*4882a593Smuzhiyun .pd = {
3586*4882a593Smuzhiyun .name = "vfe",
3587*4882a593Smuzhiyun },
3588*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3589*4882a593Smuzhiyun };
3590*4882a593Smuzhiyun
3591*4882a593Smuzhiyun static struct gdsc oxili_gdsc = {
3592*4882a593Smuzhiyun .gdscr = 0x5901c,
3593*4882a593Smuzhiyun .pd = {
3594*4882a593Smuzhiyun .name = "oxili",
3595*4882a593Smuzhiyun },
3596*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3597*4882a593Smuzhiyun };
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun static struct gdsc venus_core0_gdsc = {
3600*4882a593Smuzhiyun .gdscr = 0x4c028,
3601*4882a593Smuzhiyun .pd = {
3602*4882a593Smuzhiyun .name = "venus_core0",
3603*4882a593Smuzhiyun },
3604*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3605*4882a593Smuzhiyun };
3606*4882a593Smuzhiyun
3607*4882a593Smuzhiyun static struct gdsc venus_core1_gdsc = {
3608*4882a593Smuzhiyun .gdscr = 0x4c030,
3609*4882a593Smuzhiyun .pd = {
3610*4882a593Smuzhiyun .name = "venus_core1",
3611*4882a593Smuzhiyun },
3612*4882a593Smuzhiyun .pwrsts = PWRSTS_OFF_ON,
3613*4882a593Smuzhiyun };
3614*4882a593Smuzhiyun
3615*4882a593Smuzhiyun static struct clk_regmap *gcc_msm8939_clocks[] = {
3616*4882a593Smuzhiyun [GPLL0] = &gpll0.clkr,
3617*4882a593Smuzhiyun [GPLL0_VOTE] = &gpll0_vote,
3618*4882a593Smuzhiyun [BIMC_PLL] = &bimc_pll.clkr,
3619*4882a593Smuzhiyun [BIMC_PLL_VOTE] = &bimc_pll_vote,
3620*4882a593Smuzhiyun [GPLL1] = &gpll1.clkr,
3621*4882a593Smuzhiyun [GPLL1_VOTE] = &gpll1_vote,
3622*4882a593Smuzhiyun [GPLL2] = &gpll2.clkr,
3623*4882a593Smuzhiyun [GPLL2_VOTE] = &gpll2_vote,
3624*4882a593Smuzhiyun [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
3625*4882a593Smuzhiyun [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
3626*4882a593Smuzhiyun [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
3627*4882a593Smuzhiyun [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
3628*4882a593Smuzhiyun [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
3629*4882a593Smuzhiyun [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
3630*4882a593Smuzhiyun [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
3631*4882a593Smuzhiyun [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
3632*4882a593Smuzhiyun [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
3633*4882a593Smuzhiyun [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
3634*4882a593Smuzhiyun [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
3635*4882a593Smuzhiyun [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
3636*4882a593Smuzhiyun [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
3637*4882a593Smuzhiyun [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
3638*4882a593Smuzhiyun [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
3639*4882a593Smuzhiyun [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
3640*4882a593Smuzhiyun [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
3641*4882a593Smuzhiyun [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
3642*4882a593Smuzhiyun [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
3643*4882a593Smuzhiyun [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
3644*4882a593Smuzhiyun [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
3645*4882a593Smuzhiyun [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
3646*4882a593Smuzhiyun [CCI_CLK_SRC] = &cci_clk_src.clkr,
3647*4882a593Smuzhiyun [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
3648*4882a593Smuzhiyun [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
3649*4882a593Smuzhiyun [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
3650*4882a593Smuzhiyun [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
3651*4882a593Smuzhiyun [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
3652*4882a593Smuzhiyun [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
3653*4882a593Smuzhiyun [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
3654*4882a593Smuzhiyun [CPP_CLK_SRC] = &cpp_clk_src.clkr,
3655*4882a593Smuzhiyun [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
3656*4882a593Smuzhiyun [GP1_CLK_SRC] = &gp1_clk_src.clkr,
3657*4882a593Smuzhiyun [GP2_CLK_SRC] = &gp2_clk_src.clkr,
3658*4882a593Smuzhiyun [GP3_CLK_SRC] = &gp3_clk_src.clkr,
3659*4882a593Smuzhiyun [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
3660*4882a593Smuzhiyun [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
3661*4882a593Smuzhiyun [MDP_CLK_SRC] = &mdp_clk_src.clkr,
3662*4882a593Smuzhiyun [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
3663*4882a593Smuzhiyun [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
3664*4882a593Smuzhiyun [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
3665*4882a593Smuzhiyun [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
3666*4882a593Smuzhiyun [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
3667*4882a593Smuzhiyun [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
3668*4882a593Smuzhiyun [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
3669*4882a593Smuzhiyun [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
3670*4882a593Smuzhiyun [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
3671*4882a593Smuzhiyun [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
3672*4882a593Smuzhiyun [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
3673*4882a593Smuzhiyun [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
3674*4882a593Smuzhiyun [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
3675*4882a593Smuzhiyun [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
3676*4882a593Smuzhiyun [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
3677*4882a593Smuzhiyun [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
3678*4882a593Smuzhiyun [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
3679*4882a593Smuzhiyun [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
3680*4882a593Smuzhiyun [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
3681*4882a593Smuzhiyun [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
3682*4882a593Smuzhiyun [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
3683*4882a593Smuzhiyun [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
3684*4882a593Smuzhiyun [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
3685*4882a593Smuzhiyun [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
3686*4882a593Smuzhiyun [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
3687*4882a593Smuzhiyun [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
3688*4882a593Smuzhiyun [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
3689*4882a593Smuzhiyun [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
3690*4882a593Smuzhiyun [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
3691*4882a593Smuzhiyun [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
3692*4882a593Smuzhiyun [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
3693*4882a593Smuzhiyun [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
3694*4882a593Smuzhiyun [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
3695*4882a593Smuzhiyun [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
3696*4882a593Smuzhiyun [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
3697*4882a593Smuzhiyun [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
3698*4882a593Smuzhiyun [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
3699*4882a593Smuzhiyun [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
3700*4882a593Smuzhiyun [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
3701*4882a593Smuzhiyun [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
3702*4882a593Smuzhiyun [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
3703*4882a593Smuzhiyun [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
3704*4882a593Smuzhiyun [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
3705*4882a593Smuzhiyun [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
3706*4882a593Smuzhiyun [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
3707*4882a593Smuzhiyun [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
3708*4882a593Smuzhiyun [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
3709*4882a593Smuzhiyun [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
3710*4882a593Smuzhiyun [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
3711*4882a593Smuzhiyun [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
3712*4882a593Smuzhiyun [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
3713*4882a593Smuzhiyun [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
3714*4882a593Smuzhiyun [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
3715*4882a593Smuzhiyun [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
3716*4882a593Smuzhiyun [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
3717*4882a593Smuzhiyun [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
3718*4882a593Smuzhiyun [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
3719*4882a593Smuzhiyun [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
3720*4882a593Smuzhiyun [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
3721*4882a593Smuzhiyun [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
3722*4882a593Smuzhiyun [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
3723*4882a593Smuzhiyun [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
3724*4882a593Smuzhiyun [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
3725*4882a593Smuzhiyun [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
3726*4882a593Smuzhiyun [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
3727*4882a593Smuzhiyun [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
3728*4882a593Smuzhiyun [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
3729*4882a593Smuzhiyun [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
3730*4882a593Smuzhiyun [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
3731*4882a593Smuzhiyun [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
3732*4882a593Smuzhiyun [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
3733*4882a593Smuzhiyun [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
3734*4882a593Smuzhiyun [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
3735*4882a593Smuzhiyun [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
3736*4882a593Smuzhiyun [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
3737*4882a593Smuzhiyun [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
3738*4882a593Smuzhiyun [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
3739*4882a593Smuzhiyun [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
3740*4882a593Smuzhiyun [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
3741*4882a593Smuzhiyun [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
3742*4882a593Smuzhiyun [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
3743*4882a593Smuzhiyun [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
3744*4882a593Smuzhiyun [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
3745*4882a593Smuzhiyun [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
3746*4882a593Smuzhiyun [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
3747*4882a593Smuzhiyun [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
3748*4882a593Smuzhiyun [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
3749*4882a593Smuzhiyun [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
3750*4882a593Smuzhiyun [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
3751*4882a593Smuzhiyun [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
3752*4882a593Smuzhiyun [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
3753*4882a593Smuzhiyun [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
3754*4882a593Smuzhiyun [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
3755*4882a593Smuzhiyun [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
3756*4882a593Smuzhiyun [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
3757*4882a593Smuzhiyun [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
3758*4882a593Smuzhiyun [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
3759*4882a593Smuzhiyun [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
3760*4882a593Smuzhiyun [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
3761*4882a593Smuzhiyun [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
3762*4882a593Smuzhiyun [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
3763*4882a593Smuzhiyun [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
3764*4882a593Smuzhiyun [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
3765*4882a593Smuzhiyun [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
3766*4882a593Smuzhiyun [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
3767*4882a593Smuzhiyun [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
3768*4882a593Smuzhiyun [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
3769*4882a593Smuzhiyun [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
3770*4882a593Smuzhiyun [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
3771*4882a593Smuzhiyun [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
3772*4882a593Smuzhiyun [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
3773*4882a593Smuzhiyun [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
3774*4882a593Smuzhiyun [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
3775*4882a593Smuzhiyun [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
3776*4882a593Smuzhiyun [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
3777*4882a593Smuzhiyun [GPLL3] = &gpll3.clkr,
3778*4882a593Smuzhiyun [GPLL3_VOTE] = &gpll3_vote,
3779*4882a593Smuzhiyun [GPLL4] = &gpll4.clkr,
3780*4882a593Smuzhiyun [GPLL4_VOTE] = &gpll4_vote,
3781*4882a593Smuzhiyun [GPLL5] = &gpll5.clkr,
3782*4882a593Smuzhiyun [GPLL5_VOTE] = &gpll5_vote,
3783*4882a593Smuzhiyun [GPLL6] = &gpll6.clkr,
3784*4882a593Smuzhiyun [GPLL6_VOTE] = &gpll6_vote,
3785*4882a593Smuzhiyun [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
3786*4882a593Smuzhiyun [GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
3787*4882a593Smuzhiyun [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
3788*4882a593Smuzhiyun [GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
3789*4882a593Smuzhiyun [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
3790*4882a593Smuzhiyun [GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
3791*4882a593Smuzhiyun [GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
3792*4882a593Smuzhiyun [GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
3793*4882a593Smuzhiyun [GCC_MDP_RT_TBU_CLK] = &gcc_mdp_rt_tbu_clk.clkr,
3794*4882a593Smuzhiyun [USB_FS_SYSTEM_CLK_SRC] = &usb_fs_system_clk_src.clkr,
3795*4882a593Smuzhiyun [USB_FS_IC_CLK_SRC] = &usb_fs_ic_clk_src.clkr,
3796*4882a593Smuzhiyun [GCC_USB_FS_AHB_CLK] = &gcc_usb_fs_ahb_clk.clkr,
3797*4882a593Smuzhiyun [GCC_USB_FS_IC_CLK] = &gcc_usb_fs_ic_clk.clkr,
3798*4882a593Smuzhiyun [GCC_USB_FS_SYSTEM_CLK] = &gcc_usb_fs_system_clk.clkr,
3799*4882a593Smuzhiyun [GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
3800*4882a593Smuzhiyun [GCC_VENUS0_CORE1_VCODEC0_CLK] = &gcc_venus0_core1_vcodec0_clk.clkr,
3801*4882a593Smuzhiyun [GCC_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
3802*4882a593Smuzhiyun };
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun static struct gdsc *gcc_msm8939_gdscs[] = {
3805*4882a593Smuzhiyun [VENUS_GDSC] = &venus_gdsc,
3806*4882a593Smuzhiyun [MDSS_GDSC] = &mdss_gdsc,
3807*4882a593Smuzhiyun [JPEG_GDSC] = &jpeg_gdsc,
3808*4882a593Smuzhiyun [VFE_GDSC] = &vfe_gdsc,
3809*4882a593Smuzhiyun [OXILI_GDSC] = &oxili_gdsc,
3810*4882a593Smuzhiyun [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
3811*4882a593Smuzhiyun [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
3812*4882a593Smuzhiyun };
3813*4882a593Smuzhiyun
3814*4882a593Smuzhiyun static const struct qcom_reset_map gcc_msm8939_resets[] = {
3815*4882a593Smuzhiyun [GCC_BLSP1_BCR] = { 0x01000 },
3816*4882a593Smuzhiyun [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
3817*4882a593Smuzhiyun [GCC_BLSP1_UART1_BCR] = { 0x02038 },
3818*4882a593Smuzhiyun [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
3819*4882a593Smuzhiyun [GCC_BLSP1_UART2_BCR] = { 0x03028 },
3820*4882a593Smuzhiyun [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
3821*4882a593Smuzhiyun [GCC_BLSP1_UART3_BCR] = { 0x04038 },
3822*4882a593Smuzhiyun [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
3823*4882a593Smuzhiyun [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
3824*4882a593Smuzhiyun [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
3825*4882a593Smuzhiyun [GCC_IMEM_BCR] = { 0x0e000 },
3826*4882a593Smuzhiyun [GCC_SMMU_BCR] = { 0x12000 },
3827*4882a593Smuzhiyun [GCC_APSS_TCU_BCR] = { 0x12050 },
3828*4882a593Smuzhiyun [GCC_SMMU_XPU_BCR] = { 0x12054 },
3829*4882a593Smuzhiyun [GCC_PCNOC_TBU_BCR] = { 0x12058 },
3830*4882a593Smuzhiyun [GCC_PRNG_BCR] = { 0x13000 },
3831*4882a593Smuzhiyun [GCC_BOOT_ROM_BCR] = { 0x13008 },
3832*4882a593Smuzhiyun [GCC_CRYPTO_BCR] = { 0x16000 },
3833*4882a593Smuzhiyun [GCC_SEC_CTRL_BCR] = { 0x1a000 },
3834*4882a593Smuzhiyun [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
3835*4882a593Smuzhiyun [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
3836*4882a593Smuzhiyun [GCC_DEHR_BCR] = { 0x1f000 },
3837*4882a593Smuzhiyun [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
3838*4882a593Smuzhiyun [GCC_PCNOC_BCR] = { 0x27018 },
3839*4882a593Smuzhiyun [GCC_TCSR_BCR] = { 0x28000 },
3840*4882a593Smuzhiyun [GCC_QDSS_BCR] = { 0x29000 },
3841*4882a593Smuzhiyun [GCC_DCD_BCR] = { 0x2a000 },
3842*4882a593Smuzhiyun [GCC_MSG_RAM_BCR] = { 0x2b000 },
3843*4882a593Smuzhiyun [GCC_MPM_BCR] = { 0x2c000 },
3844*4882a593Smuzhiyun [GCC_SPMI_BCR] = { 0x2e000 },
3845*4882a593Smuzhiyun [GCC_SPDM_BCR] = { 0x2f000 },
3846*4882a593Smuzhiyun [GCC_MM_SPDM_BCR] = { 0x2f024 },
3847*4882a593Smuzhiyun [GCC_BIMC_BCR] = { 0x31000 },
3848*4882a593Smuzhiyun [GCC_RBCPR_BCR] = { 0x33000 },
3849*4882a593Smuzhiyun [GCC_TLMM_BCR] = { 0x34000 },
3850*4882a593Smuzhiyun [GCC_CAMSS_CSI2_BCR] = { 0x3c038 },
3851*4882a593Smuzhiyun [GCC_CAMSS_CSI2PHY_BCR] = { 0x3c044 },
3852*4882a593Smuzhiyun [GCC_CAMSS_CSI2RDI_BCR] = { 0x3c04c },
3853*4882a593Smuzhiyun [GCC_CAMSS_CSI2PIX_BCR] = { 0x3c054 },
3854*4882a593Smuzhiyun [GCC_USB_FS_BCR] = { 0x3f000 },
3855*4882a593Smuzhiyun [GCC_USB_HS_BCR] = { 0x41000 },
3856*4882a593Smuzhiyun [GCC_USB2A_PHY_BCR] = { 0x41028 },
3857*4882a593Smuzhiyun [GCC_SDCC1_BCR] = { 0x42000 },
3858*4882a593Smuzhiyun [GCC_SDCC2_BCR] = { 0x43000 },
3859*4882a593Smuzhiyun [GCC_PDM_BCR] = { 0x44000 },
3860*4882a593Smuzhiyun [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
3861*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
3862*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
3863*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
3864*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
3865*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
3866*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
3867*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
3868*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
3869*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
3870*4882a593Smuzhiyun [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
3871*4882a593Smuzhiyun [GCC_MMSS_BCR] = { 0x4b000 },
3872*4882a593Smuzhiyun [GCC_VENUS0_BCR] = { 0x4c014 },
3873*4882a593Smuzhiyun [GCC_MDSS_BCR] = { 0x4d074 },
3874*4882a593Smuzhiyun [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
3875*4882a593Smuzhiyun [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
3876*4882a593Smuzhiyun [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
3877*4882a593Smuzhiyun [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
3878*4882a593Smuzhiyun [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
3879*4882a593Smuzhiyun [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
3880*4882a593Smuzhiyun [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
3881*4882a593Smuzhiyun [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
3882*4882a593Smuzhiyun [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
3883*4882a593Smuzhiyun [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
3884*4882a593Smuzhiyun [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
3885*4882a593Smuzhiyun [GCC_BLSP1_QUP4_SPI_APPS_CBCR] = { 0x0501c },
3886*4882a593Smuzhiyun [GCC_CAMSS_CCI_BCR] = { 0x51014 },
3887*4882a593Smuzhiyun [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
3888*4882a593Smuzhiyun [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
3889*4882a593Smuzhiyun [GCC_CAMSS_GP0_BCR] = { 0x54014 },
3890*4882a593Smuzhiyun [GCC_CAMSS_GP1_BCR] = { 0x55014 },
3891*4882a593Smuzhiyun [GCC_CAMSS_TOP_BCR] = { 0x56000 },
3892*4882a593Smuzhiyun [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
3893*4882a593Smuzhiyun [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
3894*4882a593Smuzhiyun [GCC_CAMSS_VFE_BCR] = { 0x58030 },
3895*4882a593Smuzhiyun [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
3896*4882a593Smuzhiyun [GCC_OXILI_BCR] = { 0x59018 },
3897*4882a593Smuzhiyun [GCC_GMEM_BCR] = { 0x5902c },
3898*4882a593Smuzhiyun [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
3899*4882a593Smuzhiyun [GCC_CAMSS_MCLK2_BCR] = { 0x5c014 },
3900*4882a593Smuzhiyun [GCC_MDP_TBU_BCR] = { 0x62000 },
3901*4882a593Smuzhiyun [GCC_GFX_TBU_BCR] = { 0x63000 },
3902*4882a593Smuzhiyun [GCC_GFX_TCU_BCR] = { 0x64000 },
3903*4882a593Smuzhiyun [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
3904*4882a593Smuzhiyun [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
3905*4882a593Smuzhiyun [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
3906*4882a593Smuzhiyun [GCC_GTCU_AHB_BCR] = { 0x68000 },
3907*4882a593Smuzhiyun [GCC_SMMU_CFG_BCR] = { 0x69000 },
3908*4882a593Smuzhiyun [GCC_VFE_TBU_BCR] = { 0x6a000 },
3909*4882a593Smuzhiyun [GCC_VENUS_TBU_BCR] = { 0x6b000 },
3910*4882a593Smuzhiyun [GCC_JPEG_TBU_BCR] = { 0x6c000 },
3911*4882a593Smuzhiyun [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
3912*4882a593Smuzhiyun [GCC_CPP_TBU_BCR] = { 0x6e000 },
3913*4882a593Smuzhiyun [GCC_MDP_RT_TBU_BCR] = { 0x6f000 },
3914*4882a593Smuzhiyun [GCC_SMMU_CATS_BCR] = { 0x7c000 },
3915*4882a593Smuzhiyun };
3916*4882a593Smuzhiyun
3917*4882a593Smuzhiyun static const struct regmap_config gcc_msm8939_regmap_config = {
3918*4882a593Smuzhiyun .reg_bits = 32,
3919*4882a593Smuzhiyun .reg_stride = 4,
3920*4882a593Smuzhiyun .val_bits = 32,
3921*4882a593Smuzhiyun .max_register = 0x80000,
3922*4882a593Smuzhiyun .fast_io = true,
3923*4882a593Smuzhiyun };
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_msm8939_desc = {
3926*4882a593Smuzhiyun .config = &gcc_msm8939_regmap_config,
3927*4882a593Smuzhiyun .clks = gcc_msm8939_clocks,
3928*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(gcc_msm8939_clocks),
3929*4882a593Smuzhiyun .resets = gcc_msm8939_resets,
3930*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(gcc_msm8939_resets),
3931*4882a593Smuzhiyun .gdscs = gcc_msm8939_gdscs,
3932*4882a593Smuzhiyun .num_gdscs = ARRAY_SIZE(gcc_msm8939_gdscs),
3933*4882a593Smuzhiyun };
3934*4882a593Smuzhiyun
3935*4882a593Smuzhiyun static const struct of_device_id gcc_msm8939_match_table[] = {
3936*4882a593Smuzhiyun { .compatible = "qcom,gcc-msm8939" },
3937*4882a593Smuzhiyun { }
3938*4882a593Smuzhiyun };
3939*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_msm8939_match_table);
3940*4882a593Smuzhiyun
gcc_msm8939_probe(struct platform_device * pdev)3941*4882a593Smuzhiyun static int gcc_msm8939_probe(struct platform_device *pdev)
3942*4882a593Smuzhiyun {
3943*4882a593Smuzhiyun struct regmap *regmap;
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &gcc_msm8939_desc);
3946*4882a593Smuzhiyun if (IS_ERR(regmap))
3947*4882a593Smuzhiyun return PTR_ERR(regmap);
3948*4882a593Smuzhiyun
3949*4882a593Smuzhiyun clk_pll_configure_sr_hpm_lp(&gpll3, regmap, &gpll3_config, true);
3950*4882a593Smuzhiyun clk_pll_configure_sr_hpm_lp(&gpll4, regmap, &gpll4_config, true);
3951*4882a593Smuzhiyun
3952*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &gcc_msm8939_desc, regmap);
3953*4882a593Smuzhiyun }
3954*4882a593Smuzhiyun
3955*4882a593Smuzhiyun static struct platform_driver gcc_msm8939_driver = {
3956*4882a593Smuzhiyun .probe = gcc_msm8939_probe,
3957*4882a593Smuzhiyun .driver = {
3958*4882a593Smuzhiyun .name = "gcc-msm8939",
3959*4882a593Smuzhiyun .of_match_table = gcc_msm8939_match_table,
3960*4882a593Smuzhiyun },
3961*4882a593Smuzhiyun };
3962*4882a593Smuzhiyun
gcc_msm8939_init(void)3963*4882a593Smuzhiyun static int __init gcc_msm8939_init(void)
3964*4882a593Smuzhiyun {
3965*4882a593Smuzhiyun return platform_driver_register(&gcc_msm8939_driver);
3966*4882a593Smuzhiyun }
3967*4882a593Smuzhiyun core_initcall(gcc_msm8939_init);
3968*4882a593Smuzhiyun
gcc_msm8939_exit(void)3969*4882a593Smuzhiyun static void __exit gcc_msm8939_exit(void)
3970*4882a593Smuzhiyun {
3971*4882a593Smuzhiyun platform_driver_unregister(&gcc_msm8939_driver);
3972*4882a593Smuzhiyun }
3973*4882a593Smuzhiyun module_exit(gcc_msm8939_exit);
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm GCC MSM8939 Driver");
3976*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3977