xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-msm8916.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015 Linaro Limited
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-msm8916.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-msm8916.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun #include "gdsc.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	P_XO,
30*4882a593Smuzhiyun 	P_GPLL0,
31*4882a593Smuzhiyun 	P_GPLL0_AUX,
32*4882a593Smuzhiyun 	P_BIMC,
33*4882a593Smuzhiyun 	P_GPLL1,
34*4882a593Smuzhiyun 	P_GPLL1_AUX,
35*4882a593Smuzhiyun 	P_GPLL2,
36*4882a593Smuzhiyun 	P_GPLL2_AUX,
37*4882a593Smuzhiyun 	P_SLEEP_CLK,
38*4882a593Smuzhiyun 	P_DSI0_PHYPLL_BYTE,
39*4882a593Smuzhiyun 	P_DSI0_PHYPLL_DSI,
40*4882a593Smuzhiyun 	P_EXT_PRI_I2S,
41*4882a593Smuzhiyun 	P_EXT_SEC_I2S,
42*4882a593Smuzhiyun 	P_EXT_MCLK,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_map[] = {
46*4882a593Smuzhiyun 	{ P_XO, 0 },
47*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const char * const gcc_xo_gpll0[] = {
51*4882a593Smuzhiyun 	"xo",
52*4882a593Smuzhiyun 	"gpll0_vote",
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
56*4882a593Smuzhiyun 	{ P_XO, 0 },
57*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
58*4882a593Smuzhiyun 	{ P_BIMC, 2 },
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_bimc[] = {
62*4882a593Smuzhiyun 	"xo",
63*4882a593Smuzhiyun 	"gpll0_vote",
64*4882a593Smuzhiyun 	"bimc_pll_vote",
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
68*4882a593Smuzhiyun 	{ P_XO, 0 },
69*4882a593Smuzhiyun 	{ P_GPLL0_AUX, 3 },
70*4882a593Smuzhiyun 	{ P_GPLL1, 1 },
71*4882a593Smuzhiyun 	{ P_GPLL2_AUX, 2 },
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const char * const gcc_xo_gpll0a_gpll1_gpll2a[] = {
75*4882a593Smuzhiyun 	"xo",
76*4882a593Smuzhiyun 	"gpll0_vote",
77*4882a593Smuzhiyun 	"gpll1_vote",
78*4882a593Smuzhiyun 	"gpll2_vote",
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
82*4882a593Smuzhiyun 	{ P_XO, 0 },
83*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
84*4882a593Smuzhiyun 	{ P_GPLL2, 2 },
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll2[] = {
88*4882a593Smuzhiyun 	"xo",
89*4882a593Smuzhiyun 	"gpll0_vote",
90*4882a593Smuzhiyun 	"gpll2_vote",
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_map[] = {
94*4882a593Smuzhiyun 	{ P_XO, 0 },
95*4882a593Smuzhiyun 	{ P_GPLL0_AUX, 2 },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const char * const gcc_xo_gpll0a[] = {
99*4882a593Smuzhiyun 	"xo",
100*4882a593Smuzhiyun 	"gpll0_vote",
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
104*4882a593Smuzhiyun 	{ P_XO, 0 },
105*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
106*4882a593Smuzhiyun 	{ P_GPLL1_AUX, 2 },
107*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll1a_sleep[] = {
111*4882a593Smuzhiyun 	"xo",
112*4882a593Smuzhiyun 	"gpll0_vote",
113*4882a593Smuzhiyun 	"gpll1_vote",
114*4882a593Smuzhiyun 	"sleep_clk",
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
118*4882a593Smuzhiyun 	{ P_XO, 0 },
119*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
120*4882a593Smuzhiyun 	{ P_GPLL1_AUX, 2 },
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll1a[] = {
124*4882a593Smuzhiyun 	"xo",
125*4882a593Smuzhiyun 	"gpll0_vote",
126*4882a593Smuzhiyun 	"gpll1_vote",
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const struct parent_map gcc_xo_dsibyte_map[] = {
130*4882a593Smuzhiyun 	{ P_XO, 0, },
131*4882a593Smuzhiyun 	{ P_DSI0_PHYPLL_BYTE, 2 },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const char * const gcc_xo_dsibyte[] = {
135*4882a593Smuzhiyun 	"xo",
136*4882a593Smuzhiyun 	"dsi0pllbyte",
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
140*4882a593Smuzhiyun 	{ P_XO, 0 },
141*4882a593Smuzhiyun 	{ P_GPLL0_AUX, 2 },
142*4882a593Smuzhiyun 	{ P_DSI0_PHYPLL_BYTE, 1 },
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const char * const gcc_xo_gpll0a_dsibyte[] = {
146*4882a593Smuzhiyun 	"xo",
147*4882a593Smuzhiyun 	"gpll0_vote",
148*4882a593Smuzhiyun 	"dsi0pllbyte",
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
152*4882a593Smuzhiyun 	{ P_XO, 0 },
153*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
154*4882a593Smuzhiyun 	{ P_DSI0_PHYPLL_DSI, 2 },
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_dsiphy[] = {
158*4882a593Smuzhiyun 	"xo",
159*4882a593Smuzhiyun 	"gpll0_vote",
160*4882a593Smuzhiyun 	"dsi0pll",
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
164*4882a593Smuzhiyun 	{ P_XO, 0 },
165*4882a593Smuzhiyun 	{ P_GPLL0_AUX, 2 },
166*4882a593Smuzhiyun 	{ P_DSI0_PHYPLL_DSI, 1 },
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const char * const gcc_xo_gpll0a_dsiphy[] = {
170*4882a593Smuzhiyun 	"xo",
171*4882a593Smuzhiyun 	"gpll0_vote",
172*4882a593Smuzhiyun 	"dsi0pll",
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
176*4882a593Smuzhiyun 	{ P_XO, 0 },
177*4882a593Smuzhiyun 	{ P_GPLL0_AUX, 1 },
178*4882a593Smuzhiyun 	{ P_GPLL1, 3 },
179*4882a593Smuzhiyun 	{ P_GPLL2, 2 },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const char * const gcc_xo_gpll0a_gpll1_gpll2[] = {
183*4882a593Smuzhiyun 	"xo",
184*4882a593Smuzhiyun 	"gpll0_vote",
185*4882a593Smuzhiyun 	"gpll1_vote",
186*4882a593Smuzhiyun 	"gpll2_vote",
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
190*4882a593Smuzhiyun 	{ P_XO, 0 },
191*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
192*4882a593Smuzhiyun 	{ P_GPLL1, 2 },
193*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 }
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll1_sleep[] = {
197*4882a593Smuzhiyun 	"xo",
198*4882a593Smuzhiyun 	"gpll0_vote",
199*4882a593Smuzhiyun 	"gpll1_vote",
200*4882a593Smuzhiyun 	"sleep_clk",
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
204*4882a593Smuzhiyun 	{ P_XO, 0 },
205*4882a593Smuzhiyun 	{ P_GPLL1, 1 },
206*4882a593Smuzhiyun 	{ P_EXT_PRI_I2S, 2 },
207*4882a593Smuzhiyun 	{ P_EXT_MCLK, 3 },
208*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 }
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static const char * const gcc_xo_gpll1_epi2s_emclk_sleep[] = {
212*4882a593Smuzhiyun 	"xo",
213*4882a593Smuzhiyun 	"gpll1_vote",
214*4882a593Smuzhiyun 	"ext_pri_i2s",
215*4882a593Smuzhiyun 	"ext_mclk",
216*4882a593Smuzhiyun 	"sleep_clk",
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
220*4882a593Smuzhiyun 	{ P_XO, 0 },
221*4882a593Smuzhiyun 	{ P_GPLL1, 1 },
222*4882a593Smuzhiyun 	{ P_EXT_SEC_I2S, 2 },
223*4882a593Smuzhiyun 	{ P_EXT_MCLK, 3 },
224*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 }
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static const char * const gcc_xo_gpll1_esi2s_emclk_sleep[] = {
228*4882a593Smuzhiyun 	"xo",
229*4882a593Smuzhiyun 	"gpll1_vote",
230*4882a593Smuzhiyun 	"ext_sec_i2s",
231*4882a593Smuzhiyun 	"ext_mclk",
232*4882a593Smuzhiyun 	"sleep_clk",
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const struct parent_map gcc_xo_sleep_map[] = {
236*4882a593Smuzhiyun 	{ P_XO, 0 },
237*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 }
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static const char * const gcc_xo_sleep[] = {
241*4882a593Smuzhiyun 	"xo",
242*4882a593Smuzhiyun 	"sleep_clk",
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
246*4882a593Smuzhiyun 	{ P_XO, 0 },
247*4882a593Smuzhiyun 	{ P_GPLL1, 1 },
248*4882a593Smuzhiyun 	{ P_EXT_MCLK, 2 },
249*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 }
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static const char * const gcc_xo_gpll1_emclk_sleep[] = {
253*4882a593Smuzhiyun 	"xo",
254*4882a593Smuzhiyun 	"gpll1_vote",
255*4882a593Smuzhiyun 	"ext_mclk",
256*4882a593Smuzhiyun 	"sleep_clk",
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static struct clk_pll gpll0 = {
260*4882a593Smuzhiyun 	.l_reg = 0x21004,
261*4882a593Smuzhiyun 	.m_reg = 0x21008,
262*4882a593Smuzhiyun 	.n_reg = 0x2100c,
263*4882a593Smuzhiyun 	.config_reg = 0x21010,
264*4882a593Smuzhiyun 	.mode_reg = 0x21000,
265*4882a593Smuzhiyun 	.status_reg = 0x2101c,
266*4882a593Smuzhiyun 	.status_bit = 17,
267*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
268*4882a593Smuzhiyun 		.name = "gpll0",
269*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
270*4882a593Smuzhiyun 		.num_parents = 1,
271*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
272*4882a593Smuzhiyun 	},
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct clk_regmap gpll0_vote = {
276*4882a593Smuzhiyun 	.enable_reg = 0x45000,
277*4882a593Smuzhiyun 	.enable_mask = BIT(0),
278*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
279*4882a593Smuzhiyun 		.name = "gpll0_vote",
280*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0" },
281*4882a593Smuzhiyun 		.num_parents = 1,
282*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
283*4882a593Smuzhiyun 	},
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static struct clk_pll gpll1 = {
287*4882a593Smuzhiyun 	.l_reg = 0x20004,
288*4882a593Smuzhiyun 	.m_reg = 0x20008,
289*4882a593Smuzhiyun 	.n_reg = 0x2000c,
290*4882a593Smuzhiyun 	.config_reg = 0x20010,
291*4882a593Smuzhiyun 	.mode_reg = 0x20000,
292*4882a593Smuzhiyun 	.status_reg = 0x2001c,
293*4882a593Smuzhiyun 	.status_bit = 17,
294*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
295*4882a593Smuzhiyun 		.name = "gpll1",
296*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
297*4882a593Smuzhiyun 		.num_parents = 1,
298*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
299*4882a593Smuzhiyun 	},
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun static struct clk_regmap gpll1_vote = {
303*4882a593Smuzhiyun 	.enable_reg = 0x45000,
304*4882a593Smuzhiyun 	.enable_mask = BIT(1),
305*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
306*4882a593Smuzhiyun 		.name = "gpll1_vote",
307*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1" },
308*4882a593Smuzhiyun 		.num_parents = 1,
309*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
310*4882a593Smuzhiyun 	},
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static struct clk_pll gpll2 = {
314*4882a593Smuzhiyun 	.l_reg = 0x4a004,
315*4882a593Smuzhiyun 	.m_reg = 0x4a008,
316*4882a593Smuzhiyun 	.n_reg = 0x4a00c,
317*4882a593Smuzhiyun 	.config_reg = 0x4a010,
318*4882a593Smuzhiyun 	.mode_reg = 0x4a000,
319*4882a593Smuzhiyun 	.status_reg = 0x4a01c,
320*4882a593Smuzhiyun 	.status_bit = 17,
321*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
322*4882a593Smuzhiyun 		.name = "gpll2",
323*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
324*4882a593Smuzhiyun 		.num_parents = 1,
325*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
326*4882a593Smuzhiyun 	},
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun static struct clk_regmap gpll2_vote = {
330*4882a593Smuzhiyun 	.enable_reg = 0x45000,
331*4882a593Smuzhiyun 	.enable_mask = BIT(2),
332*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
333*4882a593Smuzhiyun 		.name = "gpll2_vote",
334*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll2" },
335*4882a593Smuzhiyun 		.num_parents = 1,
336*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
337*4882a593Smuzhiyun 	},
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static struct clk_pll bimc_pll = {
341*4882a593Smuzhiyun 	.l_reg = 0x23004,
342*4882a593Smuzhiyun 	.m_reg = 0x23008,
343*4882a593Smuzhiyun 	.n_reg = 0x2300c,
344*4882a593Smuzhiyun 	.config_reg = 0x23010,
345*4882a593Smuzhiyun 	.mode_reg = 0x23000,
346*4882a593Smuzhiyun 	.status_reg = 0x2301c,
347*4882a593Smuzhiyun 	.status_bit = 17,
348*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
349*4882a593Smuzhiyun 		.name = "bimc_pll",
350*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
351*4882a593Smuzhiyun 		.num_parents = 1,
352*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
353*4882a593Smuzhiyun 	},
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static struct clk_regmap bimc_pll_vote = {
357*4882a593Smuzhiyun 	.enable_reg = 0x45000,
358*4882a593Smuzhiyun 	.enable_mask = BIT(3),
359*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
360*4882a593Smuzhiyun 		.name = "bimc_pll_vote",
361*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "bimc_pll" },
362*4882a593Smuzhiyun 		.num_parents = 1,
363*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
364*4882a593Smuzhiyun 	},
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
368*4882a593Smuzhiyun 	.cmd_rcgr = 0x27000,
369*4882a593Smuzhiyun 	.hid_width = 5,
370*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_bimc_map,
371*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
372*4882a593Smuzhiyun 		.name = "pcnoc_bfdcd_clk_src",
373*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_bimc,
374*4882a593Smuzhiyun 		.num_parents = 3,
375*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
376*4882a593Smuzhiyun 	},
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static struct clk_rcg2 system_noc_bfdcd_clk_src = {
380*4882a593Smuzhiyun 	.cmd_rcgr = 0x26004,
381*4882a593Smuzhiyun 	.hid_width = 5,
382*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_bimc_map,
383*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
384*4882a593Smuzhiyun 		.name = "system_noc_bfdcd_clk_src",
385*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_bimc,
386*4882a593Smuzhiyun 		.num_parents = 3,
387*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
388*4882a593Smuzhiyun 	},
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
392*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 10, 1, 2),
393*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
394*4882a593Smuzhiyun 	{ }
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static struct clk_rcg2 camss_ahb_clk_src = {
398*4882a593Smuzhiyun 	.cmd_rcgr = 0x5a000,
399*4882a593Smuzhiyun 	.mnd_width = 8,
400*4882a593Smuzhiyun 	.hid_width = 5,
401*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
402*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_ahb_clk,
403*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
404*4882a593Smuzhiyun 		.name = "camss_ahb_clk_src",
405*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
406*4882a593Smuzhiyun 		.num_parents = 2,
407*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const struct freq_tbl ftbl_apss_ahb_clk[] = {
412*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
413*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
414*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
415*4882a593Smuzhiyun 	F(133330000, P_GPLL0, 6, 0, 0),
416*4882a593Smuzhiyun 	{ }
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static struct clk_rcg2 apss_ahb_clk_src = {
420*4882a593Smuzhiyun 	.cmd_rcgr = 0x46000,
421*4882a593Smuzhiyun 	.hid_width = 5,
422*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
423*4882a593Smuzhiyun 	.freq_tbl = ftbl_apss_ahb_clk,
424*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
425*4882a593Smuzhiyun 		.name = "apss_ahb_clk_src",
426*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
427*4882a593Smuzhiyun 		.num_parents = 2,
428*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
429*4882a593Smuzhiyun 	},
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
433*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0,	0),
434*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0,	0),
435*4882a593Smuzhiyun 	{ }
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static struct clk_rcg2 csi0_clk_src = {
439*4882a593Smuzhiyun 	.cmd_rcgr = 0x4e020,
440*4882a593Smuzhiyun 	.hid_width = 5,
441*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
442*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
443*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
444*4882a593Smuzhiyun 		.name = "csi0_clk_src",
445*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
446*4882a593Smuzhiyun 		.num_parents = 2,
447*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
448*4882a593Smuzhiyun 	},
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static struct clk_rcg2 csi1_clk_src = {
452*4882a593Smuzhiyun 	.cmd_rcgr = 0x4f020,
453*4882a593Smuzhiyun 	.hid_width = 5,
454*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
455*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
456*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
457*4882a593Smuzhiyun 		.name = "csi1_clk_src",
458*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
459*4882a593Smuzhiyun 		.num_parents = 2,
460*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
461*4882a593Smuzhiyun 	},
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
465*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
466*4882a593Smuzhiyun 	F(50000000, P_GPLL0_AUX, 16, 0, 0),
467*4882a593Smuzhiyun 	F(80000000, P_GPLL0_AUX, 10, 0, 0),
468*4882a593Smuzhiyun 	F(100000000, P_GPLL0_AUX, 8, 0, 0),
469*4882a593Smuzhiyun 	F(160000000, P_GPLL0_AUX, 5, 0, 0),
470*4882a593Smuzhiyun 	F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
471*4882a593Smuzhiyun 	F(200000000, P_GPLL0_AUX, 4, 0, 0),
472*4882a593Smuzhiyun 	F(266670000, P_GPLL0_AUX, 3, 0, 0),
473*4882a593Smuzhiyun 	F(294912000, P_GPLL1, 3, 0, 0),
474*4882a593Smuzhiyun 	F(310000000, P_GPLL2, 3, 0, 0),
475*4882a593Smuzhiyun 	F(400000000, P_GPLL0_AUX, 2, 0, 0),
476*4882a593Smuzhiyun 	{ }
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static struct clk_rcg2 gfx3d_clk_src = {
480*4882a593Smuzhiyun 	.cmd_rcgr = 0x59000,
481*4882a593Smuzhiyun 	.hid_width = 5,
482*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
483*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
484*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
485*4882a593Smuzhiyun 		.name = "gfx3d_clk_src",
486*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0a_gpll1_gpll2a,
487*4882a593Smuzhiyun 		.num_parents = 4,
488*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
489*4882a593Smuzhiyun 	},
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
493*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
494*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
495*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
496*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
497*4882a593Smuzhiyun 	F(177780000, P_GPLL0, 4.5, 0, 0),
498*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
499*4882a593Smuzhiyun 	F(266670000, P_GPLL0, 3, 0, 0),
500*4882a593Smuzhiyun 	F(320000000, P_GPLL0, 2.5, 0, 0),
501*4882a593Smuzhiyun 	F(400000000, P_GPLL0, 2, 0, 0),
502*4882a593Smuzhiyun 	F(465000000, P_GPLL2, 2, 0, 0),
503*4882a593Smuzhiyun 	{ }
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun static struct clk_rcg2 vfe0_clk_src = {
507*4882a593Smuzhiyun 	.cmd_rcgr = 0x58000,
508*4882a593Smuzhiyun 	.hid_width = 5,
509*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll2_map,
510*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_vfe0_clk,
511*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
512*4882a593Smuzhiyun 		.name = "vfe0_clk_src",
513*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll2,
514*4882a593Smuzhiyun 		.num_parents = 3,
515*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
516*4882a593Smuzhiyun 	},
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
520*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
521*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
522*4882a593Smuzhiyun 	{ }
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
526*4882a593Smuzhiyun 	.cmd_rcgr = 0x0200c,
527*4882a593Smuzhiyun 	.hid_width = 5,
528*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
529*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
530*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
531*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
532*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
533*4882a593Smuzhiyun 		.num_parents = 2,
534*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
535*4882a593Smuzhiyun 	},
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
539*4882a593Smuzhiyun 	F(100000, P_XO, 16, 2, 24),
540*4882a593Smuzhiyun 	F(250000, P_XO, 16, 5, 24),
541*4882a593Smuzhiyun 	F(500000, P_XO, 8, 5, 24),
542*4882a593Smuzhiyun 	F(960000, P_XO, 10, 1, 2),
543*4882a593Smuzhiyun 	F(1000000, P_XO, 4, 5, 24),
544*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
545*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
546*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 10, 1, 5),
547*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
548*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
549*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
550*4882a593Smuzhiyun 	{ }
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
554*4882a593Smuzhiyun 	.cmd_rcgr = 0x02024,
555*4882a593Smuzhiyun 	.mnd_width = 8,
556*4882a593Smuzhiyun 	.hid_width = 5,
557*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
558*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
559*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
560*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
561*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
562*4882a593Smuzhiyun 		.num_parents = 2,
563*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
564*4882a593Smuzhiyun 	},
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
568*4882a593Smuzhiyun 	.cmd_rcgr = 0x03000,
569*4882a593Smuzhiyun 	.hid_width = 5,
570*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
571*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
572*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
573*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
574*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
575*4882a593Smuzhiyun 		.num_parents = 2,
576*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
577*4882a593Smuzhiyun 	},
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
581*4882a593Smuzhiyun 	.cmd_rcgr = 0x03014,
582*4882a593Smuzhiyun 	.mnd_width = 8,
583*4882a593Smuzhiyun 	.hid_width = 5,
584*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
585*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
586*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
587*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
588*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
589*4882a593Smuzhiyun 		.num_parents = 2,
590*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
591*4882a593Smuzhiyun 	},
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
595*4882a593Smuzhiyun 	.cmd_rcgr = 0x04000,
596*4882a593Smuzhiyun 	.hid_width = 5,
597*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
598*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
599*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
600*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
601*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
602*4882a593Smuzhiyun 		.num_parents = 2,
603*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
604*4882a593Smuzhiyun 	},
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
608*4882a593Smuzhiyun 	.cmd_rcgr = 0x04024,
609*4882a593Smuzhiyun 	.mnd_width = 8,
610*4882a593Smuzhiyun 	.hid_width = 5,
611*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
612*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
613*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
614*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
615*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
616*4882a593Smuzhiyun 		.num_parents = 2,
617*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
618*4882a593Smuzhiyun 	},
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
622*4882a593Smuzhiyun 	.cmd_rcgr = 0x05000,
623*4882a593Smuzhiyun 	.hid_width = 5,
624*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
625*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
626*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
627*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
628*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
629*4882a593Smuzhiyun 		.num_parents = 2,
630*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
631*4882a593Smuzhiyun 	},
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
635*4882a593Smuzhiyun 	.cmd_rcgr = 0x05024,
636*4882a593Smuzhiyun 	.mnd_width = 8,
637*4882a593Smuzhiyun 	.hid_width = 5,
638*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
639*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
640*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
641*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
642*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
643*4882a593Smuzhiyun 		.num_parents = 2,
644*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
645*4882a593Smuzhiyun 	},
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
649*4882a593Smuzhiyun 	.cmd_rcgr = 0x06000,
650*4882a593Smuzhiyun 	.hid_width = 5,
651*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
652*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
653*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
654*4882a593Smuzhiyun 		.name = "blsp1_qup5_i2c_apps_clk_src",
655*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
656*4882a593Smuzhiyun 		.num_parents = 2,
657*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
658*4882a593Smuzhiyun 	},
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
662*4882a593Smuzhiyun 	.cmd_rcgr = 0x06024,
663*4882a593Smuzhiyun 	.mnd_width = 8,
664*4882a593Smuzhiyun 	.hid_width = 5,
665*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
666*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
667*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
668*4882a593Smuzhiyun 		.name = "blsp1_qup5_spi_apps_clk_src",
669*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
670*4882a593Smuzhiyun 		.num_parents = 2,
671*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
672*4882a593Smuzhiyun 	},
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
676*4882a593Smuzhiyun 	.cmd_rcgr = 0x07000,
677*4882a593Smuzhiyun 	.hid_width = 5,
678*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
679*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
680*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
681*4882a593Smuzhiyun 		.name = "blsp1_qup6_i2c_apps_clk_src",
682*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
683*4882a593Smuzhiyun 		.num_parents = 2,
684*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
685*4882a593Smuzhiyun 	},
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
689*4882a593Smuzhiyun 	.cmd_rcgr = 0x07024,
690*4882a593Smuzhiyun 	.mnd_width = 8,
691*4882a593Smuzhiyun 	.hid_width = 5,
692*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
693*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
694*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
695*4882a593Smuzhiyun 		.name = "blsp1_qup6_spi_apps_clk_src",
696*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
697*4882a593Smuzhiyun 		.num_parents = 2,
698*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
699*4882a593Smuzhiyun 	},
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
703*4882a593Smuzhiyun 	F(3686400, P_GPLL0, 1, 72, 15625),
704*4882a593Smuzhiyun 	F(7372800, P_GPLL0, 1, 144, 15625),
705*4882a593Smuzhiyun 	F(14745600, P_GPLL0, 1, 288, 15625),
706*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 10, 1, 5),
707*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
708*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 1, 3, 100),
709*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
710*4882a593Smuzhiyun 	F(32000000, P_GPLL0, 1, 1, 25),
711*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 1, 1, 20),
712*4882a593Smuzhiyun 	F(46400000, P_GPLL0, 1, 29, 500),
713*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 1, 3, 50),
714*4882a593Smuzhiyun 	F(51200000, P_GPLL0, 1, 8, 125),
715*4882a593Smuzhiyun 	F(56000000, P_GPLL0, 1, 7, 100),
716*4882a593Smuzhiyun 	F(58982400, P_GPLL0, 1, 1152, 15625),
717*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 1, 3, 40),
718*4882a593Smuzhiyun 	{ }
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
722*4882a593Smuzhiyun 	.cmd_rcgr = 0x02044,
723*4882a593Smuzhiyun 	.mnd_width = 16,
724*4882a593Smuzhiyun 	.hid_width = 5,
725*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
726*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
727*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
728*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
729*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
730*4882a593Smuzhiyun 		.num_parents = 2,
731*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
732*4882a593Smuzhiyun 	},
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
736*4882a593Smuzhiyun 	.cmd_rcgr = 0x03034,
737*4882a593Smuzhiyun 	.mnd_width = 16,
738*4882a593Smuzhiyun 	.hid_width = 5,
739*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
740*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
741*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
742*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
743*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
744*4882a593Smuzhiyun 		.num_parents = 2,
745*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
746*4882a593Smuzhiyun 	},
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
750*4882a593Smuzhiyun 	F(19200000,	P_XO, 1, 0,	0),
751*4882a593Smuzhiyun 	{ }
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static struct clk_rcg2 cci_clk_src = {
755*4882a593Smuzhiyun 	.cmd_rcgr = 0x51000,
756*4882a593Smuzhiyun 	.mnd_width = 8,
757*4882a593Smuzhiyun 	.hid_width = 5,
758*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0a_map,
759*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_cci_clk,
760*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
761*4882a593Smuzhiyun 		.name = "cci_clk_src",
762*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0a,
763*4882a593Smuzhiyun 		.num_parents = 2,
764*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
765*4882a593Smuzhiyun 	},
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
769*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
770*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
771*4882a593Smuzhiyun 	{ }
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun static struct clk_rcg2 camss_gp0_clk_src = {
775*4882a593Smuzhiyun 	.cmd_rcgr = 0x54000,
776*4882a593Smuzhiyun 	.mnd_width = 8,
777*4882a593Smuzhiyun 	.hid_width = 5,
778*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
779*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
780*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
781*4882a593Smuzhiyun 		.name = "camss_gp0_clk_src",
782*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a_sleep,
783*4882a593Smuzhiyun 		.num_parents = 4,
784*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
785*4882a593Smuzhiyun 	},
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun static struct clk_rcg2 camss_gp1_clk_src = {
789*4882a593Smuzhiyun 	.cmd_rcgr = 0x55000,
790*4882a593Smuzhiyun 	.mnd_width = 8,
791*4882a593Smuzhiyun 	.hid_width = 5,
792*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
793*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
794*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
795*4882a593Smuzhiyun 		.name = "camss_gp1_clk_src",
796*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a_sleep,
797*4882a593Smuzhiyun 		.num_parents = 4,
798*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
799*4882a593Smuzhiyun 	},
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
803*4882a593Smuzhiyun 	F(133330000, P_GPLL0, 6, 0,	0),
804*4882a593Smuzhiyun 	F(266670000, P_GPLL0, 3, 0,	0),
805*4882a593Smuzhiyun 	F(320000000, P_GPLL0, 2.5, 0, 0),
806*4882a593Smuzhiyun 	{ }
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun static struct clk_rcg2 jpeg0_clk_src = {
810*4882a593Smuzhiyun 	.cmd_rcgr = 0x57000,
811*4882a593Smuzhiyun 	.hid_width = 5,
812*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
813*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_jpeg0_clk,
814*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
815*4882a593Smuzhiyun 		.name = "jpeg0_clk_src",
816*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
817*4882a593Smuzhiyun 		.num_parents = 2,
818*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
819*4882a593Smuzhiyun 	},
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
823*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
824*4882a593Smuzhiyun 	F(23880000, P_GPLL0, 1, 2, 67),
825*4882a593Smuzhiyun 	F(66670000, P_GPLL0, 12, 0, 0),
826*4882a593Smuzhiyun 	{ }
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static struct clk_rcg2 mclk0_clk_src = {
830*4882a593Smuzhiyun 	.cmd_rcgr = 0x52000,
831*4882a593Smuzhiyun 	.mnd_width = 8,
832*4882a593Smuzhiyun 	.hid_width = 5,
833*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
834*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
835*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
836*4882a593Smuzhiyun 		.name = "mclk0_clk_src",
837*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a_sleep,
838*4882a593Smuzhiyun 		.num_parents = 4,
839*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
840*4882a593Smuzhiyun 	},
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static struct clk_rcg2 mclk1_clk_src = {
844*4882a593Smuzhiyun 	.cmd_rcgr = 0x53000,
845*4882a593Smuzhiyun 	.mnd_width = 8,
846*4882a593Smuzhiyun 	.hid_width = 5,
847*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
848*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
849*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
850*4882a593Smuzhiyun 		.name = "mclk1_clk_src",
851*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a_sleep,
852*4882a593Smuzhiyun 		.num_parents = 4,
853*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
854*4882a593Smuzhiyun 	},
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
858*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0,	0),
859*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0,	0),
860*4882a593Smuzhiyun 	{ }
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun static struct clk_rcg2 csi0phytimer_clk_src = {
864*4882a593Smuzhiyun 	.cmd_rcgr = 0x4e000,
865*4882a593Smuzhiyun 	.hid_width = 5,
866*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_map,
867*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
868*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
869*4882a593Smuzhiyun 		.name = "csi0phytimer_clk_src",
870*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a,
871*4882a593Smuzhiyun 		.num_parents = 3,
872*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
873*4882a593Smuzhiyun 	},
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun static struct clk_rcg2 csi1phytimer_clk_src = {
877*4882a593Smuzhiyun 	.cmd_rcgr = 0x4f000,
878*4882a593Smuzhiyun 	.hid_width = 5,
879*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_map,
880*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
881*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
882*4882a593Smuzhiyun 		.name = "csi1phytimer_clk_src",
883*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a,
884*4882a593Smuzhiyun 		.num_parents = 3,
885*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
886*4882a593Smuzhiyun 	},
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
890*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
891*4882a593Smuzhiyun 	F(320000000, P_GPLL0, 2.5, 0, 0),
892*4882a593Smuzhiyun 	F(465000000, P_GPLL2, 2, 0, 0),
893*4882a593Smuzhiyun 	{ }
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun static struct clk_rcg2 cpp_clk_src = {
897*4882a593Smuzhiyun 	.cmd_rcgr = 0x58018,
898*4882a593Smuzhiyun 	.hid_width = 5,
899*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll2_map,
900*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_camss_cpp_clk,
901*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
902*4882a593Smuzhiyun 		.name = "cpp_clk_src",
903*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll2,
904*4882a593Smuzhiyun 		.num_parents = 3,
905*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
906*4882a593Smuzhiyun 	},
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
910*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
911*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
912*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
913*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
914*4882a593Smuzhiyun 	{ }
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun static struct clk_rcg2 crypto_clk_src = {
918*4882a593Smuzhiyun 	.cmd_rcgr = 0x16004,
919*4882a593Smuzhiyun 	.hid_width = 5,
920*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
921*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_crypto_clk,
922*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
923*4882a593Smuzhiyun 		.name = "crypto_clk_src",
924*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
925*4882a593Smuzhiyun 		.num_parents = 2,
926*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
927*4882a593Smuzhiyun 	},
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
931*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0,	0),
932*4882a593Smuzhiyun 	{ }
933*4882a593Smuzhiyun };
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
936*4882a593Smuzhiyun 	.cmd_rcgr = 0x08004,
937*4882a593Smuzhiyun 	.mnd_width = 8,
938*4882a593Smuzhiyun 	.hid_width = 5,
939*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
940*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_3_clk,
941*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
942*4882a593Smuzhiyun 		.name = "gp1_clk_src",
943*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a_sleep,
944*4882a593Smuzhiyun 		.num_parents = 3,
945*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
946*4882a593Smuzhiyun 	},
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
950*4882a593Smuzhiyun 	.cmd_rcgr = 0x09004,
951*4882a593Smuzhiyun 	.mnd_width = 8,
952*4882a593Smuzhiyun 	.hid_width = 5,
953*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
954*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_3_clk,
955*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
956*4882a593Smuzhiyun 		.name = "gp2_clk_src",
957*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a_sleep,
958*4882a593Smuzhiyun 		.num_parents = 3,
959*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
960*4882a593Smuzhiyun 	},
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
964*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a004,
965*4882a593Smuzhiyun 	.mnd_width = 8,
966*4882a593Smuzhiyun 	.hid_width = 5,
967*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
968*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp1_3_clk,
969*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
970*4882a593Smuzhiyun 		.name = "gp3_clk_src",
971*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1a_sleep,
972*4882a593Smuzhiyun 		.num_parents = 3,
973*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
974*4882a593Smuzhiyun 	},
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun static struct clk_rcg2 byte0_clk_src = {
978*4882a593Smuzhiyun 	.cmd_rcgr = 0x4d044,
979*4882a593Smuzhiyun 	.hid_width = 5,
980*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0a_dsibyte_map,
981*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
982*4882a593Smuzhiyun 		.name = "byte0_clk_src",
983*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0a_dsibyte,
984*4882a593Smuzhiyun 		.num_parents = 3,
985*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
986*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
987*4882a593Smuzhiyun 	},
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
991*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
992*4882a593Smuzhiyun 	{ }
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun static struct clk_rcg2 esc0_clk_src = {
996*4882a593Smuzhiyun 	.cmd_rcgr = 0x4d05c,
997*4882a593Smuzhiyun 	.hid_width = 5,
998*4882a593Smuzhiyun 	.parent_map = gcc_xo_dsibyte_map,
999*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_mdss_esc0_clk,
1000*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1001*4882a593Smuzhiyun 		.name = "esc0_clk_src",
1002*4882a593Smuzhiyun 		.parent_names = gcc_xo_dsibyte,
1003*4882a593Smuzhiyun 		.num_parents = 2,
1004*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1005*4882a593Smuzhiyun 	},
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
1009*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
1010*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
1011*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1012*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1013*4882a593Smuzhiyun 	F(177780000, P_GPLL0, 4.5, 0, 0),
1014*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1015*4882a593Smuzhiyun 	F(266670000, P_GPLL0, 3, 0, 0),
1016*4882a593Smuzhiyun 	F(320000000, P_GPLL0, 2.5, 0, 0),
1017*4882a593Smuzhiyun 	{ }
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun static struct clk_rcg2 mdp_clk_src = {
1021*4882a593Smuzhiyun 	.cmd_rcgr = 0x4d014,
1022*4882a593Smuzhiyun 	.hid_width = 5,
1023*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_dsiphy_map,
1024*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_mdss_mdp_clk,
1025*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1026*4882a593Smuzhiyun 		.name = "mdp_clk_src",
1027*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_dsiphy,
1028*4882a593Smuzhiyun 		.num_parents = 3,
1029*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1030*4882a593Smuzhiyun 	},
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun static struct clk_rcg2 pclk0_clk_src = {
1034*4882a593Smuzhiyun 	.cmd_rcgr = 0x4d000,
1035*4882a593Smuzhiyun 	.mnd_width = 8,
1036*4882a593Smuzhiyun 	.hid_width = 5,
1037*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0a_dsiphy_map,
1038*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1039*4882a593Smuzhiyun 		.name = "pclk0_clk_src",
1040*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0a_dsiphy,
1041*4882a593Smuzhiyun 		.num_parents = 3,
1042*4882a593Smuzhiyun 		.ops = &clk_pixel_ops,
1043*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1044*4882a593Smuzhiyun 	},
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
1048*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0,	0),
1049*4882a593Smuzhiyun 	{ }
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun static struct clk_rcg2 vsync_clk_src = {
1053*4882a593Smuzhiyun 	.cmd_rcgr = 0x4d02c,
1054*4882a593Smuzhiyun 	.hid_width = 5,
1055*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0a_map,
1056*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_mdss_vsync_clk,
1057*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1058*4882a593Smuzhiyun 		.name = "vsync_clk_src",
1059*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0a,
1060*4882a593Smuzhiyun 		.num_parents = 2,
1061*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1062*4882a593Smuzhiyun 	},
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
1066*4882a593Smuzhiyun 	F(64000000, P_GPLL0, 12.5, 0, 0),
1067*4882a593Smuzhiyun 	{ }
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
1071*4882a593Smuzhiyun 	.cmd_rcgr = 0x44010,
1072*4882a593Smuzhiyun 	.hid_width = 5,
1073*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1074*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pdm2_clk,
1075*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1076*4882a593Smuzhiyun 		.name = "pdm2_clk_src",
1077*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1078*4882a593Smuzhiyun 		.num_parents = 2,
1079*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1080*4882a593Smuzhiyun 	},
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
1084*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
1085*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
1086*4882a593Smuzhiyun 	F(20000000, P_GPLL0, 10, 1, 4),
1087*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
1088*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
1089*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1090*4882a593Smuzhiyun 	F(177770000, P_GPLL0, 4.5, 0, 0),
1091*4882a593Smuzhiyun 	{ }
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
1095*4882a593Smuzhiyun 	.cmd_rcgr = 0x42004,
1096*4882a593Smuzhiyun 	.mnd_width = 8,
1097*4882a593Smuzhiyun 	.hid_width = 5,
1098*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1099*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_apps_clk,
1100*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1101*4882a593Smuzhiyun 		.name = "sdcc1_apps_clk_src",
1102*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1103*4882a593Smuzhiyun 		.num_parents = 2,
1104*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1105*4882a593Smuzhiyun 	},
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
1109*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
1110*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
1111*4882a593Smuzhiyun 	F(20000000, P_GPLL0, 10, 1, 4),
1112*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
1113*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
1114*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1115*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1116*4882a593Smuzhiyun 	{ }
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
1120*4882a593Smuzhiyun 	.cmd_rcgr = 0x43004,
1121*4882a593Smuzhiyun 	.mnd_width = 8,
1122*4882a593Smuzhiyun 	.hid_width = 5,
1123*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1124*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc2_apps_clk,
1125*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1126*4882a593Smuzhiyun 		.name = "sdcc2_apps_clk_src",
1127*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1128*4882a593Smuzhiyun 		.num_parents = 2,
1129*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1130*4882a593Smuzhiyun 	},
1131*4882a593Smuzhiyun };
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
1134*4882a593Smuzhiyun 	F(155000000, P_GPLL2, 6, 0, 0),
1135*4882a593Smuzhiyun 	F(310000000, P_GPLL2, 3, 0, 0),
1136*4882a593Smuzhiyun 	F(400000000, P_GPLL0, 2, 0, 0),
1137*4882a593Smuzhiyun 	{ }
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun static struct clk_rcg2 apss_tcu_clk_src = {
1141*4882a593Smuzhiyun 	.cmd_rcgr = 0x1207c,
1142*4882a593Smuzhiyun 	.hid_width = 5,
1143*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
1144*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_apss_tcu_clk,
1145*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1146*4882a593Smuzhiyun 		.name = "apss_tcu_clk_src",
1147*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0a_gpll1_gpll2,
1148*4882a593Smuzhiyun 		.num_parents = 4,
1149*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1150*4882a593Smuzhiyun 	},
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
1154*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1155*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1156*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1157*4882a593Smuzhiyun 	F(266500000, P_BIMC, 4, 0, 0),
1158*4882a593Smuzhiyun 	F(400000000, P_GPLL0, 2, 0, 0),
1159*4882a593Smuzhiyun 	F(533000000, P_BIMC, 2, 0, 0),
1160*4882a593Smuzhiyun 	{ }
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static struct clk_rcg2 bimc_gpu_clk_src = {
1164*4882a593Smuzhiyun 	.cmd_rcgr = 0x31028,
1165*4882a593Smuzhiyun 	.hid_width = 5,
1166*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_bimc_map,
1167*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_bimc_gpu_clk,
1168*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1169*4882a593Smuzhiyun 		.name = "bimc_gpu_clk_src",
1170*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_bimc,
1171*4882a593Smuzhiyun 		.num_parents = 3,
1172*4882a593Smuzhiyun 		.flags = CLK_GET_RATE_NOCACHE,
1173*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1174*4882a593Smuzhiyun 	},
1175*4882a593Smuzhiyun };
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1178*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
1179*4882a593Smuzhiyun 	{ }
1180*4882a593Smuzhiyun };
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun static struct clk_rcg2 usb_hs_system_clk_src = {
1183*4882a593Smuzhiyun 	.cmd_rcgr = 0x41010,
1184*4882a593Smuzhiyun 	.hid_width = 5,
1185*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1186*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
1187*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1188*4882a593Smuzhiyun 		.name = "usb_hs_system_clk_src",
1189*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1190*4882a593Smuzhiyun 		.num_parents = 2,
1191*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1192*4882a593Smuzhiyun 	},
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
1196*4882a593Smuzhiyun 	F(3200000, P_XO, 6, 0, 0),
1197*4882a593Smuzhiyun 	F(6400000, P_XO, 3, 0, 0),
1198*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
1199*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1200*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 10, 1, 2),
1201*4882a593Smuzhiyun 	F(66670000, P_GPLL0, 12, 0, 0),
1202*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
1203*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1204*4882a593Smuzhiyun 	{ }
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
1208*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c010,
1209*4882a593Smuzhiyun 	.hid_width = 5,
1210*4882a593Smuzhiyun 	.mnd_width = 8,
1211*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll1_sleep_map,
1212*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
1213*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1214*4882a593Smuzhiyun 		.name = "ultaudio_ahbfabric_clk_src",
1215*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll1_sleep,
1216*4882a593Smuzhiyun 		.num_parents = 4,
1217*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1218*4882a593Smuzhiyun 	},
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
1222*4882a593Smuzhiyun 	.halt_reg = 0x1c028,
1223*4882a593Smuzhiyun 	.clkr = {
1224*4882a593Smuzhiyun 		.enable_reg = 0x1c028,
1225*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1226*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1227*4882a593Smuzhiyun 			.name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
1228*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1229*4882a593Smuzhiyun 				"ultaudio_ahbfabric_clk_src",
1230*4882a593Smuzhiyun 			},
1231*4882a593Smuzhiyun 			.num_parents = 1,
1232*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1233*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1234*4882a593Smuzhiyun 		},
1235*4882a593Smuzhiyun 	},
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
1239*4882a593Smuzhiyun 	.halt_reg = 0x1c024,
1240*4882a593Smuzhiyun 	.clkr = {
1241*4882a593Smuzhiyun 		.enable_reg = 0x1c024,
1242*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1243*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1244*4882a593Smuzhiyun 			.name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
1245*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1246*4882a593Smuzhiyun 				"ultaudio_ahbfabric_clk_src",
1247*4882a593Smuzhiyun 			},
1248*4882a593Smuzhiyun 			.num_parents = 1,
1249*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1250*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1251*4882a593Smuzhiyun 		},
1252*4882a593Smuzhiyun 	},
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
1256*4882a593Smuzhiyun 	F(128000, P_XO, 10, 1, 15),
1257*4882a593Smuzhiyun 	F(256000, P_XO, 5, 1, 15),
1258*4882a593Smuzhiyun 	F(384000, P_XO, 5, 1, 10),
1259*4882a593Smuzhiyun 	F(512000, P_XO, 5, 2, 15),
1260*4882a593Smuzhiyun 	F(576000, P_XO, 5, 3, 20),
1261*4882a593Smuzhiyun 	F(705600, P_GPLL1, 16, 1, 80),
1262*4882a593Smuzhiyun 	F(768000, P_XO, 5, 1, 5),
1263*4882a593Smuzhiyun 	F(800000, P_XO, 5, 5, 24),
1264*4882a593Smuzhiyun 	F(1024000, P_XO, 5, 4, 15),
1265*4882a593Smuzhiyun 	F(1152000, P_XO, 1, 3, 50),
1266*4882a593Smuzhiyun 	F(1411200, P_GPLL1, 16, 1, 40),
1267*4882a593Smuzhiyun 	F(1536000, P_XO, 1, 2, 25),
1268*4882a593Smuzhiyun 	F(1600000, P_XO, 12, 0, 0),
1269*4882a593Smuzhiyun 	F(1728000, P_XO, 5, 9, 20),
1270*4882a593Smuzhiyun 	F(2048000, P_XO, 5, 8, 15),
1271*4882a593Smuzhiyun 	F(2304000, P_XO, 5, 3, 5),
1272*4882a593Smuzhiyun 	F(2400000, P_XO, 8, 0, 0),
1273*4882a593Smuzhiyun 	F(2822400, P_GPLL1, 16, 1, 20),
1274*4882a593Smuzhiyun 	F(3072000, P_XO, 5, 4, 5),
1275*4882a593Smuzhiyun 	F(4096000, P_GPLL1, 9, 2, 49),
1276*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
1277*4882a593Smuzhiyun 	F(5644800, P_GPLL1, 16, 1, 10),
1278*4882a593Smuzhiyun 	F(6144000, P_GPLL1, 7, 1, 21),
1279*4882a593Smuzhiyun 	F(8192000, P_GPLL1, 9, 4, 49),
1280*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
1281*4882a593Smuzhiyun 	F(11289600, P_GPLL1, 16, 1, 5),
1282*4882a593Smuzhiyun 	F(12288000, P_GPLL1, 7, 2, 21),
1283*4882a593Smuzhiyun 	{ }
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
1287*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c054,
1288*4882a593Smuzhiyun 	.hid_width = 5,
1289*4882a593Smuzhiyun 	.mnd_width = 8,
1290*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
1291*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
1292*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1293*4882a593Smuzhiyun 		.name = "ultaudio_lpaif_pri_i2s_clk_src",
1294*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll1_epi2s_emclk_sleep,
1295*4882a593Smuzhiyun 		.num_parents = 5,
1296*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1297*4882a593Smuzhiyun 	},
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
1301*4882a593Smuzhiyun 	.halt_reg = 0x1c068,
1302*4882a593Smuzhiyun 	.clkr = {
1303*4882a593Smuzhiyun 		.enable_reg = 0x1c068,
1304*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1305*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1306*4882a593Smuzhiyun 			.name = "gcc_ultaudio_lpaif_pri_i2s_clk",
1307*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1308*4882a593Smuzhiyun 				"ultaudio_lpaif_pri_i2s_clk_src",
1309*4882a593Smuzhiyun 			},
1310*4882a593Smuzhiyun 			.num_parents = 1,
1311*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1312*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1313*4882a593Smuzhiyun 		},
1314*4882a593Smuzhiyun 	},
1315*4882a593Smuzhiyun };
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
1318*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c06c,
1319*4882a593Smuzhiyun 	.hid_width = 5,
1320*4882a593Smuzhiyun 	.mnd_width = 8,
1321*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
1322*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
1323*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1324*4882a593Smuzhiyun 		.name = "ultaudio_lpaif_sec_i2s_clk_src",
1325*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
1326*4882a593Smuzhiyun 		.num_parents = 5,
1327*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1328*4882a593Smuzhiyun 	},
1329*4882a593Smuzhiyun };
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
1332*4882a593Smuzhiyun 	.halt_reg = 0x1c080,
1333*4882a593Smuzhiyun 	.clkr = {
1334*4882a593Smuzhiyun 		.enable_reg = 0x1c080,
1335*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1336*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1337*4882a593Smuzhiyun 			.name = "gcc_ultaudio_lpaif_sec_i2s_clk",
1338*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1339*4882a593Smuzhiyun 				"ultaudio_lpaif_sec_i2s_clk_src",
1340*4882a593Smuzhiyun 			},
1341*4882a593Smuzhiyun 			.num_parents = 1,
1342*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1343*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1344*4882a593Smuzhiyun 		},
1345*4882a593Smuzhiyun 	},
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
1349*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c084,
1350*4882a593Smuzhiyun 	.hid_width = 5,
1351*4882a593Smuzhiyun 	.mnd_width = 8,
1352*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
1353*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
1354*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1355*4882a593Smuzhiyun 		.name = "ultaudio_lpaif_aux_i2s_clk_src",
1356*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
1357*4882a593Smuzhiyun 		.num_parents = 5,
1358*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1359*4882a593Smuzhiyun 	},
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
1363*4882a593Smuzhiyun 	.halt_reg = 0x1c098,
1364*4882a593Smuzhiyun 	.clkr = {
1365*4882a593Smuzhiyun 		.enable_reg = 0x1c098,
1366*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1367*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1368*4882a593Smuzhiyun 			.name = "gcc_ultaudio_lpaif_aux_i2s_clk",
1369*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1370*4882a593Smuzhiyun 				"ultaudio_lpaif_aux_i2s_clk_src",
1371*4882a593Smuzhiyun 			},
1372*4882a593Smuzhiyun 			.num_parents = 1,
1373*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1374*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1375*4882a593Smuzhiyun 		},
1376*4882a593Smuzhiyun 	},
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
1380*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1381*4882a593Smuzhiyun 	{ }
1382*4882a593Smuzhiyun };
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun static struct clk_rcg2 ultaudio_xo_clk_src = {
1385*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c034,
1386*4882a593Smuzhiyun 	.hid_width = 5,
1387*4882a593Smuzhiyun 	.parent_map = gcc_xo_sleep_map,
1388*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ultaudio_xo_clk,
1389*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1390*4882a593Smuzhiyun 		.name = "ultaudio_xo_clk_src",
1391*4882a593Smuzhiyun 		.parent_names = gcc_xo_sleep,
1392*4882a593Smuzhiyun 		.num_parents = 2,
1393*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1394*4882a593Smuzhiyun 	},
1395*4882a593Smuzhiyun };
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
1398*4882a593Smuzhiyun 	.halt_reg = 0x1c04c,
1399*4882a593Smuzhiyun 	.clkr = {
1400*4882a593Smuzhiyun 		.enable_reg = 0x1c04c,
1401*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1402*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1403*4882a593Smuzhiyun 			.name = "gcc_ultaudio_avsync_xo_clk",
1404*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1405*4882a593Smuzhiyun 				"ultaudio_xo_clk_src",
1406*4882a593Smuzhiyun 			},
1407*4882a593Smuzhiyun 			.num_parents = 1,
1408*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1409*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1410*4882a593Smuzhiyun 		},
1411*4882a593Smuzhiyun 	},
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_stc_xo_clk = {
1415*4882a593Smuzhiyun 	.halt_reg = 0x1c050,
1416*4882a593Smuzhiyun 	.clkr = {
1417*4882a593Smuzhiyun 		.enable_reg = 0x1c050,
1418*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1419*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1420*4882a593Smuzhiyun 			.name = "gcc_ultaudio_stc_xo_clk",
1421*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1422*4882a593Smuzhiyun 				"ultaudio_xo_clk_src",
1423*4882a593Smuzhiyun 			},
1424*4882a593Smuzhiyun 			.num_parents = 1,
1425*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1426*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1427*4882a593Smuzhiyun 		},
1428*4882a593Smuzhiyun 	},
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun static const struct freq_tbl ftbl_codec_clk[] = {
1432*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
1433*4882a593Smuzhiyun 	F(12288000, P_XO, 1, 16, 25),
1434*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1435*4882a593Smuzhiyun 	F(11289600, P_EXT_MCLK, 1, 0, 0),
1436*4882a593Smuzhiyun 	{ }
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun static struct clk_rcg2 codec_digcodec_clk_src = {
1440*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c09c,
1441*4882a593Smuzhiyun 	.mnd_width = 8,
1442*4882a593Smuzhiyun 	.hid_width = 5,
1443*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
1444*4882a593Smuzhiyun 	.freq_tbl = ftbl_codec_clk,
1445*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1446*4882a593Smuzhiyun 		.name = "codec_digcodec_clk_src",
1447*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll1_emclk_sleep,
1448*4882a593Smuzhiyun 		.num_parents = 4,
1449*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1450*4882a593Smuzhiyun 	},
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun static struct clk_branch gcc_codec_digcodec_clk = {
1454*4882a593Smuzhiyun 	.halt_reg = 0x1c0b0,
1455*4882a593Smuzhiyun 	.clkr = {
1456*4882a593Smuzhiyun 		.enable_reg = 0x1c0b0,
1457*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1458*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1459*4882a593Smuzhiyun 			.name = "gcc_ultaudio_codec_digcodec_clk",
1460*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1461*4882a593Smuzhiyun 				"codec_digcodec_clk_src",
1462*4882a593Smuzhiyun 			},
1463*4882a593Smuzhiyun 			.num_parents = 1,
1464*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1465*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1466*4882a593Smuzhiyun 		},
1467*4882a593Smuzhiyun 	},
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
1471*4882a593Smuzhiyun 	.halt_reg = 0x1c000,
1472*4882a593Smuzhiyun 	.clkr = {
1473*4882a593Smuzhiyun 		.enable_reg = 0x1c000,
1474*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1475*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1476*4882a593Smuzhiyun 			.name = "gcc_ultaudio_pcnoc_mport_clk",
1477*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1478*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
1479*4882a593Smuzhiyun 			},
1480*4882a593Smuzhiyun 			.num_parents = 1,
1481*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1482*4882a593Smuzhiyun 		},
1483*4882a593Smuzhiyun 	},
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
1487*4882a593Smuzhiyun 	.halt_reg = 0x1c004,
1488*4882a593Smuzhiyun 	.clkr = {
1489*4882a593Smuzhiyun 		.enable_reg = 0x1c004,
1490*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1491*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1492*4882a593Smuzhiyun 			.name = "gcc_ultaudio_pcnoc_sway_clk",
1493*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1494*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
1495*4882a593Smuzhiyun 			},
1496*4882a593Smuzhiyun 			.num_parents = 1,
1497*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1498*4882a593Smuzhiyun 		},
1499*4882a593Smuzhiyun 	},
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
1503*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1504*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1505*4882a593Smuzhiyun 	F(228570000, P_GPLL0, 3.5, 0, 0),
1506*4882a593Smuzhiyun 	{ }
1507*4882a593Smuzhiyun };
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun static struct clk_rcg2 vcodec0_clk_src = {
1510*4882a593Smuzhiyun 	.cmd_rcgr = 0x4C000,
1511*4882a593Smuzhiyun 	.mnd_width = 8,
1512*4882a593Smuzhiyun 	.hid_width = 5,
1513*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1514*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
1515*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1516*4882a593Smuzhiyun 		.name = "vcodec0_clk_src",
1517*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1518*4882a593Smuzhiyun 		.num_parents = 2,
1519*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1520*4882a593Smuzhiyun 	},
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1524*4882a593Smuzhiyun 	.halt_reg = 0x01008,
1525*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1526*4882a593Smuzhiyun 	.clkr = {
1527*4882a593Smuzhiyun 		.enable_reg = 0x45004,
1528*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1529*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1530*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
1531*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1532*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
1533*4882a593Smuzhiyun 			},
1534*4882a593Smuzhiyun 			.num_parents = 1,
1535*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1536*4882a593Smuzhiyun 		},
1537*4882a593Smuzhiyun 	},
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_sleep_clk = {
1541*4882a593Smuzhiyun 	.halt_reg = 0x01004,
1542*4882a593Smuzhiyun 	.clkr = {
1543*4882a593Smuzhiyun 		.enable_reg = 0x01004,
1544*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1545*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1546*4882a593Smuzhiyun 			.name = "gcc_blsp1_sleep_clk",
1547*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1548*4882a593Smuzhiyun 				"sleep_clk_src",
1549*4882a593Smuzhiyun 			},
1550*4882a593Smuzhiyun 			.num_parents = 1,
1551*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1552*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1553*4882a593Smuzhiyun 		},
1554*4882a593Smuzhiyun 	},
1555*4882a593Smuzhiyun };
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1558*4882a593Smuzhiyun 	.halt_reg = 0x02008,
1559*4882a593Smuzhiyun 	.clkr = {
1560*4882a593Smuzhiyun 		.enable_reg = 0x02008,
1561*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1562*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1563*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1564*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1565*4882a593Smuzhiyun 				"blsp1_qup1_i2c_apps_clk_src",
1566*4882a593Smuzhiyun 			},
1567*4882a593Smuzhiyun 			.num_parents = 1,
1568*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1569*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1570*4882a593Smuzhiyun 		},
1571*4882a593Smuzhiyun 	},
1572*4882a593Smuzhiyun };
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1575*4882a593Smuzhiyun 	.halt_reg = 0x02004,
1576*4882a593Smuzhiyun 	.clkr = {
1577*4882a593Smuzhiyun 		.enable_reg = 0x02004,
1578*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1579*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1580*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1581*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1582*4882a593Smuzhiyun 				"blsp1_qup1_spi_apps_clk_src",
1583*4882a593Smuzhiyun 			},
1584*4882a593Smuzhiyun 			.num_parents = 1,
1585*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1586*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1587*4882a593Smuzhiyun 		},
1588*4882a593Smuzhiyun 	},
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1592*4882a593Smuzhiyun 	.halt_reg = 0x03010,
1593*4882a593Smuzhiyun 	.clkr = {
1594*4882a593Smuzhiyun 		.enable_reg = 0x03010,
1595*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1596*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1597*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
1598*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1599*4882a593Smuzhiyun 				"blsp1_qup2_i2c_apps_clk_src",
1600*4882a593Smuzhiyun 			},
1601*4882a593Smuzhiyun 			.num_parents = 1,
1602*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1603*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1604*4882a593Smuzhiyun 		},
1605*4882a593Smuzhiyun 	},
1606*4882a593Smuzhiyun };
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1609*4882a593Smuzhiyun 	.halt_reg = 0x0300c,
1610*4882a593Smuzhiyun 	.clkr = {
1611*4882a593Smuzhiyun 		.enable_reg = 0x0300c,
1612*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1613*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1614*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
1615*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1616*4882a593Smuzhiyun 				"blsp1_qup2_spi_apps_clk_src",
1617*4882a593Smuzhiyun 			},
1618*4882a593Smuzhiyun 			.num_parents = 1,
1619*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1620*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1621*4882a593Smuzhiyun 		},
1622*4882a593Smuzhiyun 	},
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1626*4882a593Smuzhiyun 	.halt_reg = 0x04020,
1627*4882a593Smuzhiyun 	.clkr = {
1628*4882a593Smuzhiyun 		.enable_reg = 0x04020,
1629*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1630*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1631*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
1632*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1633*4882a593Smuzhiyun 				"blsp1_qup3_i2c_apps_clk_src",
1634*4882a593Smuzhiyun 			},
1635*4882a593Smuzhiyun 			.num_parents = 1,
1636*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1637*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1638*4882a593Smuzhiyun 		},
1639*4882a593Smuzhiyun 	},
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1643*4882a593Smuzhiyun 	.halt_reg = 0x0401c,
1644*4882a593Smuzhiyun 	.clkr = {
1645*4882a593Smuzhiyun 		.enable_reg = 0x0401c,
1646*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1647*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1648*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
1649*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1650*4882a593Smuzhiyun 				"blsp1_qup3_spi_apps_clk_src",
1651*4882a593Smuzhiyun 			},
1652*4882a593Smuzhiyun 			.num_parents = 1,
1653*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1654*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1655*4882a593Smuzhiyun 		},
1656*4882a593Smuzhiyun 	},
1657*4882a593Smuzhiyun };
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1660*4882a593Smuzhiyun 	.halt_reg = 0x05020,
1661*4882a593Smuzhiyun 	.clkr = {
1662*4882a593Smuzhiyun 		.enable_reg = 0x05020,
1663*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1664*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1665*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
1666*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1667*4882a593Smuzhiyun 				"blsp1_qup4_i2c_apps_clk_src",
1668*4882a593Smuzhiyun 			},
1669*4882a593Smuzhiyun 			.num_parents = 1,
1670*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1671*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1672*4882a593Smuzhiyun 		},
1673*4882a593Smuzhiyun 	},
1674*4882a593Smuzhiyun };
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1677*4882a593Smuzhiyun 	.halt_reg = 0x0501c,
1678*4882a593Smuzhiyun 	.clkr = {
1679*4882a593Smuzhiyun 		.enable_reg = 0x0501c,
1680*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1681*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1682*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
1683*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1684*4882a593Smuzhiyun 				"blsp1_qup4_spi_apps_clk_src",
1685*4882a593Smuzhiyun 			},
1686*4882a593Smuzhiyun 			.num_parents = 1,
1687*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1688*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1689*4882a593Smuzhiyun 		},
1690*4882a593Smuzhiyun 	},
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
1694*4882a593Smuzhiyun 	.halt_reg = 0x06020,
1695*4882a593Smuzhiyun 	.clkr = {
1696*4882a593Smuzhiyun 		.enable_reg = 0x06020,
1697*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1698*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1699*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
1700*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1701*4882a593Smuzhiyun 				"blsp1_qup5_i2c_apps_clk_src",
1702*4882a593Smuzhiyun 			},
1703*4882a593Smuzhiyun 			.num_parents = 1,
1704*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1705*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1706*4882a593Smuzhiyun 		},
1707*4882a593Smuzhiyun 	},
1708*4882a593Smuzhiyun };
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
1711*4882a593Smuzhiyun 	.halt_reg = 0x0601c,
1712*4882a593Smuzhiyun 	.clkr = {
1713*4882a593Smuzhiyun 		.enable_reg = 0x0601c,
1714*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1715*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1716*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_spi_apps_clk",
1717*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1718*4882a593Smuzhiyun 				"blsp1_qup5_spi_apps_clk_src",
1719*4882a593Smuzhiyun 			},
1720*4882a593Smuzhiyun 			.num_parents = 1,
1721*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1722*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1723*4882a593Smuzhiyun 		},
1724*4882a593Smuzhiyun 	},
1725*4882a593Smuzhiyun };
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
1728*4882a593Smuzhiyun 	.halt_reg = 0x07020,
1729*4882a593Smuzhiyun 	.clkr = {
1730*4882a593Smuzhiyun 		.enable_reg = 0x07020,
1731*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1732*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1733*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_i2c_apps_clk",
1734*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1735*4882a593Smuzhiyun 				"blsp1_qup6_i2c_apps_clk_src",
1736*4882a593Smuzhiyun 			},
1737*4882a593Smuzhiyun 			.num_parents = 1,
1738*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1739*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1740*4882a593Smuzhiyun 		},
1741*4882a593Smuzhiyun 	},
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
1745*4882a593Smuzhiyun 	.halt_reg = 0x0701c,
1746*4882a593Smuzhiyun 	.clkr = {
1747*4882a593Smuzhiyun 		.enable_reg = 0x0701c,
1748*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1749*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1750*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_spi_apps_clk",
1751*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1752*4882a593Smuzhiyun 				"blsp1_qup6_spi_apps_clk_src",
1753*4882a593Smuzhiyun 			},
1754*4882a593Smuzhiyun 			.num_parents = 1,
1755*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1756*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1757*4882a593Smuzhiyun 		},
1758*4882a593Smuzhiyun 	},
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
1762*4882a593Smuzhiyun 	.halt_reg = 0x0203c,
1763*4882a593Smuzhiyun 	.clkr = {
1764*4882a593Smuzhiyun 		.enable_reg = 0x0203c,
1765*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1766*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1767*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
1768*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1769*4882a593Smuzhiyun 				"blsp1_uart1_apps_clk_src",
1770*4882a593Smuzhiyun 			},
1771*4882a593Smuzhiyun 			.num_parents = 1,
1772*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1773*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1774*4882a593Smuzhiyun 		},
1775*4882a593Smuzhiyun 	},
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
1779*4882a593Smuzhiyun 	.halt_reg = 0x0302c,
1780*4882a593Smuzhiyun 	.clkr = {
1781*4882a593Smuzhiyun 		.enable_reg = 0x0302c,
1782*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1783*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1784*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
1785*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1786*4882a593Smuzhiyun 				"blsp1_uart2_apps_clk_src",
1787*4882a593Smuzhiyun 			},
1788*4882a593Smuzhiyun 			.num_parents = 1,
1789*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1790*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1791*4882a593Smuzhiyun 		},
1792*4882a593Smuzhiyun 	},
1793*4882a593Smuzhiyun };
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
1796*4882a593Smuzhiyun 	.halt_reg = 0x1300c,
1797*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1798*4882a593Smuzhiyun 	.clkr = {
1799*4882a593Smuzhiyun 		.enable_reg = 0x45004,
1800*4882a593Smuzhiyun 		.enable_mask = BIT(7),
1801*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1802*4882a593Smuzhiyun 			.name = "gcc_boot_rom_ahb_clk",
1803*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1804*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
1805*4882a593Smuzhiyun 			},
1806*4882a593Smuzhiyun 			.num_parents = 1,
1807*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1808*4882a593Smuzhiyun 		},
1809*4882a593Smuzhiyun 	},
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun static struct clk_branch gcc_camss_cci_ahb_clk = {
1813*4882a593Smuzhiyun 	.halt_reg = 0x5101c,
1814*4882a593Smuzhiyun 	.clkr = {
1815*4882a593Smuzhiyun 		.enable_reg = 0x5101c,
1816*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1817*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1818*4882a593Smuzhiyun 			.name = "gcc_camss_cci_ahb_clk",
1819*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1820*4882a593Smuzhiyun 				"camss_ahb_clk_src",
1821*4882a593Smuzhiyun 			},
1822*4882a593Smuzhiyun 			.num_parents = 1,
1823*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1824*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1825*4882a593Smuzhiyun 		},
1826*4882a593Smuzhiyun 	},
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun static struct clk_branch gcc_camss_cci_clk = {
1830*4882a593Smuzhiyun 	.halt_reg = 0x51018,
1831*4882a593Smuzhiyun 	.clkr = {
1832*4882a593Smuzhiyun 		.enable_reg = 0x51018,
1833*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1834*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1835*4882a593Smuzhiyun 			.name = "gcc_camss_cci_clk",
1836*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1837*4882a593Smuzhiyun 				"cci_clk_src",
1838*4882a593Smuzhiyun 			},
1839*4882a593Smuzhiyun 			.num_parents = 1,
1840*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1841*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1842*4882a593Smuzhiyun 		},
1843*4882a593Smuzhiyun 	},
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0_ahb_clk = {
1847*4882a593Smuzhiyun 	.halt_reg = 0x4e040,
1848*4882a593Smuzhiyun 	.clkr = {
1849*4882a593Smuzhiyun 		.enable_reg = 0x4e040,
1850*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1851*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1852*4882a593Smuzhiyun 			.name = "gcc_camss_csi0_ahb_clk",
1853*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1854*4882a593Smuzhiyun 				"camss_ahb_clk_src",
1855*4882a593Smuzhiyun 			},
1856*4882a593Smuzhiyun 			.num_parents = 1,
1857*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1858*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1859*4882a593Smuzhiyun 		},
1860*4882a593Smuzhiyun 	},
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0_clk = {
1864*4882a593Smuzhiyun 	.halt_reg = 0x4e03c,
1865*4882a593Smuzhiyun 	.clkr = {
1866*4882a593Smuzhiyun 		.enable_reg = 0x4e03c,
1867*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1868*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1869*4882a593Smuzhiyun 			.name = "gcc_camss_csi0_clk",
1870*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1871*4882a593Smuzhiyun 				"csi0_clk_src",
1872*4882a593Smuzhiyun 			},
1873*4882a593Smuzhiyun 			.num_parents = 1,
1874*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1875*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1876*4882a593Smuzhiyun 		},
1877*4882a593Smuzhiyun 	},
1878*4882a593Smuzhiyun };
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0phy_clk = {
1881*4882a593Smuzhiyun 	.halt_reg = 0x4e048,
1882*4882a593Smuzhiyun 	.clkr = {
1883*4882a593Smuzhiyun 		.enable_reg = 0x4e048,
1884*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1885*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1886*4882a593Smuzhiyun 			.name = "gcc_camss_csi0phy_clk",
1887*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1888*4882a593Smuzhiyun 				"csi0_clk_src",
1889*4882a593Smuzhiyun 			},
1890*4882a593Smuzhiyun 			.num_parents = 1,
1891*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1892*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1893*4882a593Smuzhiyun 		},
1894*4882a593Smuzhiyun 	},
1895*4882a593Smuzhiyun };
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0pix_clk = {
1898*4882a593Smuzhiyun 	.halt_reg = 0x4e058,
1899*4882a593Smuzhiyun 	.clkr = {
1900*4882a593Smuzhiyun 		.enable_reg = 0x4e058,
1901*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1902*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1903*4882a593Smuzhiyun 			.name = "gcc_camss_csi0pix_clk",
1904*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1905*4882a593Smuzhiyun 				"csi0_clk_src",
1906*4882a593Smuzhiyun 			},
1907*4882a593Smuzhiyun 			.num_parents = 1,
1908*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1909*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1910*4882a593Smuzhiyun 		},
1911*4882a593Smuzhiyun 	},
1912*4882a593Smuzhiyun };
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0rdi_clk = {
1915*4882a593Smuzhiyun 	.halt_reg = 0x4e050,
1916*4882a593Smuzhiyun 	.clkr = {
1917*4882a593Smuzhiyun 		.enable_reg = 0x4e050,
1918*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1919*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1920*4882a593Smuzhiyun 			.name = "gcc_camss_csi0rdi_clk",
1921*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1922*4882a593Smuzhiyun 				"csi0_clk_src",
1923*4882a593Smuzhiyun 			},
1924*4882a593Smuzhiyun 			.num_parents = 1,
1925*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1926*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1927*4882a593Smuzhiyun 		},
1928*4882a593Smuzhiyun 	},
1929*4882a593Smuzhiyun };
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1_ahb_clk = {
1932*4882a593Smuzhiyun 	.halt_reg = 0x4f040,
1933*4882a593Smuzhiyun 	.clkr = {
1934*4882a593Smuzhiyun 		.enable_reg = 0x4f040,
1935*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1936*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1937*4882a593Smuzhiyun 			.name = "gcc_camss_csi1_ahb_clk",
1938*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1939*4882a593Smuzhiyun 				"camss_ahb_clk_src",
1940*4882a593Smuzhiyun 			},
1941*4882a593Smuzhiyun 			.num_parents = 1,
1942*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1943*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1944*4882a593Smuzhiyun 		},
1945*4882a593Smuzhiyun 	},
1946*4882a593Smuzhiyun };
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1_clk = {
1949*4882a593Smuzhiyun 	.halt_reg = 0x4f03c,
1950*4882a593Smuzhiyun 	.clkr = {
1951*4882a593Smuzhiyun 		.enable_reg = 0x4f03c,
1952*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1953*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1954*4882a593Smuzhiyun 			.name = "gcc_camss_csi1_clk",
1955*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1956*4882a593Smuzhiyun 				"csi1_clk_src",
1957*4882a593Smuzhiyun 			},
1958*4882a593Smuzhiyun 			.num_parents = 1,
1959*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1960*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1961*4882a593Smuzhiyun 		},
1962*4882a593Smuzhiyun 	},
1963*4882a593Smuzhiyun };
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1phy_clk = {
1966*4882a593Smuzhiyun 	.halt_reg = 0x4f048,
1967*4882a593Smuzhiyun 	.clkr = {
1968*4882a593Smuzhiyun 		.enable_reg = 0x4f048,
1969*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1971*4882a593Smuzhiyun 			.name = "gcc_camss_csi1phy_clk",
1972*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1973*4882a593Smuzhiyun 				"csi1_clk_src",
1974*4882a593Smuzhiyun 			},
1975*4882a593Smuzhiyun 			.num_parents = 1,
1976*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1977*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1978*4882a593Smuzhiyun 		},
1979*4882a593Smuzhiyun 	},
1980*4882a593Smuzhiyun };
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1pix_clk = {
1983*4882a593Smuzhiyun 	.halt_reg = 0x4f058,
1984*4882a593Smuzhiyun 	.clkr = {
1985*4882a593Smuzhiyun 		.enable_reg = 0x4f058,
1986*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1987*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1988*4882a593Smuzhiyun 			.name = "gcc_camss_csi1pix_clk",
1989*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1990*4882a593Smuzhiyun 				"csi1_clk_src",
1991*4882a593Smuzhiyun 			},
1992*4882a593Smuzhiyun 			.num_parents = 1,
1993*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1994*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1995*4882a593Smuzhiyun 		},
1996*4882a593Smuzhiyun 	},
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1rdi_clk = {
2000*4882a593Smuzhiyun 	.halt_reg = 0x4f050,
2001*4882a593Smuzhiyun 	.clkr = {
2002*4882a593Smuzhiyun 		.enable_reg = 0x4f050,
2003*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2004*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2005*4882a593Smuzhiyun 			.name = "gcc_camss_csi1rdi_clk",
2006*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2007*4882a593Smuzhiyun 				"csi1_clk_src",
2008*4882a593Smuzhiyun 			},
2009*4882a593Smuzhiyun 			.num_parents = 1,
2010*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2011*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2012*4882a593Smuzhiyun 		},
2013*4882a593Smuzhiyun 	},
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi_vfe0_clk = {
2017*4882a593Smuzhiyun 	.halt_reg = 0x58050,
2018*4882a593Smuzhiyun 	.clkr = {
2019*4882a593Smuzhiyun 		.enable_reg = 0x58050,
2020*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2021*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2022*4882a593Smuzhiyun 			.name = "gcc_camss_csi_vfe0_clk",
2023*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2024*4882a593Smuzhiyun 				"vfe0_clk_src",
2025*4882a593Smuzhiyun 			},
2026*4882a593Smuzhiyun 			.num_parents = 1,
2027*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2028*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2029*4882a593Smuzhiyun 		},
2030*4882a593Smuzhiyun 	},
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun static struct clk_branch gcc_camss_gp0_clk = {
2034*4882a593Smuzhiyun 	.halt_reg = 0x54018,
2035*4882a593Smuzhiyun 	.clkr = {
2036*4882a593Smuzhiyun 		.enable_reg = 0x54018,
2037*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2038*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2039*4882a593Smuzhiyun 			.name = "gcc_camss_gp0_clk",
2040*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2041*4882a593Smuzhiyun 				"camss_gp0_clk_src",
2042*4882a593Smuzhiyun 			},
2043*4882a593Smuzhiyun 			.num_parents = 1,
2044*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2045*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2046*4882a593Smuzhiyun 		},
2047*4882a593Smuzhiyun 	},
2048*4882a593Smuzhiyun };
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun static struct clk_branch gcc_camss_gp1_clk = {
2051*4882a593Smuzhiyun 	.halt_reg = 0x55018,
2052*4882a593Smuzhiyun 	.clkr = {
2053*4882a593Smuzhiyun 		.enable_reg = 0x55018,
2054*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2055*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2056*4882a593Smuzhiyun 			.name = "gcc_camss_gp1_clk",
2057*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2058*4882a593Smuzhiyun 				"camss_gp1_clk_src",
2059*4882a593Smuzhiyun 			},
2060*4882a593Smuzhiyun 			.num_parents = 1,
2061*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2062*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2063*4882a593Smuzhiyun 		},
2064*4882a593Smuzhiyun 	},
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun static struct clk_branch gcc_camss_ispif_ahb_clk = {
2068*4882a593Smuzhiyun 	.halt_reg = 0x50004,
2069*4882a593Smuzhiyun 	.clkr = {
2070*4882a593Smuzhiyun 		.enable_reg = 0x50004,
2071*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2072*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2073*4882a593Smuzhiyun 			.name = "gcc_camss_ispif_ahb_clk",
2074*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2075*4882a593Smuzhiyun 				"camss_ahb_clk_src",
2076*4882a593Smuzhiyun 			},
2077*4882a593Smuzhiyun 			.num_parents = 1,
2078*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2079*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2080*4882a593Smuzhiyun 		},
2081*4882a593Smuzhiyun 	},
2082*4882a593Smuzhiyun };
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun static struct clk_branch gcc_camss_jpeg0_clk = {
2085*4882a593Smuzhiyun 	.halt_reg = 0x57020,
2086*4882a593Smuzhiyun 	.clkr = {
2087*4882a593Smuzhiyun 		.enable_reg = 0x57020,
2088*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2089*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2090*4882a593Smuzhiyun 			.name = "gcc_camss_jpeg0_clk",
2091*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2092*4882a593Smuzhiyun 				"jpeg0_clk_src",
2093*4882a593Smuzhiyun 			},
2094*4882a593Smuzhiyun 			.num_parents = 1,
2095*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2096*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2097*4882a593Smuzhiyun 		},
2098*4882a593Smuzhiyun 	},
2099*4882a593Smuzhiyun };
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun static struct clk_branch gcc_camss_jpeg_ahb_clk = {
2102*4882a593Smuzhiyun 	.halt_reg = 0x57024,
2103*4882a593Smuzhiyun 	.clkr = {
2104*4882a593Smuzhiyun 		.enable_reg = 0x57024,
2105*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2106*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2107*4882a593Smuzhiyun 			.name = "gcc_camss_jpeg_ahb_clk",
2108*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2109*4882a593Smuzhiyun 				"camss_ahb_clk_src",
2110*4882a593Smuzhiyun 			},
2111*4882a593Smuzhiyun 			.num_parents = 1,
2112*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2113*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2114*4882a593Smuzhiyun 		},
2115*4882a593Smuzhiyun 	},
2116*4882a593Smuzhiyun };
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun static struct clk_branch gcc_camss_jpeg_axi_clk = {
2119*4882a593Smuzhiyun 	.halt_reg = 0x57028,
2120*4882a593Smuzhiyun 	.clkr = {
2121*4882a593Smuzhiyun 		.enable_reg = 0x57028,
2122*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2123*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2124*4882a593Smuzhiyun 			.name = "gcc_camss_jpeg_axi_clk",
2125*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2126*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
2127*4882a593Smuzhiyun 			},
2128*4882a593Smuzhiyun 			.num_parents = 1,
2129*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2130*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2131*4882a593Smuzhiyun 		},
2132*4882a593Smuzhiyun 	},
2133*4882a593Smuzhiyun };
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun static struct clk_branch gcc_camss_mclk0_clk = {
2136*4882a593Smuzhiyun 	.halt_reg = 0x52018,
2137*4882a593Smuzhiyun 	.clkr = {
2138*4882a593Smuzhiyun 		.enable_reg = 0x52018,
2139*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2140*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2141*4882a593Smuzhiyun 			.name = "gcc_camss_mclk0_clk",
2142*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2143*4882a593Smuzhiyun 				"mclk0_clk_src",
2144*4882a593Smuzhiyun 			},
2145*4882a593Smuzhiyun 			.num_parents = 1,
2146*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2147*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2148*4882a593Smuzhiyun 		},
2149*4882a593Smuzhiyun 	},
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun static struct clk_branch gcc_camss_mclk1_clk = {
2153*4882a593Smuzhiyun 	.halt_reg = 0x53018,
2154*4882a593Smuzhiyun 	.clkr = {
2155*4882a593Smuzhiyun 		.enable_reg = 0x53018,
2156*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2157*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2158*4882a593Smuzhiyun 			.name = "gcc_camss_mclk1_clk",
2159*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2160*4882a593Smuzhiyun 				"mclk1_clk_src",
2161*4882a593Smuzhiyun 			},
2162*4882a593Smuzhiyun 			.num_parents = 1,
2163*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2164*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2165*4882a593Smuzhiyun 		},
2166*4882a593Smuzhiyun 	},
2167*4882a593Smuzhiyun };
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun static struct clk_branch gcc_camss_micro_ahb_clk = {
2170*4882a593Smuzhiyun 	.halt_reg = 0x5600c,
2171*4882a593Smuzhiyun 	.clkr = {
2172*4882a593Smuzhiyun 		.enable_reg = 0x5600c,
2173*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2174*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2175*4882a593Smuzhiyun 			.name = "gcc_camss_micro_ahb_clk",
2176*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2177*4882a593Smuzhiyun 				"camss_ahb_clk_src",
2178*4882a593Smuzhiyun 			},
2179*4882a593Smuzhiyun 			.num_parents = 1,
2180*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2181*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2182*4882a593Smuzhiyun 		},
2183*4882a593Smuzhiyun 	},
2184*4882a593Smuzhiyun };
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi0phytimer_clk = {
2187*4882a593Smuzhiyun 	.halt_reg = 0x4e01c,
2188*4882a593Smuzhiyun 	.clkr = {
2189*4882a593Smuzhiyun 		.enable_reg = 0x4e01c,
2190*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2191*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2192*4882a593Smuzhiyun 			.name = "gcc_camss_csi0phytimer_clk",
2193*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2194*4882a593Smuzhiyun 				"csi0phytimer_clk_src",
2195*4882a593Smuzhiyun 			},
2196*4882a593Smuzhiyun 			.num_parents = 1,
2197*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2198*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2199*4882a593Smuzhiyun 		},
2200*4882a593Smuzhiyun 	},
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun static struct clk_branch gcc_camss_csi1phytimer_clk = {
2204*4882a593Smuzhiyun 	.halt_reg = 0x4f01c,
2205*4882a593Smuzhiyun 	.clkr = {
2206*4882a593Smuzhiyun 		.enable_reg = 0x4f01c,
2207*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2208*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2209*4882a593Smuzhiyun 			.name = "gcc_camss_csi1phytimer_clk",
2210*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2211*4882a593Smuzhiyun 				"csi1phytimer_clk_src",
2212*4882a593Smuzhiyun 			},
2213*4882a593Smuzhiyun 			.num_parents = 1,
2214*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2215*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2216*4882a593Smuzhiyun 		},
2217*4882a593Smuzhiyun 	},
2218*4882a593Smuzhiyun };
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun static struct clk_branch gcc_camss_ahb_clk = {
2221*4882a593Smuzhiyun 	.halt_reg = 0x5a014,
2222*4882a593Smuzhiyun 	.clkr = {
2223*4882a593Smuzhiyun 		.enable_reg = 0x5a014,
2224*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2225*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2226*4882a593Smuzhiyun 			.name = "gcc_camss_ahb_clk",
2227*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2228*4882a593Smuzhiyun 				"camss_ahb_clk_src",
2229*4882a593Smuzhiyun 			},
2230*4882a593Smuzhiyun 			.num_parents = 1,
2231*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2232*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2233*4882a593Smuzhiyun 		},
2234*4882a593Smuzhiyun 	},
2235*4882a593Smuzhiyun };
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun static struct clk_branch gcc_camss_top_ahb_clk = {
2238*4882a593Smuzhiyun 	.halt_reg = 0x56004,
2239*4882a593Smuzhiyun 	.clkr = {
2240*4882a593Smuzhiyun 		.enable_reg = 0x56004,
2241*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2242*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2243*4882a593Smuzhiyun 			.name = "gcc_camss_top_ahb_clk",
2244*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2245*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2246*4882a593Smuzhiyun 			},
2247*4882a593Smuzhiyun 			.num_parents = 1,
2248*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2249*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2250*4882a593Smuzhiyun 		},
2251*4882a593Smuzhiyun 	},
2252*4882a593Smuzhiyun };
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun static struct clk_branch gcc_camss_cpp_ahb_clk = {
2255*4882a593Smuzhiyun 	.halt_reg = 0x58040,
2256*4882a593Smuzhiyun 	.clkr = {
2257*4882a593Smuzhiyun 		.enable_reg = 0x58040,
2258*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2259*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2260*4882a593Smuzhiyun 			.name = "gcc_camss_cpp_ahb_clk",
2261*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2262*4882a593Smuzhiyun 				"camss_ahb_clk_src",
2263*4882a593Smuzhiyun 			},
2264*4882a593Smuzhiyun 			.num_parents = 1,
2265*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2266*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2267*4882a593Smuzhiyun 		},
2268*4882a593Smuzhiyun 	},
2269*4882a593Smuzhiyun };
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun static struct clk_branch gcc_camss_cpp_clk = {
2272*4882a593Smuzhiyun 	.halt_reg = 0x5803c,
2273*4882a593Smuzhiyun 	.clkr = {
2274*4882a593Smuzhiyun 		.enable_reg = 0x5803c,
2275*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2276*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2277*4882a593Smuzhiyun 			.name = "gcc_camss_cpp_clk",
2278*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2279*4882a593Smuzhiyun 				"cpp_clk_src",
2280*4882a593Smuzhiyun 			},
2281*4882a593Smuzhiyun 			.num_parents = 1,
2282*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2283*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2284*4882a593Smuzhiyun 		},
2285*4882a593Smuzhiyun 	},
2286*4882a593Smuzhiyun };
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun static struct clk_branch gcc_camss_vfe0_clk = {
2289*4882a593Smuzhiyun 	.halt_reg = 0x58038,
2290*4882a593Smuzhiyun 	.clkr = {
2291*4882a593Smuzhiyun 		.enable_reg = 0x58038,
2292*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2293*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2294*4882a593Smuzhiyun 			.name = "gcc_camss_vfe0_clk",
2295*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2296*4882a593Smuzhiyun 				"vfe0_clk_src",
2297*4882a593Smuzhiyun 			},
2298*4882a593Smuzhiyun 			.num_parents = 1,
2299*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2300*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2301*4882a593Smuzhiyun 		},
2302*4882a593Smuzhiyun 	},
2303*4882a593Smuzhiyun };
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun static struct clk_branch gcc_camss_vfe_ahb_clk = {
2306*4882a593Smuzhiyun 	.halt_reg = 0x58044,
2307*4882a593Smuzhiyun 	.clkr = {
2308*4882a593Smuzhiyun 		.enable_reg = 0x58044,
2309*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2310*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2311*4882a593Smuzhiyun 			.name = "gcc_camss_vfe_ahb_clk",
2312*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2313*4882a593Smuzhiyun 				"camss_ahb_clk_src",
2314*4882a593Smuzhiyun 			},
2315*4882a593Smuzhiyun 			.num_parents = 1,
2316*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2317*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2318*4882a593Smuzhiyun 		},
2319*4882a593Smuzhiyun 	},
2320*4882a593Smuzhiyun };
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun static struct clk_branch gcc_camss_vfe_axi_clk = {
2323*4882a593Smuzhiyun 	.halt_reg = 0x58048,
2324*4882a593Smuzhiyun 	.clkr = {
2325*4882a593Smuzhiyun 		.enable_reg = 0x58048,
2326*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2327*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2328*4882a593Smuzhiyun 			.name = "gcc_camss_vfe_axi_clk",
2329*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2330*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
2331*4882a593Smuzhiyun 			},
2332*4882a593Smuzhiyun 			.num_parents = 1,
2333*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2334*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2335*4882a593Smuzhiyun 		},
2336*4882a593Smuzhiyun 	},
2337*4882a593Smuzhiyun };
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun static struct clk_branch gcc_crypto_ahb_clk = {
2340*4882a593Smuzhiyun 	.halt_reg = 0x16024,
2341*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2342*4882a593Smuzhiyun 	.clkr = {
2343*4882a593Smuzhiyun 		.enable_reg = 0x45004,
2344*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2345*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2346*4882a593Smuzhiyun 			.name = "gcc_crypto_ahb_clk",
2347*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2348*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2349*4882a593Smuzhiyun 			},
2350*4882a593Smuzhiyun 			.num_parents = 1,
2351*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2352*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2353*4882a593Smuzhiyun 		},
2354*4882a593Smuzhiyun 	},
2355*4882a593Smuzhiyun };
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun static struct clk_branch gcc_crypto_axi_clk = {
2358*4882a593Smuzhiyun 	.halt_reg = 0x16020,
2359*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2360*4882a593Smuzhiyun 	.clkr = {
2361*4882a593Smuzhiyun 		.enable_reg = 0x45004,
2362*4882a593Smuzhiyun 		.enable_mask = BIT(1),
2363*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2364*4882a593Smuzhiyun 			.name = "gcc_crypto_axi_clk",
2365*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2366*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2367*4882a593Smuzhiyun 			},
2368*4882a593Smuzhiyun 			.num_parents = 1,
2369*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2370*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2371*4882a593Smuzhiyun 		},
2372*4882a593Smuzhiyun 	},
2373*4882a593Smuzhiyun };
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun static struct clk_branch gcc_crypto_clk = {
2376*4882a593Smuzhiyun 	.halt_reg = 0x1601c,
2377*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2378*4882a593Smuzhiyun 	.clkr = {
2379*4882a593Smuzhiyun 		.enable_reg = 0x45004,
2380*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2381*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2382*4882a593Smuzhiyun 			.name = "gcc_crypto_clk",
2383*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2384*4882a593Smuzhiyun 				"crypto_clk_src",
2385*4882a593Smuzhiyun 			},
2386*4882a593Smuzhiyun 			.num_parents = 1,
2387*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2388*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2389*4882a593Smuzhiyun 		},
2390*4882a593Smuzhiyun 	},
2391*4882a593Smuzhiyun };
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun static struct clk_branch gcc_oxili_gmem_clk = {
2394*4882a593Smuzhiyun 	.halt_reg = 0x59024,
2395*4882a593Smuzhiyun 	.clkr = {
2396*4882a593Smuzhiyun 		.enable_reg = 0x59024,
2397*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2398*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2399*4882a593Smuzhiyun 			.name = "gcc_oxili_gmem_clk",
2400*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2401*4882a593Smuzhiyun 				"gfx3d_clk_src",
2402*4882a593Smuzhiyun 			},
2403*4882a593Smuzhiyun 			.num_parents = 1,
2404*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2405*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2406*4882a593Smuzhiyun 		},
2407*4882a593Smuzhiyun 	},
2408*4882a593Smuzhiyun };
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
2411*4882a593Smuzhiyun 	.halt_reg = 0x08000,
2412*4882a593Smuzhiyun 	.clkr = {
2413*4882a593Smuzhiyun 		.enable_reg = 0x08000,
2414*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2415*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2416*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
2417*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2418*4882a593Smuzhiyun 				"gp1_clk_src",
2419*4882a593Smuzhiyun 			},
2420*4882a593Smuzhiyun 			.num_parents = 1,
2421*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2422*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2423*4882a593Smuzhiyun 		},
2424*4882a593Smuzhiyun 	},
2425*4882a593Smuzhiyun };
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
2428*4882a593Smuzhiyun 	.halt_reg = 0x09000,
2429*4882a593Smuzhiyun 	.clkr = {
2430*4882a593Smuzhiyun 		.enable_reg = 0x09000,
2431*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2432*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2433*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
2434*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2435*4882a593Smuzhiyun 				"gp2_clk_src",
2436*4882a593Smuzhiyun 			},
2437*4882a593Smuzhiyun 			.num_parents = 1,
2438*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2439*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2440*4882a593Smuzhiyun 		},
2441*4882a593Smuzhiyun 	},
2442*4882a593Smuzhiyun };
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
2445*4882a593Smuzhiyun 	.halt_reg = 0x0a000,
2446*4882a593Smuzhiyun 	.clkr = {
2447*4882a593Smuzhiyun 		.enable_reg = 0x0a000,
2448*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2449*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2450*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
2451*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2452*4882a593Smuzhiyun 				"gp3_clk_src",
2453*4882a593Smuzhiyun 			},
2454*4882a593Smuzhiyun 			.num_parents = 1,
2455*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2456*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2457*4882a593Smuzhiyun 		},
2458*4882a593Smuzhiyun 	},
2459*4882a593Smuzhiyun };
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun static struct clk_branch gcc_mdss_ahb_clk = {
2462*4882a593Smuzhiyun 	.halt_reg = 0x4d07c,
2463*4882a593Smuzhiyun 	.clkr = {
2464*4882a593Smuzhiyun 		.enable_reg = 0x4d07c,
2465*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2466*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2467*4882a593Smuzhiyun 			.name = "gcc_mdss_ahb_clk",
2468*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2469*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2470*4882a593Smuzhiyun 			},
2471*4882a593Smuzhiyun 			.num_parents = 1,
2472*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2473*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2474*4882a593Smuzhiyun 		},
2475*4882a593Smuzhiyun 	},
2476*4882a593Smuzhiyun };
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun static struct clk_branch gcc_mdss_axi_clk = {
2479*4882a593Smuzhiyun 	.halt_reg = 0x4d080,
2480*4882a593Smuzhiyun 	.clkr = {
2481*4882a593Smuzhiyun 		.enable_reg = 0x4d080,
2482*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2483*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2484*4882a593Smuzhiyun 			.name = "gcc_mdss_axi_clk",
2485*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2486*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
2487*4882a593Smuzhiyun 			},
2488*4882a593Smuzhiyun 			.num_parents = 1,
2489*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2490*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2491*4882a593Smuzhiyun 		},
2492*4882a593Smuzhiyun 	},
2493*4882a593Smuzhiyun };
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun static struct clk_branch gcc_mdss_byte0_clk = {
2496*4882a593Smuzhiyun 	.halt_reg = 0x4d094,
2497*4882a593Smuzhiyun 	.clkr = {
2498*4882a593Smuzhiyun 		.enable_reg = 0x4d094,
2499*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2500*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2501*4882a593Smuzhiyun 			.name = "gcc_mdss_byte0_clk",
2502*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2503*4882a593Smuzhiyun 				"byte0_clk_src",
2504*4882a593Smuzhiyun 			},
2505*4882a593Smuzhiyun 			.num_parents = 1,
2506*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2507*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2508*4882a593Smuzhiyun 		},
2509*4882a593Smuzhiyun 	},
2510*4882a593Smuzhiyun };
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun static struct clk_branch gcc_mdss_esc0_clk = {
2513*4882a593Smuzhiyun 	.halt_reg = 0x4d098,
2514*4882a593Smuzhiyun 	.clkr = {
2515*4882a593Smuzhiyun 		.enable_reg = 0x4d098,
2516*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2517*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2518*4882a593Smuzhiyun 			.name = "gcc_mdss_esc0_clk",
2519*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2520*4882a593Smuzhiyun 				"esc0_clk_src",
2521*4882a593Smuzhiyun 			},
2522*4882a593Smuzhiyun 			.num_parents = 1,
2523*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2524*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2525*4882a593Smuzhiyun 		},
2526*4882a593Smuzhiyun 	},
2527*4882a593Smuzhiyun };
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun static struct clk_branch gcc_mdss_mdp_clk = {
2530*4882a593Smuzhiyun 	.halt_reg = 0x4D088,
2531*4882a593Smuzhiyun 	.clkr = {
2532*4882a593Smuzhiyun 		.enable_reg = 0x4D088,
2533*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2534*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2535*4882a593Smuzhiyun 			.name = "gcc_mdss_mdp_clk",
2536*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2537*4882a593Smuzhiyun 				"mdp_clk_src",
2538*4882a593Smuzhiyun 			},
2539*4882a593Smuzhiyun 			.num_parents = 1,
2540*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2541*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2542*4882a593Smuzhiyun 		},
2543*4882a593Smuzhiyun 	},
2544*4882a593Smuzhiyun };
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun static struct clk_branch gcc_mdss_pclk0_clk = {
2547*4882a593Smuzhiyun 	.halt_reg = 0x4d084,
2548*4882a593Smuzhiyun 	.clkr = {
2549*4882a593Smuzhiyun 		.enable_reg = 0x4d084,
2550*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2551*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2552*4882a593Smuzhiyun 			.name = "gcc_mdss_pclk0_clk",
2553*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2554*4882a593Smuzhiyun 				"pclk0_clk_src",
2555*4882a593Smuzhiyun 			},
2556*4882a593Smuzhiyun 			.num_parents = 1,
2557*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2558*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2559*4882a593Smuzhiyun 		},
2560*4882a593Smuzhiyun 	},
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun static struct clk_branch gcc_mdss_vsync_clk = {
2564*4882a593Smuzhiyun 	.halt_reg = 0x4d090,
2565*4882a593Smuzhiyun 	.clkr = {
2566*4882a593Smuzhiyun 		.enable_reg = 0x4d090,
2567*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2568*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2569*4882a593Smuzhiyun 			.name = "gcc_mdss_vsync_clk",
2570*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2571*4882a593Smuzhiyun 				"vsync_clk_src",
2572*4882a593Smuzhiyun 			},
2573*4882a593Smuzhiyun 			.num_parents = 1,
2574*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2575*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2576*4882a593Smuzhiyun 		},
2577*4882a593Smuzhiyun 	},
2578*4882a593Smuzhiyun };
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun static struct clk_branch gcc_mss_cfg_ahb_clk = {
2581*4882a593Smuzhiyun 	.halt_reg = 0x49000,
2582*4882a593Smuzhiyun 	.clkr = {
2583*4882a593Smuzhiyun 		.enable_reg = 0x49000,
2584*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2585*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2586*4882a593Smuzhiyun 			.name = "gcc_mss_cfg_ahb_clk",
2587*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2588*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2589*4882a593Smuzhiyun 			},
2590*4882a593Smuzhiyun 			.num_parents = 1,
2591*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2592*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2593*4882a593Smuzhiyun 		},
2594*4882a593Smuzhiyun 	},
2595*4882a593Smuzhiyun };
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
2598*4882a593Smuzhiyun 	.halt_reg = 0x49004,
2599*4882a593Smuzhiyun 	.clkr = {
2600*4882a593Smuzhiyun 		.enable_reg = 0x49004,
2601*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2602*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2603*4882a593Smuzhiyun 			.name = "gcc_mss_q6_bimc_axi_clk",
2604*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2605*4882a593Smuzhiyun 				"bimc_ddr_clk_src",
2606*4882a593Smuzhiyun 			},
2607*4882a593Smuzhiyun 			.num_parents = 1,
2608*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2609*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2610*4882a593Smuzhiyun 		},
2611*4882a593Smuzhiyun 	},
2612*4882a593Smuzhiyun };
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun static struct clk_branch gcc_oxili_ahb_clk = {
2615*4882a593Smuzhiyun 	.halt_reg = 0x59028,
2616*4882a593Smuzhiyun 	.clkr = {
2617*4882a593Smuzhiyun 		.enable_reg = 0x59028,
2618*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2619*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2620*4882a593Smuzhiyun 			.name = "gcc_oxili_ahb_clk",
2621*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2622*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2623*4882a593Smuzhiyun 			},
2624*4882a593Smuzhiyun 			.num_parents = 1,
2625*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2626*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2627*4882a593Smuzhiyun 		},
2628*4882a593Smuzhiyun 	},
2629*4882a593Smuzhiyun };
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun static struct clk_branch gcc_oxili_gfx3d_clk = {
2632*4882a593Smuzhiyun 	.halt_reg = 0x59020,
2633*4882a593Smuzhiyun 	.clkr = {
2634*4882a593Smuzhiyun 		.enable_reg = 0x59020,
2635*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2636*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2637*4882a593Smuzhiyun 			.name = "gcc_oxili_gfx3d_clk",
2638*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2639*4882a593Smuzhiyun 				"gfx3d_clk_src",
2640*4882a593Smuzhiyun 			},
2641*4882a593Smuzhiyun 			.num_parents = 1,
2642*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2643*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2644*4882a593Smuzhiyun 		},
2645*4882a593Smuzhiyun 	},
2646*4882a593Smuzhiyun };
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
2649*4882a593Smuzhiyun 	.halt_reg = 0x4400c,
2650*4882a593Smuzhiyun 	.clkr = {
2651*4882a593Smuzhiyun 		.enable_reg = 0x4400c,
2652*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2653*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2654*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
2655*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2656*4882a593Smuzhiyun 				"pdm2_clk_src",
2657*4882a593Smuzhiyun 			},
2658*4882a593Smuzhiyun 			.num_parents = 1,
2659*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2660*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2661*4882a593Smuzhiyun 		},
2662*4882a593Smuzhiyun 	},
2663*4882a593Smuzhiyun };
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
2666*4882a593Smuzhiyun 	.halt_reg = 0x44004,
2667*4882a593Smuzhiyun 	.clkr = {
2668*4882a593Smuzhiyun 		.enable_reg = 0x44004,
2669*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2670*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2671*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
2672*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2673*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2674*4882a593Smuzhiyun 			},
2675*4882a593Smuzhiyun 			.num_parents = 1,
2676*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2677*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2678*4882a593Smuzhiyun 		},
2679*4882a593Smuzhiyun 	},
2680*4882a593Smuzhiyun };
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
2683*4882a593Smuzhiyun 	.halt_reg = 0x13004,
2684*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2685*4882a593Smuzhiyun 	.clkr = {
2686*4882a593Smuzhiyun 		.enable_reg = 0x45004,
2687*4882a593Smuzhiyun 		.enable_mask = BIT(8),
2688*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2689*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
2690*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2691*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2692*4882a593Smuzhiyun 			},
2693*4882a593Smuzhiyun 			.num_parents = 1,
2694*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2695*4882a593Smuzhiyun 		},
2696*4882a593Smuzhiyun 	},
2697*4882a593Smuzhiyun };
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
2700*4882a593Smuzhiyun 	.halt_reg = 0x4201c,
2701*4882a593Smuzhiyun 	.clkr = {
2702*4882a593Smuzhiyun 		.enable_reg = 0x4201c,
2703*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2704*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2705*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
2706*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2707*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2708*4882a593Smuzhiyun 			},
2709*4882a593Smuzhiyun 			.num_parents = 1,
2710*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2711*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2712*4882a593Smuzhiyun 		},
2713*4882a593Smuzhiyun 	},
2714*4882a593Smuzhiyun };
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
2717*4882a593Smuzhiyun 	.halt_reg = 0x42018,
2718*4882a593Smuzhiyun 	.clkr = {
2719*4882a593Smuzhiyun 		.enable_reg = 0x42018,
2720*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2721*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2722*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
2723*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2724*4882a593Smuzhiyun 				"sdcc1_apps_clk_src",
2725*4882a593Smuzhiyun 			},
2726*4882a593Smuzhiyun 			.num_parents = 1,
2727*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2728*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2729*4882a593Smuzhiyun 		},
2730*4882a593Smuzhiyun 	},
2731*4882a593Smuzhiyun };
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2734*4882a593Smuzhiyun 	.halt_reg = 0x4301c,
2735*4882a593Smuzhiyun 	.clkr = {
2736*4882a593Smuzhiyun 		.enable_reg = 0x4301c,
2737*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2738*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2739*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
2740*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2741*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2742*4882a593Smuzhiyun 			},
2743*4882a593Smuzhiyun 			.num_parents = 1,
2744*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2745*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2746*4882a593Smuzhiyun 		},
2747*4882a593Smuzhiyun 	},
2748*4882a593Smuzhiyun };
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2751*4882a593Smuzhiyun 	.halt_reg = 0x43018,
2752*4882a593Smuzhiyun 	.clkr = {
2753*4882a593Smuzhiyun 		.enable_reg = 0x43018,
2754*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2755*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2756*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
2757*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2758*4882a593Smuzhiyun 				"sdcc2_apps_clk_src",
2759*4882a593Smuzhiyun 			},
2760*4882a593Smuzhiyun 			.num_parents = 1,
2761*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2762*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2763*4882a593Smuzhiyun 		},
2764*4882a593Smuzhiyun 	},
2765*4882a593Smuzhiyun };
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun static struct clk_rcg2 bimc_ddr_clk_src = {
2768*4882a593Smuzhiyun 	.cmd_rcgr = 0x32004,
2769*4882a593Smuzhiyun 	.hid_width = 5,
2770*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_bimc_map,
2771*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2772*4882a593Smuzhiyun 		.name = "bimc_ddr_clk_src",
2773*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_bimc,
2774*4882a593Smuzhiyun 		.num_parents = 3,
2775*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2776*4882a593Smuzhiyun 		.flags = CLK_GET_RATE_NOCACHE,
2777*4882a593Smuzhiyun 	},
2778*4882a593Smuzhiyun };
2779*4882a593Smuzhiyun 
2780*4882a593Smuzhiyun static struct clk_branch gcc_apss_tcu_clk = {
2781*4882a593Smuzhiyun 	.halt_reg = 0x12018,
2782*4882a593Smuzhiyun 	.clkr = {
2783*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2784*4882a593Smuzhiyun 		.enable_mask = BIT(1),
2785*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2786*4882a593Smuzhiyun 			.name = "gcc_apss_tcu_clk",
2787*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2788*4882a593Smuzhiyun 				"bimc_ddr_clk_src",
2789*4882a593Smuzhiyun 			},
2790*4882a593Smuzhiyun 			.num_parents = 1,
2791*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2792*4882a593Smuzhiyun 		},
2793*4882a593Smuzhiyun 	},
2794*4882a593Smuzhiyun };
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun static struct clk_branch gcc_gfx_tcu_clk = {
2797*4882a593Smuzhiyun 	.halt_reg = 0x12020,
2798*4882a593Smuzhiyun 	.clkr = {
2799*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2800*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2801*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2802*4882a593Smuzhiyun 			.name = "gcc_gfx_tcu_clk",
2803*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2804*4882a593Smuzhiyun 				"bimc_ddr_clk_src",
2805*4882a593Smuzhiyun 			},
2806*4882a593Smuzhiyun 			.num_parents = 1,
2807*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2808*4882a593Smuzhiyun 		},
2809*4882a593Smuzhiyun 	},
2810*4882a593Smuzhiyun };
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun static struct clk_branch gcc_gtcu_ahb_clk = {
2813*4882a593Smuzhiyun 	.halt_reg = 0x12044,
2814*4882a593Smuzhiyun 	.clkr = {
2815*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2816*4882a593Smuzhiyun 		.enable_mask = BIT(13),
2817*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2818*4882a593Smuzhiyun 			.name = "gcc_gtcu_ahb_clk",
2819*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2820*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2821*4882a593Smuzhiyun 			},
2822*4882a593Smuzhiyun 			.num_parents = 1,
2823*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2824*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2825*4882a593Smuzhiyun 		},
2826*4882a593Smuzhiyun 	},
2827*4882a593Smuzhiyun };
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gfx_clk = {
2830*4882a593Smuzhiyun 	.halt_reg = 0x31024,
2831*4882a593Smuzhiyun 	.clkr = {
2832*4882a593Smuzhiyun 		.enable_reg = 0x31024,
2833*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2834*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2835*4882a593Smuzhiyun 			.name = "gcc_bimc_gfx_clk",
2836*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2837*4882a593Smuzhiyun 				"bimc_gpu_clk_src",
2838*4882a593Smuzhiyun 			},
2839*4882a593Smuzhiyun 			.num_parents = 1,
2840*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2841*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2842*4882a593Smuzhiyun 		},
2843*4882a593Smuzhiyun 	},
2844*4882a593Smuzhiyun };
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun static struct clk_branch gcc_bimc_gpu_clk = {
2847*4882a593Smuzhiyun 	.halt_reg = 0x31040,
2848*4882a593Smuzhiyun 	.clkr = {
2849*4882a593Smuzhiyun 		.enable_reg = 0x31040,
2850*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2851*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2852*4882a593Smuzhiyun 			.name = "gcc_bimc_gpu_clk",
2853*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2854*4882a593Smuzhiyun 				"bimc_gpu_clk_src",
2855*4882a593Smuzhiyun 			},
2856*4882a593Smuzhiyun 			.num_parents = 1,
2857*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2858*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2859*4882a593Smuzhiyun 		},
2860*4882a593Smuzhiyun 	},
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun static struct clk_branch gcc_jpeg_tbu_clk = {
2864*4882a593Smuzhiyun 	.halt_reg = 0x12034,
2865*4882a593Smuzhiyun 	.clkr = {
2866*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2867*4882a593Smuzhiyun 		.enable_mask = BIT(10),
2868*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2869*4882a593Smuzhiyun 			.name = "gcc_jpeg_tbu_clk",
2870*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2871*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
2872*4882a593Smuzhiyun 			},
2873*4882a593Smuzhiyun 			.num_parents = 1,
2874*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2875*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2876*4882a593Smuzhiyun 		},
2877*4882a593Smuzhiyun 	},
2878*4882a593Smuzhiyun };
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun static struct clk_branch gcc_mdp_tbu_clk = {
2881*4882a593Smuzhiyun 	.halt_reg = 0x1201c,
2882*4882a593Smuzhiyun 	.clkr = {
2883*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2884*4882a593Smuzhiyun 		.enable_mask = BIT(4),
2885*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2886*4882a593Smuzhiyun 			.name = "gcc_mdp_tbu_clk",
2887*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2888*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
2889*4882a593Smuzhiyun 			},
2890*4882a593Smuzhiyun 			.num_parents = 1,
2891*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2892*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2893*4882a593Smuzhiyun 		},
2894*4882a593Smuzhiyun 	},
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun static struct clk_branch gcc_smmu_cfg_clk = {
2898*4882a593Smuzhiyun 	.halt_reg = 0x12038,
2899*4882a593Smuzhiyun 	.clkr = {
2900*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2901*4882a593Smuzhiyun 		.enable_mask = BIT(12),
2902*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2903*4882a593Smuzhiyun 			.name = "gcc_smmu_cfg_clk",
2904*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2905*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2906*4882a593Smuzhiyun 			},
2907*4882a593Smuzhiyun 			.num_parents = 1,
2908*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2909*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2910*4882a593Smuzhiyun 		},
2911*4882a593Smuzhiyun 	},
2912*4882a593Smuzhiyun };
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun static struct clk_branch gcc_venus_tbu_clk = {
2915*4882a593Smuzhiyun 	.halt_reg = 0x12014,
2916*4882a593Smuzhiyun 	.clkr = {
2917*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2918*4882a593Smuzhiyun 		.enable_mask = BIT(5),
2919*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2920*4882a593Smuzhiyun 			.name = "gcc_venus_tbu_clk",
2921*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2922*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
2923*4882a593Smuzhiyun 			},
2924*4882a593Smuzhiyun 			.num_parents = 1,
2925*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2926*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2927*4882a593Smuzhiyun 		},
2928*4882a593Smuzhiyun 	},
2929*4882a593Smuzhiyun };
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun static struct clk_branch gcc_vfe_tbu_clk = {
2932*4882a593Smuzhiyun 	.halt_reg = 0x1203c,
2933*4882a593Smuzhiyun 	.clkr = {
2934*4882a593Smuzhiyun 		.enable_reg = 0x4500c,
2935*4882a593Smuzhiyun 		.enable_mask = BIT(9),
2936*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2937*4882a593Smuzhiyun 			.name = "gcc_vfe_tbu_clk",
2938*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2939*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
2940*4882a593Smuzhiyun 			},
2941*4882a593Smuzhiyun 			.num_parents = 1,
2942*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2943*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2944*4882a593Smuzhiyun 		},
2945*4882a593Smuzhiyun 	},
2946*4882a593Smuzhiyun };
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun static struct clk_branch gcc_usb2a_phy_sleep_clk = {
2949*4882a593Smuzhiyun 	.halt_reg = 0x4102c,
2950*4882a593Smuzhiyun 	.clkr = {
2951*4882a593Smuzhiyun 		.enable_reg = 0x4102c,
2952*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2953*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2954*4882a593Smuzhiyun 			.name = "gcc_usb2a_phy_sleep_clk",
2955*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2956*4882a593Smuzhiyun 				"sleep_clk_src",
2957*4882a593Smuzhiyun 			},
2958*4882a593Smuzhiyun 			.num_parents = 1,
2959*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2960*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2961*4882a593Smuzhiyun 		},
2962*4882a593Smuzhiyun 	},
2963*4882a593Smuzhiyun };
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_ahb_clk = {
2966*4882a593Smuzhiyun 	.halt_reg = 0x41008,
2967*4882a593Smuzhiyun 	.clkr = {
2968*4882a593Smuzhiyun 		.enable_reg = 0x41008,
2969*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2971*4882a593Smuzhiyun 			.name = "gcc_usb_hs_ahb_clk",
2972*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2973*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
2974*4882a593Smuzhiyun 			},
2975*4882a593Smuzhiyun 			.num_parents = 1,
2976*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2977*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2978*4882a593Smuzhiyun 		},
2979*4882a593Smuzhiyun 	},
2980*4882a593Smuzhiyun };
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_system_clk = {
2983*4882a593Smuzhiyun 	.halt_reg = 0x41004,
2984*4882a593Smuzhiyun 	.clkr = {
2985*4882a593Smuzhiyun 		.enable_reg = 0x41004,
2986*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2987*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2988*4882a593Smuzhiyun 			.name = "gcc_usb_hs_system_clk",
2989*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2990*4882a593Smuzhiyun 				"usb_hs_system_clk_src",
2991*4882a593Smuzhiyun 			},
2992*4882a593Smuzhiyun 			.num_parents = 1,
2993*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2994*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2995*4882a593Smuzhiyun 		},
2996*4882a593Smuzhiyun 	},
2997*4882a593Smuzhiyun };
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun static struct clk_branch gcc_venus0_ahb_clk = {
3000*4882a593Smuzhiyun 	.halt_reg = 0x4c020,
3001*4882a593Smuzhiyun 	.clkr = {
3002*4882a593Smuzhiyun 		.enable_reg = 0x4c020,
3003*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3004*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3005*4882a593Smuzhiyun 			.name = "gcc_venus0_ahb_clk",
3006*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3007*4882a593Smuzhiyun 				"pcnoc_bfdcd_clk_src",
3008*4882a593Smuzhiyun 			},
3009*4882a593Smuzhiyun 			.num_parents = 1,
3010*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3011*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3012*4882a593Smuzhiyun 		},
3013*4882a593Smuzhiyun 	},
3014*4882a593Smuzhiyun };
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun static struct clk_branch gcc_venus0_axi_clk = {
3017*4882a593Smuzhiyun 	.halt_reg = 0x4c024,
3018*4882a593Smuzhiyun 	.clkr = {
3019*4882a593Smuzhiyun 		.enable_reg = 0x4c024,
3020*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3021*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3022*4882a593Smuzhiyun 			.name = "gcc_venus0_axi_clk",
3023*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3024*4882a593Smuzhiyun 				"system_noc_bfdcd_clk_src",
3025*4882a593Smuzhiyun 			},
3026*4882a593Smuzhiyun 			.num_parents = 1,
3027*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3028*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3029*4882a593Smuzhiyun 		},
3030*4882a593Smuzhiyun 	},
3031*4882a593Smuzhiyun };
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun static struct clk_branch gcc_venus0_vcodec0_clk = {
3034*4882a593Smuzhiyun 	.halt_reg = 0x4c01c,
3035*4882a593Smuzhiyun 	.clkr = {
3036*4882a593Smuzhiyun 		.enable_reg = 0x4c01c,
3037*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3038*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3039*4882a593Smuzhiyun 			.name = "gcc_venus0_vcodec0_clk",
3040*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3041*4882a593Smuzhiyun 				"vcodec0_clk_src",
3042*4882a593Smuzhiyun 			},
3043*4882a593Smuzhiyun 			.num_parents = 1,
3044*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3045*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3046*4882a593Smuzhiyun 		},
3047*4882a593Smuzhiyun 	},
3048*4882a593Smuzhiyun };
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun static struct gdsc venus_gdsc = {
3051*4882a593Smuzhiyun 	.gdscr = 0x4c018,
3052*4882a593Smuzhiyun 	.pd = {
3053*4882a593Smuzhiyun 		.name = "venus",
3054*4882a593Smuzhiyun 	},
3055*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3056*4882a593Smuzhiyun };
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun static struct gdsc mdss_gdsc = {
3059*4882a593Smuzhiyun 	.gdscr = 0x4d078,
3060*4882a593Smuzhiyun 	.pd = {
3061*4882a593Smuzhiyun 		.name = "mdss",
3062*4882a593Smuzhiyun 	},
3063*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3064*4882a593Smuzhiyun };
3065*4882a593Smuzhiyun 
3066*4882a593Smuzhiyun static struct gdsc jpeg_gdsc = {
3067*4882a593Smuzhiyun 	.gdscr = 0x5701c,
3068*4882a593Smuzhiyun 	.pd = {
3069*4882a593Smuzhiyun 		.name = "jpeg",
3070*4882a593Smuzhiyun 	},
3071*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3072*4882a593Smuzhiyun };
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun static struct gdsc vfe_gdsc = {
3075*4882a593Smuzhiyun 	.gdscr = 0x58034,
3076*4882a593Smuzhiyun 	.pd = {
3077*4882a593Smuzhiyun 		.name = "vfe",
3078*4882a593Smuzhiyun 	},
3079*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3080*4882a593Smuzhiyun };
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun static struct gdsc oxili_gdsc = {
3083*4882a593Smuzhiyun 	.gdscr = 0x5901c,
3084*4882a593Smuzhiyun 	.pd = {
3085*4882a593Smuzhiyun 		.name = "oxili",
3086*4882a593Smuzhiyun 	},
3087*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3088*4882a593Smuzhiyun };
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun static struct clk_regmap *gcc_msm8916_clocks[] = {
3091*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
3092*4882a593Smuzhiyun 	[GPLL0_VOTE] = &gpll0_vote,
3093*4882a593Smuzhiyun 	[BIMC_PLL] = &bimc_pll.clkr,
3094*4882a593Smuzhiyun 	[BIMC_PLL_VOTE] = &bimc_pll_vote,
3095*4882a593Smuzhiyun 	[GPLL1] = &gpll1.clkr,
3096*4882a593Smuzhiyun 	[GPLL1_VOTE] = &gpll1_vote,
3097*4882a593Smuzhiyun 	[GPLL2] = &gpll2.clkr,
3098*4882a593Smuzhiyun 	[GPLL2_VOTE] = &gpll2_vote,
3099*4882a593Smuzhiyun 	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
3100*4882a593Smuzhiyun 	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
3101*4882a593Smuzhiyun 	[CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
3102*4882a593Smuzhiyun 	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
3103*4882a593Smuzhiyun 	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
3104*4882a593Smuzhiyun 	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
3105*4882a593Smuzhiyun 	[GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
3106*4882a593Smuzhiyun 	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
3107*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
3108*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
3109*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
3110*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
3111*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
3112*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
3113*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
3114*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
3115*4882a593Smuzhiyun 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
3116*4882a593Smuzhiyun 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
3117*4882a593Smuzhiyun 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
3118*4882a593Smuzhiyun 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
3119*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
3120*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
3121*4882a593Smuzhiyun 	[CCI_CLK_SRC] = &cci_clk_src.clkr,
3122*4882a593Smuzhiyun 	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
3123*4882a593Smuzhiyun 	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
3124*4882a593Smuzhiyun 	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
3125*4882a593Smuzhiyun 	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
3126*4882a593Smuzhiyun 	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
3127*4882a593Smuzhiyun 	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
3128*4882a593Smuzhiyun 	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
3129*4882a593Smuzhiyun 	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
3130*4882a593Smuzhiyun 	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
3131*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
3132*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
3133*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
3134*4882a593Smuzhiyun 	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
3135*4882a593Smuzhiyun 	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
3136*4882a593Smuzhiyun 	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
3137*4882a593Smuzhiyun 	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
3138*4882a593Smuzhiyun 	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
3139*4882a593Smuzhiyun 	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
3140*4882a593Smuzhiyun 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
3141*4882a593Smuzhiyun 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
3142*4882a593Smuzhiyun 	[APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
3143*4882a593Smuzhiyun 	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
3144*4882a593Smuzhiyun 	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
3145*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
3146*4882a593Smuzhiyun 	[GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
3147*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
3148*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
3149*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
3150*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
3151*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
3152*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
3153*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
3154*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
3155*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
3156*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
3157*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
3158*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
3159*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
3160*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
3161*4882a593Smuzhiyun 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
3162*4882a593Smuzhiyun 	[GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
3163*4882a593Smuzhiyun 	[GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
3164*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
3165*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
3166*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
3167*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
3168*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
3169*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
3170*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
3171*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
3172*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
3173*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
3174*4882a593Smuzhiyun 	[GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
3175*4882a593Smuzhiyun 	[GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
3176*4882a593Smuzhiyun 	[GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
3177*4882a593Smuzhiyun 	[GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
3178*4882a593Smuzhiyun 	[GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
3179*4882a593Smuzhiyun 	[GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
3180*4882a593Smuzhiyun 	[GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
3181*4882a593Smuzhiyun 	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
3182*4882a593Smuzhiyun 	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
3183*4882a593Smuzhiyun 	[GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
3184*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
3185*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
3186*4882a593Smuzhiyun 	[GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
3187*4882a593Smuzhiyun 	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
3188*4882a593Smuzhiyun 	[GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
3189*4882a593Smuzhiyun 	[GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
3190*4882a593Smuzhiyun 	[GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
3191*4882a593Smuzhiyun 	[GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
3192*4882a593Smuzhiyun 	[GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
3193*4882a593Smuzhiyun 	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
3194*4882a593Smuzhiyun 	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
3195*4882a593Smuzhiyun 	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
3196*4882a593Smuzhiyun 	[GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
3197*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
3198*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
3199*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
3200*4882a593Smuzhiyun 	[GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
3201*4882a593Smuzhiyun 	[GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
3202*4882a593Smuzhiyun 	[GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
3203*4882a593Smuzhiyun 	[GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
3204*4882a593Smuzhiyun 	[GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
3205*4882a593Smuzhiyun 	[GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
3206*4882a593Smuzhiyun 	[GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
3207*4882a593Smuzhiyun 	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
3208*4882a593Smuzhiyun 	[GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
3209*4882a593Smuzhiyun 	[GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
3210*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
3211*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
3212*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
3213*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
3214*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
3215*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
3216*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
3217*4882a593Smuzhiyun 	[GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
3218*4882a593Smuzhiyun 	[GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
3219*4882a593Smuzhiyun 	[GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
3220*4882a593Smuzhiyun 	[GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
3221*4882a593Smuzhiyun 	[GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
3222*4882a593Smuzhiyun 	[GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
3223*4882a593Smuzhiyun 	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
3224*4882a593Smuzhiyun 	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
3225*4882a593Smuzhiyun 	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
3226*4882a593Smuzhiyun 	[GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
3227*4882a593Smuzhiyun 	[GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
3228*4882a593Smuzhiyun 	[GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
3229*4882a593Smuzhiyun 	[BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
3230*4882a593Smuzhiyun 	[GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
3231*4882a593Smuzhiyun 	[GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
3232*4882a593Smuzhiyun 	[BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
3233*4882a593Smuzhiyun 	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
3234*4882a593Smuzhiyun 	[GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
3235*4882a593Smuzhiyun 	[ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
3236*4882a593Smuzhiyun 	[ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
3237*4882a593Smuzhiyun 	[ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
3238*4882a593Smuzhiyun 	[ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
3239*4882a593Smuzhiyun 	[ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
3240*4882a593Smuzhiyun 	[CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
3241*4882a593Smuzhiyun 	[GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
3242*4882a593Smuzhiyun 	[GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
3243*4882a593Smuzhiyun 	[GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
3244*4882a593Smuzhiyun 	[GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
3245*4882a593Smuzhiyun 	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] =	&gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
3246*4882a593Smuzhiyun 	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
3247*4882a593Smuzhiyun 	[GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
3248*4882a593Smuzhiyun 	[GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
3249*4882a593Smuzhiyun 	[GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
3250*4882a593Smuzhiyun 	[GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
3251*4882a593Smuzhiyun 	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
3252*4882a593Smuzhiyun };
3253*4882a593Smuzhiyun 
3254*4882a593Smuzhiyun static struct gdsc *gcc_msm8916_gdscs[] = {
3255*4882a593Smuzhiyun 	[VENUS_GDSC] = &venus_gdsc,
3256*4882a593Smuzhiyun 	[MDSS_GDSC] = &mdss_gdsc,
3257*4882a593Smuzhiyun 	[JPEG_GDSC] = &jpeg_gdsc,
3258*4882a593Smuzhiyun 	[VFE_GDSC] = &vfe_gdsc,
3259*4882a593Smuzhiyun 	[OXILI_GDSC] = &oxili_gdsc,
3260*4882a593Smuzhiyun };
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun static const struct qcom_reset_map gcc_msm8916_resets[] = {
3263*4882a593Smuzhiyun 	[GCC_BLSP1_BCR] = { 0x01000 },
3264*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_BCR] = { 0x02000 },
3265*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_BCR] = { 0x02038 },
3266*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_BCR] = { 0x03008 },
3267*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_BCR] = { 0x03028 },
3268*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_BCR] = { 0x04018 },
3269*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_BCR] = { 0x05018 },
3270*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_BCR] = { 0x06018 },
3271*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_BCR] = { 0x07018 },
3272*4882a593Smuzhiyun 	[GCC_IMEM_BCR] = { 0x0e000 },
3273*4882a593Smuzhiyun 	[GCC_SMMU_BCR] = { 0x12000 },
3274*4882a593Smuzhiyun 	[GCC_APSS_TCU_BCR] = { 0x12050 },
3275*4882a593Smuzhiyun 	[GCC_SMMU_XPU_BCR] = { 0x12054 },
3276*4882a593Smuzhiyun 	[GCC_PCNOC_TBU_BCR] = { 0x12058 },
3277*4882a593Smuzhiyun 	[GCC_PRNG_BCR] = { 0x13000 },
3278*4882a593Smuzhiyun 	[GCC_BOOT_ROM_BCR] = { 0x13008 },
3279*4882a593Smuzhiyun 	[GCC_CRYPTO_BCR] = { 0x16000 },
3280*4882a593Smuzhiyun 	[GCC_SEC_CTRL_BCR] = { 0x1a000 },
3281*4882a593Smuzhiyun 	[GCC_AUDIO_CORE_BCR] = { 0x1c008 },
3282*4882a593Smuzhiyun 	[GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
3283*4882a593Smuzhiyun 	[GCC_DEHR_BCR] = { 0x1f000 },
3284*4882a593Smuzhiyun 	[GCC_SYSTEM_NOC_BCR] = { 0x26000 },
3285*4882a593Smuzhiyun 	[GCC_PCNOC_BCR] = { 0x27018 },
3286*4882a593Smuzhiyun 	[GCC_TCSR_BCR] = { 0x28000 },
3287*4882a593Smuzhiyun 	[GCC_QDSS_BCR] = { 0x29000 },
3288*4882a593Smuzhiyun 	[GCC_DCD_BCR] = { 0x2a000 },
3289*4882a593Smuzhiyun 	[GCC_MSG_RAM_BCR] = { 0x2b000 },
3290*4882a593Smuzhiyun 	[GCC_MPM_BCR] = { 0x2c000 },
3291*4882a593Smuzhiyun 	[GCC_SPMI_BCR] = { 0x2e000 },
3292*4882a593Smuzhiyun 	[GCC_SPDM_BCR] = { 0x2f000 },
3293*4882a593Smuzhiyun 	[GCC_MM_SPDM_BCR] = { 0x2f024 },
3294*4882a593Smuzhiyun 	[GCC_BIMC_BCR] = { 0x31000 },
3295*4882a593Smuzhiyun 	[GCC_RBCPR_BCR] = { 0x33000 },
3296*4882a593Smuzhiyun 	[GCC_TLMM_BCR] = { 0x34000 },
3297*4882a593Smuzhiyun 	[GCC_USB_HS_BCR] = { 0x41000 },
3298*4882a593Smuzhiyun 	[GCC_USB2A_PHY_BCR] = { 0x41028 },
3299*4882a593Smuzhiyun 	[GCC_SDCC1_BCR] = { 0x42000 },
3300*4882a593Smuzhiyun 	[GCC_SDCC2_BCR] = { 0x43000 },
3301*4882a593Smuzhiyun 	[GCC_PDM_BCR] = { 0x44000 },
3302*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
3303*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
3304*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
3305*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
3306*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
3307*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
3308*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
3309*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
3310*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
3311*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
3312*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
3313*4882a593Smuzhiyun 	[GCC_MMSS_BCR] = { 0x4b000 },
3314*4882a593Smuzhiyun 	[GCC_VENUS0_BCR] = { 0x4c014 },
3315*4882a593Smuzhiyun 	[GCC_MDSS_BCR] = { 0x4d074 },
3316*4882a593Smuzhiyun 	[GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
3317*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
3318*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
3319*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
3320*4882a593Smuzhiyun 	[GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
3321*4882a593Smuzhiyun 	[GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
3322*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
3323*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
3324*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
3325*4882a593Smuzhiyun 	[GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
3326*4882a593Smuzhiyun 	[GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
3327*4882a593Smuzhiyun 	[GCC_CAMSS_CCI_BCR] = { 0x51014 },
3328*4882a593Smuzhiyun 	[GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
3329*4882a593Smuzhiyun 	[GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
3330*4882a593Smuzhiyun 	[GCC_CAMSS_GP0_BCR] = { 0x54014 },
3331*4882a593Smuzhiyun 	[GCC_CAMSS_GP1_BCR] = { 0x55014 },
3332*4882a593Smuzhiyun 	[GCC_CAMSS_TOP_BCR] = { 0x56000 },
3333*4882a593Smuzhiyun 	[GCC_CAMSS_MICRO_BCR] = { 0x56008 },
3334*4882a593Smuzhiyun 	[GCC_CAMSS_JPEG_BCR] = { 0x57018 },
3335*4882a593Smuzhiyun 	[GCC_CAMSS_VFE_BCR] = { 0x58030 },
3336*4882a593Smuzhiyun 	[GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
3337*4882a593Smuzhiyun 	[GCC_OXILI_BCR] = { 0x59018 },
3338*4882a593Smuzhiyun 	[GCC_GMEM_BCR] = { 0x5902c },
3339*4882a593Smuzhiyun 	[GCC_CAMSS_AHB_BCR] = { 0x5a018 },
3340*4882a593Smuzhiyun 	[GCC_MDP_TBU_BCR] = { 0x62000 },
3341*4882a593Smuzhiyun 	[GCC_GFX_TBU_BCR] = { 0x63000 },
3342*4882a593Smuzhiyun 	[GCC_GFX_TCU_BCR] = { 0x64000 },
3343*4882a593Smuzhiyun 	[GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
3344*4882a593Smuzhiyun 	[GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
3345*4882a593Smuzhiyun 	[GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
3346*4882a593Smuzhiyun 	[GCC_GTCU_AHB_BCR] = { 0x68000 },
3347*4882a593Smuzhiyun 	[GCC_SMMU_CFG_BCR] = { 0x69000 },
3348*4882a593Smuzhiyun 	[GCC_VFE_TBU_BCR] = { 0x6a000 },
3349*4882a593Smuzhiyun 	[GCC_VENUS_TBU_BCR] = { 0x6b000 },
3350*4882a593Smuzhiyun 	[GCC_JPEG_TBU_BCR] = { 0x6c000 },
3351*4882a593Smuzhiyun 	[GCC_PRONTO_TBU_BCR] = { 0x6d000 },
3352*4882a593Smuzhiyun 	[GCC_SMMU_CATS_BCR] = { 0x7c000 },
3353*4882a593Smuzhiyun };
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun static const struct regmap_config gcc_msm8916_regmap_config = {
3356*4882a593Smuzhiyun 	.reg_bits	= 32,
3357*4882a593Smuzhiyun 	.reg_stride	= 4,
3358*4882a593Smuzhiyun 	.val_bits	= 32,
3359*4882a593Smuzhiyun 	.max_register	= 0x80000,
3360*4882a593Smuzhiyun 	.fast_io	= true,
3361*4882a593Smuzhiyun };
3362*4882a593Smuzhiyun 
3363*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_msm8916_desc = {
3364*4882a593Smuzhiyun 	.config = &gcc_msm8916_regmap_config,
3365*4882a593Smuzhiyun 	.clks = gcc_msm8916_clocks,
3366*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
3367*4882a593Smuzhiyun 	.resets = gcc_msm8916_resets,
3368*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_msm8916_resets),
3369*4882a593Smuzhiyun 	.gdscs = gcc_msm8916_gdscs,
3370*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
3371*4882a593Smuzhiyun };
3372*4882a593Smuzhiyun 
3373*4882a593Smuzhiyun static const struct of_device_id gcc_msm8916_match_table[] = {
3374*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-msm8916" },
3375*4882a593Smuzhiyun 	{ }
3376*4882a593Smuzhiyun };
3377*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
3378*4882a593Smuzhiyun 
gcc_msm8916_probe(struct platform_device * pdev)3379*4882a593Smuzhiyun static int gcc_msm8916_probe(struct platform_device *pdev)
3380*4882a593Smuzhiyun {
3381*4882a593Smuzhiyun 	int ret;
3382*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
3385*4882a593Smuzhiyun 	if (ret)
3386*4882a593Smuzhiyun 		return ret;
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun 	ret = qcom_cc_register_sleep_clk(dev);
3389*4882a593Smuzhiyun 	if (ret)
3390*4882a593Smuzhiyun 		return ret;
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun 	return qcom_cc_probe(pdev, &gcc_msm8916_desc);
3393*4882a593Smuzhiyun }
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun static struct platform_driver gcc_msm8916_driver = {
3396*4882a593Smuzhiyun 	.probe		= gcc_msm8916_probe,
3397*4882a593Smuzhiyun 	.driver		= {
3398*4882a593Smuzhiyun 		.name	= "gcc-msm8916",
3399*4882a593Smuzhiyun 		.of_match_table = gcc_msm8916_match_table,
3400*4882a593Smuzhiyun 	},
3401*4882a593Smuzhiyun };
3402*4882a593Smuzhiyun 
gcc_msm8916_init(void)3403*4882a593Smuzhiyun static int __init gcc_msm8916_init(void)
3404*4882a593Smuzhiyun {
3405*4882a593Smuzhiyun 	return platform_driver_register(&gcc_msm8916_driver);
3406*4882a593Smuzhiyun }
3407*4882a593Smuzhiyun core_initcall(gcc_msm8916_init);
3408*4882a593Smuzhiyun 
gcc_msm8916_exit(void)3409*4882a593Smuzhiyun static void __exit gcc_msm8916_exit(void)
3410*4882a593Smuzhiyun {
3411*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_msm8916_driver);
3412*4882a593Smuzhiyun }
3413*4882a593Smuzhiyun module_exit(gcc_msm8916_exit);
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
3416*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3417*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-msm8916");
3418