1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-msm8660.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-msm8660.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static struct clk_pll pll8 = {
28*4882a593Smuzhiyun .l_reg = 0x3144,
29*4882a593Smuzhiyun .m_reg = 0x3148,
30*4882a593Smuzhiyun .n_reg = 0x314c,
31*4882a593Smuzhiyun .config_reg = 0x3154,
32*4882a593Smuzhiyun .mode_reg = 0x3140,
33*4882a593Smuzhiyun .status_reg = 0x3158,
34*4882a593Smuzhiyun .status_bit = 16,
35*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
36*4882a593Smuzhiyun .name = "pll8",
37*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
38*4882a593Smuzhiyun .num_parents = 1,
39*4882a593Smuzhiyun .ops = &clk_pll_ops,
40*4882a593Smuzhiyun },
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static struct clk_regmap pll8_vote = {
44*4882a593Smuzhiyun .enable_reg = 0x34c0,
45*4882a593Smuzhiyun .enable_mask = BIT(8),
46*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
47*4882a593Smuzhiyun .name = "pll8_vote",
48*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll8" },
49*4882a593Smuzhiyun .num_parents = 1,
50*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
51*4882a593Smuzhiyun },
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun enum {
55*4882a593Smuzhiyun P_PXO,
56*4882a593Smuzhiyun P_PLL8,
57*4882a593Smuzhiyun P_CXO,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll8_map[] = {
61*4882a593Smuzhiyun { P_PXO, 0 },
62*4882a593Smuzhiyun { P_PLL8, 3 }
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const char * const gcc_pxo_pll8[] = {
66*4882a593Smuzhiyun "pxo",
67*4882a593Smuzhiyun "pll8_vote",
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
71*4882a593Smuzhiyun { P_PXO, 0 },
72*4882a593Smuzhiyun { P_PLL8, 3 },
73*4882a593Smuzhiyun { P_CXO, 5 }
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const char * const gcc_pxo_pll8_cxo[] = {
77*4882a593Smuzhiyun "pxo",
78*4882a593Smuzhiyun "pll8_vote",
79*4882a593Smuzhiyun "cxo",
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gsbi_uart[] = {
83*4882a593Smuzhiyun { 1843200, P_PLL8, 2, 6, 625 },
84*4882a593Smuzhiyun { 3686400, P_PLL8, 2, 12, 625 },
85*4882a593Smuzhiyun { 7372800, P_PLL8, 2, 24, 625 },
86*4882a593Smuzhiyun { 14745600, P_PLL8, 2, 48, 625 },
87*4882a593Smuzhiyun { 16000000, P_PLL8, 4, 1, 6 },
88*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
89*4882a593Smuzhiyun { 32000000, P_PLL8, 4, 1, 3 },
90*4882a593Smuzhiyun { 40000000, P_PLL8, 1, 5, 48 },
91*4882a593Smuzhiyun { 46400000, P_PLL8, 1, 29, 240 },
92*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
93*4882a593Smuzhiyun { 51200000, P_PLL8, 1, 2, 15 },
94*4882a593Smuzhiyun { 56000000, P_PLL8, 1, 7, 48 },
95*4882a593Smuzhiyun { 58982400, P_PLL8, 1, 96, 625 },
96*4882a593Smuzhiyun { 64000000, P_PLL8, 2, 1, 3 },
97*4882a593Smuzhiyun { }
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static struct clk_rcg gsbi1_uart_src = {
101*4882a593Smuzhiyun .ns_reg = 0x29d4,
102*4882a593Smuzhiyun .md_reg = 0x29d0,
103*4882a593Smuzhiyun .mn = {
104*4882a593Smuzhiyun .mnctr_en_bit = 8,
105*4882a593Smuzhiyun .mnctr_reset_bit = 7,
106*4882a593Smuzhiyun .mnctr_mode_shift = 5,
107*4882a593Smuzhiyun .n_val_shift = 16,
108*4882a593Smuzhiyun .m_val_shift = 16,
109*4882a593Smuzhiyun .width = 16,
110*4882a593Smuzhiyun },
111*4882a593Smuzhiyun .p = {
112*4882a593Smuzhiyun .pre_div_shift = 3,
113*4882a593Smuzhiyun .pre_div_width = 2,
114*4882a593Smuzhiyun },
115*4882a593Smuzhiyun .s = {
116*4882a593Smuzhiyun .src_sel_shift = 0,
117*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
120*4882a593Smuzhiyun .clkr = {
121*4882a593Smuzhiyun .enable_reg = 0x29d4,
122*4882a593Smuzhiyun .enable_mask = BIT(11),
123*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
124*4882a593Smuzhiyun .name = "gsbi1_uart_src",
125*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
126*4882a593Smuzhiyun .num_parents = 2,
127*4882a593Smuzhiyun .ops = &clk_rcg_ops,
128*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
129*4882a593Smuzhiyun },
130*4882a593Smuzhiyun },
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static struct clk_branch gsbi1_uart_clk = {
134*4882a593Smuzhiyun .halt_reg = 0x2fcc,
135*4882a593Smuzhiyun .halt_bit = 10,
136*4882a593Smuzhiyun .clkr = {
137*4882a593Smuzhiyun .enable_reg = 0x29d4,
138*4882a593Smuzhiyun .enable_mask = BIT(9),
139*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
140*4882a593Smuzhiyun .name = "gsbi1_uart_clk",
141*4882a593Smuzhiyun .parent_names = (const char *[]){
142*4882a593Smuzhiyun "gsbi1_uart_src",
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun .num_parents = 1,
145*4882a593Smuzhiyun .ops = &clk_branch_ops,
146*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun },
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static struct clk_rcg gsbi2_uart_src = {
152*4882a593Smuzhiyun .ns_reg = 0x29f4,
153*4882a593Smuzhiyun .md_reg = 0x29f0,
154*4882a593Smuzhiyun .mn = {
155*4882a593Smuzhiyun .mnctr_en_bit = 8,
156*4882a593Smuzhiyun .mnctr_reset_bit = 7,
157*4882a593Smuzhiyun .mnctr_mode_shift = 5,
158*4882a593Smuzhiyun .n_val_shift = 16,
159*4882a593Smuzhiyun .m_val_shift = 16,
160*4882a593Smuzhiyun .width = 16,
161*4882a593Smuzhiyun },
162*4882a593Smuzhiyun .p = {
163*4882a593Smuzhiyun .pre_div_shift = 3,
164*4882a593Smuzhiyun .pre_div_width = 2,
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun .s = {
167*4882a593Smuzhiyun .src_sel_shift = 0,
168*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
171*4882a593Smuzhiyun .clkr = {
172*4882a593Smuzhiyun .enable_reg = 0x29f4,
173*4882a593Smuzhiyun .enable_mask = BIT(11),
174*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
175*4882a593Smuzhiyun .name = "gsbi2_uart_src",
176*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
177*4882a593Smuzhiyun .num_parents = 2,
178*4882a593Smuzhiyun .ops = &clk_rcg_ops,
179*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
180*4882a593Smuzhiyun },
181*4882a593Smuzhiyun },
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct clk_branch gsbi2_uart_clk = {
185*4882a593Smuzhiyun .halt_reg = 0x2fcc,
186*4882a593Smuzhiyun .halt_bit = 6,
187*4882a593Smuzhiyun .clkr = {
188*4882a593Smuzhiyun .enable_reg = 0x29f4,
189*4882a593Smuzhiyun .enable_mask = BIT(9),
190*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
191*4882a593Smuzhiyun .name = "gsbi2_uart_clk",
192*4882a593Smuzhiyun .parent_names = (const char *[]){
193*4882a593Smuzhiyun "gsbi2_uart_src",
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun .num_parents = 1,
196*4882a593Smuzhiyun .ops = &clk_branch_ops,
197*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct clk_rcg gsbi3_uart_src = {
203*4882a593Smuzhiyun .ns_reg = 0x2a14,
204*4882a593Smuzhiyun .md_reg = 0x2a10,
205*4882a593Smuzhiyun .mn = {
206*4882a593Smuzhiyun .mnctr_en_bit = 8,
207*4882a593Smuzhiyun .mnctr_reset_bit = 7,
208*4882a593Smuzhiyun .mnctr_mode_shift = 5,
209*4882a593Smuzhiyun .n_val_shift = 16,
210*4882a593Smuzhiyun .m_val_shift = 16,
211*4882a593Smuzhiyun .width = 16,
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun .p = {
214*4882a593Smuzhiyun .pre_div_shift = 3,
215*4882a593Smuzhiyun .pre_div_width = 2,
216*4882a593Smuzhiyun },
217*4882a593Smuzhiyun .s = {
218*4882a593Smuzhiyun .src_sel_shift = 0,
219*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
220*4882a593Smuzhiyun },
221*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
222*4882a593Smuzhiyun .clkr = {
223*4882a593Smuzhiyun .enable_reg = 0x2a14,
224*4882a593Smuzhiyun .enable_mask = BIT(11),
225*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
226*4882a593Smuzhiyun .name = "gsbi3_uart_src",
227*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
228*4882a593Smuzhiyun .num_parents = 2,
229*4882a593Smuzhiyun .ops = &clk_rcg_ops,
230*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct clk_branch gsbi3_uart_clk = {
236*4882a593Smuzhiyun .halt_reg = 0x2fcc,
237*4882a593Smuzhiyun .halt_bit = 2,
238*4882a593Smuzhiyun .clkr = {
239*4882a593Smuzhiyun .enable_reg = 0x2a14,
240*4882a593Smuzhiyun .enable_mask = BIT(9),
241*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
242*4882a593Smuzhiyun .name = "gsbi3_uart_clk",
243*4882a593Smuzhiyun .parent_names = (const char *[]){
244*4882a593Smuzhiyun "gsbi3_uart_src",
245*4882a593Smuzhiyun },
246*4882a593Smuzhiyun .num_parents = 1,
247*4882a593Smuzhiyun .ops = &clk_branch_ops,
248*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static struct clk_rcg gsbi4_uart_src = {
254*4882a593Smuzhiyun .ns_reg = 0x2a34,
255*4882a593Smuzhiyun .md_reg = 0x2a30,
256*4882a593Smuzhiyun .mn = {
257*4882a593Smuzhiyun .mnctr_en_bit = 8,
258*4882a593Smuzhiyun .mnctr_reset_bit = 7,
259*4882a593Smuzhiyun .mnctr_mode_shift = 5,
260*4882a593Smuzhiyun .n_val_shift = 16,
261*4882a593Smuzhiyun .m_val_shift = 16,
262*4882a593Smuzhiyun .width = 16,
263*4882a593Smuzhiyun },
264*4882a593Smuzhiyun .p = {
265*4882a593Smuzhiyun .pre_div_shift = 3,
266*4882a593Smuzhiyun .pre_div_width = 2,
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun .s = {
269*4882a593Smuzhiyun .src_sel_shift = 0,
270*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
271*4882a593Smuzhiyun },
272*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
273*4882a593Smuzhiyun .clkr = {
274*4882a593Smuzhiyun .enable_reg = 0x2a34,
275*4882a593Smuzhiyun .enable_mask = BIT(11),
276*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
277*4882a593Smuzhiyun .name = "gsbi4_uart_src",
278*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
279*4882a593Smuzhiyun .num_parents = 2,
280*4882a593Smuzhiyun .ops = &clk_rcg_ops,
281*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static struct clk_branch gsbi4_uart_clk = {
287*4882a593Smuzhiyun .halt_reg = 0x2fd0,
288*4882a593Smuzhiyun .halt_bit = 26,
289*4882a593Smuzhiyun .clkr = {
290*4882a593Smuzhiyun .enable_reg = 0x2a34,
291*4882a593Smuzhiyun .enable_mask = BIT(9),
292*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
293*4882a593Smuzhiyun .name = "gsbi4_uart_clk",
294*4882a593Smuzhiyun .parent_names = (const char *[]){
295*4882a593Smuzhiyun "gsbi4_uart_src",
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun .num_parents = 1,
298*4882a593Smuzhiyun .ops = &clk_branch_ops,
299*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
300*4882a593Smuzhiyun },
301*4882a593Smuzhiyun },
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static struct clk_rcg gsbi5_uart_src = {
305*4882a593Smuzhiyun .ns_reg = 0x2a54,
306*4882a593Smuzhiyun .md_reg = 0x2a50,
307*4882a593Smuzhiyun .mn = {
308*4882a593Smuzhiyun .mnctr_en_bit = 8,
309*4882a593Smuzhiyun .mnctr_reset_bit = 7,
310*4882a593Smuzhiyun .mnctr_mode_shift = 5,
311*4882a593Smuzhiyun .n_val_shift = 16,
312*4882a593Smuzhiyun .m_val_shift = 16,
313*4882a593Smuzhiyun .width = 16,
314*4882a593Smuzhiyun },
315*4882a593Smuzhiyun .p = {
316*4882a593Smuzhiyun .pre_div_shift = 3,
317*4882a593Smuzhiyun .pre_div_width = 2,
318*4882a593Smuzhiyun },
319*4882a593Smuzhiyun .s = {
320*4882a593Smuzhiyun .src_sel_shift = 0,
321*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
322*4882a593Smuzhiyun },
323*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
324*4882a593Smuzhiyun .clkr = {
325*4882a593Smuzhiyun .enable_reg = 0x2a54,
326*4882a593Smuzhiyun .enable_mask = BIT(11),
327*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
328*4882a593Smuzhiyun .name = "gsbi5_uart_src",
329*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
330*4882a593Smuzhiyun .num_parents = 2,
331*4882a593Smuzhiyun .ops = &clk_rcg_ops,
332*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
333*4882a593Smuzhiyun },
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static struct clk_branch gsbi5_uart_clk = {
338*4882a593Smuzhiyun .halt_reg = 0x2fd0,
339*4882a593Smuzhiyun .halt_bit = 22,
340*4882a593Smuzhiyun .clkr = {
341*4882a593Smuzhiyun .enable_reg = 0x2a54,
342*4882a593Smuzhiyun .enable_mask = BIT(9),
343*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
344*4882a593Smuzhiyun .name = "gsbi5_uart_clk",
345*4882a593Smuzhiyun .parent_names = (const char *[]){
346*4882a593Smuzhiyun "gsbi5_uart_src",
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun .num_parents = 1,
349*4882a593Smuzhiyun .ops = &clk_branch_ops,
350*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
351*4882a593Smuzhiyun },
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun static struct clk_rcg gsbi6_uart_src = {
356*4882a593Smuzhiyun .ns_reg = 0x2a74,
357*4882a593Smuzhiyun .md_reg = 0x2a70,
358*4882a593Smuzhiyun .mn = {
359*4882a593Smuzhiyun .mnctr_en_bit = 8,
360*4882a593Smuzhiyun .mnctr_reset_bit = 7,
361*4882a593Smuzhiyun .mnctr_mode_shift = 5,
362*4882a593Smuzhiyun .n_val_shift = 16,
363*4882a593Smuzhiyun .m_val_shift = 16,
364*4882a593Smuzhiyun .width = 16,
365*4882a593Smuzhiyun },
366*4882a593Smuzhiyun .p = {
367*4882a593Smuzhiyun .pre_div_shift = 3,
368*4882a593Smuzhiyun .pre_div_width = 2,
369*4882a593Smuzhiyun },
370*4882a593Smuzhiyun .s = {
371*4882a593Smuzhiyun .src_sel_shift = 0,
372*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
373*4882a593Smuzhiyun },
374*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
375*4882a593Smuzhiyun .clkr = {
376*4882a593Smuzhiyun .enable_reg = 0x2a74,
377*4882a593Smuzhiyun .enable_mask = BIT(11),
378*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
379*4882a593Smuzhiyun .name = "gsbi6_uart_src",
380*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
381*4882a593Smuzhiyun .num_parents = 2,
382*4882a593Smuzhiyun .ops = &clk_rcg_ops,
383*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
384*4882a593Smuzhiyun },
385*4882a593Smuzhiyun },
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static struct clk_branch gsbi6_uart_clk = {
389*4882a593Smuzhiyun .halt_reg = 0x2fd0,
390*4882a593Smuzhiyun .halt_bit = 18,
391*4882a593Smuzhiyun .clkr = {
392*4882a593Smuzhiyun .enable_reg = 0x2a74,
393*4882a593Smuzhiyun .enable_mask = BIT(9),
394*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
395*4882a593Smuzhiyun .name = "gsbi6_uart_clk",
396*4882a593Smuzhiyun .parent_names = (const char *[]){
397*4882a593Smuzhiyun "gsbi6_uart_src",
398*4882a593Smuzhiyun },
399*4882a593Smuzhiyun .num_parents = 1,
400*4882a593Smuzhiyun .ops = &clk_branch_ops,
401*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun },
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun static struct clk_rcg gsbi7_uart_src = {
407*4882a593Smuzhiyun .ns_reg = 0x2a94,
408*4882a593Smuzhiyun .md_reg = 0x2a90,
409*4882a593Smuzhiyun .mn = {
410*4882a593Smuzhiyun .mnctr_en_bit = 8,
411*4882a593Smuzhiyun .mnctr_reset_bit = 7,
412*4882a593Smuzhiyun .mnctr_mode_shift = 5,
413*4882a593Smuzhiyun .n_val_shift = 16,
414*4882a593Smuzhiyun .m_val_shift = 16,
415*4882a593Smuzhiyun .width = 16,
416*4882a593Smuzhiyun },
417*4882a593Smuzhiyun .p = {
418*4882a593Smuzhiyun .pre_div_shift = 3,
419*4882a593Smuzhiyun .pre_div_width = 2,
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun .s = {
422*4882a593Smuzhiyun .src_sel_shift = 0,
423*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
424*4882a593Smuzhiyun },
425*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
426*4882a593Smuzhiyun .clkr = {
427*4882a593Smuzhiyun .enable_reg = 0x2a94,
428*4882a593Smuzhiyun .enable_mask = BIT(11),
429*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
430*4882a593Smuzhiyun .name = "gsbi7_uart_src",
431*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
432*4882a593Smuzhiyun .num_parents = 2,
433*4882a593Smuzhiyun .ops = &clk_rcg_ops,
434*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
435*4882a593Smuzhiyun },
436*4882a593Smuzhiyun },
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static struct clk_branch gsbi7_uart_clk = {
440*4882a593Smuzhiyun .halt_reg = 0x2fd0,
441*4882a593Smuzhiyun .halt_bit = 14,
442*4882a593Smuzhiyun .clkr = {
443*4882a593Smuzhiyun .enable_reg = 0x2a94,
444*4882a593Smuzhiyun .enable_mask = BIT(9),
445*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
446*4882a593Smuzhiyun .name = "gsbi7_uart_clk",
447*4882a593Smuzhiyun .parent_names = (const char *[]){
448*4882a593Smuzhiyun "gsbi7_uart_src",
449*4882a593Smuzhiyun },
450*4882a593Smuzhiyun .num_parents = 1,
451*4882a593Smuzhiyun .ops = &clk_branch_ops,
452*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
453*4882a593Smuzhiyun },
454*4882a593Smuzhiyun },
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static struct clk_rcg gsbi8_uart_src = {
458*4882a593Smuzhiyun .ns_reg = 0x2ab4,
459*4882a593Smuzhiyun .md_reg = 0x2ab0,
460*4882a593Smuzhiyun .mn = {
461*4882a593Smuzhiyun .mnctr_en_bit = 8,
462*4882a593Smuzhiyun .mnctr_reset_bit = 7,
463*4882a593Smuzhiyun .mnctr_mode_shift = 5,
464*4882a593Smuzhiyun .n_val_shift = 16,
465*4882a593Smuzhiyun .m_val_shift = 16,
466*4882a593Smuzhiyun .width = 16,
467*4882a593Smuzhiyun },
468*4882a593Smuzhiyun .p = {
469*4882a593Smuzhiyun .pre_div_shift = 3,
470*4882a593Smuzhiyun .pre_div_width = 2,
471*4882a593Smuzhiyun },
472*4882a593Smuzhiyun .s = {
473*4882a593Smuzhiyun .src_sel_shift = 0,
474*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
475*4882a593Smuzhiyun },
476*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
477*4882a593Smuzhiyun .clkr = {
478*4882a593Smuzhiyun .enable_reg = 0x2ab4,
479*4882a593Smuzhiyun .enable_mask = BIT(11),
480*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
481*4882a593Smuzhiyun .name = "gsbi8_uart_src",
482*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
483*4882a593Smuzhiyun .num_parents = 2,
484*4882a593Smuzhiyun .ops = &clk_rcg_ops,
485*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
486*4882a593Smuzhiyun },
487*4882a593Smuzhiyun },
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static struct clk_branch gsbi8_uart_clk = {
491*4882a593Smuzhiyun .halt_reg = 0x2fd0,
492*4882a593Smuzhiyun .halt_bit = 10,
493*4882a593Smuzhiyun .clkr = {
494*4882a593Smuzhiyun .enable_reg = 0x2ab4,
495*4882a593Smuzhiyun .enable_mask = BIT(9),
496*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
497*4882a593Smuzhiyun .name = "gsbi8_uart_clk",
498*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi8_uart_src" },
499*4882a593Smuzhiyun .num_parents = 1,
500*4882a593Smuzhiyun .ops = &clk_branch_ops,
501*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
502*4882a593Smuzhiyun },
503*4882a593Smuzhiyun },
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static struct clk_rcg gsbi9_uart_src = {
507*4882a593Smuzhiyun .ns_reg = 0x2ad4,
508*4882a593Smuzhiyun .md_reg = 0x2ad0,
509*4882a593Smuzhiyun .mn = {
510*4882a593Smuzhiyun .mnctr_en_bit = 8,
511*4882a593Smuzhiyun .mnctr_reset_bit = 7,
512*4882a593Smuzhiyun .mnctr_mode_shift = 5,
513*4882a593Smuzhiyun .n_val_shift = 16,
514*4882a593Smuzhiyun .m_val_shift = 16,
515*4882a593Smuzhiyun .width = 16,
516*4882a593Smuzhiyun },
517*4882a593Smuzhiyun .p = {
518*4882a593Smuzhiyun .pre_div_shift = 3,
519*4882a593Smuzhiyun .pre_div_width = 2,
520*4882a593Smuzhiyun },
521*4882a593Smuzhiyun .s = {
522*4882a593Smuzhiyun .src_sel_shift = 0,
523*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
524*4882a593Smuzhiyun },
525*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
526*4882a593Smuzhiyun .clkr = {
527*4882a593Smuzhiyun .enable_reg = 0x2ad4,
528*4882a593Smuzhiyun .enable_mask = BIT(11),
529*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
530*4882a593Smuzhiyun .name = "gsbi9_uart_src",
531*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
532*4882a593Smuzhiyun .num_parents = 2,
533*4882a593Smuzhiyun .ops = &clk_rcg_ops,
534*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
535*4882a593Smuzhiyun },
536*4882a593Smuzhiyun },
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static struct clk_branch gsbi9_uart_clk = {
540*4882a593Smuzhiyun .halt_reg = 0x2fd0,
541*4882a593Smuzhiyun .halt_bit = 6,
542*4882a593Smuzhiyun .clkr = {
543*4882a593Smuzhiyun .enable_reg = 0x2ad4,
544*4882a593Smuzhiyun .enable_mask = BIT(9),
545*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
546*4882a593Smuzhiyun .name = "gsbi9_uart_clk",
547*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi9_uart_src" },
548*4882a593Smuzhiyun .num_parents = 1,
549*4882a593Smuzhiyun .ops = &clk_branch_ops,
550*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
551*4882a593Smuzhiyun },
552*4882a593Smuzhiyun },
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static struct clk_rcg gsbi10_uart_src = {
556*4882a593Smuzhiyun .ns_reg = 0x2af4,
557*4882a593Smuzhiyun .md_reg = 0x2af0,
558*4882a593Smuzhiyun .mn = {
559*4882a593Smuzhiyun .mnctr_en_bit = 8,
560*4882a593Smuzhiyun .mnctr_reset_bit = 7,
561*4882a593Smuzhiyun .mnctr_mode_shift = 5,
562*4882a593Smuzhiyun .n_val_shift = 16,
563*4882a593Smuzhiyun .m_val_shift = 16,
564*4882a593Smuzhiyun .width = 16,
565*4882a593Smuzhiyun },
566*4882a593Smuzhiyun .p = {
567*4882a593Smuzhiyun .pre_div_shift = 3,
568*4882a593Smuzhiyun .pre_div_width = 2,
569*4882a593Smuzhiyun },
570*4882a593Smuzhiyun .s = {
571*4882a593Smuzhiyun .src_sel_shift = 0,
572*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
573*4882a593Smuzhiyun },
574*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
575*4882a593Smuzhiyun .clkr = {
576*4882a593Smuzhiyun .enable_reg = 0x2af4,
577*4882a593Smuzhiyun .enable_mask = BIT(11),
578*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
579*4882a593Smuzhiyun .name = "gsbi10_uart_src",
580*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
581*4882a593Smuzhiyun .num_parents = 2,
582*4882a593Smuzhiyun .ops = &clk_rcg_ops,
583*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun },
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static struct clk_branch gsbi10_uart_clk = {
589*4882a593Smuzhiyun .halt_reg = 0x2fd0,
590*4882a593Smuzhiyun .halt_bit = 2,
591*4882a593Smuzhiyun .clkr = {
592*4882a593Smuzhiyun .enable_reg = 0x2af4,
593*4882a593Smuzhiyun .enable_mask = BIT(9),
594*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
595*4882a593Smuzhiyun .name = "gsbi10_uart_clk",
596*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi10_uart_src" },
597*4882a593Smuzhiyun .num_parents = 1,
598*4882a593Smuzhiyun .ops = &clk_branch_ops,
599*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
600*4882a593Smuzhiyun },
601*4882a593Smuzhiyun },
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static struct clk_rcg gsbi11_uart_src = {
605*4882a593Smuzhiyun .ns_reg = 0x2b14,
606*4882a593Smuzhiyun .md_reg = 0x2b10,
607*4882a593Smuzhiyun .mn = {
608*4882a593Smuzhiyun .mnctr_en_bit = 8,
609*4882a593Smuzhiyun .mnctr_reset_bit = 7,
610*4882a593Smuzhiyun .mnctr_mode_shift = 5,
611*4882a593Smuzhiyun .n_val_shift = 16,
612*4882a593Smuzhiyun .m_val_shift = 16,
613*4882a593Smuzhiyun .width = 16,
614*4882a593Smuzhiyun },
615*4882a593Smuzhiyun .p = {
616*4882a593Smuzhiyun .pre_div_shift = 3,
617*4882a593Smuzhiyun .pre_div_width = 2,
618*4882a593Smuzhiyun },
619*4882a593Smuzhiyun .s = {
620*4882a593Smuzhiyun .src_sel_shift = 0,
621*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
622*4882a593Smuzhiyun },
623*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
624*4882a593Smuzhiyun .clkr = {
625*4882a593Smuzhiyun .enable_reg = 0x2b14,
626*4882a593Smuzhiyun .enable_mask = BIT(11),
627*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
628*4882a593Smuzhiyun .name = "gsbi11_uart_src",
629*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
630*4882a593Smuzhiyun .num_parents = 2,
631*4882a593Smuzhiyun .ops = &clk_rcg_ops,
632*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
633*4882a593Smuzhiyun },
634*4882a593Smuzhiyun },
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun static struct clk_branch gsbi11_uart_clk = {
638*4882a593Smuzhiyun .halt_reg = 0x2fd4,
639*4882a593Smuzhiyun .halt_bit = 17,
640*4882a593Smuzhiyun .clkr = {
641*4882a593Smuzhiyun .enable_reg = 0x2b14,
642*4882a593Smuzhiyun .enable_mask = BIT(9),
643*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
644*4882a593Smuzhiyun .name = "gsbi11_uart_clk",
645*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi11_uart_src" },
646*4882a593Smuzhiyun .num_parents = 1,
647*4882a593Smuzhiyun .ops = &clk_branch_ops,
648*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
649*4882a593Smuzhiyun },
650*4882a593Smuzhiyun },
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static struct clk_rcg gsbi12_uart_src = {
654*4882a593Smuzhiyun .ns_reg = 0x2b34,
655*4882a593Smuzhiyun .md_reg = 0x2b30,
656*4882a593Smuzhiyun .mn = {
657*4882a593Smuzhiyun .mnctr_en_bit = 8,
658*4882a593Smuzhiyun .mnctr_reset_bit = 7,
659*4882a593Smuzhiyun .mnctr_mode_shift = 5,
660*4882a593Smuzhiyun .n_val_shift = 16,
661*4882a593Smuzhiyun .m_val_shift = 16,
662*4882a593Smuzhiyun .width = 16,
663*4882a593Smuzhiyun },
664*4882a593Smuzhiyun .p = {
665*4882a593Smuzhiyun .pre_div_shift = 3,
666*4882a593Smuzhiyun .pre_div_width = 2,
667*4882a593Smuzhiyun },
668*4882a593Smuzhiyun .s = {
669*4882a593Smuzhiyun .src_sel_shift = 0,
670*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
671*4882a593Smuzhiyun },
672*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
673*4882a593Smuzhiyun .clkr = {
674*4882a593Smuzhiyun .enable_reg = 0x2b34,
675*4882a593Smuzhiyun .enable_mask = BIT(11),
676*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
677*4882a593Smuzhiyun .name = "gsbi12_uart_src",
678*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
679*4882a593Smuzhiyun .num_parents = 2,
680*4882a593Smuzhiyun .ops = &clk_rcg_ops,
681*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
682*4882a593Smuzhiyun },
683*4882a593Smuzhiyun },
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun static struct clk_branch gsbi12_uart_clk = {
687*4882a593Smuzhiyun .halt_reg = 0x2fd4,
688*4882a593Smuzhiyun .halt_bit = 13,
689*4882a593Smuzhiyun .clkr = {
690*4882a593Smuzhiyun .enable_reg = 0x2b34,
691*4882a593Smuzhiyun .enable_mask = BIT(9),
692*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
693*4882a593Smuzhiyun .name = "gsbi12_uart_clk",
694*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi12_uart_src" },
695*4882a593Smuzhiyun .num_parents = 1,
696*4882a593Smuzhiyun .ops = &clk_branch_ops,
697*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
698*4882a593Smuzhiyun },
699*4882a593Smuzhiyun },
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gsbi_qup[] = {
703*4882a593Smuzhiyun { 1100000, P_PXO, 1, 2, 49 },
704*4882a593Smuzhiyun { 5400000, P_PXO, 1, 1, 5 },
705*4882a593Smuzhiyun { 10800000, P_PXO, 1, 2, 5 },
706*4882a593Smuzhiyun { 15060000, P_PLL8, 1, 2, 51 },
707*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
708*4882a593Smuzhiyun { 25600000, P_PLL8, 1, 1, 15 },
709*4882a593Smuzhiyun { 27000000, P_PXO, 1, 0, 0 },
710*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
711*4882a593Smuzhiyun { 51200000, P_PLL8, 1, 2, 15 },
712*4882a593Smuzhiyun { }
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun static struct clk_rcg gsbi1_qup_src = {
716*4882a593Smuzhiyun .ns_reg = 0x29cc,
717*4882a593Smuzhiyun .md_reg = 0x29c8,
718*4882a593Smuzhiyun .mn = {
719*4882a593Smuzhiyun .mnctr_en_bit = 8,
720*4882a593Smuzhiyun .mnctr_reset_bit = 7,
721*4882a593Smuzhiyun .mnctr_mode_shift = 5,
722*4882a593Smuzhiyun .n_val_shift = 16,
723*4882a593Smuzhiyun .m_val_shift = 16,
724*4882a593Smuzhiyun .width = 8,
725*4882a593Smuzhiyun },
726*4882a593Smuzhiyun .p = {
727*4882a593Smuzhiyun .pre_div_shift = 3,
728*4882a593Smuzhiyun .pre_div_width = 2,
729*4882a593Smuzhiyun },
730*4882a593Smuzhiyun .s = {
731*4882a593Smuzhiyun .src_sel_shift = 0,
732*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
733*4882a593Smuzhiyun },
734*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
735*4882a593Smuzhiyun .clkr = {
736*4882a593Smuzhiyun .enable_reg = 0x29cc,
737*4882a593Smuzhiyun .enable_mask = BIT(11),
738*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
739*4882a593Smuzhiyun .name = "gsbi1_qup_src",
740*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
741*4882a593Smuzhiyun .num_parents = 2,
742*4882a593Smuzhiyun .ops = &clk_rcg_ops,
743*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
744*4882a593Smuzhiyun },
745*4882a593Smuzhiyun },
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static struct clk_branch gsbi1_qup_clk = {
749*4882a593Smuzhiyun .halt_reg = 0x2fcc,
750*4882a593Smuzhiyun .halt_bit = 9,
751*4882a593Smuzhiyun .clkr = {
752*4882a593Smuzhiyun .enable_reg = 0x29cc,
753*4882a593Smuzhiyun .enable_mask = BIT(9),
754*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
755*4882a593Smuzhiyun .name = "gsbi1_qup_clk",
756*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi1_qup_src" },
757*4882a593Smuzhiyun .num_parents = 1,
758*4882a593Smuzhiyun .ops = &clk_branch_ops,
759*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
760*4882a593Smuzhiyun },
761*4882a593Smuzhiyun },
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun static struct clk_rcg gsbi2_qup_src = {
765*4882a593Smuzhiyun .ns_reg = 0x29ec,
766*4882a593Smuzhiyun .md_reg = 0x29e8,
767*4882a593Smuzhiyun .mn = {
768*4882a593Smuzhiyun .mnctr_en_bit = 8,
769*4882a593Smuzhiyun .mnctr_reset_bit = 7,
770*4882a593Smuzhiyun .mnctr_mode_shift = 5,
771*4882a593Smuzhiyun .n_val_shift = 16,
772*4882a593Smuzhiyun .m_val_shift = 16,
773*4882a593Smuzhiyun .width = 8,
774*4882a593Smuzhiyun },
775*4882a593Smuzhiyun .p = {
776*4882a593Smuzhiyun .pre_div_shift = 3,
777*4882a593Smuzhiyun .pre_div_width = 2,
778*4882a593Smuzhiyun },
779*4882a593Smuzhiyun .s = {
780*4882a593Smuzhiyun .src_sel_shift = 0,
781*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
782*4882a593Smuzhiyun },
783*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
784*4882a593Smuzhiyun .clkr = {
785*4882a593Smuzhiyun .enable_reg = 0x29ec,
786*4882a593Smuzhiyun .enable_mask = BIT(11),
787*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
788*4882a593Smuzhiyun .name = "gsbi2_qup_src",
789*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
790*4882a593Smuzhiyun .num_parents = 2,
791*4882a593Smuzhiyun .ops = &clk_rcg_ops,
792*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
793*4882a593Smuzhiyun },
794*4882a593Smuzhiyun },
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun static struct clk_branch gsbi2_qup_clk = {
798*4882a593Smuzhiyun .halt_reg = 0x2fcc,
799*4882a593Smuzhiyun .halt_bit = 4,
800*4882a593Smuzhiyun .clkr = {
801*4882a593Smuzhiyun .enable_reg = 0x29ec,
802*4882a593Smuzhiyun .enable_mask = BIT(9),
803*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
804*4882a593Smuzhiyun .name = "gsbi2_qup_clk",
805*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi2_qup_src" },
806*4882a593Smuzhiyun .num_parents = 1,
807*4882a593Smuzhiyun .ops = &clk_branch_ops,
808*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
809*4882a593Smuzhiyun },
810*4882a593Smuzhiyun },
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun static struct clk_rcg gsbi3_qup_src = {
814*4882a593Smuzhiyun .ns_reg = 0x2a0c,
815*4882a593Smuzhiyun .md_reg = 0x2a08,
816*4882a593Smuzhiyun .mn = {
817*4882a593Smuzhiyun .mnctr_en_bit = 8,
818*4882a593Smuzhiyun .mnctr_reset_bit = 7,
819*4882a593Smuzhiyun .mnctr_mode_shift = 5,
820*4882a593Smuzhiyun .n_val_shift = 16,
821*4882a593Smuzhiyun .m_val_shift = 16,
822*4882a593Smuzhiyun .width = 8,
823*4882a593Smuzhiyun },
824*4882a593Smuzhiyun .p = {
825*4882a593Smuzhiyun .pre_div_shift = 3,
826*4882a593Smuzhiyun .pre_div_width = 2,
827*4882a593Smuzhiyun },
828*4882a593Smuzhiyun .s = {
829*4882a593Smuzhiyun .src_sel_shift = 0,
830*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
831*4882a593Smuzhiyun },
832*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
833*4882a593Smuzhiyun .clkr = {
834*4882a593Smuzhiyun .enable_reg = 0x2a0c,
835*4882a593Smuzhiyun .enable_mask = BIT(11),
836*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
837*4882a593Smuzhiyun .name = "gsbi3_qup_src",
838*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
839*4882a593Smuzhiyun .num_parents = 2,
840*4882a593Smuzhiyun .ops = &clk_rcg_ops,
841*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
842*4882a593Smuzhiyun },
843*4882a593Smuzhiyun },
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun static struct clk_branch gsbi3_qup_clk = {
847*4882a593Smuzhiyun .halt_reg = 0x2fcc,
848*4882a593Smuzhiyun .halt_bit = 0,
849*4882a593Smuzhiyun .clkr = {
850*4882a593Smuzhiyun .enable_reg = 0x2a0c,
851*4882a593Smuzhiyun .enable_mask = BIT(9),
852*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
853*4882a593Smuzhiyun .name = "gsbi3_qup_clk",
854*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi3_qup_src" },
855*4882a593Smuzhiyun .num_parents = 1,
856*4882a593Smuzhiyun .ops = &clk_branch_ops,
857*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
858*4882a593Smuzhiyun },
859*4882a593Smuzhiyun },
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static struct clk_rcg gsbi4_qup_src = {
863*4882a593Smuzhiyun .ns_reg = 0x2a2c,
864*4882a593Smuzhiyun .md_reg = 0x2a28,
865*4882a593Smuzhiyun .mn = {
866*4882a593Smuzhiyun .mnctr_en_bit = 8,
867*4882a593Smuzhiyun .mnctr_reset_bit = 7,
868*4882a593Smuzhiyun .mnctr_mode_shift = 5,
869*4882a593Smuzhiyun .n_val_shift = 16,
870*4882a593Smuzhiyun .m_val_shift = 16,
871*4882a593Smuzhiyun .width = 8,
872*4882a593Smuzhiyun },
873*4882a593Smuzhiyun .p = {
874*4882a593Smuzhiyun .pre_div_shift = 3,
875*4882a593Smuzhiyun .pre_div_width = 2,
876*4882a593Smuzhiyun },
877*4882a593Smuzhiyun .s = {
878*4882a593Smuzhiyun .src_sel_shift = 0,
879*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
880*4882a593Smuzhiyun },
881*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
882*4882a593Smuzhiyun .clkr = {
883*4882a593Smuzhiyun .enable_reg = 0x2a2c,
884*4882a593Smuzhiyun .enable_mask = BIT(11),
885*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
886*4882a593Smuzhiyun .name = "gsbi4_qup_src",
887*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
888*4882a593Smuzhiyun .num_parents = 2,
889*4882a593Smuzhiyun .ops = &clk_rcg_ops,
890*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
891*4882a593Smuzhiyun },
892*4882a593Smuzhiyun },
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun static struct clk_branch gsbi4_qup_clk = {
896*4882a593Smuzhiyun .halt_reg = 0x2fd0,
897*4882a593Smuzhiyun .halt_bit = 24,
898*4882a593Smuzhiyun .clkr = {
899*4882a593Smuzhiyun .enable_reg = 0x2a2c,
900*4882a593Smuzhiyun .enable_mask = BIT(9),
901*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
902*4882a593Smuzhiyun .name = "gsbi4_qup_clk",
903*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi4_qup_src" },
904*4882a593Smuzhiyun .num_parents = 1,
905*4882a593Smuzhiyun .ops = &clk_branch_ops,
906*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
907*4882a593Smuzhiyun },
908*4882a593Smuzhiyun },
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun static struct clk_rcg gsbi5_qup_src = {
912*4882a593Smuzhiyun .ns_reg = 0x2a4c,
913*4882a593Smuzhiyun .md_reg = 0x2a48,
914*4882a593Smuzhiyun .mn = {
915*4882a593Smuzhiyun .mnctr_en_bit = 8,
916*4882a593Smuzhiyun .mnctr_reset_bit = 7,
917*4882a593Smuzhiyun .mnctr_mode_shift = 5,
918*4882a593Smuzhiyun .n_val_shift = 16,
919*4882a593Smuzhiyun .m_val_shift = 16,
920*4882a593Smuzhiyun .width = 8,
921*4882a593Smuzhiyun },
922*4882a593Smuzhiyun .p = {
923*4882a593Smuzhiyun .pre_div_shift = 3,
924*4882a593Smuzhiyun .pre_div_width = 2,
925*4882a593Smuzhiyun },
926*4882a593Smuzhiyun .s = {
927*4882a593Smuzhiyun .src_sel_shift = 0,
928*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
929*4882a593Smuzhiyun },
930*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
931*4882a593Smuzhiyun .clkr = {
932*4882a593Smuzhiyun .enable_reg = 0x2a4c,
933*4882a593Smuzhiyun .enable_mask = BIT(11),
934*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
935*4882a593Smuzhiyun .name = "gsbi5_qup_src",
936*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
937*4882a593Smuzhiyun .num_parents = 2,
938*4882a593Smuzhiyun .ops = &clk_rcg_ops,
939*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
940*4882a593Smuzhiyun },
941*4882a593Smuzhiyun },
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun static struct clk_branch gsbi5_qup_clk = {
945*4882a593Smuzhiyun .halt_reg = 0x2fd0,
946*4882a593Smuzhiyun .halt_bit = 20,
947*4882a593Smuzhiyun .clkr = {
948*4882a593Smuzhiyun .enable_reg = 0x2a4c,
949*4882a593Smuzhiyun .enable_mask = BIT(9),
950*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
951*4882a593Smuzhiyun .name = "gsbi5_qup_clk",
952*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi5_qup_src" },
953*4882a593Smuzhiyun .num_parents = 1,
954*4882a593Smuzhiyun .ops = &clk_branch_ops,
955*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
956*4882a593Smuzhiyun },
957*4882a593Smuzhiyun },
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun static struct clk_rcg gsbi6_qup_src = {
961*4882a593Smuzhiyun .ns_reg = 0x2a6c,
962*4882a593Smuzhiyun .md_reg = 0x2a68,
963*4882a593Smuzhiyun .mn = {
964*4882a593Smuzhiyun .mnctr_en_bit = 8,
965*4882a593Smuzhiyun .mnctr_reset_bit = 7,
966*4882a593Smuzhiyun .mnctr_mode_shift = 5,
967*4882a593Smuzhiyun .n_val_shift = 16,
968*4882a593Smuzhiyun .m_val_shift = 16,
969*4882a593Smuzhiyun .width = 8,
970*4882a593Smuzhiyun },
971*4882a593Smuzhiyun .p = {
972*4882a593Smuzhiyun .pre_div_shift = 3,
973*4882a593Smuzhiyun .pre_div_width = 2,
974*4882a593Smuzhiyun },
975*4882a593Smuzhiyun .s = {
976*4882a593Smuzhiyun .src_sel_shift = 0,
977*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
978*4882a593Smuzhiyun },
979*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
980*4882a593Smuzhiyun .clkr = {
981*4882a593Smuzhiyun .enable_reg = 0x2a6c,
982*4882a593Smuzhiyun .enable_mask = BIT(11),
983*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
984*4882a593Smuzhiyun .name = "gsbi6_qup_src",
985*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
986*4882a593Smuzhiyun .num_parents = 2,
987*4882a593Smuzhiyun .ops = &clk_rcg_ops,
988*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
989*4882a593Smuzhiyun },
990*4882a593Smuzhiyun },
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun static struct clk_branch gsbi6_qup_clk = {
994*4882a593Smuzhiyun .halt_reg = 0x2fd0,
995*4882a593Smuzhiyun .halt_bit = 16,
996*4882a593Smuzhiyun .clkr = {
997*4882a593Smuzhiyun .enable_reg = 0x2a6c,
998*4882a593Smuzhiyun .enable_mask = BIT(9),
999*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1000*4882a593Smuzhiyun .name = "gsbi6_qup_clk",
1001*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi6_qup_src" },
1002*4882a593Smuzhiyun .num_parents = 1,
1003*4882a593Smuzhiyun .ops = &clk_branch_ops,
1004*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1005*4882a593Smuzhiyun },
1006*4882a593Smuzhiyun },
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static struct clk_rcg gsbi7_qup_src = {
1010*4882a593Smuzhiyun .ns_reg = 0x2a8c,
1011*4882a593Smuzhiyun .md_reg = 0x2a88,
1012*4882a593Smuzhiyun .mn = {
1013*4882a593Smuzhiyun .mnctr_en_bit = 8,
1014*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1015*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1016*4882a593Smuzhiyun .n_val_shift = 16,
1017*4882a593Smuzhiyun .m_val_shift = 16,
1018*4882a593Smuzhiyun .width = 8,
1019*4882a593Smuzhiyun },
1020*4882a593Smuzhiyun .p = {
1021*4882a593Smuzhiyun .pre_div_shift = 3,
1022*4882a593Smuzhiyun .pre_div_width = 2,
1023*4882a593Smuzhiyun },
1024*4882a593Smuzhiyun .s = {
1025*4882a593Smuzhiyun .src_sel_shift = 0,
1026*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1027*4882a593Smuzhiyun },
1028*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
1029*4882a593Smuzhiyun .clkr = {
1030*4882a593Smuzhiyun .enable_reg = 0x2a8c,
1031*4882a593Smuzhiyun .enable_mask = BIT(11),
1032*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1033*4882a593Smuzhiyun .name = "gsbi7_qup_src",
1034*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1035*4882a593Smuzhiyun .num_parents = 2,
1036*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1037*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1038*4882a593Smuzhiyun },
1039*4882a593Smuzhiyun },
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun static struct clk_branch gsbi7_qup_clk = {
1043*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1044*4882a593Smuzhiyun .halt_bit = 12,
1045*4882a593Smuzhiyun .clkr = {
1046*4882a593Smuzhiyun .enable_reg = 0x2a8c,
1047*4882a593Smuzhiyun .enable_mask = BIT(9),
1048*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1049*4882a593Smuzhiyun .name = "gsbi7_qup_clk",
1050*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi7_qup_src" },
1051*4882a593Smuzhiyun .num_parents = 1,
1052*4882a593Smuzhiyun .ops = &clk_branch_ops,
1053*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1054*4882a593Smuzhiyun },
1055*4882a593Smuzhiyun },
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun static struct clk_rcg gsbi8_qup_src = {
1059*4882a593Smuzhiyun .ns_reg = 0x2aac,
1060*4882a593Smuzhiyun .md_reg = 0x2aa8,
1061*4882a593Smuzhiyun .mn = {
1062*4882a593Smuzhiyun .mnctr_en_bit = 8,
1063*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1064*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1065*4882a593Smuzhiyun .n_val_shift = 16,
1066*4882a593Smuzhiyun .m_val_shift = 16,
1067*4882a593Smuzhiyun .width = 8,
1068*4882a593Smuzhiyun },
1069*4882a593Smuzhiyun .p = {
1070*4882a593Smuzhiyun .pre_div_shift = 3,
1071*4882a593Smuzhiyun .pre_div_width = 2,
1072*4882a593Smuzhiyun },
1073*4882a593Smuzhiyun .s = {
1074*4882a593Smuzhiyun .src_sel_shift = 0,
1075*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1076*4882a593Smuzhiyun },
1077*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
1078*4882a593Smuzhiyun .clkr = {
1079*4882a593Smuzhiyun .enable_reg = 0x2aac,
1080*4882a593Smuzhiyun .enable_mask = BIT(11),
1081*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1082*4882a593Smuzhiyun .name = "gsbi8_qup_src",
1083*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1084*4882a593Smuzhiyun .num_parents = 2,
1085*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1086*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1087*4882a593Smuzhiyun },
1088*4882a593Smuzhiyun },
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun static struct clk_branch gsbi8_qup_clk = {
1092*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1093*4882a593Smuzhiyun .halt_bit = 8,
1094*4882a593Smuzhiyun .clkr = {
1095*4882a593Smuzhiyun .enable_reg = 0x2aac,
1096*4882a593Smuzhiyun .enable_mask = BIT(9),
1097*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1098*4882a593Smuzhiyun .name = "gsbi8_qup_clk",
1099*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi8_qup_src" },
1100*4882a593Smuzhiyun .num_parents = 1,
1101*4882a593Smuzhiyun .ops = &clk_branch_ops,
1102*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1103*4882a593Smuzhiyun },
1104*4882a593Smuzhiyun },
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static struct clk_rcg gsbi9_qup_src = {
1108*4882a593Smuzhiyun .ns_reg = 0x2acc,
1109*4882a593Smuzhiyun .md_reg = 0x2ac8,
1110*4882a593Smuzhiyun .mn = {
1111*4882a593Smuzhiyun .mnctr_en_bit = 8,
1112*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1113*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1114*4882a593Smuzhiyun .n_val_shift = 16,
1115*4882a593Smuzhiyun .m_val_shift = 16,
1116*4882a593Smuzhiyun .width = 8,
1117*4882a593Smuzhiyun },
1118*4882a593Smuzhiyun .p = {
1119*4882a593Smuzhiyun .pre_div_shift = 3,
1120*4882a593Smuzhiyun .pre_div_width = 2,
1121*4882a593Smuzhiyun },
1122*4882a593Smuzhiyun .s = {
1123*4882a593Smuzhiyun .src_sel_shift = 0,
1124*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1125*4882a593Smuzhiyun },
1126*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
1127*4882a593Smuzhiyun .clkr = {
1128*4882a593Smuzhiyun .enable_reg = 0x2acc,
1129*4882a593Smuzhiyun .enable_mask = BIT(11),
1130*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1131*4882a593Smuzhiyun .name = "gsbi9_qup_src",
1132*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1133*4882a593Smuzhiyun .num_parents = 2,
1134*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1135*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1136*4882a593Smuzhiyun },
1137*4882a593Smuzhiyun },
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun static struct clk_branch gsbi9_qup_clk = {
1141*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1142*4882a593Smuzhiyun .halt_bit = 4,
1143*4882a593Smuzhiyun .clkr = {
1144*4882a593Smuzhiyun .enable_reg = 0x2acc,
1145*4882a593Smuzhiyun .enable_mask = BIT(9),
1146*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1147*4882a593Smuzhiyun .name = "gsbi9_qup_clk",
1148*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi9_qup_src" },
1149*4882a593Smuzhiyun .num_parents = 1,
1150*4882a593Smuzhiyun .ops = &clk_branch_ops,
1151*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1152*4882a593Smuzhiyun },
1153*4882a593Smuzhiyun },
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun static struct clk_rcg gsbi10_qup_src = {
1157*4882a593Smuzhiyun .ns_reg = 0x2aec,
1158*4882a593Smuzhiyun .md_reg = 0x2ae8,
1159*4882a593Smuzhiyun .mn = {
1160*4882a593Smuzhiyun .mnctr_en_bit = 8,
1161*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1162*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1163*4882a593Smuzhiyun .n_val_shift = 16,
1164*4882a593Smuzhiyun .m_val_shift = 16,
1165*4882a593Smuzhiyun .width = 8,
1166*4882a593Smuzhiyun },
1167*4882a593Smuzhiyun .p = {
1168*4882a593Smuzhiyun .pre_div_shift = 3,
1169*4882a593Smuzhiyun .pre_div_width = 2,
1170*4882a593Smuzhiyun },
1171*4882a593Smuzhiyun .s = {
1172*4882a593Smuzhiyun .src_sel_shift = 0,
1173*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1174*4882a593Smuzhiyun },
1175*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
1176*4882a593Smuzhiyun .clkr = {
1177*4882a593Smuzhiyun .enable_reg = 0x2aec,
1178*4882a593Smuzhiyun .enable_mask = BIT(11),
1179*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1180*4882a593Smuzhiyun .name = "gsbi10_qup_src",
1181*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1182*4882a593Smuzhiyun .num_parents = 2,
1183*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1184*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1185*4882a593Smuzhiyun },
1186*4882a593Smuzhiyun },
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static struct clk_branch gsbi10_qup_clk = {
1190*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1191*4882a593Smuzhiyun .halt_bit = 0,
1192*4882a593Smuzhiyun .clkr = {
1193*4882a593Smuzhiyun .enable_reg = 0x2aec,
1194*4882a593Smuzhiyun .enable_mask = BIT(9),
1195*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1196*4882a593Smuzhiyun .name = "gsbi10_qup_clk",
1197*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi10_qup_src" },
1198*4882a593Smuzhiyun .num_parents = 1,
1199*4882a593Smuzhiyun .ops = &clk_branch_ops,
1200*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1201*4882a593Smuzhiyun },
1202*4882a593Smuzhiyun },
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun static struct clk_rcg gsbi11_qup_src = {
1206*4882a593Smuzhiyun .ns_reg = 0x2b0c,
1207*4882a593Smuzhiyun .md_reg = 0x2b08,
1208*4882a593Smuzhiyun .mn = {
1209*4882a593Smuzhiyun .mnctr_en_bit = 8,
1210*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1211*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1212*4882a593Smuzhiyun .n_val_shift = 16,
1213*4882a593Smuzhiyun .m_val_shift = 16,
1214*4882a593Smuzhiyun .width = 8,
1215*4882a593Smuzhiyun },
1216*4882a593Smuzhiyun .p = {
1217*4882a593Smuzhiyun .pre_div_shift = 3,
1218*4882a593Smuzhiyun .pre_div_width = 2,
1219*4882a593Smuzhiyun },
1220*4882a593Smuzhiyun .s = {
1221*4882a593Smuzhiyun .src_sel_shift = 0,
1222*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1223*4882a593Smuzhiyun },
1224*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
1225*4882a593Smuzhiyun .clkr = {
1226*4882a593Smuzhiyun .enable_reg = 0x2b0c,
1227*4882a593Smuzhiyun .enable_mask = BIT(11),
1228*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1229*4882a593Smuzhiyun .name = "gsbi11_qup_src",
1230*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1231*4882a593Smuzhiyun .num_parents = 2,
1232*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1233*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1234*4882a593Smuzhiyun },
1235*4882a593Smuzhiyun },
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun static struct clk_branch gsbi11_qup_clk = {
1239*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1240*4882a593Smuzhiyun .halt_bit = 15,
1241*4882a593Smuzhiyun .clkr = {
1242*4882a593Smuzhiyun .enable_reg = 0x2b0c,
1243*4882a593Smuzhiyun .enable_mask = BIT(9),
1244*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1245*4882a593Smuzhiyun .name = "gsbi11_qup_clk",
1246*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi11_qup_src" },
1247*4882a593Smuzhiyun .num_parents = 1,
1248*4882a593Smuzhiyun .ops = &clk_branch_ops,
1249*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1250*4882a593Smuzhiyun },
1251*4882a593Smuzhiyun },
1252*4882a593Smuzhiyun };
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun static struct clk_rcg gsbi12_qup_src = {
1255*4882a593Smuzhiyun .ns_reg = 0x2b2c,
1256*4882a593Smuzhiyun .md_reg = 0x2b28,
1257*4882a593Smuzhiyun .mn = {
1258*4882a593Smuzhiyun .mnctr_en_bit = 8,
1259*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1260*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1261*4882a593Smuzhiyun .n_val_shift = 16,
1262*4882a593Smuzhiyun .m_val_shift = 16,
1263*4882a593Smuzhiyun .width = 8,
1264*4882a593Smuzhiyun },
1265*4882a593Smuzhiyun .p = {
1266*4882a593Smuzhiyun .pre_div_shift = 3,
1267*4882a593Smuzhiyun .pre_div_width = 2,
1268*4882a593Smuzhiyun },
1269*4882a593Smuzhiyun .s = {
1270*4882a593Smuzhiyun .src_sel_shift = 0,
1271*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1272*4882a593Smuzhiyun },
1273*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
1274*4882a593Smuzhiyun .clkr = {
1275*4882a593Smuzhiyun .enable_reg = 0x2b2c,
1276*4882a593Smuzhiyun .enable_mask = BIT(11),
1277*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1278*4882a593Smuzhiyun .name = "gsbi12_qup_src",
1279*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1280*4882a593Smuzhiyun .num_parents = 2,
1281*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1282*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1283*4882a593Smuzhiyun },
1284*4882a593Smuzhiyun },
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun static struct clk_branch gsbi12_qup_clk = {
1288*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1289*4882a593Smuzhiyun .halt_bit = 11,
1290*4882a593Smuzhiyun .clkr = {
1291*4882a593Smuzhiyun .enable_reg = 0x2b2c,
1292*4882a593Smuzhiyun .enable_mask = BIT(9),
1293*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1294*4882a593Smuzhiyun .name = "gsbi12_qup_clk",
1295*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi12_qup_src" },
1296*4882a593Smuzhiyun .num_parents = 1,
1297*4882a593Smuzhiyun .ops = &clk_branch_ops,
1298*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1299*4882a593Smuzhiyun },
1300*4882a593Smuzhiyun },
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_gp[] = {
1304*4882a593Smuzhiyun { 9600000, P_CXO, 2, 0, 0 },
1305*4882a593Smuzhiyun { 13500000, P_PXO, 2, 0, 0 },
1306*4882a593Smuzhiyun { 19200000, P_CXO, 1, 0, 0 },
1307*4882a593Smuzhiyun { 27000000, P_PXO, 1, 0, 0 },
1308*4882a593Smuzhiyun { 64000000, P_PLL8, 2, 1, 3 },
1309*4882a593Smuzhiyun { 76800000, P_PLL8, 1, 1, 5 },
1310*4882a593Smuzhiyun { 96000000, P_PLL8, 4, 0, 0 },
1311*4882a593Smuzhiyun { 128000000, P_PLL8, 3, 0, 0 },
1312*4882a593Smuzhiyun { 192000000, P_PLL8, 2, 0, 0 },
1313*4882a593Smuzhiyun { }
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun static struct clk_rcg gp0_src = {
1317*4882a593Smuzhiyun .ns_reg = 0x2d24,
1318*4882a593Smuzhiyun .md_reg = 0x2d00,
1319*4882a593Smuzhiyun .mn = {
1320*4882a593Smuzhiyun .mnctr_en_bit = 8,
1321*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1322*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1323*4882a593Smuzhiyun .n_val_shift = 16,
1324*4882a593Smuzhiyun .m_val_shift = 16,
1325*4882a593Smuzhiyun .width = 8,
1326*4882a593Smuzhiyun },
1327*4882a593Smuzhiyun .p = {
1328*4882a593Smuzhiyun .pre_div_shift = 3,
1329*4882a593Smuzhiyun .pre_div_width = 2,
1330*4882a593Smuzhiyun },
1331*4882a593Smuzhiyun .s = {
1332*4882a593Smuzhiyun .src_sel_shift = 0,
1333*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_cxo_map,
1334*4882a593Smuzhiyun },
1335*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
1336*4882a593Smuzhiyun .clkr = {
1337*4882a593Smuzhiyun .enable_reg = 0x2d24,
1338*4882a593Smuzhiyun .enable_mask = BIT(11),
1339*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1340*4882a593Smuzhiyun .name = "gp0_src",
1341*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_cxo,
1342*4882a593Smuzhiyun .num_parents = 3,
1343*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1344*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1345*4882a593Smuzhiyun },
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun static struct clk_branch gp0_clk = {
1350*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1351*4882a593Smuzhiyun .halt_bit = 7,
1352*4882a593Smuzhiyun .clkr = {
1353*4882a593Smuzhiyun .enable_reg = 0x2d24,
1354*4882a593Smuzhiyun .enable_mask = BIT(9),
1355*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1356*4882a593Smuzhiyun .name = "gp0_clk",
1357*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp0_src" },
1358*4882a593Smuzhiyun .num_parents = 1,
1359*4882a593Smuzhiyun .ops = &clk_branch_ops,
1360*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1361*4882a593Smuzhiyun },
1362*4882a593Smuzhiyun },
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun static struct clk_rcg gp1_src = {
1366*4882a593Smuzhiyun .ns_reg = 0x2d44,
1367*4882a593Smuzhiyun .md_reg = 0x2d40,
1368*4882a593Smuzhiyun .mn = {
1369*4882a593Smuzhiyun .mnctr_en_bit = 8,
1370*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1371*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1372*4882a593Smuzhiyun .n_val_shift = 16,
1373*4882a593Smuzhiyun .m_val_shift = 16,
1374*4882a593Smuzhiyun .width = 8,
1375*4882a593Smuzhiyun },
1376*4882a593Smuzhiyun .p = {
1377*4882a593Smuzhiyun .pre_div_shift = 3,
1378*4882a593Smuzhiyun .pre_div_width = 2,
1379*4882a593Smuzhiyun },
1380*4882a593Smuzhiyun .s = {
1381*4882a593Smuzhiyun .src_sel_shift = 0,
1382*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_cxo_map,
1383*4882a593Smuzhiyun },
1384*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
1385*4882a593Smuzhiyun .clkr = {
1386*4882a593Smuzhiyun .enable_reg = 0x2d44,
1387*4882a593Smuzhiyun .enable_mask = BIT(11),
1388*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1389*4882a593Smuzhiyun .name = "gp1_src",
1390*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_cxo,
1391*4882a593Smuzhiyun .num_parents = 3,
1392*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1393*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1394*4882a593Smuzhiyun },
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun };
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun static struct clk_branch gp1_clk = {
1399*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1400*4882a593Smuzhiyun .halt_bit = 6,
1401*4882a593Smuzhiyun .clkr = {
1402*4882a593Smuzhiyun .enable_reg = 0x2d44,
1403*4882a593Smuzhiyun .enable_mask = BIT(9),
1404*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1405*4882a593Smuzhiyun .name = "gp1_clk",
1406*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp1_src" },
1407*4882a593Smuzhiyun .num_parents = 1,
1408*4882a593Smuzhiyun .ops = &clk_branch_ops,
1409*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1410*4882a593Smuzhiyun },
1411*4882a593Smuzhiyun },
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun static struct clk_rcg gp2_src = {
1415*4882a593Smuzhiyun .ns_reg = 0x2d64,
1416*4882a593Smuzhiyun .md_reg = 0x2d60,
1417*4882a593Smuzhiyun .mn = {
1418*4882a593Smuzhiyun .mnctr_en_bit = 8,
1419*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1420*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1421*4882a593Smuzhiyun .n_val_shift = 16,
1422*4882a593Smuzhiyun .m_val_shift = 16,
1423*4882a593Smuzhiyun .width = 8,
1424*4882a593Smuzhiyun },
1425*4882a593Smuzhiyun .p = {
1426*4882a593Smuzhiyun .pre_div_shift = 3,
1427*4882a593Smuzhiyun .pre_div_width = 2,
1428*4882a593Smuzhiyun },
1429*4882a593Smuzhiyun .s = {
1430*4882a593Smuzhiyun .src_sel_shift = 0,
1431*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_cxo_map,
1432*4882a593Smuzhiyun },
1433*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
1434*4882a593Smuzhiyun .clkr = {
1435*4882a593Smuzhiyun .enable_reg = 0x2d64,
1436*4882a593Smuzhiyun .enable_mask = BIT(11),
1437*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1438*4882a593Smuzhiyun .name = "gp2_src",
1439*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_cxo,
1440*4882a593Smuzhiyun .num_parents = 3,
1441*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1442*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1443*4882a593Smuzhiyun },
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun static struct clk_branch gp2_clk = {
1448*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1449*4882a593Smuzhiyun .halt_bit = 5,
1450*4882a593Smuzhiyun .clkr = {
1451*4882a593Smuzhiyun .enable_reg = 0x2d64,
1452*4882a593Smuzhiyun .enable_mask = BIT(9),
1453*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1454*4882a593Smuzhiyun .name = "gp2_clk",
1455*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp2_src" },
1456*4882a593Smuzhiyun .num_parents = 1,
1457*4882a593Smuzhiyun .ops = &clk_branch_ops,
1458*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1459*4882a593Smuzhiyun },
1460*4882a593Smuzhiyun },
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun static struct clk_branch pmem_clk = {
1464*4882a593Smuzhiyun .hwcg_reg = 0x25a0,
1465*4882a593Smuzhiyun .hwcg_bit = 6,
1466*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1467*4882a593Smuzhiyun .halt_bit = 20,
1468*4882a593Smuzhiyun .clkr = {
1469*4882a593Smuzhiyun .enable_reg = 0x25a0,
1470*4882a593Smuzhiyun .enable_mask = BIT(4),
1471*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1472*4882a593Smuzhiyun .name = "pmem_clk",
1473*4882a593Smuzhiyun .ops = &clk_branch_ops,
1474*4882a593Smuzhiyun },
1475*4882a593Smuzhiyun },
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun static struct clk_rcg prng_src = {
1479*4882a593Smuzhiyun .ns_reg = 0x2e80,
1480*4882a593Smuzhiyun .p = {
1481*4882a593Smuzhiyun .pre_div_shift = 3,
1482*4882a593Smuzhiyun .pre_div_width = 4,
1483*4882a593Smuzhiyun },
1484*4882a593Smuzhiyun .s = {
1485*4882a593Smuzhiyun .src_sel_shift = 0,
1486*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1487*4882a593Smuzhiyun },
1488*4882a593Smuzhiyun .clkr.hw = {
1489*4882a593Smuzhiyun .init = &(struct clk_init_data){
1490*4882a593Smuzhiyun .name = "prng_src",
1491*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1492*4882a593Smuzhiyun .num_parents = 2,
1493*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1494*4882a593Smuzhiyun },
1495*4882a593Smuzhiyun },
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static struct clk_branch prng_clk = {
1499*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1500*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1501*4882a593Smuzhiyun .halt_bit = 10,
1502*4882a593Smuzhiyun .clkr = {
1503*4882a593Smuzhiyun .enable_reg = 0x3080,
1504*4882a593Smuzhiyun .enable_mask = BIT(10),
1505*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1506*4882a593Smuzhiyun .name = "prng_clk",
1507*4882a593Smuzhiyun .parent_names = (const char *[]){ "prng_src" },
1508*4882a593Smuzhiyun .num_parents = 1,
1509*4882a593Smuzhiyun .ops = &clk_branch_ops,
1510*4882a593Smuzhiyun },
1511*4882a593Smuzhiyun },
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_sdc[] = {
1515*4882a593Smuzhiyun { 144000, P_PXO, 3, 2, 125 },
1516*4882a593Smuzhiyun { 400000, P_PLL8, 4, 1, 240 },
1517*4882a593Smuzhiyun { 16000000, P_PLL8, 4, 1, 6 },
1518*4882a593Smuzhiyun { 17070000, P_PLL8, 1, 2, 45 },
1519*4882a593Smuzhiyun { 20210000, P_PLL8, 1, 1, 19 },
1520*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
1521*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
1522*4882a593Smuzhiyun { }
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun static struct clk_rcg sdc1_src = {
1526*4882a593Smuzhiyun .ns_reg = 0x282c,
1527*4882a593Smuzhiyun .md_reg = 0x2828,
1528*4882a593Smuzhiyun .mn = {
1529*4882a593Smuzhiyun .mnctr_en_bit = 8,
1530*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1531*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1532*4882a593Smuzhiyun .n_val_shift = 16,
1533*4882a593Smuzhiyun .m_val_shift = 16,
1534*4882a593Smuzhiyun .width = 8,
1535*4882a593Smuzhiyun },
1536*4882a593Smuzhiyun .p = {
1537*4882a593Smuzhiyun .pre_div_shift = 3,
1538*4882a593Smuzhiyun .pre_div_width = 2,
1539*4882a593Smuzhiyun },
1540*4882a593Smuzhiyun .s = {
1541*4882a593Smuzhiyun .src_sel_shift = 0,
1542*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1543*4882a593Smuzhiyun },
1544*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
1545*4882a593Smuzhiyun .clkr = {
1546*4882a593Smuzhiyun .enable_reg = 0x282c,
1547*4882a593Smuzhiyun .enable_mask = BIT(11),
1548*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1549*4882a593Smuzhiyun .name = "sdc1_src",
1550*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1551*4882a593Smuzhiyun .num_parents = 2,
1552*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1553*4882a593Smuzhiyun },
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun };
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun static struct clk_branch sdc1_clk = {
1558*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1559*4882a593Smuzhiyun .halt_bit = 6,
1560*4882a593Smuzhiyun .clkr = {
1561*4882a593Smuzhiyun .enable_reg = 0x282c,
1562*4882a593Smuzhiyun .enable_mask = BIT(9),
1563*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1564*4882a593Smuzhiyun .name = "sdc1_clk",
1565*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc1_src" },
1566*4882a593Smuzhiyun .num_parents = 1,
1567*4882a593Smuzhiyun .ops = &clk_branch_ops,
1568*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1569*4882a593Smuzhiyun },
1570*4882a593Smuzhiyun },
1571*4882a593Smuzhiyun };
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun static struct clk_rcg sdc2_src = {
1574*4882a593Smuzhiyun .ns_reg = 0x284c,
1575*4882a593Smuzhiyun .md_reg = 0x2848,
1576*4882a593Smuzhiyun .mn = {
1577*4882a593Smuzhiyun .mnctr_en_bit = 8,
1578*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1579*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1580*4882a593Smuzhiyun .n_val_shift = 16,
1581*4882a593Smuzhiyun .m_val_shift = 16,
1582*4882a593Smuzhiyun .width = 8,
1583*4882a593Smuzhiyun },
1584*4882a593Smuzhiyun .p = {
1585*4882a593Smuzhiyun .pre_div_shift = 3,
1586*4882a593Smuzhiyun .pre_div_width = 2,
1587*4882a593Smuzhiyun },
1588*4882a593Smuzhiyun .s = {
1589*4882a593Smuzhiyun .src_sel_shift = 0,
1590*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1591*4882a593Smuzhiyun },
1592*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
1593*4882a593Smuzhiyun .clkr = {
1594*4882a593Smuzhiyun .enable_reg = 0x284c,
1595*4882a593Smuzhiyun .enable_mask = BIT(11),
1596*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1597*4882a593Smuzhiyun .name = "sdc2_src",
1598*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1599*4882a593Smuzhiyun .num_parents = 2,
1600*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1601*4882a593Smuzhiyun },
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun static struct clk_branch sdc2_clk = {
1606*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1607*4882a593Smuzhiyun .halt_bit = 5,
1608*4882a593Smuzhiyun .clkr = {
1609*4882a593Smuzhiyun .enable_reg = 0x284c,
1610*4882a593Smuzhiyun .enable_mask = BIT(9),
1611*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1612*4882a593Smuzhiyun .name = "sdc2_clk",
1613*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc2_src" },
1614*4882a593Smuzhiyun .num_parents = 1,
1615*4882a593Smuzhiyun .ops = &clk_branch_ops,
1616*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1617*4882a593Smuzhiyun },
1618*4882a593Smuzhiyun },
1619*4882a593Smuzhiyun };
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun static struct clk_rcg sdc3_src = {
1622*4882a593Smuzhiyun .ns_reg = 0x286c,
1623*4882a593Smuzhiyun .md_reg = 0x2868,
1624*4882a593Smuzhiyun .mn = {
1625*4882a593Smuzhiyun .mnctr_en_bit = 8,
1626*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1627*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1628*4882a593Smuzhiyun .n_val_shift = 16,
1629*4882a593Smuzhiyun .m_val_shift = 16,
1630*4882a593Smuzhiyun .width = 8,
1631*4882a593Smuzhiyun },
1632*4882a593Smuzhiyun .p = {
1633*4882a593Smuzhiyun .pre_div_shift = 3,
1634*4882a593Smuzhiyun .pre_div_width = 2,
1635*4882a593Smuzhiyun },
1636*4882a593Smuzhiyun .s = {
1637*4882a593Smuzhiyun .src_sel_shift = 0,
1638*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1639*4882a593Smuzhiyun },
1640*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
1641*4882a593Smuzhiyun .clkr = {
1642*4882a593Smuzhiyun .enable_reg = 0x286c,
1643*4882a593Smuzhiyun .enable_mask = BIT(11),
1644*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1645*4882a593Smuzhiyun .name = "sdc3_src",
1646*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1647*4882a593Smuzhiyun .num_parents = 2,
1648*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1649*4882a593Smuzhiyun },
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun };
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun static struct clk_branch sdc3_clk = {
1654*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1655*4882a593Smuzhiyun .halt_bit = 4,
1656*4882a593Smuzhiyun .clkr = {
1657*4882a593Smuzhiyun .enable_reg = 0x286c,
1658*4882a593Smuzhiyun .enable_mask = BIT(9),
1659*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1660*4882a593Smuzhiyun .name = "sdc3_clk",
1661*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc3_src" },
1662*4882a593Smuzhiyun .num_parents = 1,
1663*4882a593Smuzhiyun .ops = &clk_branch_ops,
1664*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1665*4882a593Smuzhiyun },
1666*4882a593Smuzhiyun },
1667*4882a593Smuzhiyun };
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun static struct clk_rcg sdc4_src = {
1670*4882a593Smuzhiyun .ns_reg = 0x288c,
1671*4882a593Smuzhiyun .md_reg = 0x2888,
1672*4882a593Smuzhiyun .mn = {
1673*4882a593Smuzhiyun .mnctr_en_bit = 8,
1674*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1675*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1676*4882a593Smuzhiyun .n_val_shift = 16,
1677*4882a593Smuzhiyun .m_val_shift = 16,
1678*4882a593Smuzhiyun .width = 8,
1679*4882a593Smuzhiyun },
1680*4882a593Smuzhiyun .p = {
1681*4882a593Smuzhiyun .pre_div_shift = 3,
1682*4882a593Smuzhiyun .pre_div_width = 2,
1683*4882a593Smuzhiyun },
1684*4882a593Smuzhiyun .s = {
1685*4882a593Smuzhiyun .src_sel_shift = 0,
1686*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1687*4882a593Smuzhiyun },
1688*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
1689*4882a593Smuzhiyun .clkr = {
1690*4882a593Smuzhiyun .enable_reg = 0x288c,
1691*4882a593Smuzhiyun .enable_mask = BIT(11),
1692*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1693*4882a593Smuzhiyun .name = "sdc4_src",
1694*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1695*4882a593Smuzhiyun .num_parents = 2,
1696*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1697*4882a593Smuzhiyun },
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun static struct clk_branch sdc4_clk = {
1702*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1703*4882a593Smuzhiyun .halt_bit = 3,
1704*4882a593Smuzhiyun .clkr = {
1705*4882a593Smuzhiyun .enable_reg = 0x288c,
1706*4882a593Smuzhiyun .enable_mask = BIT(9),
1707*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1708*4882a593Smuzhiyun .name = "sdc4_clk",
1709*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc4_src" },
1710*4882a593Smuzhiyun .num_parents = 1,
1711*4882a593Smuzhiyun .ops = &clk_branch_ops,
1712*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1713*4882a593Smuzhiyun },
1714*4882a593Smuzhiyun },
1715*4882a593Smuzhiyun };
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun static struct clk_rcg sdc5_src = {
1718*4882a593Smuzhiyun .ns_reg = 0x28ac,
1719*4882a593Smuzhiyun .md_reg = 0x28a8,
1720*4882a593Smuzhiyun .mn = {
1721*4882a593Smuzhiyun .mnctr_en_bit = 8,
1722*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1723*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1724*4882a593Smuzhiyun .n_val_shift = 16,
1725*4882a593Smuzhiyun .m_val_shift = 16,
1726*4882a593Smuzhiyun .width = 8,
1727*4882a593Smuzhiyun },
1728*4882a593Smuzhiyun .p = {
1729*4882a593Smuzhiyun .pre_div_shift = 3,
1730*4882a593Smuzhiyun .pre_div_width = 2,
1731*4882a593Smuzhiyun },
1732*4882a593Smuzhiyun .s = {
1733*4882a593Smuzhiyun .src_sel_shift = 0,
1734*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1735*4882a593Smuzhiyun },
1736*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
1737*4882a593Smuzhiyun .clkr = {
1738*4882a593Smuzhiyun .enable_reg = 0x28ac,
1739*4882a593Smuzhiyun .enable_mask = BIT(11),
1740*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1741*4882a593Smuzhiyun .name = "sdc5_src",
1742*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1743*4882a593Smuzhiyun .num_parents = 2,
1744*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1745*4882a593Smuzhiyun },
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun static struct clk_branch sdc5_clk = {
1750*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1751*4882a593Smuzhiyun .halt_bit = 2,
1752*4882a593Smuzhiyun .clkr = {
1753*4882a593Smuzhiyun .enable_reg = 0x28ac,
1754*4882a593Smuzhiyun .enable_mask = BIT(9),
1755*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1756*4882a593Smuzhiyun .name = "sdc5_clk",
1757*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc5_src" },
1758*4882a593Smuzhiyun .num_parents = 1,
1759*4882a593Smuzhiyun .ops = &clk_branch_ops,
1760*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1761*4882a593Smuzhiyun },
1762*4882a593Smuzhiyun },
1763*4882a593Smuzhiyun };
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_tsif_ref[] = {
1766*4882a593Smuzhiyun { 105000, P_PXO, 1, 1, 256 },
1767*4882a593Smuzhiyun { }
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun static struct clk_rcg tsif_ref_src = {
1771*4882a593Smuzhiyun .ns_reg = 0x2710,
1772*4882a593Smuzhiyun .md_reg = 0x270c,
1773*4882a593Smuzhiyun .mn = {
1774*4882a593Smuzhiyun .mnctr_en_bit = 8,
1775*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1776*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1777*4882a593Smuzhiyun .n_val_shift = 16,
1778*4882a593Smuzhiyun .m_val_shift = 16,
1779*4882a593Smuzhiyun .width = 16,
1780*4882a593Smuzhiyun },
1781*4882a593Smuzhiyun .p = {
1782*4882a593Smuzhiyun .pre_div_shift = 3,
1783*4882a593Smuzhiyun .pre_div_width = 2,
1784*4882a593Smuzhiyun },
1785*4882a593Smuzhiyun .s = {
1786*4882a593Smuzhiyun .src_sel_shift = 0,
1787*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1788*4882a593Smuzhiyun },
1789*4882a593Smuzhiyun .freq_tbl = clk_tbl_tsif_ref,
1790*4882a593Smuzhiyun .clkr = {
1791*4882a593Smuzhiyun .enable_reg = 0x2710,
1792*4882a593Smuzhiyun .enable_mask = BIT(11),
1793*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1794*4882a593Smuzhiyun .name = "tsif_ref_src",
1795*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1796*4882a593Smuzhiyun .num_parents = 2,
1797*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1798*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1799*4882a593Smuzhiyun },
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun };
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun static struct clk_branch tsif_ref_clk = {
1804*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1805*4882a593Smuzhiyun .halt_bit = 5,
1806*4882a593Smuzhiyun .clkr = {
1807*4882a593Smuzhiyun .enable_reg = 0x2710,
1808*4882a593Smuzhiyun .enable_mask = BIT(9),
1809*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1810*4882a593Smuzhiyun .name = "tsif_ref_clk",
1811*4882a593Smuzhiyun .parent_names = (const char *[]){ "tsif_ref_src" },
1812*4882a593Smuzhiyun .num_parents = 1,
1813*4882a593Smuzhiyun .ops = &clk_branch_ops,
1814*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1815*4882a593Smuzhiyun },
1816*4882a593Smuzhiyun },
1817*4882a593Smuzhiyun };
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb[] = {
1820*4882a593Smuzhiyun { 60000000, P_PLL8, 1, 5, 32 },
1821*4882a593Smuzhiyun { }
1822*4882a593Smuzhiyun };
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun static struct clk_rcg usb_hs1_xcvr_src = {
1825*4882a593Smuzhiyun .ns_reg = 0x290c,
1826*4882a593Smuzhiyun .md_reg = 0x2908,
1827*4882a593Smuzhiyun .mn = {
1828*4882a593Smuzhiyun .mnctr_en_bit = 8,
1829*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1830*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1831*4882a593Smuzhiyun .n_val_shift = 16,
1832*4882a593Smuzhiyun .m_val_shift = 16,
1833*4882a593Smuzhiyun .width = 8,
1834*4882a593Smuzhiyun },
1835*4882a593Smuzhiyun .p = {
1836*4882a593Smuzhiyun .pre_div_shift = 3,
1837*4882a593Smuzhiyun .pre_div_width = 2,
1838*4882a593Smuzhiyun },
1839*4882a593Smuzhiyun .s = {
1840*4882a593Smuzhiyun .src_sel_shift = 0,
1841*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1842*4882a593Smuzhiyun },
1843*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb,
1844*4882a593Smuzhiyun .clkr = {
1845*4882a593Smuzhiyun .enable_reg = 0x290c,
1846*4882a593Smuzhiyun .enable_mask = BIT(11),
1847*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1848*4882a593Smuzhiyun .name = "usb_hs1_xcvr_src",
1849*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1850*4882a593Smuzhiyun .num_parents = 2,
1851*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1852*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1853*4882a593Smuzhiyun },
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun static struct clk_branch usb_hs1_xcvr_clk = {
1858*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1859*4882a593Smuzhiyun .halt_bit = 0,
1860*4882a593Smuzhiyun .clkr = {
1861*4882a593Smuzhiyun .enable_reg = 0x290c,
1862*4882a593Smuzhiyun .enable_mask = BIT(9),
1863*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1864*4882a593Smuzhiyun .name = "usb_hs1_xcvr_clk",
1865*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
1866*4882a593Smuzhiyun .num_parents = 1,
1867*4882a593Smuzhiyun .ops = &clk_branch_ops,
1868*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1869*4882a593Smuzhiyun },
1870*4882a593Smuzhiyun },
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun static struct clk_rcg usb_fs1_xcvr_fs_src = {
1874*4882a593Smuzhiyun .ns_reg = 0x2968,
1875*4882a593Smuzhiyun .md_reg = 0x2964,
1876*4882a593Smuzhiyun .mn = {
1877*4882a593Smuzhiyun .mnctr_en_bit = 8,
1878*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1879*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1880*4882a593Smuzhiyun .n_val_shift = 16,
1881*4882a593Smuzhiyun .m_val_shift = 16,
1882*4882a593Smuzhiyun .width = 8,
1883*4882a593Smuzhiyun },
1884*4882a593Smuzhiyun .p = {
1885*4882a593Smuzhiyun .pre_div_shift = 3,
1886*4882a593Smuzhiyun .pre_div_width = 2,
1887*4882a593Smuzhiyun },
1888*4882a593Smuzhiyun .s = {
1889*4882a593Smuzhiyun .src_sel_shift = 0,
1890*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1891*4882a593Smuzhiyun },
1892*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb,
1893*4882a593Smuzhiyun .clkr = {
1894*4882a593Smuzhiyun .enable_reg = 0x2968,
1895*4882a593Smuzhiyun .enable_mask = BIT(11),
1896*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1897*4882a593Smuzhiyun .name = "usb_fs1_xcvr_fs_src",
1898*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1899*4882a593Smuzhiyun .num_parents = 2,
1900*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1901*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1902*4882a593Smuzhiyun },
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun };
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun static const char * const usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun static struct clk_branch usb_fs1_xcvr_fs_clk = {
1909*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1910*4882a593Smuzhiyun .halt_bit = 15,
1911*4882a593Smuzhiyun .clkr = {
1912*4882a593Smuzhiyun .enable_reg = 0x2968,
1913*4882a593Smuzhiyun .enable_mask = BIT(9),
1914*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1915*4882a593Smuzhiyun .name = "usb_fs1_xcvr_fs_clk",
1916*4882a593Smuzhiyun .parent_names = usb_fs1_xcvr_fs_src_p,
1917*4882a593Smuzhiyun .num_parents = 1,
1918*4882a593Smuzhiyun .ops = &clk_branch_ops,
1919*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1920*4882a593Smuzhiyun },
1921*4882a593Smuzhiyun },
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun static struct clk_branch usb_fs1_system_clk = {
1925*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1926*4882a593Smuzhiyun .halt_bit = 16,
1927*4882a593Smuzhiyun .clkr = {
1928*4882a593Smuzhiyun .enable_reg = 0x296c,
1929*4882a593Smuzhiyun .enable_mask = BIT(4),
1930*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1931*4882a593Smuzhiyun .parent_names = usb_fs1_xcvr_fs_src_p,
1932*4882a593Smuzhiyun .num_parents = 1,
1933*4882a593Smuzhiyun .name = "usb_fs1_system_clk",
1934*4882a593Smuzhiyun .ops = &clk_branch_ops,
1935*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1936*4882a593Smuzhiyun },
1937*4882a593Smuzhiyun },
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun static struct clk_rcg usb_fs2_xcvr_fs_src = {
1941*4882a593Smuzhiyun .ns_reg = 0x2988,
1942*4882a593Smuzhiyun .md_reg = 0x2984,
1943*4882a593Smuzhiyun .mn = {
1944*4882a593Smuzhiyun .mnctr_en_bit = 8,
1945*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1946*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1947*4882a593Smuzhiyun .n_val_shift = 16,
1948*4882a593Smuzhiyun .m_val_shift = 16,
1949*4882a593Smuzhiyun .width = 8,
1950*4882a593Smuzhiyun },
1951*4882a593Smuzhiyun .p = {
1952*4882a593Smuzhiyun .pre_div_shift = 3,
1953*4882a593Smuzhiyun .pre_div_width = 2,
1954*4882a593Smuzhiyun },
1955*4882a593Smuzhiyun .s = {
1956*4882a593Smuzhiyun .src_sel_shift = 0,
1957*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1958*4882a593Smuzhiyun },
1959*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb,
1960*4882a593Smuzhiyun .clkr = {
1961*4882a593Smuzhiyun .enable_reg = 0x2988,
1962*4882a593Smuzhiyun .enable_mask = BIT(11),
1963*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1964*4882a593Smuzhiyun .name = "usb_fs2_xcvr_fs_src",
1965*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1966*4882a593Smuzhiyun .num_parents = 2,
1967*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1968*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1969*4882a593Smuzhiyun },
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun };
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun static const char * const usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun static struct clk_branch usb_fs2_xcvr_fs_clk = {
1976*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1977*4882a593Smuzhiyun .halt_bit = 12,
1978*4882a593Smuzhiyun .clkr = {
1979*4882a593Smuzhiyun .enable_reg = 0x2988,
1980*4882a593Smuzhiyun .enable_mask = BIT(9),
1981*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1982*4882a593Smuzhiyun .name = "usb_fs2_xcvr_fs_clk",
1983*4882a593Smuzhiyun .parent_names = usb_fs2_xcvr_fs_src_p,
1984*4882a593Smuzhiyun .num_parents = 1,
1985*4882a593Smuzhiyun .ops = &clk_branch_ops,
1986*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1987*4882a593Smuzhiyun },
1988*4882a593Smuzhiyun },
1989*4882a593Smuzhiyun };
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun static struct clk_branch usb_fs2_system_clk = {
1992*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1993*4882a593Smuzhiyun .halt_bit = 13,
1994*4882a593Smuzhiyun .clkr = {
1995*4882a593Smuzhiyun .enable_reg = 0x298c,
1996*4882a593Smuzhiyun .enable_mask = BIT(4),
1997*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1998*4882a593Smuzhiyun .name = "usb_fs2_system_clk",
1999*4882a593Smuzhiyun .parent_names = usb_fs2_xcvr_fs_src_p,
2000*4882a593Smuzhiyun .num_parents = 1,
2001*4882a593Smuzhiyun .ops = &clk_branch_ops,
2002*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2003*4882a593Smuzhiyun },
2004*4882a593Smuzhiyun },
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun static struct clk_branch gsbi1_h_clk = {
2008*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2009*4882a593Smuzhiyun .halt_bit = 11,
2010*4882a593Smuzhiyun .clkr = {
2011*4882a593Smuzhiyun .enable_reg = 0x29c0,
2012*4882a593Smuzhiyun .enable_mask = BIT(4),
2013*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2014*4882a593Smuzhiyun .name = "gsbi1_h_clk",
2015*4882a593Smuzhiyun .ops = &clk_branch_ops,
2016*4882a593Smuzhiyun },
2017*4882a593Smuzhiyun },
2018*4882a593Smuzhiyun };
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun static struct clk_branch gsbi2_h_clk = {
2021*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2022*4882a593Smuzhiyun .halt_bit = 7,
2023*4882a593Smuzhiyun .clkr = {
2024*4882a593Smuzhiyun .enable_reg = 0x29e0,
2025*4882a593Smuzhiyun .enable_mask = BIT(4),
2026*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2027*4882a593Smuzhiyun .name = "gsbi2_h_clk",
2028*4882a593Smuzhiyun .ops = &clk_branch_ops,
2029*4882a593Smuzhiyun },
2030*4882a593Smuzhiyun },
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun static struct clk_branch gsbi3_h_clk = {
2034*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2035*4882a593Smuzhiyun .halt_bit = 3,
2036*4882a593Smuzhiyun .clkr = {
2037*4882a593Smuzhiyun .enable_reg = 0x2a00,
2038*4882a593Smuzhiyun .enable_mask = BIT(4),
2039*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2040*4882a593Smuzhiyun .name = "gsbi3_h_clk",
2041*4882a593Smuzhiyun .ops = &clk_branch_ops,
2042*4882a593Smuzhiyun },
2043*4882a593Smuzhiyun },
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun static struct clk_branch gsbi4_h_clk = {
2047*4882a593Smuzhiyun .halt_reg = 0x2fd0,
2048*4882a593Smuzhiyun .halt_bit = 27,
2049*4882a593Smuzhiyun .clkr = {
2050*4882a593Smuzhiyun .enable_reg = 0x2a20,
2051*4882a593Smuzhiyun .enable_mask = BIT(4),
2052*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2053*4882a593Smuzhiyun .name = "gsbi4_h_clk",
2054*4882a593Smuzhiyun .ops = &clk_branch_ops,
2055*4882a593Smuzhiyun },
2056*4882a593Smuzhiyun },
2057*4882a593Smuzhiyun };
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun static struct clk_branch gsbi5_h_clk = {
2060*4882a593Smuzhiyun .halt_reg = 0x2fd0,
2061*4882a593Smuzhiyun .halt_bit = 23,
2062*4882a593Smuzhiyun .clkr = {
2063*4882a593Smuzhiyun .enable_reg = 0x2a40,
2064*4882a593Smuzhiyun .enable_mask = BIT(4),
2065*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2066*4882a593Smuzhiyun .name = "gsbi5_h_clk",
2067*4882a593Smuzhiyun .ops = &clk_branch_ops,
2068*4882a593Smuzhiyun },
2069*4882a593Smuzhiyun },
2070*4882a593Smuzhiyun };
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun static struct clk_branch gsbi6_h_clk = {
2073*4882a593Smuzhiyun .halt_reg = 0x2fd0,
2074*4882a593Smuzhiyun .halt_bit = 19,
2075*4882a593Smuzhiyun .clkr = {
2076*4882a593Smuzhiyun .enable_reg = 0x2a60,
2077*4882a593Smuzhiyun .enable_mask = BIT(4),
2078*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2079*4882a593Smuzhiyun .name = "gsbi6_h_clk",
2080*4882a593Smuzhiyun .ops = &clk_branch_ops,
2081*4882a593Smuzhiyun },
2082*4882a593Smuzhiyun },
2083*4882a593Smuzhiyun };
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun static struct clk_branch gsbi7_h_clk = {
2086*4882a593Smuzhiyun .halt_reg = 0x2fd0,
2087*4882a593Smuzhiyun .halt_bit = 15,
2088*4882a593Smuzhiyun .clkr = {
2089*4882a593Smuzhiyun .enable_reg = 0x2a80,
2090*4882a593Smuzhiyun .enable_mask = BIT(4),
2091*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2092*4882a593Smuzhiyun .name = "gsbi7_h_clk",
2093*4882a593Smuzhiyun .ops = &clk_branch_ops,
2094*4882a593Smuzhiyun },
2095*4882a593Smuzhiyun },
2096*4882a593Smuzhiyun };
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun static struct clk_branch gsbi8_h_clk = {
2099*4882a593Smuzhiyun .halt_reg = 0x2fd0,
2100*4882a593Smuzhiyun .halt_bit = 11,
2101*4882a593Smuzhiyun .clkr = {
2102*4882a593Smuzhiyun .enable_reg = 0x2aa0,
2103*4882a593Smuzhiyun .enable_mask = BIT(4),
2104*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2105*4882a593Smuzhiyun .name = "gsbi8_h_clk",
2106*4882a593Smuzhiyun .ops = &clk_branch_ops,
2107*4882a593Smuzhiyun },
2108*4882a593Smuzhiyun },
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun static struct clk_branch gsbi9_h_clk = {
2112*4882a593Smuzhiyun .halt_reg = 0x2fd0,
2113*4882a593Smuzhiyun .halt_bit = 7,
2114*4882a593Smuzhiyun .clkr = {
2115*4882a593Smuzhiyun .enable_reg = 0x2ac0,
2116*4882a593Smuzhiyun .enable_mask = BIT(4),
2117*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2118*4882a593Smuzhiyun .name = "gsbi9_h_clk",
2119*4882a593Smuzhiyun .ops = &clk_branch_ops,
2120*4882a593Smuzhiyun },
2121*4882a593Smuzhiyun },
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun static struct clk_branch gsbi10_h_clk = {
2125*4882a593Smuzhiyun .halt_reg = 0x2fd0,
2126*4882a593Smuzhiyun .halt_bit = 3,
2127*4882a593Smuzhiyun .clkr = {
2128*4882a593Smuzhiyun .enable_reg = 0x2ae0,
2129*4882a593Smuzhiyun .enable_mask = BIT(4),
2130*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2131*4882a593Smuzhiyun .name = "gsbi10_h_clk",
2132*4882a593Smuzhiyun .ops = &clk_branch_ops,
2133*4882a593Smuzhiyun },
2134*4882a593Smuzhiyun },
2135*4882a593Smuzhiyun };
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static struct clk_branch gsbi11_h_clk = {
2138*4882a593Smuzhiyun .halt_reg = 0x2fd4,
2139*4882a593Smuzhiyun .halt_bit = 18,
2140*4882a593Smuzhiyun .clkr = {
2141*4882a593Smuzhiyun .enable_reg = 0x2b00,
2142*4882a593Smuzhiyun .enable_mask = BIT(4),
2143*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2144*4882a593Smuzhiyun .name = "gsbi11_h_clk",
2145*4882a593Smuzhiyun .ops = &clk_branch_ops,
2146*4882a593Smuzhiyun },
2147*4882a593Smuzhiyun },
2148*4882a593Smuzhiyun };
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun static struct clk_branch gsbi12_h_clk = {
2151*4882a593Smuzhiyun .halt_reg = 0x2fd4,
2152*4882a593Smuzhiyun .halt_bit = 14,
2153*4882a593Smuzhiyun .clkr = {
2154*4882a593Smuzhiyun .enable_reg = 0x2b20,
2155*4882a593Smuzhiyun .enable_mask = BIT(4),
2156*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2157*4882a593Smuzhiyun .name = "gsbi12_h_clk",
2158*4882a593Smuzhiyun .ops = &clk_branch_ops,
2159*4882a593Smuzhiyun },
2160*4882a593Smuzhiyun },
2161*4882a593Smuzhiyun };
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun static struct clk_branch tsif_h_clk = {
2164*4882a593Smuzhiyun .halt_reg = 0x2fd4,
2165*4882a593Smuzhiyun .halt_bit = 7,
2166*4882a593Smuzhiyun .clkr = {
2167*4882a593Smuzhiyun .enable_reg = 0x2700,
2168*4882a593Smuzhiyun .enable_mask = BIT(4),
2169*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2170*4882a593Smuzhiyun .name = "tsif_h_clk",
2171*4882a593Smuzhiyun .ops = &clk_branch_ops,
2172*4882a593Smuzhiyun },
2173*4882a593Smuzhiyun },
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun static struct clk_branch usb_fs1_h_clk = {
2177*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2178*4882a593Smuzhiyun .halt_bit = 17,
2179*4882a593Smuzhiyun .clkr = {
2180*4882a593Smuzhiyun .enable_reg = 0x2960,
2181*4882a593Smuzhiyun .enable_mask = BIT(4),
2182*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2183*4882a593Smuzhiyun .name = "usb_fs1_h_clk",
2184*4882a593Smuzhiyun .ops = &clk_branch_ops,
2185*4882a593Smuzhiyun },
2186*4882a593Smuzhiyun },
2187*4882a593Smuzhiyun };
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun static struct clk_branch usb_fs2_h_clk = {
2190*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2191*4882a593Smuzhiyun .halt_bit = 14,
2192*4882a593Smuzhiyun .clkr = {
2193*4882a593Smuzhiyun .enable_reg = 0x2980,
2194*4882a593Smuzhiyun .enable_mask = BIT(4),
2195*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2196*4882a593Smuzhiyun .name = "usb_fs2_h_clk",
2197*4882a593Smuzhiyun .ops = &clk_branch_ops,
2198*4882a593Smuzhiyun },
2199*4882a593Smuzhiyun },
2200*4882a593Smuzhiyun };
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun static struct clk_branch usb_hs1_h_clk = {
2203*4882a593Smuzhiyun .halt_reg = 0x2fc8,
2204*4882a593Smuzhiyun .halt_bit = 1,
2205*4882a593Smuzhiyun .clkr = {
2206*4882a593Smuzhiyun .enable_reg = 0x2900,
2207*4882a593Smuzhiyun .enable_mask = BIT(4),
2208*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2209*4882a593Smuzhiyun .name = "usb_hs1_h_clk",
2210*4882a593Smuzhiyun .ops = &clk_branch_ops,
2211*4882a593Smuzhiyun },
2212*4882a593Smuzhiyun },
2213*4882a593Smuzhiyun };
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun static struct clk_branch sdc1_h_clk = {
2216*4882a593Smuzhiyun .halt_reg = 0x2fc8,
2217*4882a593Smuzhiyun .halt_bit = 11,
2218*4882a593Smuzhiyun .clkr = {
2219*4882a593Smuzhiyun .enable_reg = 0x2820,
2220*4882a593Smuzhiyun .enable_mask = BIT(4),
2221*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2222*4882a593Smuzhiyun .name = "sdc1_h_clk",
2223*4882a593Smuzhiyun .ops = &clk_branch_ops,
2224*4882a593Smuzhiyun },
2225*4882a593Smuzhiyun },
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun static struct clk_branch sdc2_h_clk = {
2229*4882a593Smuzhiyun .halt_reg = 0x2fc8,
2230*4882a593Smuzhiyun .halt_bit = 10,
2231*4882a593Smuzhiyun .clkr = {
2232*4882a593Smuzhiyun .enable_reg = 0x2840,
2233*4882a593Smuzhiyun .enable_mask = BIT(4),
2234*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2235*4882a593Smuzhiyun .name = "sdc2_h_clk",
2236*4882a593Smuzhiyun .ops = &clk_branch_ops,
2237*4882a593Smuzhiyun },
2238*4882a593Smuzhiyun },
2239*4882a593Smuzhiyun };
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun static struct clk_branch sdc3_h_clk = {
2242*4882a593Smuzhiyun .halt_reg = 0x2fc8,
2243*4882a593Smuzhiyun .halt_bit = 9,
2244*4882a593Smuzhiyun .clkr = {
2245*4882a593Smuzhiyun .enable_reg = 0x2860,
2246*4882a593Smuzhiyun .enable_mask = BIT(4),
2247*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2248*4882a593Smuzhiyun .name = "sdc3_h_clk",
2249*4882a593Smuzhiyun .ops = &clk_branch_ops,
2250*4882a593Smuzhiyun },
2251*4882a593Smuzhiyun },
2252*4882a593Smuzhiyun };
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun static struct clk_branch sdc4_h_clk = {
2255*4882a593Smuzhiyun .halt_reg = 0x2fc8,
2256*4882a593Smuzhiyun .halt_bit = 8,
2257*4882a593Smuzhiyun .clkr = {
2258*4882a593Smuzhiyun .enable_reg = 0x2880,
2259*4882a593Smuzhiyun .enable_mask = BIT(4),
2260*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2261*4882a593Smuzhiyun .name = "sdc4_h_clk",
2262*4882a593Smuzhiyun .ops = &clk_branch_ops,
2263*4882a593Smuzhiyun },
2264*4882a593Smuzhiyun },
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun static struct clk_branch sdc5_h_clk = {
2268*4882a593Smuzhiyun .halt_reg = 0x2fc8,
2269*4882a593Smuzhiyun .halt_bit = 7,
2270*4882a593Smuzhiyun .clkr = {
2271*4882a593Smuzhiyun .enable_reg = 0x28a0,
2272*4882a593Smuzhiyun .enable_mask = BIT(4),
2273*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2274*4882a593Smuzhiyun .name = "sdc5_h_clk",
2275*4882a593Smuzhiyun .ops = &clk_branch_ops,
2276*4882a593Smuzhiyun },
2277*4882a593Smuzhiyun },
2278*4882a593Smuzhiyun };
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun static struct clk_branch ebi2_2x_clk = {
2281*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2282*4882a593Smuzhiyun .halt_bit = 18,
2283*4882a593Smuzhiyun .clkr = {
2284*4882a593Smuzhiyun .enable_reg = 0x2660,
2285*4882a593Smuzhiyun .enable_mask = BIT(4),
2286*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2287*4882a593Smuzhiyun .name = "ebi2_2x_clk",
2288*4882a593Smuzhiyun .ops = &clk_branch_ops,
2289*4882a593Smuzhiyun },
2290*4882a593Smuzhiyun },
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun static struct clk_branch ebi2_clk = {
2294*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2295*4882a593Smuzhiyun .halt_bit = 19,
2296*4882a593Smuzhiyun .clkr = {
2297*4882a593Smuzhiyun .enable_reg = 0x2664,
2298*4882a593Smuzhiyun .enable_mask = BIT(4),
2299*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2300*4882a593Smuzhiyun .name = "ebi2_clk",
2301*4882a593Smuzhiyun .ops = &clk_branch_ops,
2302*4882a593Smuzhiyun },
2303*4882a593Smuzhiyun },
2304*4882a593Smuzhiyun };
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun static struct clk_branch adm0_clk = {
2307*4882a593Smuzhiyun .halt_reg = 0x2fdc,
2308*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2309*4882a593Smuzhiyun .halt_bit = 14,
2310*4882a593Smuzhiyun .clkr = {
2311*4882a593Smuzhiyun .enable_reg = 0x3080,
2312*4882a593Smuzhiyun .enable_mask = BIT(2),
2313*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2314*4882a593Smuzhiyun .name = "adm0_clk",
2315*4882a593Smuzhiyun .ops = &clk_branch_ops,
2316*4882a593Smuzhiyun },
2317*4882a593Smuzhiyun },
2318*4882a593Smuzhiyun };
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun static struct clk_branch adm0_pbus_clk = {
2321*4882a593Smuzhiyun .halt_reg = 0x2fdc,
2322*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2323*4882a593Smuzhiyun .halt_bit = 13,
2324*4882a593Smuzhiyun .clkr = {
2325*4882a593Smuzhiyun .enable_reg = 0x3080,
2326*4882a593Smuzhiyun .enable_mask = BIT(3),
2327*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2328*4882a593Smuzhiyun .name = "adm0_pbus_clk",
2329*4882a593Smuzhiyun .ops = &clk_branch_ops,
2330*4882a593Smuzhiyun },
2331*4882a593Smuzhiyun },
2332*4882a593Smuzhiyun };
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun static struct clk_branch adm1_clk = {
2335*4882a593Smuzhiyun .halt_reg = 0x2fdc,
2336*4882a593Smuzhiyun .halt_bit = 12,
2337*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2338*4882a593Smuzhiyun .clkr = {
2339*4882a593Smuzhiyun .enable_reg = 0x3080,
2340*4882a593Smuzhiyun .enable_mask = BIT(4),
2341*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2342*4882a593Smuzhiyun .name = "adm1_clk",
2343*4882a593Smuzhiyun .ops = &clk_branch_ops,
2344*4882a593Smuzhiyun },
2345*4882a593Smuzhiyun },
2346*4882a593Smuzhiyun };
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun static struct clk_branch adm1_pbus_clk = {
2349*4882a593Smuzhiyun .halt_reg = 0x2fdc,
2350*4882a593Smuzhiyun .halt_bit = 11,
2351*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2352*4882a593Smuzhiyun .clkr = {
2353*4882a593Smuzhiyun .enable_reg = 0x3080,
2354*4882a593Smuzhiyun .enable_mask = BIT(5),
2355*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2356*4882a593Smuzhiyun .name = "adm1_pbus_clk",
2357*4882a593Smuzhiyun .ops = &clk_branch_ops,
2358*4882a593Smuzhiyun },
2359*4882a593Smuzhiyun },
2360*4882a593Smuzhiyun };
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun static struct clk_branch modem_ahb1_h_clk = {
2363*4882a593Smuzhiyun .halt_reg = 0x2fdc,
2364*4882a593Smuzhiyun .halt_bit = 8,
2365*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2366*4882a593Smuzhiyun .clkr = {
2367*4882a593Smuzhiyun .enable_reg = 0x3080,
2368*4882a593Smuzhiyun .enable_mask = BIT(0),
2369*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2370*4882a593Smuzhiyun .name = "modem_ahb1_h_clk",
2371*4882a593Smuzhiyun .ops = &clk_branch_ops,
2372*4882a593Smuzhiyun },
2373*4882a593Smuzhiyun },
2374*4882a593Smuzhiyun };
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun static struct clk_branch modem_ahb2_h_clk = {
2377*4882a593Smuzhiyun .halt_reg = 0x2fdc,
2378*4882a593Smuzhiyun .halt_bit = 7,
2379*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2380*4882a593Smuzhiyun .clkr = {
2381*4882a593Smuzhiyun .enable_reg = 0x3080,
2382*4882a593Smuzhiyun .enable_mask = BIT(1),
2383*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2384*4882a593Smuzhiyun .name = "modem_ahb2_h_clk",
2385*4882a593Smuzhiyun .ops = &clk_branch_ops,
2386*4882a593Smuzhiyun },
2387*4882a593Smuzhiyun },
2388*4882a593Smuzhiyun };
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun static struct clk_branch pmic_arb0_h_clk = {
2391*4882a593Smuzhiyun .halt_reg = 0x2fd8,
2392*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2393*4882a593Smuzhiyun .halt_bit = 22,
2394*4882a593Smuzhiyun .clkr = {
2395*4882a593Smuzhiyun .enable_reg = 0x3080,
2396*4882a593Smuzhiyun .enable_mask = BIT(8),
2397*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2398*4882a593Smuzhiyun .name = "pmic_arb0_h_clk",
2399*4882a593Smuzhiyun .ops = &clk_branch_ops,
2400*4882a593Smuzhiyun },
2401*4882a593Smuzhiyun },
2402*4882a593Smuzhiyun };
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun static struct clk_branch pmic_arb1_h_clk = {
2405*4882a593Smuzhiyun .halt_reg = 0x2fd8,
2406*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2407*4882a593Smuzhiyun .halt_bit = 21,
2408*4882a593Smuzhiyun .clkr = {
2409*4882a593Smuzhiyun .enable_reg = 0x3080,
2410*4882a593Smuzhiyun .enable_mask = BIT(9),
2411*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2412*4882a593Smuzhiyun .name = "pmic_arb1_h_clk",
2413*4882a593Smuzhiyun .ops = &clk_branch_ops,
2414*4882a593Smuzhiyun },
2415*4882a593Smuzhiyun },
2416*4882a593Smuzhiyun };
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun static struct clk_branch pmic_ssbi2_clk = {
2419*4882a593Smuzhiyun .halt_reg = 0x2fd8,
2420*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2421*4882a593Smuzhiyun .halt_bit = 23,
2422*4882a593Smuzhiyun .clkr = {
2423*4882a593Smuzhiyun .enable_reg = 0x3080,
2424*4882a593Smuzhiyun .enable_mask = BIT(7),
2425*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2426*4882a593Smuzhiyun .name = "pmic_ssbi2_clk",
2427*4882a593Smuzhiyun .ops = &clk_branch_ops,
2428*4882a593Smuzhiyun },
2429*4882a593Smuzhiyun },
2430*4882a593Smuzhiyun };
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun static struct clk_branch rpm_msg_ram_h_clk = {
2433*4882a593Smuzhiyun .hwcg_reg = 0x27e0,
2434*4882a593Smuzhiyun .hwcg_bit = 6,
2435*4882a593Smuzhiyun .halt_reg = 0x2fd8,
2436*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
2437*4882a593Smuzhiyun .halt_bit = 12,
2438*4882a593Smuzhiyun .clkr = {
2439*4882a593Smuzhiyun .enable_reg = 0x3080,
2440*4882a593Smuzhiyun .enable_mask = BIT(6),
2441*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2442*4882a593Smuzhiyun .name = "rpm_msg_ram_h_clk",
2443*4882a593Smuzhiyun .ops = &clk_branch_ops,
2444*4882a593Smuzhiyun },
2445*4882a593Smuzhiyun },
2446*4882a593Smuzhiyun };
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun static struct clk_regmap *gcc_msm8660_clks[] = {
2449*4882a593Smuzhiyun [PLL8] = &pll8.clkr,
2450*4882a593Smuzhiyun [PLL8_VOTE] = &pll8_vote,
2451*4882a593Smuzhiyun [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
2452*4882a593Smuzhiyun [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
2453*4882a593Smuzhiyun [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
2454*4882a593Smuzhiyun [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
2455*4882a593Smuzhiyun [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
2456*4882a593Smuzhiyun [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
2457*4882a593Smuzhiyun [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
2458*4882a593Smuzhiyun [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
2459*4882a593Smuzhiyun [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
2460*4882a593Smuzhiyun [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
2461*4882a593Smuzhiyun [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
2462*4882a593Smuzhiyun [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
2463*4882a593Smuzhiyun [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
2464*4882a593Smuzhiyun [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
2465*4882a593Smuzhiyun [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
2466*4882a593Smuzhiyun [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
2467*4882a593Smuzhiyun [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
2468*4882a593Smuzhiyun [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
2469*4882a593Smuzhiyun [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
2470*4882a593Smuzhiyun [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
2471*4882a593Smuzhiyun [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
2472*4882a593Smuzhiyun [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
2473*4882a593Smuzhiyun [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
2474*4882a593Smuzhiyun [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
2475*4882a593Smuzhiyun [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
2476*4882a593Smuzhiyun [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
2477*4882a593Smuzhiyun [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
2478*4882a593Smuzhiyun [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
2479*4882a593Smuzhiyun [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
2480*4882a593Smuzhiyun [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
2481*4882a593Smuzhiyun [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
2482*4882a593Smuzhiyun [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
2483*4882a593Smuzhiyun [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
2484*4882a593Smuzhiyun [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
2485*4882a593Smuzhiyun [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
2486*4882a593Smuzhiyun [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
2487*4882a593Smuzhiyun [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
2488*4882a593Smuzhiyun [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
2489*4882a593Smuzhiyun [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
2490*4882a593Smuzhiyun [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
2491*4882a593Smuzhiyun [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
2492*4882a593Smuzhiyun [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
2493*4882a593Smuzhiyun [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
2494*4882a593Smuzhiyun [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
2495*4882a593Smuzhiyun [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
2496*4882a593Smuzhiyun [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
2497*4882a593Smuzhiyun [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
2498*4882a593Smuzhiyun [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
2499*4882a593Smuzhiyun [GP0_SRC] = &gp0_src.clkr,
2500*4882a593Smuzhiyun [GP0_CLK] = &gp0_clk.clkr,
2501*4882a593Smuzhiyun [GP1_SRC] = &gp1_src.clkr,
2502*4882a593Smuzhiyun [GP1_CLK] = &gp1_clk.clkr,
2503*4882a593Smuzhiyun [GP2_SRC] = &gp2_src.clkr,
2504*4882a593Smuzhiyun [GP2_CLK] = &gp2_clk.clkr,
2505*4882a593Smuzhiyun [PMEM_CLK] = &pmem_clk.clkr,
2506*4882a593Smuzhiyun [PRNG_SRC] = &prng_src.clkr,
2507*4882a593Smuzhiyun [PRNG_CLK] = &prng_clk.clkr,
2508*4882a593Smuzhiyun [SDC1_SRC] = &sdc1_src.clkr,
2509*4882a593Smuzhiyun [SDC1_CLK] = &sdc1_clk.clkr,
2510*4882a593Smuzhiyun [SDC2_SRC] = &sdc2_src.clkr,
2511*4882a593Smuzhiyun [SDC2_CLK] = &sdc2_clk.clkr,
2512*4882a593Smuzhiyun [SDC3_SRC] = &sdc3_src.clkr,
2513*4882a593Smuzhiyun [SDC3_CLK] = &sdc3_clk.clkr,
2514*4882a593Smuzhiyun [SDC4_SRC] = &sdc4_src.clkr,
2515*4882a593Smuzhiyun [SDC4_CLK] = &sdc4_clk.clkr,
2516*4882a593Smuzhiyun [SDC5_SRC] = &sdc5_src.clkr,
2517*4882a593Smuzhiyun [SDC5_CLK] = &sdc5_clk.clkr,
2518*4882a593Smuzhiyun [TSIF_REF_SRC] = &tsif_ref_src.clkr,
2519*4882a593Smuzhiyun [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
2520*4882a593Smuzhiyun [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
2521*4882a593Smuzhiyun [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
2522*4882a593Smuzhiyun [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
2523*4882a593Smuzhiyun [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
2524*4882a593Smuzhiyun [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
2525*4882a593Smuzhiyun [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
2526*4882a593Smuzhiyun [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
2527*4882a593Smuzhiyun [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
2528*4882a593Smuzhiyun [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
2529*4882a593Smuzhiyun [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
2530*4882a593Smuzhiyun [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
2531*4882a593Smuzhiyun [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
2532*4882a593Smuzhiyun [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
2533*4882a593Smuzhiyun [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
2534*4882a593Smuzhiyun [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
2535*4882a593Smuzhiyun [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
2536*4882a593Smuzhiyun [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
2537*4882a593Smuzhiyun [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
2538*4882a593Smuzhiyun [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
2539*4882a593Smuzhiyun [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
2540*4882a593Smuzhiyun [TSIF_H_CLK] = &tsif_h_clk.clkr,
2541*4882a593Smuzhiyun [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
2542*4882a593Smuzhiyun [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
2543*4882a593Smuzhiyun [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
2544*4882a593Smuzhiyun [SDC1_H_CLK] = &sdc1_h_clk.clkr,
2545*4882a593Smuzhiyun [SDC2_H_CLK] = &sdc2_h_clk.clkr,
2546*4882a593Smuzhiyun [SDC3_H_CLK] = &sdc3_h_clk.clkr,
2547*4882a593Smuzhiyun [SDC4_H_CLK] = &sdc4_h_clk.clkr,
2548*4882a593Smuzhiyun [SDC5_H_CLK] = &sdc5_h_clk.clkr,
2549*4882a593Smuzhiyun [EBI2_2X_CLK] = &ebi2_2x_clk.clkr,
2550*4882a593Smuzhiyun [EBI2_CLK] = &ebi2_clk.clkr,
2551*4882a593Smuzhiyun [ADM0_CLK] = &adm0_clk.clkr,
2552*4882a593Smuzhiyun [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
2553*4882a593Smuzhiyun [ADM1_CLK] = &adm1_clk.clkr,
2554*4882a593Smuzhiyun [ADM1_PBUS_CLK] = &adm1_pbus_clk.clkr,
2555*4882a593Smuzhiyun [MODEM_AHB1_H_CLK] = &modem_ahb1_h_clk.clkr,
2556*4882a593Smuzhiyun [MODEM_AHB2_H_CLK] = &modem_ahb2_h_clk.clkr,
2557*4882a593Smuzhiyun [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
2558*4882a593Smuzhiyun [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
2559*4882a593Smuzhiyun [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
2560*4882a593Smuzhiyun [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun static const struct qcom_reset_map gcc_msm8660_resets[] = {
2564*4882a593Smuzhiyun [AFAB_CORE_RESET] = { 0x2080, 7 },
2565*4882a593Smuzhiyun [SCSS_SYS_RESET] = { 0x20b4, 1 },
2566*4882a593Smuzhiyun [SCSS_SYS_POR_RESET] = { 0x20b4 },
2567*4882a593Smuzhiyun [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
2568*4882a593Smuzhiyun [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
2569*4882a593Smuzhiyun [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
2570*4882a593Smuzhiyun [AFAB_EBI1_S_RESET] = { 0x20c0, 7 },
2571*4882a593Smuzhiyun [SFAB_CORE_RESET] = { 0x2120, 7 },
2572*4882a593Smuzhiyun [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
2573*4882a593Smuzhiyun [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
2574*4882a593Smuzhiyun [SFAB_ADM0_M2_RESET] = { 0x21e4, 7 },
2575*4882a593Smuzhiyun [ADM0_C2_RESET] = { 0x220c, 4 },
2576*4882a593Smuzhiyun [ADM0_C1_RESET] = { 0x220c, 3 },
2577*4882a593Smuzhiyun [ADM0_C0_RESET] = { 0x220c, 2 },
2578*4882a593Smuzhiyun [ADM0_PBUS_RESET] = { 0x220c, 1 },
2579*4882a593Smuzhiyun [ADM0_RESET] = { 0x220c },
2580*4882a593Smuzhiyun [SFAB_ADM1_M0_RESET] = { 0x2220, 7 },
2581*4882a593Smuzhiyun [SFAB_ADM1_M1_RESET] = { 0x2224, 7 },
2582*4882a593Smuzhiyun [SFAB_ADM1_M2_RESET] = { 0x2228, 7 },
2583*4882a593Smuzhiyun [MMFAB_ADM1_M3_RESET] = { 0x2240, 7 },
2584*4882a593Smuzhiyun [ADM1_C3_RESET] = { 0x226c, 5 },
2585*4882a593Smuzhiyun [ADM1_C2_RESET] = { 0x226c, 4 },
2586*4882a593Smuzhiyun [ADM1_C1_RESET] = { 0x226c, 3 },
2587*4882a593Smuzhiyun [ADM1_C0_RESET] = { 0x226c, 2 },
2588*4882a593Smuzhiyun [ADM1_PBUS_RESET] = { 0x226c, 1 },
2589*4882a593Smuzhiyun [ADM1_RESET] = { 0x226c },
2590*4882a593Smuzhiyun [IMEM0_RESET] = { 0x2280, 7 },
2591*4882a593Smuzhiyun [SFAB_LPASS_Q6_RESET] = { 0x23a0, 7 },
2592*4882a593Smuzhiyun [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
2593*4882a593Smuzhiyun [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
2594*4882a593Smuzhiyun [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
2595*4882a593Smuzhiyun [DFAB_CORE_RESET] = { 0x24ac, 7 },
2596*4882a593Smuzhiyun [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
2597*4882a593Smuzhiyun [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
2598*4882a593Smuzhiyun [DFAB_SWAY0_RESET] = { 0x2540, 7 },
2599*4882a593Smuzhiyun [DFAB_SWAY1_RESET] = { 0x2544, 7 },
2600*4882a593Smuzhiyun [DFAB_ARB0_RESET] = { 0x2560, 7 },
2601*4882a593Smuzhiyun [DFAB_ARB1_RESET] = { 0x2564, 7 },
2602*4882a593Smuzhiyun [PPSS_PROC_RESET] = { 0x2594, 1 },
2603*4882a593Smuzhiyun [PPSS_RESET] = { 0x2594 },
2604*4882a593Smuzhiyun [PMEM_RESET] = { 0x25a0, 7 },
2605*4882a593Smuzhiyun [DMA_BAM_RESET] = { 0x25c0, 7 },
2606*4882a593Smuzhiyun [SIC_RESET] = { 0x25e0, 7 },
2607*4882a593Smuzhiyun [SPS_TIC_RESET] = { 0x2600, 7 },
2608*4882a593Smuzhiyun [CFBP0_RESET] = { 0x2650, 7 },
2609*4882a593Smuzhiyun [CFBP1_RESET] = { 0x2654, 7 },
2610*4882a593Smuzhiyun [CFBP2_RESET] = { 0x2658, 7 },
2611*4882a593Smuzhiyun [EBI2_RESET] = { 0x2664, 7 },
2612*4882a593Smuzhiyun [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
2613*4882a593Smuzhiyun [CFPB_MASTER_RESET] = { 0x26a0, 7 },
2614*4882a593Smuzhiyun [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
2615*4882a593Smuzhiyun [CFPB_SPLITTER_RESET] = { 0x26e0, 7 },
2616*4882a593Smuzhiyun [TSIF_RESET] = { 0x2700, 7 },
2617*4882a593Smuzhiyun [CE1_RESET] = { 0x2720, 7 },
2618*4882a593Smuzhiyun [CE2_RESET] = { 0x2740, 7 },
2619*4882a593Smuzhiyun [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
2620*4882a593Smuzhiyun [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
2621*4882a593Smuzhiyun [RPM_PROC_RESET] = { 0x27c0, 7 },
2622*4882a593Smuzhiyun [RPM_BUS_RESET] = { 0x27c4, 7 },
2623*4882a593Smuzhiyun [RPM_MSG_RAM_RESET] = { 0x27e0, 7 },
2624*4882a593Smuzhiyun [PMIC_ARB0_RESET] = { 0x2800, 7 },
2625*4882a593Smuzhiyun [PMIC_ARB1_RESET] = { 0x2804, 7 },
2626*4882a593Smuzhiyun [PMIC_SSBI2_RESET] = { 0x280c, 12 },
2627*4882a593Smuzhiyun [SDC1_RESET] = { 0x2830 },
2628*4882a593Smuzhiyun [SDC2_RESET] = { 0x2850 },
2629*4882a593Smuzhiyun [SDC3_RESET] = { 0x2870 },
2630*4882a593Smuzhiyun [SDC4_RESET] = { 0x2890 },
2631*4882a593Smuzhiyun [SDC5_RESET] = { 0x28b0 },
2632*4882a593Smuzhiyun [USB_HS1_RESET] = { 0x2910 },
2633*4882a593Smuzhiyun [USB_HS2_XCVR_RESET] = { 0x2934, 1 },
2634*4882a593Smuzhiyun [USB_HS2_RESET] = { 0x2934 },
2635*4882a593Smuzhiyun [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
2636*4882a593Smuzhiyun [USB_FS1_RESET] = { 0x2974 },
2637*4882a593Smuzhiyun [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
2638*4882a593Smuzhiyun [USB_FS2_RESET] = { 0x2994 },
2639*4882a593Smuzhiyun [GSBI1_RESET] = { 0x29dc },
2640*4882a593Smuzhiyun [GSBI2_RESET] = { 0x29fc },
2641*4882a593Smuzhiyun [GSBI3_RESET] = { 0x2a1c },
2642*4882a593Smuzhiyun [GSBI4_RESET] = { 0x2a3c },
2643*4882a593Smuzhiyun [GSBI5_RESET] = { 0x2a5c },
2644*4882a593Smuzhiyun [GSBI6_RESET] = { 0x2a7c },
2645*4882a593Smuzhiyun [GSBI7_RESET] = { 0x2a9c },
2646*4882a593Smuzhiyun [GSBI8_RESET] = { 0x2abc },
2647*4882a593Smuzhiyun [GSBI9_RESET] = { 0x2adc },
2648*4882a593Smuzhiyun [GSBI10_RESET] = { 0x2afc },
2649*4882a593Smuzhiyun [GSBI11_RESET] = { 0x2b1c },
2650*4882a593Smuzhiyun [GSBI12_RESET] = { 0x2b3c },
2651*4882a593Smuzhiyun [SPDM_RESET] = { 0x2b6c },
2652*4882a593Smuzhiyun [SEC_CTRL_RESET] = { 0x2b80, 7 },
2653*4882a593Smuzhiyun [TLMM_H_RESET] = { 0x2ba0, 7 },
2654*4882a593Smuzhiyun [TLMM_RESET] = { 0x2ba4, 7 },
2655*4882a593Smuzhiyun [MARRM_PWRON_RESET] = { 0x2bd4, 1 },
2656*4882a593Smuzhiyun [MARM_RESET] = { 0x2bd4 },
2657*4882a593Smuzhiyun [MAHB1_RESET] = { 0x2be4, 7 },
2658*4882a593Smuzhiyun [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
2659*4882a593Smuzhiyun [MAHB2_RESET] = { 0x2c20, 7 },
2660*4882a593Smuzhiyun [MODEM_SW_AHB_RESET] = { 0x2c48, 1 },
2661*4882a593Smuzhiyun [MODEM_RESET] = { 0x2c48 },
2662*4882a593Smuzhiyun [SFAB_MSS_MDM1_RESET] = { 0x2c4c, 1 },
2663*4882a593Smuzhiyun [SFAB_MSS_MDM0_RESET] = { 0x2c4c },
2664*4882a593Smuzhiyun [MSS_SLP_RESET] = { 0x2c60, 7 },
2665*4882a593Smuzhiyun [MSS_MARM_SAW_RESET] = { 0x2c68, 1 },
2666*4882a593Smuzhiyun [MSS_WDOG_RESET] = { 0x2c68 },
2667*4882a593Smuzhiyun [TSSC_RESET] = { 0x2ca0, 7 },
2668*4882a593Smuzhiyun [PDM_RESET] = { 0x2cc0, 12 },
2669*4882a593Smuzhiyun [SCSS_CORE0_RESET] = { 0x2d60, 1 },
2670*4882a593Smuzhiyun [SCSS_CORE0_POR_RESET] = { 0x2d60 },
2671*4882a593Smuzhiyun [SCSS_CORE1_RESET] = { 0x2d80, 1 },
2672*4882a593Smuzhiyun [SCSS_CORE1_POR_RESET] = { 0x2d80 },
2673*4882a593Smuzhiyun [MPM_RESET] = { 0x2da4, 1 },
2674*4882a593Smuzhiyun [EBI1_1X_DIV_RESET] = { 0x2dec, 9 },
2675*4882a593Smuzhiyun [EBI1_RESET] = { 0x2dec, 7 },
2676*4882a593Smuzhiyun [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
2677*4882a593Smuzhiyun [USB_PHY0_RESET] = { 0x2e20 },
2678*4882a593Smuzhiyun [USB_PHY1_RESET] = { 0x2e40 },
2679*4882a593Smuzhiyun [PRNG_RESET] = { 0x2e80, 12 },
2680*4882a593Smuzhiyun };
2681*4882a593Smuzhiyun
2682*4882a593Smuzhiyun static const struct regmap_config gcc_msm8660_regmap_config = {
2683*4882a593Smuzhiyun .reg_bits = 32,
2684*4882a593Smuzhiyun .reg_stride = 4,
2685*4882a593Smuzhiyun .val_bits = 32,
2686*4882a593Smuzhiyun .max_register = 0x363c,
2687*4882a593Smuzhiyun .fast_io = true,
2688*4882a593Smuzhiyun };
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_msm8660_desc = {
2691*4882a593Smuzhiyun .config = &gcc_msm8660_regmap_config,
2692*4882a593Smuzhiyun .clks = gcc_msm8660_clks,
2693*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(gcc_msm8660_clks),
2694*4882a593Smuzhiyun .resets = gcc_msm8660_resets,
2695*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(gcc_msm8660_resets),
2696*4882a593Smuzhiyun };
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun static const struct of_device_id gcc_msm8660_match_table[] = {
2699*4882a593Smuzhiyun { .compatible = "qcom,gcc-msm8660" },
2700*4882a593Smuzhiyun { }
2701*4882a593Smuzhiyun };
2702*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_msm8660_match_table);
2703*4882a593Smuzhiyun
gcc_msm8660_probe(struct platform_device * pdev)2704*4882a593Smuzhiyun static int gcc_msm8660_probe(struct platform_device *pdev)
2705*4882a593Smuzhiyun {
2706*4882a593Smuzhiyun int ret;
2707*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2708*4882a593Smuzhiyun
2709*4882a593Smuzhiyun ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000);
2710*4882a593Smuzhiyun if (ret)
2711*4882a593Smuzhiyun return ret;
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000);
2714*4882a593Smuzhiyun if (ret)
2715*4882a593Smuzhiyun return ret;
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun return qcom_cc_probe(pdev, &gcc_msm8660_desc);
2718*4882a593Smuzhiyun }
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun static struct platform_driver gcc_msm8660_driver = {
2721*4882a593Smuzhiyun .probe = gcc_msm8660_probe,
2722*4882a593Smuzhiyun .driver = {
2723*4882a593Smuzhiyun .name = "gcc-msm8660",
2724*4882a593Smuzhiyun .of_match_table = gcc_msm8660_match_table,
2725*4882a593Smuzhiyun },
2726*4882a593Smuzhiyun };
2727*4882a593Smuzhiyun
gcc_msm8660_init(void)2728*4882a593Smuzhiyun static int __init gcc_msm8660_init(void)
2729*4882a593Smuzhiyun {
2730*4882a593Smuzhiyun return platform_driver_register(&gcc_msm8660_driver);
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun core_initcall(gcc_msm8660_init);
2733*4882a593Smuzhiyun
gcc_msm8660_exit(void)2734*4882a593Smuzhiyun static void __exit gcc_msm8660_exit(void)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun platform_driver_unregister(&gcc_msm8660_driver);
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun module_exit(gcc_msm8660_exit);
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun MODULE_DESCRIPTION("GCC MSM 8660 Driver");
2741*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2742*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-msm8660");
2743