1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) BayLibre, SAS.
5*4882a593Smuzhiyun * Author : Neil Armstrong <narmstrong@baylibre.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/clk-provider.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/reset-controller.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-mdm9615.h>
20*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-mdm9615.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "common.h"
23*4882a593Smuzhiyun #include "clk-regmap.h"
24*4882a593Smuzhiyun #include "clk-pll.h"
25*4882a593Smuzhiyun #include "clk-rcg.h"
26*4882a593Smuzhiyun #include "clk-branch.h"
27*4882a593Smuzhiyun #include "reset.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static struct clk_fixed_factor cxo = {
30*4882a593Smuzhiyun .mult = 1,
31*4882a593Smuzhiyun .div = 1,
32*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
33*4882a593Smuzhiyun .name = "cxo",
34*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo_board" },
35*4882a593Smuzhiyun .num_parents = 1,
36*4882a593Smuzhiyun .ops = &clk_fixed_factor_ops,
37*4882a593Smuzhiyun },
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static struct clk_pll pll0 = {
41*4882a593Smuzhiyun .l_reg = 0x30c4,
42*4882a593Smuzhiyun .m_reg = 0x30c8,
43*4882a593Smuzhiyun .n_reg = 0x30cc,
44*4882a593Smuzhiyun .config_reg = 0x30d4,
45*4882a593Smuzhiyun .mode_reg = 0x30c0,
46*4882a593Smuzhiyun .status_reg = 0x30d8,
47*4882a593Smuzhiyun .status_bit = 16,
48*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
49*4882a593Smuzhiyun .name = "pll0",
50*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
51*4882a593Smuzhiyun .num_parents = 1,
52*4882a593Smuzhiyun .ops = &clk_pll_ops,
53*4882a593Smuzhiyun },
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct clk_regmap pll0_vote = {
57*4882a593Smuzhiyun .enable_reg = 0x34c0,
58*4882a593Smuzhiyun .enable_mask = BIT(0),
59*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
60*4882a593Smuzhiyun .name = "pll0_vote",
61*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll8" },
62*4882a593Smuzhiyun .num_parents = 1,
63*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
64*4882a593Smuzhiyun },
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static struct clk_regmap pll4_vote = {
68*4882a593Smuzhiyun .enable_reg = 0x34c0,
69*4882a593Smuzhiyun .enable_mask = BIT(4),
70*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
71*4882a593Smuzhiyun .name = "pll4_vote",
72*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll4" },
73*4882a593Smuzhiyun .num_parents = 1,
74*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static struct clk_pll pll8 = {
79*4882a593Smuzhiyun .l_reg = 0x3144,
80*4882a593Smuzhiyun .m_reg = 0x3148,
81*4882a593Smuzhiyun .n_reg = 0x314c,
82*4882a593Smuzhiyun .config_reg = 0x3154,
83*4882a593Smuzhiyun .mode_reg = 0x3140,
84*4882a593Smuzhiyun .status_reg = 0x3158,
85*4882a593Smuzhiyun .status_bit = 16,
86*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
87*4882a593Smuzhiyun .name = "pll8",
88*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
89*4882a593Smuzhiyun .num_parents = 1,
90*4882a593Smuzhiyun .ops = &clk_pll_ops,
91*4882a593Smuzhiyun },
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static struct clk_regmap pll8_vote = {
95*4882a593Smuzhiyun .enable_reg = 0x34c0,
96*4882a593Smuzhiyun .enable_mask = BIT(8),
97*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
98*4882a593Smuzhiyun .name = "pll8_vote",
99*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll8" },
100*4882a593Smuzhiyun .num_parents = 1,
101*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static struct clk_pll pll14 = {
106*4882a593Smuzhiyun .l_reg = 0x31c4,
107*4882a593Smuzhiyun .m_reg = 0x31c8,
108*4882a593Smuzhiyun .n_reg = 0x31cc,
109*4882a593Smuzhiyun .config_reg = 0x31d4,
110*4882a593Smuzhiyun .mode_reg = 0x31c0,
111*4882a593Smuzhiyun .status_reg = 0x31d8,
112*4882a593Smuzhiyun .status_bit = 16,
113*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
114*4882a593Smuzhiyun .name = "pll14",
115*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
116*4882a593Smuzhiyun .num_parents = 1,
117*4882a593Smuzhiyun .ops = &clk_pll_ops,
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static struct clk_regmap pll14_vote = {
122*4882a593Smuzhiyun .enable_reg = 0x34c0,
123*4882a593Smuzhiyun .enable_mask = BIT(11),
124*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
125*4882a593Smuzhiyun .name = "pll14_vote",
126*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll14" },
127*4882a593Smuzhiyun .num_parents = 1,
128*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
129*4882a593Smuzhiyun },
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun enum {
133*4882a593Smuzhiyun P_CXO,
134*4882a593Smuzhiyun P_PLL8,
135*4882a593Smuzhiyun P_PLL14,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static const struct parent_map gcc_cxo_pll8_map[] = {
139*4882a593Smuzhiyun { P_CXO, 0 },
140*4882a593Smuzhiyun { P_PLL8, 3 }
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const char * const gcc_cxo_pll8[] = {
144*4882a593Smuzhiyun "cxo",
145*4882a593Smuzhiyun "pll8_vote",
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const struct parent_map gcc_cxo_pll14_map[] = {
149*4882a593Smuzhiyun { P_CXO, 0 },
150*4882a593Smuzhiyun { P_PLL14, 4 }
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const char * const gcc_cxo_pll14[] = {
154*4882a593Smuzhiyun "cxo",
155*4882a593Smuzhiyun "pll14_vote",
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct parent_map gcc_cxo_map[] = {
159*4882a593Smuzhiyun { P_CXO, 0 },
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static const char * const gcc_cxo[] = {
163*4882a593Smuzhiyun "cxo",
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gsbi_uart[] = {
167*4882a593Smuzhiyun { 1843200, P_PLL8, 2, 6, 625 },
168*4882a593Smuzhiyun { 3686400, P_PLL8, 2, 12, 625 },
169*4882a593Smuzhiyun { 7372800, P_PLL8, 2, 24, 625 },
170*4882a593Smuzhiyun { 14745600, P_PLL8, 2, 48, 625 },
171*4882a593Smuzhiyun { 16000000, P_PLL8, 4, 1, 6 },
172*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
173*4882a593Smuzhiyun { 32000000, P_PLL8, 4, 1, 3 },
174*4882a593Smuzhiyun { 40000000, P_PLL8, 1, 5, 48 },
175*4882a593Smuzhiyun { 46400000, P_PLL8, 1, 29, 240 },
176*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
177*4882a593Smuzhiyun { 51200000, P_PLL8, 1, 2, 15 },
178*4882a593Smuzhiyun { 56000000, P_PLL8, 1, 7, 48 },
179*4882a593Smuzhiyun { 58982400, P_PLL8, 1, 96, 625 },
180*4882a593Smuzhiyun { 64000000, P_PLL8, 2, 1, 3 },
181*4882a593Smuzhiyun { }
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct clk_rcg gsbi1_uart_src = {
185*4882a593Smuzhiyun .ns_reg = 0x29d4,
186*4882a593Smuzhiyun .md_reg = 0x29d0,
187*4882a593Smuzhiyun .mn = {
188*4882a593Smuzhiyun .mnctr_en_bit = 8,
189*4882a593Smuzhiyun .mnctr_reset_bit = 7,
190*4882a593Smuzhiyun .mnctr_mode_shift = 5,
191*4882a593Smuzhiyun .n_val_shift = 16,
192*4882a593Smuzhiyun .m_val_shift = 16,
193*4882a593Smuzhiyun .width = 16,
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun .p = {
196*4882a593Smuzhiyun .pre_div_shift = 3,
197*4882a593Smuzhiyun .pre_div_width = 2,
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun .s = {
200*4882a593Smuzhiyun .src_sel_shift = 0,
201*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
202*4882a593Smuzhiyun },
203*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
204*4882a593Smuzhiyun .clkr = {
205*4882a593Smuzhiyun .enable_reg = 0x29d4,
206*4882a593Smuzhiyun .enable_mask = BIT(11),
207*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
208*4882a593Smuzhiyun .name = "gsbi1_uart_src",
209*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
210*4882a593Smuzhiyun .num_parents = 2,
211*4882a593Smuzhiyun .ops = &clk_rcg_ops,
212*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun },
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static struct clk_branch gsbi1_uart_clk = {
218*4882a593Smuzhiyun .halt_reg = 0x2fcc,
219*4882a593Smuzhiyun .halt_bit = 10,
220*4882a593Smuzhiyun .clkr = {
221*4882a593Smuzhiyun .enable_reg = 0x29d4,
222*4882a593Smuzhiyun .enable_mask = BIT(9),
223*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
224*4882a593Smuzhiyun .name = "gsbi1_uart_clk",
225*4882a593Smuzhiyun .parent_names = (const char *[]){
226*4882a593Smuzhiyun "gsbi1_uart_src",
227*4882a593Smuzhiyun },
228*4882a593Smuzhiyun .num_parents = 1,
229*4882a593Smuzhiyun .ops = &clk_branch_ops,
230*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct clk_rcg gsbi2_uart_src = {
236*4882a593Smuzhiyun .ns_reg = 0x29f4,
237*4882a593Smuzhiyun .md_reg = 0x29f0,
238*4882a593Smuzhiyun .mn = {
239*4882a593Smuzhiyun .mnctr_en_bit = 8,
240*4882a593Smuzhiyun .mnctr_reset_bit = 7,
241*4882a593Smuzhiyun .mnctr_mode_shift = 5,
242*4882a593Smuzhiyun .n_val_shift = 16,
243*4882a593Smuzhiyun .m_val_shift = 16,
244*4882a593Smuzhiyun .width = 16,
245*4882a593Smuzhiyun },
246*4882a593Smuzhiyun .p = {
247*4882a593Smuzhiyun .pre_div_shift = 3,
248*4882a593Smuzhiyun .pre_div_width = 2,
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun .s = {
251*4882a593Smuzhiyun .src_sel_shift = 0,
252*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
253*4882a593Smuzhiyun },
254*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
255*4882a593Smuzhiyun .clkr = {
256*4882a593Smuzhiyun .enable_reg = 0x29f4,
257*4882a593Smuzhiyun .enable_mask = BIT(11),
258*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
259*4882a593Smuzhiyun .name = "gsbi2_uart_src",
260*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
261*4882a593Smuzhiyun .num_parents = 2,
262*4882a593Smuzhiyun .ops = &clk_rcg_ops,
263*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun },
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct clk_branch gsbi2_uart_clk = {
269*4882a593Smuzhiyun .halt_reg = 0x2fcc,
270*4882a593Smuzhiyun .halt_bit = 6,
271*4882a593Smuzhiyun .clkr = {
272*4882a593Smuzhiyun .enable_reg = 0x29f4,
273*4882a593Smuzhiyun .enable_mask = BIT(9),
274*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
275*4882a593Smuzhiyun .name = "gsbi2_uart_clk",
276*4882a593Smuzhiyun .parent_names = (const char *[]){
277*4882a593Smuzhiyun "gsbi2_uart_src",
278*4882a593Smuzhiyun },
279*4882a593Smuzhiyun .num_parents = 1,
280*4882a593Smuzhiyun .ops = &clk_branch_ops,
281*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static struct clk_rcg gsbi3_uart_src = {
287*4882a593Smuzhiyun .ns_reg = 0x2a14,
288*4882a593Smuzhiyun .md_reg = 0x2a10,
289*4882a593Smuzhiyun .mn = {
290*4882a593Smuzhiyun .mnctr_en_bit = 8,
291*4882a593Smuzhiyun .mnctr_reset_bit = 7,
292*4882a593Smuzhiyun .mnctr_mode_shift = 5,
293*4882a593Smuzhiyun .n_val_shift = 16,
294*4882a593Smuzhiyun .m_val_shift = 16,
295*4882a593Smuzhiyun .width = 16,
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun .p = {
298*4882a593Smuzhiyun .pre_div_shift = 3,
299*4882a593Smuzhiyun .pre_div_width = 2,
300*4882a593Smuzhiyun },
301*4882a593Smuzhiyun .s = {
302*4882a593Smuzhiyun .src_sel_shift = 0,
303*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
304*4882a593Smuzhiyun },
305*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
306*4882a593Smuzhiyun .clkr = {
307*4882a593Smuzhiyun .enable_reg = 0x2a14,
308*4882a593Smuzhiyun .enable_mask = BIT(11),
309*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
310*4882a593Smuzhiyun .name = "gsbi3_uart_src",
311*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
312*4882a593Smuzhiyun .num_parents = 2,
313*4882a593Smuzhiyun .ops = &clk_rcg_ops,
314*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
315*4882a593Smuzhiyun },
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static struct clk_branch gsbi3_uart_clk = {
320*4882a593Smuzhiyun .halt_reg = 0x2fcc,
321*4882a593Smuzhiyun .halt_bit = 2,
322*4882a593Smuzhiyun .clkr = {
323*4882a593Smuzhiyun .enable_reg = 0x2a14,
324*4882a593Smuzhiyun .enable_mask = BIT(9),
325*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
326*4882a593Smuzhiyun .name = "gsbi3_uart_clk",
327*4882a593Smuzhiyun .parent_names = (const char *[]){
328*4882a593Smuzhiyun "gsbi3_uart_src",
329*4882a593Smuzhiyun },
330*4882a593Smuzhiyun .num_parents = 1,
331*4882a593Smuzhiyun .ops = &clk_branch_ops,
332*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
333*4882a593Smuzhiyun },
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static struct clk_rcg gsbi4_uart_src = {
338*4882a593Smuzhiyun .ns_reg = 0x2a34,
339*4882a593Smuzhiyun .md_reg = 0x2a30,
340*4882a593Smuzhiyun .mn = {
341*4882a593Smuzhiyun .mnctr_en_bit = 8,
342*4882a593Smuzhiyun .mnctr_reset_bit = 7,
343*4882a593Smuzhiyun .mnctr_mode_shift = 5,
344*4882a593Smuzhiyun .n_val_shift = 16,
345*4882a593Smuzhiyun .m_val_shift = 16,
346*4882a593Smuzhiyun .width = 16,
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun .p = {
349*4882a593Smuzhiyun .pre_div_shift = 3,
350*4882a593Smuzhiyun .pre_div_width = 2,
351*4882a593Smuzhiyun },
352*4882a593Smuzhiyun .s = {
353*4882a593Smuzhiyun .src_sel_shift = 0,
354*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
355*4882a593Smuzhiyun },
356*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
357*4882a593Smuzhiyun .clkr = {
358*4882a593Smuzhiyun .enable_reg = 0x2a34,
359*4882a593Smuzhiyun .enable_mask = BIT(11),
360*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
361*4882a593Smuzhiyun .name = "gsbi4_uart_src",
362*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
363*4882a593Smuzhiyun .num_parents = 2,
364*4882a593Smuzhiyun .ops = &clk_rcg_ops,
365*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
366*4882a593Smuzhiyun },
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct clk_branch gsbi4_uart_clk = {
371*4882a593Smuzhiyun .halt_reg = 0x2fd0,
372*4882a593Smuzhiyun .halt_bit = 26,
373*4882a593Smuzhiyun .clkr = {
374*4882a593Smuzhiyun .enable_reg = 0x2a34,
375*4882a593Smuzhiyun .enable_mask = BIT(9),
376*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
377*4882a593Smuzhiyun .name = "gsbi4_uart_clk",
378*4882a593Smuzhiyun .parent_names = (const char *[]){
379*4882a593Smuzhiyun "gsbi4_uart_src",
380*4882a593Smuzhiyun },
381*4882a593Smuzhiyun .num_parents = 1,
382*4882a593Smuzhiyun .ops = &clk_branch_ops,
383*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
384*4882a593Smuzhiyun },
385*4882a593Smuzhiyun },
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static struct clk_rcg gsbi5_uart_src = {
389*4882a593Smuzhiyun .ns_reg = 0x2a54,
390*4882a593Smuzhiyun .md_reg = 0x2a50,
391*4882a593Smuzhiyun .mn = {
392*4882a593Smuzhiyun .mnctr_en_bit = 8,
393*4882a593Smuzhiyun .mnctr_reset_bit = 7,
394*4882a593Smuzhiyun .mnctr_mode_shift = 5,
395*4882a593Smuzhiyun .n_val_shift = 16,
396*4882a593Smuzhiyun .m_val_shift = 16,
397*4882a593Smuzhiyun .width = 16,
398*4882a593Smuzhiyun },
399*4882a593Smuzhiyun .p = {
400*4882a593Smuzhiyun .pre_div_shift = 3,
401*4882a593Smuzhiyun .pre_div_width = 2,
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun .s = {
404*4882a593Smuzhiyun .src_sel_shift = 0,
405*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
408*4882a593Smuzhiyun .clkr = {
409*4882a593Smuzhiyun .enable_reg = 0x2a54,
410*4882a593Smuzhiyun .enable_mask = BIT(11),
411*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
412*4882a593Smuzhiyun .name = "gsbi5_uart_src",
413*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
414*4882a593Smuzhiyun .num_parents = 2,
415*4882a593Smuzhiyun .ops = &clk_rcg_ops,
416*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
417*4882a593Smuzhiyun },
418*4882a593Smuzhiyun },
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static struct clk_branch gsbi5_uart_clk = {
422*4882a593Smuzhiyun .halt_reg = 0x2fd0,
423*4882a593Smuzhiyun .halt_bit = 22,
424*4882a593Smuzhiyun .clkr = {
425*4882a593Smuzhiyun .enable_reg = 0x2a54,
426*4882a593Smuzhiyun .enable_mask = BIT(9),
427*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
428*4882a593Smuzhiyun .name = "gsbi5_uart_clk",
429*4882a593Smuzhiyun .parent_names = (const char *[]){
430*4882a593Smuzhiyun "gsbi5_uart_src",
431*4882a593Smuzhiyun },
432*4882a593Smuzhiyun .num_parents = 1,
433*4882a593Smuzhiyun .ops = &clk_branch_ops,
434*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
435*4882a593Smuzhiyun },
436*4882a593Smuzhiyun },
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gsbi_qup[] = {
440*4882a593Smuzhiyun { 960000, P_CXO, 4, 1, 5 },
441*4882a593Smuzhiyun { 4800000, P_CXO, 4, 0, 1 },
442*4882a593Smuzhiyun { 9600000, P_CXO, 2, 0, 1 },
443*4882a593Smuzhiyun { 15060000, P_PLL8, 1, 2, 51 },
444*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
445*4882a593Smuzhiyun { 25600000, P_PLL8, 1, 1, 15 },
446*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
447*4882a593Smuzhiyun { 51200000, P_PLL8, 1, 2, 15 },
448*4882a593Smuzhiyun { }
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static struct clk_rcg gsbi1_qup_src = {
452*4882a593Smuzhiyun .ns_reg = 0x29cc,
453*4882a593Smuzhiyun .md_reg = 0x29c8,
454*4882a593Smuzhiyun .mn = {
455*4882a593Smuzhiyun .mnctr_en_bit = 8,
456*4882a593Smuzhiyun .mnctr_reset_bit = 7,
457*4882a593Smuzhiyun .mnctr_mode_shift = 5,
458*4882a593Smuzhiyun .n_val_shift = 16,
459*4882a593Smuzhiyun .m_val_shift = 16,
460*4882a593Smuzhiyun .width = 8,
461*4882a593Smuzhiyun },
462*4882a593Smuzhiyun .p = {
463*4882a593Smuzhiyun .pre_div_shift = 3,
464*4882a593Smuzhiyun .pre_div_width = 2,
465*4882a593Smuzhiyun },
466*4882a593Smuzhiyun .s = {
467*4882a593Smuzhiyun .src_sel_shift = 0,
468*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
469*4882a593Smuzhiyun },
470*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
471*4882a593Smuzhiyun .clkr = {
472*4882a593Smuzhiyun .enable_reg = 0x29cc,
473*4882a593Smuzhiyun .enable_mask = BIT(11),
474*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
475*4882a593Smuzhiyun .name = "gsbi1_qup_src",
476*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
477*4882a593Smuzhiyun .num_parents = 2,
478*4882a593Smuzhiyun .ops = &clk_rcg_ops,
479*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
480*4882a593Smuzhiyun },
481*4882a593Smuzhiyun },
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static struct clk_branch gsbi1_qup_clk = {
485*4882a593Smuzhiyun .halt_reg = 0x2fcc,
486*4882a593Smuzhiyun .halt_bit = 9,
487*4882a593Smuzhiyun .clkr = {
488*4882a593Smuzhiyun .enable_reg = 0x29cc,
489*4882a593Smuzhiyun .enable_mask = BIT(9),
490*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
491*4882a593Smuzhiyun .name = "gsbi1_qup_clk",
492*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi1_qup_src" },
493*4882a593Smuzhiyun .num_parents = 1,
494*4882a593Smuzhiyun .ops = &clk_branch_ops,
495*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
496*4882a593Smuzhiyun },
497*4882a593Smuzhiyun },
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static struct clk_rcg gsbi2_qup_src = {
501*4882a593Smuzhiyun .ns_reg = 0x29ec,
502*4882a593Smuzhiyun .md_reg = 0x29e8,
503*4882a593Smuzhiyun .mn = {
504*4882a593Smuzhiyun .mnctr_en_bit = 8,
505*4882a593Smuzhiyun .mnctr_reset_bit = 7,
506*4882a593Smuzhiyun .mnctr_mode_shift = 5,
507*4882a593Smuzhiyun .n_val_shift = 16,
508*4882a593Smuzhiyun .m_val_shift = 16,
509*4882a593Smuzhiyun .width = 8,
510*4882a593Smuzhiyun },
511*4882a593Smuzhiyun .p = {
512*4882a593Smuzhiyun .pre_div_shift = 3,
513*4882a593Smuzhiyun .pre_div_width = 2,
514*4882a593Smuzhiyun },
515*4882a593Smuzhiyun .s = {
516*4882a593Smuzhiyun .src_sel_shift = 0,
517*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
518*4882a593Smuzhiyun },
519*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
520*4882a593Smuzhiyun .clkr = {
521*4882a593Smuzhiyun .enable_reg = 0x29ec,
522*4882a593Smuzhiyun .enable_mask = BIT(11),
523*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
524*4882a593Smuzhiyun .name = "gsbi2_qup_src",
525*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
526*4882a593Smuzhiyun .num_parents = 2,
527*4882a593Smuzhiyun .ops = &clk_rcg_ops,
528*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
529*4882a593Smuzhiyun },
530*4882a593Smuzhiyun },
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static struct clk_branch gsbi2_qup_clk = {
534*4882a593Smuzhiyun .halt_reg = 0x2fcc,
535*4882a593Smuzhiyun .halt_bit = 4,
536*4882a593Smuzhiyun .clkr = {
537*4882a593Smuzhiyun .enable_reg = 0x29ec,
538*4882a593Smuzhiyun .enable_mask = BIT(9),
539*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
540*4882a593Smuzhiyun .name = "gsbi2_qup_clk",
541*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi2_qup_src" },
542*4882a593Smuzhiyun .num_parents = 1,
543*4882a593Smuzhiyun .ops = &clk_branch_ops,
544*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
545*4882a593Smuzhiyun },
546*4882a593Smuzhiyun },
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun static struct clk_rcg gsbi3_qup_src = {
550*4882a593Smuzhiyun .ns_reg = 0x2a0c,
551*4882a593Smuzhiyun .md_reg = 0x2a08,
552*4882a593Smuzhiyun .mn = {
553*4882a593Smuzhiyun .mnctr_en_bit = 8,
554*4882a593Smuzhiyun .mnctr_reset_bit = 7,
555*4882a593Smuzhiyun .mnctr_mode_shift = 5,
556*4882a593Smuzhiyun .n_val_shift = 16,
557*4882a593Smuzhiyun .m_val_shift = 16,
558*4882a593Smuzhiyun .width = 8,
559*4882a593Smuzhiyun },
560*4882a593Smuzhiyun .p = {
561*4882a593Smuzhiyun .pre_div_shift = 3,
562*4882a593Smuzhiyun .pre_div_width = 2,
563*4882a593Smuzhiyun },
564*4882a593Smuzhiyun .s = {
565*4882a593Smuzhiyun .src_sel_shift = 0,
566*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
567*4882a593Smuzhiyun },
568*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
569*4882a593Smuzhiyun .clkr = {
570*4882a593Smuzhiyun .enable_reg = 0x2a0c,
571*4882a593Smuzhiyun .enable_mask = BIT(11),
572*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
573*4882a593Smuzhiyun .name = "gsbi3_qup_src",
574*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
575*4882a593Smuzhiyun .num_parents = 2,
576*4882a593Smuzhiyun .ops = &clk_rcg_ops,
577*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
578*4882a593Smuzhiyun },
579*4882a593Smuzhiyun },
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun static struct clk_branch gsbi3_qup_clk = {
583*4882a593Smuzhiyun .halt_reg = 0x2fcc,
584*4882a593Smuzhiyun .halt_bit = 0,
585*4882a593Smuzhiyun .clkr = {
586*4882a593Smuzhiyun .enable_reg = 0x2a0c,
587*4882a593Smuzhiyun .enable_mask = BIT(9),
588*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
589*4882a593Smuzhiyun .name = "gsbi3_qup_clk",
590*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi3_qup_src" },
591*4882a593Smuzhiyun .num_parents = 1,
592*4882a593Smuzhiyun .ops = &clk_branch_ops,
593*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
594*4882a593Smuzhiyun },
595*4882a593Smuzhiyun },
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static struct clk_rcg gsbi4_qup_src = {
599*4882a593Smuzhiyun .ns_reg = 0x2a2c,
600*4882a593Smuzhiyun .md_reg = 0x2a28,
601*4882a593Smuzhiyun .mn = {
602*4882a593Smuzhiyun .mnctr_en_bit = 8,
603*4882a593Smuzhiyun .mnctr_reset_bit = 7,
604*4882a593Smuzhiyun .mnctr_mode_shift = 5,
605*4882a593Smuzhiyun .n_val_shift = 16,
606*4882a593Smuzhiyun .m_val_shift = 16,
607*4882a593Smuzhiyun .width = 8,
608*4882a593Smuzhiyun },
609*4882a593Smuzhiyun .p = {
610*4882a593Smuzhiyun .pre_div_shift = 3,
611*4882a593Smuzhiyun .pre_div_width = 2,
612*4882a593Smuzhiyun },
613*4882a593Smuzhiyun .s = {
614*4882a593Smuzhiyun .src_sel_shift = 0,
615*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
616*4882a593Smuzhiyun },
617*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
618*4882a593Smuzhiyun .clkr = {
619*4882a593Smuzhiyun .enable_reg = 0x2a2c,
620*4882a593Smuzhiyun .enable_mask = BIT(11),
621*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
622*4882a593Smuzhiyun .name = "gsbi4_qup_src",
623*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
624*4882a593Smuzhiyun .num_parents = 2,
625*4882a593Smuzhiyun .ops = &clk_rcg_ops,
626*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
627*4882a593Smuzhiyun },
628*4882a593Smuzhiyun },
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static struct clk_branch gsbi4_qup_clk = {
632*4882a593Smuzhiyun .halt_reg = 0x2fd0,
633*4882a593Smuzhiyun .halt_bit = 24,
634*4882a593Smuzhiyun .clkr = {
635*4882a593Smuzhiyun .enable_reg = 0x2a2c,
636*4882a593Smuzhiyun .enable_mask = BIT(9),
637*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
638*4882a593Smuzhiyun .name = "gsbi4_qup_clk",
639*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi4_qup_src" },
640*4882a593Smuzhiyun .num_parents = 1,
641*4882a593Smuzhiyun .ops = &clk_branch_ops,
642*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
643*4882a593Smuzhiyun },
644*4882a593Smuzhiyun },
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static struct clk_rcg gsbi5_qup_src = {
648*4882a593Smuzhiyun .ns_reg = 0x2a4c,
649*4882a593Smuzhiyun .md_reg = 0x2a48,
650*4882a593Smuzhiyun .mn = {
651*4882a593Smuzhiyun .mnctr_en_bit = 8,
652*4882a593Smuzhiyun .mnctr_reset_bit = 7,
653*4882a593Smuzhiyun .mnctr_mode_shift = 5,
654*4882a593Smuzhiyun .n_val_shift = 16,
655*4882a593Smuzhiyun .m_val_shift = 16,
656*4882a593Smuzhiyun .width = 8,
657*4882a593Smuzhiyun },
658*4882a593Smuzhiyun .p = {
659*4882a593Smuzhiyun .pre_div_shift = 3,
660*4882a593Smuzhiyun .pre_div_width = 2,
661*4882a593Smuzhiyun },
662*4882a593Smuzhiyun .s = {
663*4882a593Smuzhiyun .src_sel_shift = 0,
664*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
665*4882a593Smuzhiyun },
666*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
667*4882a593Smuzhiyun .clkr = {
668*4882a593Smuzhiyun .enable_reg = 0x2a4c,
669*4882a593Smuzhiyun .enable_mask = BIT(11),
670*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
671*4882a593Smuzhiyun .name = "gsbi5_qup_src",
672*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
673*4882a593Smuzhiyun .num_parents = 2,
674*4882a593Smuzhiyun .ops = &clk_rcg_ops,
675*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
676*4882a593Smuzhiyun },
677*4882a593Smuzhiyun },
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static struct clk_branch gsbi5_qup_clk = {
681*4882a593Smuzhiyun .halt_reg = 0x2fd0,
682*4882a593Smuzhiyun .halt_bit = 20,
683*4882a593Smuzhiyun .clkr = {
684*4882a593Smuzhiyun .enable_reg = 0x2a4c,
685*4882a593Smuzhiyun .enable_mask = BIT(9),
686*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
687*4882a593Smuzhiyun .name = "gsbi5_qup_clk",
688*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi5_qup_src" },
689*4882a593Smuzhiyun .num_parents = 1,
690*4882a593Smuzhiyun .ops = &clk_branch_ops,
691*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
692*4882a593Smuzhiyun },
693*4882a593Smuzhiyun },
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_gp[] = {
697*4882a593Smuzhiyun { 9600000, P_CXO, 2, 0, 0 },
698*4882a593Smuzhiyun { 19200000, P_CXO, 1, 0, 0 },
699*4882a593Smuzhiyun { }
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static struct clk_rcg gp0_src = {
703*4882a593Smuzhiyun .ns_reg = 0x2d24,
704*4882a593Smuzhiyun .md_reg = 0x2d00,
705*4882a593Smuzhiyun .mn = {
706*4882a593Smuzhiyun .mnctr_en_bit = 8,
707*4882a593Smuzhiyun .mnctr_reset_bit = 7,
708*4882a593Smuzhiyun .mnctr_mode_shift = 5,
709*4882a593Smuzhiyun .n_val_shift = 16,
710*4882a593Smuzhiyun .m_val_shift = 16,
711*4882a593Smuzhiyun .width = 8,
712*4882a593Smuzhiyun },
713*4882a593Smuzhiyun .p = {
714*4882a593Smuzhiyun .pre_div_shift = 3,
715*4882a593Smuzhiyun .pre_div_width = 2,
716*4882a593Smuzhiyun },
717*4882a593Smuzhiyun .s = {
718*4882a593Smuzhiyun .src_sel_shift = 0,
719*4882a593Smuzhiyun .parent_map = gcc_cxo_map,
720*4882a593Smuzhiyun },
721*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
722*4882a593Smuzhiyun .clkr = {
723*4882a593Smuzhiyun .enable_reg = 0x2d24,
724*4882a593Smuzhiyun .enable_mask = BIT(11),
725*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
726*4882a593Smuzhiyun .name = "gp0_src",
727*4882a593Smuzhiyun .parent_names = gcc_cxo,
728*4882a593Smuzhiyun .num_parents = 1,
729*4882a593Smuzhiyun .ops = &clk_rcg_ops,
730*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
731*4882a593Smuzhiyun },
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static struct clk_branch gp0_clk = {
736*4882a593Smuzhiyun .halt_reg = 0x2fd8,
737*4882a593Smuzhiyun .halt_bit = 7,
738*4882a593Smuzhiyun .clkr = {
739*4882a593Smuzhiyun .enable_reg = 0x2d24,
740*4882a593Smuzhiyun .enable_mask = BIT(9),
741*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
742*4882a593Smuzhiyun .name = "gp0_clk",
743*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp0_src" },
744*4882a593Smuzhiyun .num_parents = 1,
745*4882a593Smuzhiyun .ops = &clk_branch_ops,
746*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
747*4882a593Smuzhiyun },
748*4882a593Smuzhiyun },
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun static struct clk_rcg gp1_src = {
752*4882a593Smuzhiyun .ns_reg = 0x2d44,
753*4882a593Smuzhiyun .md_reg = 0x2d40,
754*4882a593Smuzhiyun .mn = {
755*4882a593Smuzhiyun .mnctr_en_bit = 8,
756*4882a593Smuzhiyun .mnctr_reset_bit = 7,
757*4882a593Smuzhiyun .mnctr_mode_shift = 5,
758*4882a593Smuzhiyun .n_val_shift = 16,
759*4882a593Smuzhiyun .m_val_shift = 16,
760*4882a593Smuzhiyun .width = 8,
761*4882a593Smuzhiyun },
762*4882a593Smuzhiyun .p = {
763*4882a593Smuzhiyun .pre_div_shift = 3,
764*4882a593Smuzhiyun .pre_div_width = 2,
765*4882a593Smuzhiyun },
766*4882a593Smuzhiyun .s = {
767*4882a593Smuzhiyun .src_sel_shift = 0,
768*4882a593Smuzhiyun .parent_map = gcc_cxo_map,
769*4882a593Smuzhiyun },
770*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
771*4882a593Smuzhiyun .clkr = {
772*4882a593Smuzhiyun .enable_reg = 0x2d44,
773*4882a593Smuzhiyun .enable_mask = BIT(11),
774*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
775*4882a593Smuzhiyun .name = "gp1_src",
776*4882a593Smuzhiyun .parent_names = gcc_cxo,
777*4882a593Smuzhiyun .num_parents = 1,
778*4882a593Smuzhiyun .ops = &clk_rcg_ops,
779*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
780*4882a593Smuzhiyun },
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static struct clk_branch gp1_clk = {
785*4882a593Smuzhiyun .halt_reg = 0x2fd8,
786*4882a593Smuzhiyun .halt_bit = 6,
787*4882a593Smuzhiyun .clkr = {
788*4882a593Smuzhiyun .enable_reg = 0x2d44,
789*4882a593Smuzhiyun .enable_mask = BIT(9),
790*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
791*4882a593Smuzhiyun .name = "gp1_clk",
792*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp1_src" },
793*4882a593Smuzhiyun .num_parents = 1,
794*4882a593Smuzhiyun .ops = &clk_branch_ops,
795*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
796*4882a593Smuzhiyun },
797*4882a593Smuzhiyun },
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static struct clk_rcg gp2_src = {
801*4882a593Smuzhiyun .ns_reg = 0x2d64,
802*4882a593Smuzhiyun .md_reg = 0x2d60,
803*4882a593Smuzhiyun .mn = {
804*4882a593Smuzhiyun .mnctr_en_bit = 8,
805*4882a593Smuzhiyun .mnctr_reset_bit = 7,
806*4882a593Smuzhiyun .mnctr_mode_shift = 5,
807*4882a593Smuzhiyun .n_val_shift = 16,
808*4882a593Smuzhiyun .m_val_shift = 16,
809*4882a593Smuzhiyun .width = 8,
810*4882a593Smuzhiyun },
811*4882a593Smuzhiyun .p = {
812*4882a593Smuzhiyun .pre_div_shift = 3,
813*4882a593Smuzhiyun .pre_div_width = 2,
814*4882a593Smuzhiyun },
815*4882a593Smuzhiyun .s = {
816*4882a593Smuzhiyun .src_sel_shift = 0,
817*4882a593Smuzhiyun .parent_map = gcc_cxo_map,
818*4882a593Smuzhiyun },
819*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
820*4882a593Smuzhiyun .clkr = {
821*4882a593Smuzhiyun .enable_reg = 0x2d64,
822*4882a593Smuzhiyun .enable_mask = BIT(11),
823*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
824*4882a593Smuzhiyun .name = "gp2_src",
825*4882a593Smuzhiyun .parent_names = gcc_cxo,
826*4882a593Smuzhiyun .num_parents = 1,
827*4882a593Smuzhiyun .ops = &clk_rcg_ops,
828*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
829*4882a593Smuzhiyun },
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static struct clk_branch gp2_clk = {
834*4882a593Smuzhiyun .halt_reg = 0x2fd8,
835*4882a593Smuzhiyun .halt_bit = 5,
836*4882a593Smuzhiyun .clkr = {
837*4882a593Smuzhiyun .enable_reg = 0x2d64,
838*4882a593Smuzhiyun .enable_mask = BIT(9),
839*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
840*4882a593Smuzhiyun .name = "gp2_clk",
841*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp2_src" },
842*4882a593Smuzhiyun .num_parents = 1,
843*4882a593Smuzhiyun .ops = &clk_branch_ops,
844*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
845*4882a593Smuzhiyun },
846*4882a593Smuzhiyun },
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun static struct clk_branch pmem_clk = {
850*4882a593Smuzhiyun .hwcg_reg = 0x25a0,
851*4882a593Smuzhiyun .hwcg_bit = 6,
852*4882a593Smuzhiyun .halt_reg = 0x2fc8,
853*4882a593Smuzhiyun .halt_bit = 20,
854*4882a593Smuzhiyun .clkr = {
855*4882a593Smuzhiyun .enable_reg = 0x25a0,
856*4882a593Smuzhiyun .enable_mask = BIT(4),
857*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
858*4882a593Smuzhiyun .name = "pmem_clk",
859*4882a593Smuzhiyun .ops = &clk_branch_ops,
860*4882a593Smuzhiyun },
861*4882a593Smuzhiyun },
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun static struct clk_rcg prng_src = {
865*4882a593Smuzhiyun .ns_reg = 0x2e80,
866*4882a593Smuzhiyun .p = {
867*4882a593Smuzhiyun .pre_div_shift = 3,
868*4882a593Smuzhiyun .pre_div_width = 4,
869*4882a593Smuzhiyun },
870*4882a593Smuzhiyun .s = {
871*4882a593Smuzhiyun .src_sel_shift = 0,
872*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
873*4882a593Smuzhiyun },
874*4882a593Smuzhiyun .clkr = {
875*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
876*4882a593Smuzhiyun .name = "prng_src",
877*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
878*4882a593Smuzhiyun .num_parents = 2,
879*4882a593Smuzhiyun .ops = &clk_rcg_ops,
880*4882a593Smuzhiyun },
881*4882a593Smuzhiyun },
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun static struct clk_branch prng_clk = {
885*4882a593Smuzhiyun .halt_reg = 0x2fd8,
886*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
887*4882a593Smuzhiyun .halt_bit = 10,
888*4882a593Smuzhiyun .clkr = {
889*4882a593Smuzhiyun .enable_reg = 0x3080,
890*4882a593Smuzhiyun .enable_mask = BIT(10),
891*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
892*4882a593Smuzhiyun .name = "prng_clk",
893*4882a593Smuzhiyun .parent_names = (const char *[]){ "prng_src" },
894*4882a593Smuzhiyun .num_parents = 1,
895*4882a593Smuzhiyun .ops = &clk_branch_ops,
896*4882a593Smuzhiyun },
897*4882a593Smuzhiyun },
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_sdc[] = {
901*4882a593Smuzhiyun { 144000, P_CXO, 1, 1, 133 },
902*4882a593Smuzhiyun { 400000, P_PLL8, 4, 1, 240 },
903*4882a593Smuzhiyun { 16000000, P_PLL8, 4, 1, 6 },
904*4882a593Smuzhiyun { 17070000, P_PLL8, 1, 2, 45 },
905*4882a593Smuzhiyun { 20210000, P_PLL8, 1, 1, 19 },
906*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
907*4882a593Smuzhiyun { 38400000, P_PLL8, 2, 1, 5 },
908*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
909*4882a593Smuzhiyun { 64000000, P_PLL8, 3, 1, 2 },
910*4882a593Smuzhiyun { 76800000, P_PLL8, 1, 1, 5 },
911*4882a593Smuzhiyun { }
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun static struct clk_rcg sdc1_src = {
915*4882a593Smuzhiyun .ns_reg = 0x282c,
916*4882a593Smuzhiyun .md_reg = 0x2828,
917*4882a593Smuzhiyun .mn = {
918*4882a593Smuzhiyun .mnctr_en_bit = 8,
919*4882a593Smuzhiyun .mnctr_reset_bit = 7,
920*4882a593Smuzhiyun .mnctr_mode_shift = 5,
921*4882a593Smuzhiyun .n_val_shift = 16,
922*4882a593Smuzhiyun .m_val_shift = 16,
923*4882a593Smuzhiyun .width = 8,
924*4882a593Smuzhiyun },
925*4882a593Smuzhiyun .p = {
926*4882a593Smuzhiyun .pre_div_shift = 3,
927*4882a593Smuzhiyun .pre_div_width = 2,
928*4882a593Smuzhiyun },
929*4882a593Smuzhiyun .s = {
930*4882a593Smuzhiyun .src_sel_shift = 0,
931*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
932*4882a593Smuzhiyun },
933*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
934*4882a593Smuzhiyun .clkr = {
935*4882a593Smuzhiyun .enable_reg = 0x282c,
936*4882a593Smuzhiyun .enable_mask = BIT(11),
937*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
938*4882a593Smuzhiyun .name = "sdc1_src",
939*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
940*4882a593Smuzhiyun .num_parents = 2,
941*4882a593Smuzhiyun .ops = &clk_rcg_ops,
942*4882a593Smuzhiyun },
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static struct clk_branch sdc1_clk = {
947*4882a593Smuzhiyun .halt_reg = 0x2fc8,
948*4882a593Smuzhiyun .halt_bit = 6,
949*4882a593Smuzhiyun .clkr = {
950*4882a593Smuzhiyun .enable_reg = 0x282c,
951*4882a593Smuzhiyun .enable_mask = BIT(9),
952*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
953*4882a593Smuzhiyun .name = "sdc1_clk",
954*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc1_src" },
955*4882a593Smuzhiyun .num_parents = 1,
956*4882a593Smuzhiyun .ops = &clk_branch_ops,
957*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
958*4882a593Smuzhiyun },
959*4882a593Smuzhiyun },
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun static struct clk_rcg sdc2_src = {
963*4882a593Smuzhiyun .ns_reg = 0x284c,
964*4882a593Smuzhiyun .md_reg = 0x2848,
965*4882a593Smuzhiyun .mn = {
966*4882a593Smuzhiyun .mnctr_en_bit = 8,
967*4882a593Smuzhiyun .mnctr_reset_bit = 7,
968*4882a593Smuzhiyun .mnctr_mode_shift = 5,
969*4882a593Smuzhiyun .n_val_shift = 16,
970*4882a593Smuzhiyun .m_val_shift = 16,
971*4882a593Smuzhiyun .width = 8,
972*4882a593Smuzhiyun },
973*4882a593Smuzhiyun .p = {
974*4882a593Smuzhiyun .pre_div_shift = 3,
975*4882a593Smuzhiyun .pre_div_width = 2,
976*4882a593Smuzhiyun },
977*4882a593Smuzhiyun .s = {
978*4882a593Smuzhiyun .src_sel_shift = 0,
979*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
980*4882a593Smuzhiyun },
981*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
982*4882a593Smuzhiyun .clkr = {
983*4882a593Smuzhiyun .enable_reg = 0x284c,
984*4882a593Smuzhiyun .enable_mask = BIT(11),
985*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
986*4882a593Smuzhiyun .name = "sdc2_src",
987*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
988*4882a593Smuzhiyun .num_parents = 2,
989*4882a593Smuzhiyun .ops = &clk_rcg_ops,
990*4882a593Smuzhiyun },
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static struct clk_branch sdc2_clk = {
995*4882a593Smuzhiyun .halt_reg = 0x2fc8,
996*4882a593Smuzhiyun .halt_bit = 5,
997*4882a593Smuzhiyun .clkr = {
998*4882a593Smuzhiyun .enable_reg = 0x284c,
999*4882a593Smuzhiyun .enable_mask = BIT(9),
1000*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1001*4882a593Smuzhiyun .name = "sdc2_clk",
1002*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc2_src" },
1003*4882a593Smuzhiyun .num_parents = 1,
1004*4882a593Smuzhiyun .ops = &clk_branch_ops,
1005*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1006*4882a593Smuzhiyun },
1007*4882a593Smuzhiyun },
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb[] = {
1011*4882a593Smuzhiyun { 60000000, P_PLL8, 1, 5, 32 },
1012*4882a593Smuzhiyun { }
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun static struct clk_rcg usb_hs1_xcvr_src = {
1016*4882a593Smuzhiyun .ns_reg = 0x290c,
1017*4882a593Smuzhiyun .md_reg = 0x2908,
1018*4882a593Smuzhiyun .mn = {
1019*4882a593Smuzhiyun .mnctr_en_bit = 8,
1020*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1021*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1022*4882a593Smuzhiyun .n_val_shift = 16,
1023*4882a593Smuzhiyun .m_val_shift = 16,
1024*4882a593Smuzhiyun .width = 8,
1025*4882a593Smuzhiyun },
1026*4882a593Smuzhiyun .p = {
1027*4882a593Smuzhiyun .pre_div_shift = 3,
1028*4882a593Smuzhiyun .pre_div_width = 2,
1029*4882a593Smuzhiyun },
1030*4882a593Smuzhiyun .s = {
1031*4882a593Smuzhiyun .src_sel_shift = 0,
1032*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
1033*4882a593Smuzhiyun },
1034*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb,
1035*4882a593Smuzhiyun .clkr = {
1036*4882a593Smuzhiyun .enable_reg = 0x290c,
1037*4882a593Smuzhiyun .enable_mask = BIT(11),
1038*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1039*4882a593Smuzhiyun .name = "usb_hs1_xcvr_src",
1040*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
1041*4882a593Smuzhiyun .num_parents = 2,
1042*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1043*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1044*4882a593Smuzhiyun },
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static struct clk_branch usb_hs1_xcvr_clk = {
1049*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1050*4882a593Smuzhiyun .halt_bit = 0,
1051*4882a593Smuzhiyun .clkr = {
1052*4882a593Smuzhiyun .enable_reg = 0x290c,
1053*4882a593Smuzhiyun .enable_mask = BIT(9),
1054*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1055*4882a593Smuzhiyun .name = "usb_hs1_xcvr_clk",
1056*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
1057*4882a593Smuzhiyun .num_parents = 1,
1058*4882a593Smuzhiyun .ops = &clk_branch_ops,
1059*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1060*4882a593Smuzhiyun },
1061*4882a593Smuzhiyun },
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static struct clk_rcg usb_hsic_xcvr_fs_src = {
1065*4882a593Smuzhiyun .ns_reg = 0x2928,
1066*4882a593Smuzhiyun .md_reg = 0x2924,
1067*4882a593Smuzhiyun .mn = {
1068*4882a593Smuzhiyun .mnctr_en_bit = 8,
1069*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1070*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1071*4882a593Smuzhiyun .n_val_shift = 16,
1072*4882a593Smuzhiyun .m_val_shift = 16,
1073*4882a593Smuzhiyun .width = 8,
1074*4882a593Smuzhiyun },
1075*4882a593Smuzhiyun .p = {
1076*4882a593Smuzhiyun .pre_div_shift = 3,
1077*4882a593Smuzhiyun .pre_div_width = 2,
1078*4882a593Smuzhiyun },
1079*4882a593Smuzhiyun .s = {
1080*4882a593Smuzhiyun .src_sel_shift = 0,
1081*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
1082*4882a593Smuzhiyun },
1083*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb,
1084*4882a593Smuzhiyun .clkr = {
1085*4882a593Smuzhiyun .enable_reg = 0x2928,
1086*4882a593Smuzhiyun .enable_mask = BIT(11),
1087*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1088*4882a593Smuzhiyun .name = "usb_hsic_xcvr_fs_src",
1089*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
1090*4882a593Smuzhiyun .num_parents = 2,
1091*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1092*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1093*4882a593Smuzhiyun },
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun static struct clk_branch usb_hsic_xcvr_fs_clk = {
1098*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1099*4882a593Smuzhiyun .halt_bit = 9,
1100*4882a593Smuzhiyun .clkr = {
1101*4882a593Smuzhiyun .enable_reg = 0x2928,
1102*4882a593Smuzhiyun .enable_mask = BIT(9),
1103*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1104*4882a593Smuzhiyun .name = "usb_hsic_xcvr_fs_clk",
1105*4882a593Smuzhiyun .parent_names =
1106*4882a593Smuzhiyun (const char *[]){ "usb_hsic_xcvr_fs_src" },
1107*4882a593Smuzhiyun .num_parents = 1,
1108*4882a593Smuzhiyun .ops = &clk_branch_ops,
1109*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1110*4882a593Smuzhiyun },
1111*4882a593Smuzhiyun },
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb_hs1_system[] = {
1115*4882a593Smuzhiyun { 60000000, P_PLL8, 1, 5, 32 },
1116*4882a593Smuzhiyun { }
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun static struct clk_rcg usb_hs1_system_src = {
1120*4882a593Smuzhiyun .ns_reg = 0x36a4,
1121*4882a593Smuzhiyun .md_reg = 0x36a0,
1122*4882a593Smuzhiyun .mn = {
1123*4882a593Smuzhiyun .mnctr_en_bit = 8,
1124*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1125*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1126*4882a593Smuzhiyun .n_val_shift = 16,
1127*4882a593Smuzhiyun .m_val_shift = 16,
1128*4882a593Smuzhiyun .width = 8,
1129*4882a593Smuzhiyun },
1130*4882a593Smuzhiyun .p = {
1131*4882a593Smuzhiyun .pre_div_shift = 3,
1132*4882a593Smuzhiyun .pre_div_width = 2,
1133*4882a593Smuzhiyun },
1134*4882a593Smuzhiyun .s = {
1135*4882a593Smuzhiyun .src_sel_shift = 0,
1136*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
1137*4882a593Smuzhiyun },
1138*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb_hs1_system,
1139*4882a593Smuzhiyun .clkr = {
1140*4882a593Smuzhiyun .enable_reg = 0x36a4,
1141*4882a593Smuzhiyun .enable_mask = BIT(11),
1142*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1143*4882a593Smuzhiyun .name = "usb_hs1_system_src",
1144*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
1145*4882a593Smuzhiyun .num_parents = 2,
1146*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1147*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1148*4882a593Smuzhiyun },
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun static struct clk_branch usb_hs1_system_clk = {
1153*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1154*4882a593Smuzhiyun .halt_bit = 4,
1155*4882a593Smuzhiyun .clkr = {
1156*4882a593Smuzhiyun .enable_reg = 0x36a4,
1157*4882a593Smuzhiyun .enable_mask = BIT(9),
1158*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1159*4882a593Smuzhiyun .parent_names =
1160*4882a593Smuzhiyun (const char *[]){ "usb_hs1_system_src" },
1161*4882a593Smuzhiyun .num_parents = 1,
1162*4882a593Smuzhiyun .name = "usb_hs1_system_clk",
1163*4882a593Smuzhiyun .ops = &clk_branch_ops,
1164*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1165*4882a593Smuzhiyun },
1166*4882a593Smuzhiyun },
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb_hsic_system[] = {
1170*4882a593Smuzhiyun { 64000000, P_PLL8, 1, 1, 6 },
1171*4882a593Smuzhiyun { }
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun static struct clk_rcg usb_hsic_system_src = {
1175*4882a593Smuzhiyun .ns_reg = 0x2b58,
1176*4882a593Smuzhiyun .md_reg = 0x2b54,
1177*4882a593Smuzhiyun .mn = {
1178*4882a593Smuzhiyun .mnctr_en_bit = 8,
1179*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1180*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1181*4882a593Smuzhiyun .n_val_shift = 16,
1182*4882a593Smuzhiyun .m_val_shift = 16,
1183*4882a593Smuzhiyun .width = 8,
1184*4882a593Smuzhiyun },
1185*4882a593Smuzhiyun .p = {
1186*4882a593Smuzhiyun .pre_div_shift = 3,
1187*4882a593Smuzhiyun .pre_div_width = 2,
1188*4882a593Smuzhiyun },
1189*4882a593Smuzhiyun .s = {
1190*4882a593Smuzhiyun .src_sel_shift = 0,
1191*4882a593Smuzhiyun .parent_map = gcc_cxo_pll8_map,
1192*4882a593Smuzhiyun },
1193*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb_hsic_system,
1194*4882a593Smuzhiyun .clkr = {
1195*4882a593Smuzhiyun .enable_reg = 0x2b58,
1196*4882a593Smuzhiyun .enable_mask = BIT(11),
1197*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1198*4882a593Smuzhiyun .name = "usb_hsic_system_src",
1199*4882a593Smuzhiyun .parent_names = gcc_cxo_pll8,
1200*4882a593Smuzhiyun .num_parents = 2,
1201*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1202*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1203*4882a593Smuzhiyun },
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun static struct clk_branch usb_hsic_system_clk = {
1208*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1209*4882a593Smuzhiyun .halt_bit = 7,
1210*4882a593Smuzhiyun .clkr = {
1211*4882a593Smuzhiyun .enable_reg = 0x2b58,
1212*4882a593Smuzhiyun .enable_mask = BIT(9),
1213*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1214*4882a593Smuzhiyun .parent_names =
1215*4882a593Smuzhiyun (const char *[]){ "usb_hsic_system_src" },
1216*4882a593Smuzhiyun .num_parents = 1,
1217*4882a593Smuzhiyun .name = "usb_hsic_system_clk",
1218*4882a593Smuzhiyun .ops = &clk_branch_ops,
1219*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1220*4882a593Smuzhiyun },
1221*4882a593Smuzhiyun },
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb_hsic_hsic[] = {
1225*4882a593Smuzhiyun { 48000000, P_PLL14, 1, 0, 0 },
1226*4882a593Smuzhiyun { }
1227*4882a593Smuzhiyun };
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun static struct clk_rcg usb_hsic_hsic_src = {
1230*4882a593Smuzhiyun .ns_reg = 0x2b50,
1231*4882a593Smuzhiyun .md_reg = 0x2b4c,
1232*4882a593Smuzhiyun .mn = {
1233*4882a593Smuzhiyun .mnctr_en_bit = 8,
1234*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1235*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1236*4882a593Smuzhiyun .n_val_shift = 16,
1237*4882a593Smuzhiyun .m_val_shift = 16,
1238*4882a593Smuzhiyun .width = 8,
1239*4882a593Smuzhiyun },
1240*4882a593Smuzhiyun .p = {
1241*4882a593Smuzhiyun .pre_div_shift = 3,
1242*4882a593Smuzhiyun .pre_div_width = 2,
1243*4882a593Smuzhiyun },
1244*4882a593Smuzhiyun .s = {
1245*4882a593Smuzhiyun .src_sel_shift = 0,
1246*4882a593Smuzhiyun .parent_map = gcc_cxo_pll14_map,
1247*4882a593Smuzhiyun },
1248*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb_hsic_hsic,
1249*4882a593Smuzhiyun .clkr = {
1250*4882a593Smuzhiyun .enable_reg = 0x2b50,
1251*4882a593Smuzhiyun .enable_mask = BIT(11),
1252*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1253*4882a593Smuzhiyun .name = "usb_hsic_hsic_src",
1254*4882a593Smuzhiyun .parent_names = gcc_cxo_pll14,
1255*4882a593Smuzhiyun .num_parents = 2,
1256*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1257*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1258*4882a593Smuzhiyun },
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun static struct clk_branch usb_hsic_hsic_clk = {
1263*4882a593Smuzhiyun .halt_check = BRANCH_HALT_DELAY,
1264*4882a593Smuzhiyun .clkr = {
1265*4882a593Smuzhiyun .enable_reg = 0x2b50,
1266*4882a593Smuzhiyun .enable_mask = BIT(9),
1267*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1268*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb_hsic_hsic_src" },
1269*4882a593Smuzhiyun .num_parents = 1,
1270*4882a593Smuzhiyun .name = "usb_hsic_hsic_clk",
1271*4882a593Smuzhiyun .ops = &clk_branch_ops,
1272*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1273*4882a593Smuzhiyun },
1274*4882a593Smuzhiyun },
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun static struct clk_branch usb_hsic_hsio_cal_clk = {
1278*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1279*4882a593Smuzhiyun .halt_bit = 8,
1280*4882a593Smuzhiyun .clkr = {
1281*4882a593Smuzhiyun .enable_reg = 0x2b48,
1282*4882a593Smuzhiyun .enable_mask = BIT(0),
1283*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1284*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo" },
1285*4882a593Smuzhiyun .num_parents = 1,
1286*4882a593Smuzhiyun .name = "usb_hsic_hsio_cal_clk",
1287*4882a593Smuzhiyun .ops = &clk_branch_ops,
1288*4882a593Smuzhiyun },
1289*4882a593Smuzhiyun },
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun static struct clk_branch ce1_core_clk = {
1293*4882a593Smuzhiyun .hwcg_reg = 0x2724,
1294*4882a593Smuzhiyun .hwcg_bit = 6,
1295*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1296*4882a593Smuzhiyun .halt_bit = 27,
1297*4882a593Smuzhiyun .clkr = {
1298*4882a593Smuzhiyun .enable_reg = 0x2724,
1299*4882a593Smuzhiyun .enable_mask = BIT(4),
1300*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1301*4882a593Smuzhiyun .name = "ce1_core_clk",
1302*4882a593Smuzhiyun .ops = &clk_branch_ops,
1303*4882a593Smuzhiyun },
1304*4882a593Smuzhiyun },
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun static struct clk_branch ce1_h_clk = {
1308*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1309*4882a593Smuzhiyun .halt_bit = 1,
1310*4882a593Smuzhiyun .clkr = {
1311*4882a593Smuzhiyun .enable_reg = 0x2720,
1312*4882a593Smuzhiyun .enable_mask = BIT(4),
1313*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1314*4882a593Smuzhiyun .name = "ce1_h_clk",
1315*4882a593Smuzhiyun .ops = &clk_branch_ops,
1316*4882a593Smuzhiyun },
1317*4882a593Smuzhiyun },
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun static struct clk_branch dma_bam_h_clk = {
1321*4882a593Smuzhiyun .hwcg_reg = 0x25c0,
1322*4882a593Smuzhiyun .hwcg_bit = 6,
1323*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1324*4882a593Smuzhiyun .halt_bit = 12,
1325*4882a593Smuzhiyun .clkr = {
1326*4882a593Smuzhiyun .enable_reg = 0x25c0,
1327*4882a593Smuzhiyun .enable_mask = BIT(4),
1328*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1329*4882a593Smuzhiyun .name = "dma_bam_h_clk",
1330*4882a593Smuzhiyun .ops = &clk_branch_ops,
1331*4882a593Smuzhiyun },
1332*4882a593Smuzhiyun },
1333*4882a593Smuzhiyun };
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun static struct clk_branch gsbi1_h_clk = {
1336*4882a593Smuzhiyun .hwcg_reg = 0x29c0,
1337*4882a593Smuzhiyun .hwcg_bit = 6,
1338*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1339*4882a593Smuzhiyun .halt_bit = 11,
1340*4882a593Smuzhiyun .clkr = {
1341*4882a593Smuzhiyun .enable_reg = 0x29c0,
1342*4882a593Smuzhiyun .enable_mask = BIT(4),
1343*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1344*4882a593Smuzhiyun .name = "gsbi1_h_clk",
1345*4882a593Smuzhiyun .ops = &clk_branch_ops,
1346*4882a593Smuzhiyun },
1347*4882a593Smuzhiyun },
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun static struct clk_branch gsbi2_h_clk = {
1351*4882a593Smuzhiyun .hwcg_reg = 0x29e0,
1352*4882a593Smuzhiyun .hwcg_bit = 6,
1353*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1354*4882a593Smuzhiyun .halt_bit = 7,
1355*4882a593Smuzhiyun .clkr = {
1356*4882a593Smuzhiyun .enable_reg = 0x29e0,
1357*4882a593Smuzhiyun .enable_mask = BIT(4),
1358*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1359*4882a593Smuzhiyun .name = "gsbi2_h_clk",
1360*4882a593Smuzhiyun .ops = &clk_branch_ops,
1361*4882a593Smuzhiyun },
1362*4882a593Smuzhiyun },
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun static struct clk_branch gsbi3_h_clk = {
1366*4882a593Smuzhiyun .hwcg_reg = 0x2a00,
1367*4882a593Smuzhiyun .hwcg_bit = 6,
1368*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1369*4882a593Smuzhiyun .halt_bit = 3,
1370*4882a593Smuzhiyun .clkr = {
1371*4882a593Smuzhiyun .enable_reg = 0x2a00,
1372*4882a593Smuzhiyun .enable_mask = BIT(4),
1373*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1374*4882a593Smuzhiyun .name = "gsbi3_h_clk",
1375*4882a593Smuzhiyun .ops = &clk_branch_ops,
1376*4882a593Smuzhiyun },
1377*4882a593Smuzhiyun },
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun static struct clk_branch gsbi4_h_clk = {
1381*4882a593Smuzhiyun .hwcg_reg = 0x2a20,
1382*4882a593Smuzhiyun .hwcg_bit = 6,
1383*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1384*4882a593Smuzhiyun .halt_bit = 27,
1385*4882a593Smuzhiyun .clkr = {
1386*4882a593Smuzhiyun .enable_reg = 0x2a20,
1387*4882a593Smuzhiyun .enable_mask = BIT(4),
1388*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1389*4882a593Smuzhiyun .name = "gsbi4_h_clk",
1390*4882a593Smuzhiyun .ops = &clk_branch_ops,
1391*4882a593Smuzhiyun },
1392*4882a593Smuzhiyun },
1393*4882a593Smuzhiyun };
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun static struct clk_branch gsbi5_h_clk = {
1396*4882a593Smuzhiyun .hwcg_reg = 0x2a40,
1397*4882a593Smuzhiyun .hwcg_bit = 6,
1398*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1399*4882a593Smuzhiyun .halt_bit = 23,
1400*4882a593Smuzhiyun .clkr = {
1401*4882a593Smuzhiyun .enable_reg = 0x2a40,
1402*4882a593Smuzhiyun .enable_mask = BIT(4),
1403*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1404*4882a593Smuzhiyun .name = "gsbi5_h_clk",
1405*4882a593Smuzhiyun .ops = &clk_branch_ops,
1406*4882a593Smuzhiyun },
1407*4882a593Smuzhiyun },
1408*4882a593Smuzhiyun };
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun static struct clk_branch usb_hs1_h_clk = {
1411*4882a593Smuzhiyun .hwcg_reg = 0x2900,
1412*4882a593Smuzhiyun .hwcg_bit = 6,
1413*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1414*4882a593Smuzhiyun .halt_bit = 1,
1415*4882a593Smuzhiyun .clkr = {
1416*4882a593Smuzhiyun .enable_reg = 0x2900,
1417*4882a593Smuzhiyun .enable_mask = BIT(4),
1418*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1419*4882a593Smuzhiyun .name = "usb_hs1_h_clk",
1420*4882a593Smuzhiyun .ops = &clk_branch_ops,
1421*4882a593Smuzhiyun },
1422*4882a593Smuzhiyun },
1423*4882a593Smuzhiyun };
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun static struct clk_branch usb_hsic_h_clk = {
1426*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1427*4882a593Smuzhiyun .halt_bit = 28,
1428*4882a593Smuzhiyun .clkr = {
1429*4882a593Smuzhiyun .enable_reg = 0x2920,
1430*4882a593Smuzhiyun .enable_mask = BIT(4),
1431*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1432*4882a593Smuzhiyun .name = "usb_hsic_h_clk",
1433*4882a593Smuzhiyun .ops = &clk_branch_ops,
1434*4882a593Smuzhiyun },
1435*4882a593Smuzhiyun },
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static struct clk_branch sdc1_h_clk = {
1439*4882a593Smuzhiyun .hwcg_reg = 0x2820,
1440*4882a593Smuzhiyun .hwcg_bit = 6,
1441*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1442*4882a593Smuzhiyun .halt_bit = 11,
1443*4882a593Smuzhiyun .clkr = {
1444*4882a593Smuzhiyun .enable_reg = 0x2820,
1445*4882a593Smuzhiyun .enable_mask = BIT(4),
1446*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1447*4882a593Smuzhiyun .name = "sdc1_h_clk",
1448*4882a593Smuzhiyun .ops = &clk_branch_ops,
1449*4882a593Smuzhiyun },
1450*4882a593Smuzhiyun },
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun static struct clk_branch sdc2_h_clk = {
1454*4882a593Smuzhiyun .hwcg_reg = 0x2840,
1455*4882a593Smuzhiyun .hwcg_bit = 6,
1456*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1457*4882a593Smuzhiyun .halt_bit = 10,
1458*4882a593Smuzhiyun .clkr = {
1459*4882a593Smuzhiyun .enable_reg = 0x2840,
1460*4882a593Smuzhiyun .enable_mask = BIT(4),
1461*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1462*4882a593Smuzhiyun .name = "sdc2_h_clk",
1463*4882a593Smuzhiyun .ops = &clk_branch_ops,
1464*4882a593Smuzhiyun },
1465*4882a593Smuzhiyun },
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static struct clk_branch adm0_clk = {
1469*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1470*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1471*4882a593Smuzhiyun .halt_bit = 14,
1472*4882a593Smuzhiyun .clkr = {
1473*4882a593Smuzhiyun .enable_reg = 0x3080,
1474*4882a593Smuzhiyun .enable_mask = BIT(2),
1475*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1476*4882a593Smuzhiyun .name = "adm0_clk",
1477*4882a593Smuzhiyun .ops = &clk_branch_ops,
1478*4882a593Smuzhiyun },
1479*4882a593Smuzhiyun },
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun static struct clk_branch adm0_pbus_clk = {
1483*4882a593Smuzhiyun .hwcg_reg = 0x2208,
1484*4882a593Smuzhiyun .hwcg_bit = 6,
1485*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1486*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1487*4882a593Smuzhiyun .halt_bit = 13,
1488*4882a593Smuzhiyun .clkr = {
1489*4882a593Smuzhiyun .enable_reg = 0x3080,
1490*4882a593Smuzhiyun .enable_mask = BIT(3),
1491*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1492*4882a593Smuzhiyun .name = "adm0_pbus_clk",
1493*4882a593Smuzhiyun .ops = &clk_branch_ops,
1494*4882a593Smuzhiyun },
1495*4882a593Smuzhiyun },
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static struct clk_branch pmic_arb0_h_clk = {
1499*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1500*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1501*4882a593Smuzhiyun .halt_bit = 22,
1502*4882a593Smuzhiyun .clkr = {
1503*4882a593Smuzhiyun .enable_reg = 0x3080,
1504*4882a593Smuzhiyun .enable_mask = BIT(8),
1505*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1506*4882a593Smuzhiyun .name = "pmic_arb0_h_clk",
1507*4882a593Smuzhiyun .ops = &clk_branch_ops,
1508*4882a593Smuzhiyun },
1509*4882a593Smuzhiyun },
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun static struct clk_branch pmic_arb1_h_clk = {
1513*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1514*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1515*4882a593Smuzhiyun .halt_bit = 21,
1516*4882a593Smuzhiyun .clkr = {
1517*4882a593Smuzhiyun .enable_reg = 0x3080,
1518*4882a593Smuzhiyun .enable_mask = BIT(9),
1519*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1520*4882a593Smuzhiyun .name = "pmic_arb1_h_clk",
1521*4882a593Smuzhiyun .ops = &clk_branch_ops,
1522*4882a593Smuzhiyun },
1523*4882a593Smuzhiyun },
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static struct clk_branch pmic_ssbi2_clk = {
1527*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1528*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1529*4882a593Smuzhiyun .halt_bit = 23,
1530*4882a593Smuzhiyun .clkr = {
1531*4882a593Smuzhiyun .enable_reg = 0x3080,
1532*4882a593Smuzhiyun .enable_mask = BIT(7),
1533*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1534*4882a593Smuzhiyun .name = "pmic_ssbi2_clk",
1535*4882a593Smuzhiyun .ops = &clk_branch_ops,
1536*4882a593Smuzhiyun },
1537*4882a593Smuzhiyun },
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun static struct clk_branch rpm_msg_ram_h_clk = {
1541*4882a593Smuzhiyun .hwcg_reg = 0x27e0,
1542*4882a593Smuzhiyun .hwcg_bit = 6,
1543*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1544*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1545*4882a593Smuzhiyun .halt_bit = 12,
1546*4882a593Smuzhiyun .clkr = {
1547*4882a593Smuzhiyun .enable_reg = 0x3080,
1548*4882a593Smuzhiyun .enable_mask = BIT(6),
1549*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1550*4882a593Smuzhiyun .name = "rpm_msg_ram_h_clk",
1551*4882a593Smuzhiyun .ops = &clk_branch_ops,
1552*4882a593Smuzhiyun },
1553*4882a593Smuzhiyun },
1554*4882a593Smuzhiyun };
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun static struct clk_branch ebi2_clk = {
1557*4882a593Smuzhiyun .hwcg_reg = 0x2664,
1558*4882a593Smuzhiyun .hwcg_bit = 6,
1559*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1560*4882a593Smuzhiyun .halt_bit = 24,
1561*4882a593Smuzhiyun .clkr = {
1562*4882a593Smuzhiyun .enable_reg = 0x2664,
1563*4882a593Smuzhiyun .enable_mask = BIT(6) | BIT(4),
1564*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1565*4882a593Smuzhiyun .name = "ebi2_clk",
1566*4882a593Smuzhiyun .ops = &clk_branch_ops,
1567*4882a593Smuzhiyun },
1568*4882a593Smuzhiyun },
1569*4882a593Smuzhiyun };
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun static struct clk_branch ebi2_aon_clk = {
1572*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1573*4882a593Smuzhiyun .halt_bit = 23,
1574*4882a593Smuzhiyun .clkr = {
1575*4882a593Smuzhiyun .enable_reg = 0x2664,
1576*4882a593Smuzhiyun .enable_mask = BIT(8),
1577*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1578*4882a593Smuzhiyun .name = "ebi2_aon_clk",
1579*4882a593Smuzhiyun .ops = &clk_branch_ops,
1580*4882a593Smuzhiyun },
1581*4882a593Smuzhiyun },
1582*4882a593Smuzhiyun };
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun static struct clk_hw *gcc_mdm9615_hws[] = {
1585*4882a593Smuzhiyun &cxo.hw,
1586*4882a593Smuzhiyun };
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun static struct clk_regmap *gcc_mdm9615_clks[] = {
1589*4882a593Smuzhiyun [PLL0] = &pll0.clkr,
1590*4882a593Smuzhiyun [PLL0_VOTE] = &pll0_vote,
1591*4882a593Smuzhiyun [PLL4_VOTE] = &pll4_vote,
1592*4882a593Smuzhiyun [PLL8] = &pll8.clkr,
1593*4882a593Smuzhiyun [PLL8_VOTE] = &pll8_vote,
1594*4882a593Smuzhiyun [PLL14] = &pll14.clkr,
1595*4882a593Smuzhiyun [PLL14_VOTE] = &pll14_vote,
1596*4882a593Smuzhiyun [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
1597*4882a593Smuzhiyun [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
1598*4882a593Smuzhiyun [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
1599*4882a593Smuzhiyun [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
1600*4882a593Smuzhiyun [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
1601*4882a593Smuzhiyun [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
1602*4882a593Smuzhiyun [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
1603*4882a593Smuzhiyun [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
1604*4882a593Smuzhiyun [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
1605*4882a593Smuzhiyun [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
1606*4882a593Smuzhiyun [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
1607*4882a593Smuzhiyun [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
1608*4882a593Smuzhiyun [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
1609*4882a593Smuzhiyun [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
1610*4882a593Smuzhiyun [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
1611*4882a593Smuzhiyun [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
1612*4882a593Smuzhiyun [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
1613*4882a593Smuzhiyun [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
1614*4882a593Smuzhiyun [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
1615*4882a593Smuzhiyun [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
1616*4882a593Smuzhiyun [GP0_SRC] = &gp0_src.clkr,
1617*4882a593Smuzhiyun [GP0_CLK] = &gp0_clk.clkr,
1618*4882a593Smuzhiyun [GP1_SRC] = &gp1_src.clkr,
1619*4882a593Smuzhiyun [GP1_CLK] = &gp1_clk.clkr,
1620*4882a593Smuzhiyun [GP2_SRC] = &gp2_src.clkr,
1621*4882a593Smuzhiyun [GP2_CLK] = &gp2_clk.clkr,
1622*4882a593Smuzhiyun [PMEM_A_CLK] = &pmem_clk.clkr,
1623*4882a593Smuzhiyun [PRNG_SRC] = &prng_src.clkr,
1624*4882a593Smuzhiyun [PRNG_CLK] = &prng_clk.clkr,
1625*4882a593Smuzhiyun [SDC1_SRC] = &sdc1_src.clkr,
1626*4882a593Smuzhiyun [SDC1_CLK] = &sdc1_clk.clkr,
1627*4882a593Smuzhiyun [SDC2_SRC] = &sdc2_src.clkr,
1628*4882a593Smuzhiyun [SDC2_CLK] = &sdc2_clk.clkr,
1629*4882a593Smuzhiyun [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
1630*4882a593Smuzhiyun [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
1631*4882a593Smuzhiyun [USB_HS1_SYSTEM_CLK_SRC] = &usb_hs1_system_src.clkr,
1632*4882a593Smuzhiyun [USB_HS1_SYSTEM_CLK] = &usb_hs1_system_clk.clkr,
1633*4882a593Smuzhiyun [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
1634*4882a593Smuzhiyun [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
1635*4882a593Smuzhiyun [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_src.clkr,
1636*4882a593Smuzhiyun [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
1637*4882a593Smuzhiyun [USB_HSIC_HSIC_CLK_SRC] = &usb_hsic_hsic_src.clkr,
1638*4882a593Smuzhiyun [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
1639*4882a593Smuzhiyun [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
1640*4882a593Smuzhiyun [CE1_CORE_CLK] = &ce1_core_clk.clkr,
1641*4882a593Smuzhiyun [CE1_H_CLK] = &ce1_h_clk.clkr,
1642*4882a593Smuzhiyun [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
1643*4882a593Smuzhiyun [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
1644*4882a593Smuzhiyun [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
1645*4882a593Smuzhiyun [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
1646*4882a593Smuzhiyun [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
1647*4882a593Smuzhiyun [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
1648*4882a593Smuzhiyun [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
1649*4882a593Smuzhiyun [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
1650*4882a593Smuzhiyun [SDC1_H_CLK] = &sdc1_h_clk.clkr,
1651*4882a593Smuzhiyun [SDC2_H_CLK] = &sdc2_h_clk.clkr,
1652*4882a593Smuzhiyun [ADM0_CLK] = &adm0_clk.clkr,
1653*4882a593Smuzhiyun [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
1654*4882a593Smuzhiyun [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
1655*4882a593Smuzhiyun [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
1656*4882a593Smuzhiyun [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
1657*4882a593Smuzhiyun [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
1658*4882a593Smuzhiyun [EBI2_CLK] = &ebi2_clk.clkr,
1659*4882a593Smuzhiyun [EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun static const struct qcom_reset_map gcc_mdm9615_resets[] = {
1663*4882a593Smuzhiyun [DMA_BAM_RESET] = { 0x25c0, 7 },
1664*4882a593Smuzhiyun [CE1_H_RESET] = { 0x2720, 7 },
1665*4882a593Smuzhiyun [CE1_CORE_RESET] = { 0x2724, 7 },
1666*4882a593Smuzhiyun [SDC1_RESET] = { 0x2830 },
1667*4882a593Smuzhiyun [SDC2_RESET] = { 0x2850 },
1668*4882a593Smuzhiyun [ADM0_C2_RESET] = { 0x220c, 4 },
1669*4882a593Smuzhiyun [ADM0_C1_RESET] = { 0x220c, 3 },
1670*4882a593Smuzhiyun [ADM0_C0_RESET] = { 0x220c, 2 },
1671*4882a593Smuzhiyun [ADM0_PBUS_RESET] = { 0x220c, 1 },
1672*4882a593Smuzhiyun [ADM0_RESET] = { 0x220c },
1673*4882a593Smuzhiyun [USB_HS1_RESET] = { 0x2910 },
1674*4882a593Smuzhiyun [USB_HSIC_RESET] = { 0x2934 },
1675*4882a593Smuzhiyun [GSBI1_RESET] = { 0x29dc },
1676*4882a593Smuzhiyun [GSBI2_RESET] = { 0x29fc },
1677*4882a593Smuzhiyun [GSBI3_RESET] = { 0x2a1c },
1678*4882a593Smuzhiyun [GSBI4_RESET] = { 0x2a3c },
1679*4882a593Smuzhiyun [GSBI5_RESET] = { 0x2a5c },
1680*4882a593Smuzhiyun [PDM_RESET] = { 0x2CC0, 12 },
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun static const struct regmap_config gcc_mdm9615_regmap_config = {
1684*4882a593Smuzhiyun .reg_bits = 32,
1685*4882a593Smuzhiyun .reg_stride = 4,
1686*4882a593Smuzhiyun .val_bits = 32,
1687*4882a593Smuzhiyun .max_register = 0x3660,
1688*4882a593Smuzhiyun .fast_io = true,
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_mdm9615_desc = {
1692*4882a593Smuzhiyun .config = &gcc_mdm9615_regmap_config,
1693*4882a593Smuzhiyun .clks = gcc_mdm9615_clks,
1694*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(gcc_mdm9615_clks),
1695*4882a593Smuzhiyun .resets = gcc_mdm9615_resets,
1696*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(gcc_mdm9615_resets),
1697*4882a593Smuzhiyun .clk_hws = gcc_mdm9615_hws,
1698*4882a593Smuzhiyun .num_clk_hws = ARRAY_SIZE(gcc_mdm9615_hws),
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun static const struct of_device_id gcc_mdm9615_match_table[] = {
1702*4882a593Smuzhiyun { .compatible = "qcom,gcc-mdm9615" },
1703*4882a593Smuzhiyun { }
1704*4882a593Smuzhiyun };
1705*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_mdm9615_match_table);
1706*4882a593Smuzhiyun
gcc_mdm9615_probe(struct platform_device * pdev)1707*4882a593Smuzhiyun static int gcc_mdm9615_probe(struct platform_device *pdev)
1708*4882a593Smuzhiyun {
1709*4882a593Smuzhiyun struct regmap *regmap;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun regmap = qcom_cc_map(pdev, &gcc_mdm9615_desc);
1712*4882a593Smuzhiyun if (IS_ERR(regmap))
1713*4882a593Smuzhiyun return PTR_ERR(regmap);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun return qcom_cc_really_probe(pdev, &gcc_mdm9615_desc, regmap);
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun static struct platform_driver gcc_mdm9615_driver = {
1719*4882a593Smuzhiyun .probe = gcc_mdm9615_probe,
1720*4882a593Smuzhiyun .driver = {
1721*4882a593Smuzhiyun .name = "gcc-mdm9615",
1722*4882a593Smuzhiyun .of_match_table = gcc_mdm9615_match_table,
1723*4882a593Smuzhiyun },
1724*4882a593Smuzhiyun };
1725*4882a593Smuzhiyun
gcc_mdm9615_init(void)1726*4882a593Smuzhiyun static int __init gcc_mdm9615_init(void)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun return platform_driver_register(&gcc_mdm9615_driver);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun core_initcall(gcc_mdm9615_init);
1731*4882a593Smuzhiyun
gcc_mdm9615_exit(void)1732*4882a593Smuzhiyun static void __exit gcc_mdm9615_exit(void)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun platform_driver_unregister(&gcc_mdm9615_driver);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun module_exit(gcc_mdm9615_exit);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GCC MDM9615 Driver");
1739*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1740*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-mdm9615");
1741