xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-ipq8074.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-ipq8074.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun #include "clk-regmap.h"
19*4882a593Smuzhiyun #include "clk-pll.h"
20*4882a593Smuzhiyun #include "clk-rcg.h"
21*4882a593Smuzhiyun #include "clk-branch.h"
22*4882a593Smuzhiyun #include "clk-alpha-pll.h"
23*4882a593Smuzhiyun #include "clk-regmap-divider.h"
24*4882a593Smuzhiyun #include "clk-regmap-mux.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun enum {
28*4882a593Smuzhiyun 	P_XO,
29*4882a593Smuzhiyun 	P_GPLL0,
30*4882a593Smuzhiyun 	P_GPLL0_DIV2,
31*4882a593Smuzhiyun 	P_GPLL2,
32*4882a593Smuzhiyun 	P_GPLL4,
33*4882a593Smuzhiyun 	P_GPLL6,
34*4882a593Smuzhiyun 	P_SLEEP_CLK,
35*4882a593Smuzhiyun 	P_PCIE20_PHY0_PIPE,
36*4882a593Smuzhiyun 	P_PCIE20_PHY1_PIPE,
37*4882a593Smuzhiyun 	P_USB3PHY_0_PIPE,
38*4882a593Smuzhiyun 	P_USB3PHY_1_PIPE,
39*4882a593Smuzhiyun 	P_UBI32_PLL,
40*4882a593Smuzhiyun 	P_NSS_CRYPTO_PLL,
41*4882a593Smuzhiyun 	P_BIAS_PLL,
42*4882a593Smuzhiyun 	P_BIAS_PLL_NSS_NOC,
43*4882a593Smuzhiyun 	P_UNIPHY0_RX,
44*4882a593Smuzhiyun 	P_UNIPHY0_TX,
45*4882a593Smuzhiyun 	P_UNIPHY1_RX,
46*4882a593Smuzhiyun 	P_UNIPHY1_TX,
47*4882a593Smuzhiyun 	P_UNIPHY2_RX,
48*4882a593Smuzhiyun 	P_UNIPHY2_TX,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll0_out_main_div2[] = {
52*4882a593Smuzhiyun 	"xo",
53*4882a593Smuzhiyun 	"gpll0",
54*4882a593Smuzhiyun 	"gpll0_out_main_div2",
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
58*4882a593Smuzhiyun 	{ P_XO, 0 },
59*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
60*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_map[] = {
64*4882a593Smuzhiyun 	{ P_XO, 0 },
65*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
69*4882a593Smuzhiyun 	"xo",
70*4882a593Smuzhiyun 	"gpll0",
71*4882a593Smuzhiyun 	"gpll2",
72*4882a593Smuzhiyun 	"gpll0_out_main_div2",
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
76*4882a593Smuzhiyun 	{ P_XO, 0 },
77*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
78*4882a593Smuzhiyun 	{ P_GPLL2, 2 },
79*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_sleep_clk[] = {
83*4882a593Smuzhiyun 	"xo",
84*4882a593Smuzhiyun 	"gpll0",
85*4882a593Smuzhiyun 	"sleep_clk",
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_sleep_clk_map[] = {
89*4882a593Smuzhiyun 	{ P_XO, 0 },
90*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
91*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 },
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const char * const gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
95*4882a593Smuzhiyun 	"xo",
96*4882a593Smuzhiyun 	"gpll6",
97*4882a593Smuzhiyun 	"gpll0",
98*4882a593Smuzhiyun 	"gpll0_out_main_div2",
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
102*4882a593Smuzhiyun 	{ P_XO, 0 },
103*4882a593Smuzhiyun 	{ P_GPLL6, 1 },
104*4882a593Smuzhiyun 	{ P_GPLL0, 3 },
105*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_out_main_div2_gpll0[] = {
109*4882a593Smuzhiyun 	"xo",
110*4882a593Smuzhiyun 	"gpll0_out_main_div2",
111*4882a593Smuzhiyun 	"gpll0",
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
115*4882a593Smuzhiyun 	{ P_XO, 0 },
116*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 2 },
117*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const char * const gcc_usb3phy_0_cc_pipe_clk_xo[] = {
121*4882a593Smuzhiyun 	"usb3phy_0_cc_pipe_clk",
122*4882a593Smuzhiyun 	"xo",
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
126*4882a593Smuzhiyun 	{ P_USB3PHY_0_PIPE, 0 },
127*4882a593Smuzhiyun 	{ P_XO, 2 },
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static const char * const gcc_usb3phy_1_cc_pipe_clk_xo[] = {
131*4882a593Smuzhiyun 	"usb3phy_1_cc_pipe_clk",
132*4882a593Smuzhiyun 	"xo",
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const struct parent_map gcc_usb3phy_1_cc_pipe_clk_xo_map[] = {
136*4882a593Smuzhiyun 	{ P_USB3PHY_1_PIPE, 0 },
137*4882a593Smuzhiyun 	{ P_XO, 2 },
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const char * const gcc_pcie20_phy0_pipe_clk_xo[] = {
141*4882a593Smuzhiyun 	"pcie20_phy0_pipe_clk",
142*4882a593Smuzhiyun 	"xo",
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
146*4882a593Smuzhiyun 	{ P_PCIE20_PHY0_PIPE, 0 },
147*4882a593Smuzhiyun 	{ P_XO, 2 },
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static const char * const gcc_pcie20_phy1_pipe_clk_xo[] = {
151*4882a593Smuzhiyun 	"pcie20_phy1_pipe_clk",
152*4882a593Smuzhiyun 	"xo",
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
156*4882a593Smuzhiyun 	{ P_PCIE20_PHY1_PIPE, 0 },
157*4882a593Smuzhiyun 	{ P_XO, 2 },
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll6_gpll0_div2[] = {
161*4882a593Smuzhiyun 	"xo",
162*4882a593Smuzhiyun 	"gpll0",
163*4882a593Smuzhiyun 	"gpll6",
164*4882a593Smuzhiyun 	"gpll0_out_main_div2",
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
168*4882a593Smuzhiyun 	{ P_XO, 0 },
169*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
170*4882a593Smuzhiyun 	{ P_GPLL6, 2 },
171*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
175*4882a593Smuzhiyun 	"xo",
176*4882a593Smuzhiyun 	"gpll0",
177*4882a593Smuzhiyun 	"gpll6",
178*4882a593Smuzhiyun 	"gpll0_out_main_div2",
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
182*4882a593Smuzhiyun 	{ P_XO, 0 },
183*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
184*4882a593Smuzhiyun 	{ P_GPLL6, 2 },
185*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 3 },
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const char * const gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2[] = {
189*4882a593Smuzhiyun 	"xo",
190*4882a593Smuzhiyun 	"bias_pll_nss_noc_clk",
191*4882a593Smuzhiyun 	"gpll0",
192*4882a593Smuzhiyun 	"gpll2",
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const struct parent_map gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map[] = {
196*4882a593Smuzhiyun 	{ P_XO, 0 },
197*4882a593Smuzhiyun 	{ P_BIAS_PLL_NSS_NOC, 1 },
198*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
199*4882a593Smuzhiyun 	{ P_GPLL2, 3 },
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static const char * const gcc_xo_nss_crypto_pll_gpll0[] = {
203*4882a593Smuzhiyun 	"xo",
204*4882a593Smuzhiyun 	"nss_crypto_pll",
205*4882a593Smuzhiyun 	"gpll0",
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
209*4882a593Smuzhiyun 	{ P_XO, 0 },
210*4882a593Smuzhiyun 	{ P_NSS_CRYPTO_PLL, 1 },
211*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const char * const gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
215*4882a593Smuzhiyun 	"xo",
216*4882a593Smuzhiyun 	"ubi32_pll",
217*4882a593Smuzhiyun 	"gpll0",
218*4882a593Smuzhiyun 	"gpll2",
219*4882a593Smuzhiyun 	"gpll4",
220*4882a593Smuzhiyun 	"gpll6",
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
224*4882a593Smuzhiyun 	{ P_XO, 0 },
225*4882a593Smuzhiyun 	{ P_UBI32_PLL, 1 },
226*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
227*4882a593Smuzhiyun 	{ P_GPLL2, 3 },
228*4882a593Smuzhiyun 	{ P_GPLL4, 4 },
229*4882a593Smuzhiyun 	{ P_GPLL6, 5 },
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_out_main_div2[] = {
233*4882a593Smuzhiyun 	"xo",
234*4882a593Smuzhiyun 	"gpll0_out_main_div2",
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_out_main_div2_map[] = {
238*4882a593Smuzhiyun 	{ P_XO, 0 },
239*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 1 },
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const char * const gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
243*4882a593Smuzhiyun 	"xo",
244*4882a593Smuzhiyun 	"bias_pll_cc_clk",
245*4882a593Smuzhiyun 	"gpll0",
246*4882a593Smuzhiyun 	"gpll4",
247*4882a593Smuzhiyun 	"nss_crypto_pll",
248*4882a593Smuzhiyun 	"ubi32_pll",
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
252*4882a593Smuzhiyun 	{ P_XO, 0 },
253*4882a593Smuzhiyun 	{ P_BIAS_PLL, 1 },
254*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
255*4882a593Smuzhiyun 	{ P_GPLL4, 3 },
256*4882a593Smuzhiyun 	{ P_NSS_CRYPTO_PLL, 4 },
257*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll4[] = {
261*4882a593Smuzhiyun 	"xo",
262*4882a593Smuzhiyun 	"gpll0",
263*4882a593Smuzhiyun 	"gpll4",
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
267*4882a593Smuzhiyun 	{ P_XO, 0 },
268*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
269*4882a593Smuzhiyun 	{ P_GPLL4, 2 },
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static const char * const gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
273*4882a593Smuzhiyun 	"xo",
274*4882a593Smuzhiyun 	"uniphy0_gcc_rx_clk",
275*4882a593Smuzhiyun 	"uniphy0_gcc_tx_clk",
276*4882a593Smuzhiyun 	"ubi32_pll",
277*4882a593Smuzhiyun 	"bias_pll_cc_clk",
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
281*4882a593Smuzhiyun 	{ P_XO, 0 },
282*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 1 },
283*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 2 },
284*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
285*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const char * const gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
289*4882a593Smuzhiyun 	"xo",
290*4882a593Smuzhiyun 	"uniphy0_gcc_tx_clk",
291*4882a593Smuzhiyun 	"uniphy0_gcc_rx_clk",
292*4882a593Smuzhiyun 	"ubi32_pll",
293*4882a593Smuzhiyun 	"bias_pll_cc_clk",
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
297*4882a593Smuzhiyun 	{ P_XO, 0 },
298*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 1 },
299*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 2 },
300*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
301*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const char * const gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
305*4882a593Smuzhiyun 	"xo",
306*4882a593Smuzhiyun 	"uniphy0_gcc_rx_clk",
307*4882a593Smuzhiyun 	"uniphy0_gcc_tx_clk",
308*4882a593Smuzhiyun 	"uniphy1_gcc_rx_clk",
309*4882a593Smuzhiyun 	"uniphy1_gcc_tx_clk",
310*4882a593Smuzhiyun 	"ubi32_pll",
311*4882a593Smuzhiyun 	"bias_pll_cc_clk",
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static const struct parent_map
315*4882a593Smuzhiyun gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
316*4882a593Smuzhiyun 	{ P_XO, 0 },
317*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 1 },
318*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 2 },
319*4882a593Smuzhiyun 	{ P_UNIPHY1_RX, 3 },
320*4882a593Smuzhiyun 	{ P_UNIPHY1_TX, 4 },
321*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
322*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const char * const gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
326*4882a593Smuzhiyun 	"xo",
327*4882a593Smuzhiyun 	"uniphy0_gcc_tx_clk",
328*4882a593Smuzhiyun 	"uniphy0_gcc_rx_clk",
329*4882a593Smuzhiyun 	"uniphy1_gcc_tx_clk",
330*4882a593Smuzhiyun 	"uniphy1_gcc_rx_clk",
331*4882a593Smuzhiyun 	"ubi32_pll",
332*4882a593Smuzhiyun 	"bias_pll_cc_clk",
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static const struct parent_map
336*4882a593Smuzhiyun gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
337*4882a593Smuzhiyun 	{ P_XO, 0 },
338*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 1 },
339*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 2 },
340*4882a593Smuzhiyun 	{ P_UNIPHY1_TX, 3 },
341*4882a593Smuzhiyun 	{ P_UNIPHY1_RX, 4 },
342*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
343*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const char * const gcc_xo_uniphy2_rx_tx_ubi32_bias[] = {
347*4882a593Smuzhiyun 	"xo",
348*4882a593Smuzhiyun 	"uniphy2_gcc_rx_clk",
349*4882a593Smuzhiyun 	"uniphy2_gcc_tx_clk",
350*4882a593Smuzhiyun 	"ubi32_pll",
351*4882a593Smuzhiyun 	"bias_pll_cc_clk",
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct parent_map gcc_xo_uniphy2_rx_tx_ubi32_bias_map[] = {
355*4882a593Smuzhiyun 	{ P_XO, 0 },
356*4882a593Smuzhiyun 	{ P_UNIPHY2_RX, 1 },
357*4882a593Smuzhiyun 	{ P_UNIPHY2_TX, 2 },
358*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
359*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static const char * const gcc_xo_uniphy2_tx_rx_ubi32_bias[] = {
363*4882a593Smuzhiyun 	"xo",
364*4882a593Smuzhiyun 	"uniphy2_gcc_tx_clk",
365*4882a593Smuzhiyun 	"uniphy2_gcc_rx_clk",
366*4882a593Smuzhiyun 	"ubi32_pll",
367*4882a593Smuzhiyun 	"bias_pll_cc_clk",
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static const struct parent_map gcc_xo_uniphy2_tx_rx_ubi32_bias_map[] = {
371*4882a593Smuzhiyun 	{ P_XO, 0 },
372*4882a593Smuzhiyun 	{ P_UNIPHY2_TX, 1 },
373*4882a593Smuzhiyun 	{ P_UNIPHY2_RX, 2 },
374*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
375*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
379*4882a593Smuzhiyun 	"xo",
380*4882a593Smuzhiyun 	"gpll0",
381*4882a593Smuzhiyun 	"gpll6",
382*4882a593Smuzhiyun 	"gpll0_out_main_div2",
383*4882a593Smuzhiyun 	"sleep_clk",
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
387*4882a593Smuzhiyun 	{ P_XO, 0 },
388*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
389*4882a593Smuzhiyun 	{ P_GPLL6, 2 },
390*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
391*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 },
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static struct clk_alpha_pll gpll0_main = {
395*4882a593Smuzhiyun 	.offset = 0x21000,
396*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
397*4882a593Smuzhiyun 	.clkr = {
398*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
399*4882a593Smuzhiyun 		.enable_mask = BIT(0),
400*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
401*4882a593Smuzhiyun 			.name = "gpll0_main",
402*4882a593Smuzhiyun 			.parent_names = (const char *[]){
403*4882a593Smuzhiyun 				"xo"
404*4882a593Smuzhiyun 			},
405*4882a593Smuzhiyun 			.num_parents = 1,
406*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
407*4882a593Smuzhiyun 		},
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static struct clk_fixed_factor gpll0_out_main_div2 = {
412*4882a593Smuzhiyun 	.mult = 1,
413*4882a593Smuzhiyun 	.div = 2,
414*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
415*4882a593Smuzhiyun 		.name = "gpll0_out_main_div2",
416*4882a593Smuzhiyun 		.parent_names = (const char *[]){
417*4882a593Smuzhiyun 			"gpll0_main"
418*4882a593Smuzhiyun 		},
419*4882a593Smuzhiyun 		.num_parents = 1,
420*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
421*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
422*4882a593Smuzhiyun 	},
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0 = {
426*4882a593Smuzhiyun 	.offset = 0x21000,
427*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
428*4882a593Smuzhiyun 	.width = 4,
429*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
430*4882a593Smuzhiyun 		.name = "gpll0",
431*4882a593Smuzhiyun 		.parent_names = (const char *[]){
432*4882a593Smuzhiyun 			"gpll0_main"
433*4882a593Smuzhiyun 		},
434*4882a593Smuzhiyun 		.num_parents = 1,
435*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
436*4882a593Smuzhiyun 	},
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static struct clk_alpha_pll gpll2_main = {
440*4882a593Smuzhiyun 	.offset = 0x4a000,
441*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
442*4882a593Smuzhiyun 	.clkr = {
443*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
444*4882a593Smuzhiyun 		.enable_mask = BIT(2),
445*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
446*4882a593Smuzhiyun 			.name = "gpll2_main",
447*4882a593Smuzhiyun 			.parent_names = (const char *[]){
448*4882a593Smuzhiyun 				"xo"
449*4882a593Smuzhiyun 			},
450*4882a593Smuzhiyun 			.num_parents = 1,
451*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
452*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL,
453*4882a593Smuzhiyun 		},
454*4882a593Smuzhiyun 	},
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll2 = {
458*4882a593Smuzhiyun 	.offset = 0x4a000,
459*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
460*4882a593Smuzhiyun 	.width = 4,
461*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
462*4882a593Smuzhiyun 		.name = "gpll2",
463*4882a593Smuzhiyun 		.parent_names = (const char *[]){
464*4882a593Smuzhiyun 			"gpll2_main"
465*4882a593Smuzhiyun 		},
466*4882a593Smuzhiyun 		.num_parents = 1,
467*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
468*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
469*4882a593Smuzhiyun 	},
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static struct clk_alpha_pll gpll4_main = {
473*4882a593Smuzhiyun 	.offset = 0x24000,
474*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
475*4882a593Smuzhiyun 	.clkr = {
476*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
477*4882a593Smuzhiyun 		.enable_mask = BIT(5),
478*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
479*4882a593Smuzhiyun 			.name = "gpll4_main",
480*4882a593Smuzhiyun 			.parent_names = (const char *[]){
481*4882a593Smuzhiyun 				"xo"
482*4882a593Smuzhiyun 			},
483*4882a593Smuzhiyun 			.num_parents = 1,
484*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
485*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL,
486*4882a593Smuzhiyun 		},
487*4882a593Smuzhiyun 	},
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4 = {
491*4882a593Smuzhiyun 	.offset = 0x24000,
492*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
493*4882a593Smuzhiyun 	.width = 4,
494*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
495*4882a593Smuzhiyun 		.name = "gpll4",
496*4882a593Smuzhiyun 		.parent_names = (const char *[]){
497*4882a593Smuzhiyun 			"gpll4_main"
498*4882a593Smuzhiyun 		},
499*4882a593Smuzhiyun 		.num_parents = 1,
500*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
501*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
502*4882a593Smuzhiyun 	},
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static struct clk_alpha_pll gpll6_main = {
506*4882a593Smuzhiyun 	.offset = 0x37000,
507*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
508*4882a593Smuzhiyun 	.flags = SUPPORTS_DYNAMIC_UPDATE,
509*4882a593Smuzhiyun 	.clkr = {
510*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
511*4882a593Smuzhiyun 		.enable_mask = BIT(7),
512*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
513*4882a593Smuzhiyun 			.name = "gpll6_main",
514*4882a593Smuzhiyun 			.parent_names = (const char *[]){
515*4882a593Smuzhiyun 				"xo"
516*4882a593Smuzhiyun 			},
517*4882a593Smuzhiyun 			.num_parents = 1,
518*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
519*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL,
520*4882a593Smuzhiyun 		},
521*4882a593Smuzhiyun 	},
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll6 = {
525*4882a593Smuzhiyun 	.offset = 0x37000,
526*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
527*4882a593Smuzhiyun 	.width = 2,
528*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
529*4882a593Smuzhiyun 		.name = "gpll6",
530*4882a593Smuzhiyun 		.parent_names = (const char *[]){
531*4882a593Smuzhiyun 			"gpll6_main"
532*4882a593Smuzhiyun 		},
533*4882a593Smuzhiyun 		.num_parents = 1,
534*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
535*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
536*4882a593Smuzhiyun 	},
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun static struct clk_fixed_factor gpll6_out_main_div2 = {
540*4882a593Smuzhiyun 	.mult = 1,
541*4882a593Smuzhiyun 	.div = 2,
542*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
543*4882a593Smuzhiyun 		.name = "gpll6_out_main_div2",
544*4882a593Smuzhiyun 		.parent_names = (const char *[]){
545*4882a593Smuzhiyun 			"gpll6_main"
546*4882a593Smuzhiyun 		},
547*4882a593Smuzhiyun 		.num_parents = 1,
548*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
549*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
550*4882a593Smuzhiyun 	},
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun static struct clk_alpha_pll ubi32_pll_main = {
554*4882a593Smuzhiyun 	.offset = 0x25000,
555*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
556*4882a593Smuzhiyun 	.flags = SUPPORTS_DYNAMIC_UPDATE,
557*4882a593Smuzhiyun 	.clkr = {
558*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
559*4882a593Smuzhiyun 		.enable_mask = BIT(6),
560*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
561*4882a593Smuzhiyun 			.name = "ubi32_pll_main",
562*4882a593Smuzhiyun 			.parent_names = (const char *[]){
563*4882a593Smuzhiyun 				"xo"
564*4882a593Smuzhiyun 			},
565*4882a593Smuzhiyun 			.num_parents = 1,
566*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_huayra_ops,
567*4882a593Smuzhiyun 		},
568*4882a593Smuzhiyun 	},
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv ubi32_pll = {
572*4882a593Smuzhiyun 	.offset = 0x25000,
573*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
574*4882a593Smuzhiyun 	.width = 2,
575*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
576*4882a593Smuzhiyun 		.name = "ubi32_pll",
577*4882a593Smuzhiyun 		.parent_names = (const char *[]){
578*4882a593Smuzhiyun 			"ubi32_pll_main"
579*4882a593Smuzhiyun 		},
580*4882a593Smuzhiyun 		.num_parents = 1,
581*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
582*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
583*4882a593Smuzhiyun 	},
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static struct clk_alpha_pll nss_crypto_pll_main = {
587*4882a593Smuzhiyun 	.offset = 0x22000,
588*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
589*4882a593Smuzhiyun 	.clkr = {
590*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
591*4882a593Smuzhiyun 		.enable_mask = BIT(4),
592*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
593*4882a593Smuzhiyun 			.name = "nss_crypto_pll_main",
594*4882a593Smuzhiyun 			.parent_names = (const char *[]){
595*4882a593Smuzhiyun 				"xo"
596*4882a593Smuzhiyun 			},
597*4882a593Smuzhiyun 			.num_parents = 1,
598*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
599*4882a593Smuzhiyun 		},
600*4882a593Smuzhiyun 	},
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv nss_crypto_pll = {
604*4882a593Smuzhiyun 	.offset = 0x22000,
605*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
606*4882a593Smuzhiyun 	.width = 4,
607*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
608*4882a593Smuzhiyun 		.name = "nss_crypto_pll",
609*4882a593Smuzhiyun 		.parent_names = (const char *[]){
610*4882a593Smuzhiyun 			"nss_crypto_pll_main"
611*4882a593Smuzhiyun 		},
612*4882a593Smuzhiyun 		.num_parents = 1,
613*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
614*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
615*4882a593Smuzhiyun 	},
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
619*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
620*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
621*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
622*4882a593Smuzhiyun 	{ }
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
626*4882a593Smuzhiyun 	.cmd_rcgr = 0x27000,
627*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
628*4882a593Smuzhiyun 	.hid_width = 5,
629*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
630*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
631*4882a593Smuzhiyun 		.name = "pcnoc_bfdcd_clk_src",
632*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
633*4882a593Smuzhiyun 		.num_parents = 3,
634*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
635*4882a593Smuzhiyun 		.flags = CLK_IS_CRITICAL,
636*4882a593Smuzhiyun 	},
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun static struct clk_fixed_factor pcnoc_clk_src = {
640*4882a593Smuzhiyun 	.mult = 1,
641*4882a593Smuzhiyun 	.div = 1,
642*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
643*4882a593Smuzhiyun 		.name = "pcnoc_clk_src",
644*4882a593Smuzhiyun 		.parent_names = (const char *[]){
645*4882a593Smuzhiyun 			"pcnoc_bfdcd_clk_src"
646*4882a593Smuzhiyun 		},
647*4882a593Smuzhiyun 		.num_parents = 1,
648*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
649*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
650*4882a593Smuzhiyun 	},
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static struct clk_branch gcc_sleep_clk_src = {
654*4882a593Smuzhiyun 	.halt_reg = 0x30000,
655*4882a593Smuzhiyun 	.clkr = {
656*4882a593Smuzhiyun 		.enable_reg = 0x30000,
657*4882a593Smuzhiyun 		.enable_mask = BIT(1),
658*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
659*4882a593Smuzhiyun 			.name = "gcc_sleep_clk_src",
660*4882a593Smuzhiyun 			.parent_names = (const char *[]){
661*4882a593Smuzhiyun 				"sleep_clk"
662*4882a593Smuzhiyun 			},
663*4882a593Smuzhiyun 			.num_parents = 1,
664*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
665*4882a593Smuzhiyun 			.flags = CLK_IS_CRITICAL,
666*4882a593Smuzhiyun 		},
667*4882a593Smuzhiyun 	},
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
671*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
672*4882a593Smuzhiyun 	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
673*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
674*4882a593Smuzhiyun 	{ }
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
678*4882a593Smuzhiyun 	.cmd_rcgr = 0x0200c,
679*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
680*4882a593Smuzhiyun 	.hid_width = 5,
681*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
682*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
683*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
684*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
685*4882a593Smuzhiyun 		.num_parents = 3,
686*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
687*4882a593Smuzhiyun 	},
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
691*4882a593Smuzhiyun 	F(960000, P_XO, 10, 1, 2),
692*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
693*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
694*4882a593Smuzhiyun 	F(12500000, P_GPLL0_DIV2, 16, 1, 2),
695*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 10, 1, 5),
696*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
697*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
698*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
699*4882a593Smuzhiyun 	{ }
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
703*4882a593Smuzhiyun 	.cmd_rcgr = 0x02024,
704*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
705*4882a593Smuzhiyun 	.mnd_width = 8,
706*4882a593Smuzhiyun 	.hid_width = 5,
707*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
708*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
709*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
710*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
711*4882a593Smuzhiyun 		.num_parents = 3,
712*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
713*4882a593Smuzhiyun 	},
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
717*4882a593Smuzhiyun 	.cmd_rcgr = 0x03000,
718*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
719*4882a593Smuzhiyun 	.hid_width = 5,
720*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
721*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
722*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
723*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
724*4882a593Smuzhiyun 		.num_parents = 3,
725*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
726*4882a593Smuzhiyun 	},
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
730*4882a593Smuzhiyun 	.cmd_rcgr = 0x03014,
731*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
732*4882a593Smuzhiyun 	.mnd_width = 8,
733*4882a593Smuzhiyun 	.hid_width = 5,
734*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
735*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
736*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
737*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
738*4882a593Smuzhiyun 		.num_parents = 3,
739*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
740*4882a593Smuzhiyun 	},
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
744*4882a593Smuzhiyun 	.cmd_rcgr = 0x04000,
745*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
746*4882a593Smuzhiyun 	.hid_width = 5,
747*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
748*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
749*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
750*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
751*4882a593Smuzhiyun 		.num_parents = 3,
752*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
753*4882a593Smuzhiyun 	},
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
757*4882a593Smuzhiyun 	.cmd_rcgr = 0x04014,
758*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
759*4882a593Smuzhiyun 	.mnd_width = 8,
760*4882a593Smuzhiyun 	.hid_width = 5,
761*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
762*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
763*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
764*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
765*4882a593Smuzhiyun 		.num_parents = 3,
766*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
767*4882a593Smuzhiyun 	},
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
771*4882a593Smuzhiyun 	.cmd_rcgr = 0x05000,
772*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
773*4882a593Smuzhiyun 	.hid_width = 5,
774*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
775*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
776*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
777*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
778*4882a593Smuzhiyun 		.num_parents = 3,
779*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
780*4882a593Smuzhiyun 	},
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
784*4882a593Smuzhiyun 	.cmd_rcgr = 0x05014,
785*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
786*4882a593Smuzhiyun 	.mnd_width = 8,
787*4882a593Smuzhiyun 	.hid_width = 5,
788*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
789*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
790*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
791*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
792*4882a593Smuzhiyun 		.num_parents = 3,
793*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
794*4882a593Smuzhiyun 	},
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
798*4882a593Smuzhiyun 	.cmd_rcgr = 0x06000,
799*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
800*4882a593Smuzhiyun 	.hid_width = 5,
801*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
802*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
803*4882a593Smuzhiyun 		.name = "blsp1_qup5_i2c_apps_clk_src",
804*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
805*4882a593Smuzhiyun 		.num_parents = 3,
806*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
807*4882a593Smuzhiyun 	},
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
811*4882a593Smuzhiyun 	.cmd_rcgr = 0x06014,
812*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
813*4882a593Smuzhiyun 	.mnd_width = 8,
814*4882a593Smuzhiyun 	.hid_width = 5,
815*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
816*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
817*4882a593Smuzhiyun 		.name = "blsp1_qup5_spi_apps_clk_src",
818*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
819*4882a593Smuzhiyun 		.num_parents = 3,
820*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
821*4882a593Smuzhiyun 	},
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
825*4882a593Smuzhiyun 	.cmd_rcgr = 0x07000,
826*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
827*4882a593Smuzhiyun 	.hid_width = 5,
828*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
829*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
830*4882a593Smuzhiyun 		.name = "blsp1_qup6_i2c_apps_clk_src",
831*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
832*4882a593Smuzhiyun 		.num_parents = 3,
833*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
834*4882a593Smuzhiyun 	},
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
838*4882a593Smuzhiyun 	.cmd_rcgr = 0x07014,
839*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
840*4882a593Smuzhiyun 	.mnd_width = 8,
841*4882a593Smuzhiyun 	.hid_width = 5,
842*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
843*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
844*4882a593Smuzhiyun 		.name = "blsp1_qup6_spi_apps_clk_src",
845*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
846*4882a593Smuzhiyun 		.num_parents = 3,
847*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
848*4882a593Smuzhiyun 	},
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
852*4882a593Smuzhiyun 	F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
853*4882a593Smuzhiyun 	F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
854*4882a593Smuzhiyun 	F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
855*4882a593Smuzhiyun 	F(16000000, P_GPLL0_DIV2, 5, 1, 5),
856*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
857*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 1, 3, 100),
858*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
859*4882a593Smuzhiyun 	F(32000000, P_GPLL0, 1, 1, 25),
860*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 1, 1, 20),
861*4882a593Smuzhiyun 	F(46400000, P_GPLL0, 1, 29, 500),
862*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 1, 3, 50),
863*4882a593Smuzhiyun 	F(51200000, P_GPLL0, 1, 8, 125),
864*4882a593Smuzhiyun 	F(56000000, P_GPLL0, 1, 7, 100),
865*4882a593Smuzhiyun 	F(58982400, P_GPLL0, 1, 1152, 15625),
866*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 1, 3, 40),
867*4882a593Smuzhiyun 	F(64000000, P_GPLL0, 12.5, 1, 1),
868*4882a593Smuzhiyun 	{ }
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
872*4882a593Smuzhiyun 	.cmd_rcgr = 0x02044,
873*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
874*4882a593Smuzhiyun 	.mnd_width = 16,
875*4882a593Smuzhiyun 	.hid_width = 5,
876*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
877*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
878*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
879*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
880*4882a593Smuzhiyun 		.num_parents = 3,
881*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
882*4882a593Smuzhiyun 	},
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
886*4882a593Smuzhiyun 	.cmd_rcgr = 0x03034,
887*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
888*4882a593Smuzhiyun 	.mnd_width = 16,
889*4882a593Smuzhiyun 	.hid_width = 5,
890*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
891*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
892*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
893*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
894*4882a593Smuzhiyun 		.num_parents = 3,
895*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
896*4882a593Smuzhiyun 	},
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
900*4882a593Smuzhiyun 	.cmd_rcgr = 0x04034,
901*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
902*4882a593Smuzhiyun 	.mnd_width = 16,
903*4882a593Smuzhiyun 	.hid_width = 5,
904*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
905*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
906*4882a593Smuzhiyun 		.name = "blsp1_uart3_apps_clk_src",
907*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
908*4882a593Smuzhiyun 		.num_parents = 3,
909*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
910*4882a593Smuzhiyun 	},
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
914*4882a593Smuzhiyun 	.cmd_rcgr = 0x05034,
915*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
916*4882a593Smuzhiyun 	.mnd_width = 16,
917*4882a593Smuzhiyun 	.hid_width = 5,
918*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
919*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
920*4882a593Smuzhiyun 		.name = "blsp1_uart4_apps_clk_src",
921*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
922*4882a593Smuzhiyun 		.num_parents = 3,
923*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
924*4882a593Smuzhiyun 	},
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
928*4882a593Smuzhiyun 	.cmd_rcgr = 0x06034,
929*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
930*4882a593Smuzhiyun 	.mnd_width = 16,
931*4882a593Smuzhiyun 	.hid_width = 5,
932*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
933*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
934*4882a593Smuzhiyun 		.name = "blsp1_uart5_apps_clk_src",
935*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
936*4882a593Smuzhiyun 		.num_parents = 3,
937*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
938*4882a593Smuzhiyun 	},
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
942*4882a593Smuzhiyun 	.cmd_rcgr = 0x07034,
943*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
944*4882a593Smuzhiyun 	.mnd_width = 16,
945*4882a593Smuzhiyun 	.hid_width = 5,
946*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
947*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
948*4882a593Smuzhiyun 		.name = "blsp1_uart6_apps_clk_src",
949*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
950*4882a593Smuzhiyun 		.num_parents = 3,
951*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
952*4882a593Smuzhiyun 	},
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0[] = {
956*4882a593Smuzhiyun 	{ .fw_name = "xo" },
957*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
961*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
962*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
963*4882a593Smuzhiyun 	{ }
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun static struct clk_rcg2 pcie0_axi_clk_src = {
967*4882a593Smuzhiyun 	.cmd_rcgr = 0x75054,
968*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_axi_clk_src,
969*4882a593Smuzhiyun 	.hid_width = 5,
970*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
971*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
972*4882a593Smuzhiyun 		.name = "pcie0_axi_clk_src",
973*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
974*4882a593Smuzhiyun 		.num_parents = 2,
975*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
976*4882a593Smuzhiyun 	},
977*4882a593Smuzhiyun };
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
980*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun static struct clk_rcg2 pcie0_aux_clk_src = {
984*4882a593Smuzhiyun 	.cmd_rcgr = 0x75024,
985*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_aux_clk_src,
986*4882a593Smuzhiyun 	.mnd_width = 16,
987*4882a593Smuzhiyun 	.hid_width = 5,
988*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_sleep_clk_map,
989*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
990*4882a593Smuzhiyun 		.name = "pcie0_aux_clk_src",
991*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_sleep_clk,
992*4882a593Smuzhiyun 		.num_parents = 3,
993*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
994*4882a593Smuzhiyun 	},
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun static struct clk_regmap_mux pcie0_pipe_clk_src = {
998*4882a593Smuzhiyun 	.reg = 0x7501c,
999*4882a593Smuzhiyun 	.shift = 8,
1000*4882a593Smuzhiyun 	.width = 2,
1001*4882a593Smuzhiyun 	.parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
1002*4882a593Smuzhiyun 	.clkr = {
1003*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1004*4882a593Smuzhiyun 			.name = "pcie0_pipe_clk_src",
1005*4882a593Smuzhiyun 			.parent_names = gcc_pcie20_phy0_pipe_clk_xo,
1006*4882a593Smuzhiyun 			.num_parents = 2,
1007*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
1008*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1009*4882a593Smuzhiyun 		},
1010*4882a593Smuzhiyun 	},
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun static struct clk_rcg2 pcie1_axi_clk_src = {
1014*4882a593Smuzhiyun 	.cmd_rcgr = 0x76054,
1015*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_axi_clk_src,
1016*4882a593Smuzhiyun 	.hid_width = 5,
1017*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1018*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1019*4882a593Smuzhiyun 		.name = "pcie1_axi_clk_src",
1020*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
1021*4882a593Smuzhiyun 		.num_parents = 2,
1022*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1023*4882a593Smuzhiyun 	},
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun static struct clk_rcg2 pcie1_aux_clk_src = {
1027*4882a593Smuzhiyun 	.cmd_rcgr = 0x76024,
1028*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_aux_clk_src,
1029*4882a593Smuzhiyun 	.mnd_width = 16,
1030*4882a593Smuzhiyun 	.hid_width = 5,
1031*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_sleep_clk_map,
1032*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1033*4882a593Smuzhiyun 		.name = "pcie1_aux_clk_src",
1034*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_sleep_clk,
1035*4882a593Smuzhiyun 		.num_parents = 3,
1036*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1037*4882a593Smuzhiyun 	},
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static struct clk_regmap_mux pcie1_pipe_clk_src = {
1041*4882a593Smuzhiyun 	.reg = 0x7601c,
1042*4882a593Smuzhiyun 	.shift = 8,
1043*4882a593Smuzhiyun 	.width = 2,
1044*4882a593Smuzhiyun 	.parent_map = gcc_pcie20_phy1_pipe_clk_xo_map,
1045*4882a593Smuzhiyun 	.clkr = {
1046*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1047*4882a593Smuzhiyun 			.name = "pcie1_pipe_clk_src",
1048*4882a593Smuzhiyun 			.parent_names = gcc_pcie20_phy1_pipe_clk_xo,
1049*4882a593Smuzhiyun 			.num_parents = 2,
1050*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
1051*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1052*4882a593Smuzhiyun 		},
1053*4882a593Smuzhiyun 	},
1054*4882a593Smuzhiyun };
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
1057*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
1058*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
1059*4882a593Smuzhiyun 	F(24000000, P_GPLL2, 12, 1, 4),
1060*4882a593Smuzhiyun 	F(48000000, P_GPLL2, 12, 1, 2),
1061*4882a593Smuzhiyun 	F(96000000, P_GPLL2, 12, 0, 0),
1062*4882a593Smuzhiyun 	F(177777778, P_GPLL0, 4.5, 0, 0),
1063*4882a593Smuzhiyun 	F(192000000, P_GPLL2, 6, 0, 0),
1064*4882a593Smuzhiyun 	F(384000000, P_GPLL2, 3, 0, 0),
1065*4882a593Smuzhiyun 	{ }
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
1069*4882a593Smuzhiyun 	.cmd_rcgr = 0x42004,
1070*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc_apps_clk_src,
1071*4882a593Smuzhiyun 	.mnd_width = 8,
1072*4882a593Smuzhiyun 	.hid_width = 5,
1073*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
1074*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1075*4882a593Smuzhiyun 		.name = "sdcc1_apps_clk_src",
1076*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
1077*4882a593Smuzhiyun 		.num_parents = 4,
1078*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1079*4882a593Smuzhiyun 	},
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
1083*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1084*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1085*4882a593Smuzhiyun 	F(308570000, P_GPLL6, 3.5, 0, 0),
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_ice_core_clk_src = {
1089*4882a593Smuzhiyun 	.cmd_rcgr = 0x5d000,
1090*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc_ice_core_clk_src,
1091*4882a593Smuzhiyun 	.mnd_width = 8,
1092*4882a593Smuzhiyun 	.hid_width = 5,
1093*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
1094*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1095*4882a593Smuzhiyun 		.name = "sdcc1_ice_core_clk_src",
1096*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll6_gpll0_div2,
1097*4882a593Smuzhiyun 		.num_parents = 4,
1098*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1099*4882a593Smuzhiyun 	},
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
1103*4882a593Smuzhiyun 	.cmd_rcgr = 0x43004,
1104*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc_apps_clk_src,
1105*4882a593Smuzhiyun 	.mnd_width = 8,
1106*4882a593Smuzhiyun 	.hid_width = 5,
1107*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
1108*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1109*4882a593Smuzhiyun 		.name = "sdcc2_apps_clk_src",
1110*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
1111*4882a593Smuzhiyun 		.num_parents = 4,
1112*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1113*4882a593Smuzhiyun 	},
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb_master_clk_src[] = {
1117*4882a593Smuzhiyun 	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
1118*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1119*4882a593Smuzhiyun 	F(133330000, P_GPLL0, 6, 0, 0),
1120*4882a593Smuzhiyun 	{ }
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static struct clk_rcg2 usb0_master_clk_src = {
1124*4882a593Smuzhiyun 	.cmd_rcgr = 0x3e00c,
1125*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_master_clk_src,
1126*4882a593Smuzhiyun 	.mnd_width = 8,
1127*4882a593Smuzhiyun 	.hid_width = 5,
1128*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
1129*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1130*4882a593Smuzhiyun 		.name = "usb0_master_clk_src",
1131*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
1132*4882a593Smuzhiyun 		.num_parents = 3,
1133*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1134*4882a593Smuzhiyun 	},
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb_aux_clk_src[] = {
1138*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1139*4882a593Smuzhiyun 	{ }
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun static struct clk_rcg2 usb0_aux_clk_src = {
1143*4882a593Smuzhiyun 	.cmd_rcgr = 0x3e05c,
1144*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_aux_clk_src,
1145*4882a593Smuzhiyun 	.mnd_width = 16,
1146*4882a593Smuzhiyun 	.hid_width = 5,
1147*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_sleep_clk_map,
1148*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1149*4882a593Smuzhiyun 		.name = "usb0_aux_clk_src",
1150*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_sleep_clk,
1151*4882a593Smuzhiyun 		.num_parents = 3,
1152*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1153*4882a593Smuzhiyun 	},
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
1157*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1158*4882a593Smuzhiyun 	F(20000000, P_GPLL6, 6, 1, 9),
1159*4882a593Smuzhiyun 	F(60000000, P_GPLL6, 6, 1, 3),
1160*4882a593Smuzhiyun 	{ }
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static struct clk_rcg2 usb0_mock_utmi_clk_src = {
1164*4882a593Smuzhiyun 	.cmd_rcgr = 0x3e020,
1165*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_mock_utmi_clk_src,
1166*4882a593Smuzhiyun 	.mnd_width = 8,
1167*4882a593Smuzhiyun 	.hid_width = 5,
1168*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
1169*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1170*4882a593Smuzhiyun 		.name = "usb0_mock_utmi_clk_src",
1171*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
1172*4882a593Smuzhiyun 		.num_parents = 4,
1173*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1174*4882a593Smuzhiyun 	},
1175*4882a593Smuzhiyun };
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun static struct clk_regmap_mux usb0_pipe_clk_src = {
1178*4882a593Smuzhiyun 	.reg = 0x3e048,
1179*4882a593Smuzhiyun 	.shift = 8,
1180*4882a593Smuzhiyun 	.width = 2,
1181*4882a593Smuzhiyun 	.parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
1182*4882a593Smuzhiyun 	.clkr = {
1183*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1184*4882a593Smuzhiyun 			.name = "usb0_pipe_clk_src",
1185*4882a593Smuzhiyun 			.parent_names = gcc_usb3phy_0_cc_pipe_clk_xo,
1186*4882a593Smuzhiyun 			.num_parents = 2,
1187*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
1188*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1189*4882a593Smuzhiyun 		},
1190*4882a593Smuzhiyun 	},
1191*4882a593Smuzhiyun };
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun static struct clk_rcg2 usb1_master_clk_src = {
1194*4882a593Smuzhiyun 	.cmd_rcgr = 0x3f00c,
1195*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_master_clk_src,
1196*4882a593Smuzhiyun 	.mnd_width = 8,
1197*4882a593Smuzhiyun 	.hid_width = 5,
1198*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
1199*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1200*4882a593Smuzhiyun 		.name = "usb1_master_clk_src",
1201*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
1202*4882a593Smuzhiyun 		.num_parents = 3,
1203*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1204*4882a593Smuzhiyun 	},
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun static struct clk_rcg2 usb1_aux_clk_src = {
1208*4882a593Smuzhiyun 	.cmd_rcgr = 0x3f05c,
1209*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_aux_clk_src,
1210*4882a593Smuzhiyun 	.mnd_width = 16,
1211*4882a593Smuzhiyun 	.hid_width = 5,
1212*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_sleep_clk_map,
1213*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1214*4882a593Smuzhiyun 		.name = "usb1_aux_clk_src",
1215*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_sleep_clk,
1216*4882a593Smuzhiyun 		.num_parents = 3,
1217*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1218*4882a593Smuzhiyun 	},
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static struct clk_rcg2 usb1_mock_utmi_clk_src = {
1222*4882a593Smuzhiyun 	.cmd_rcgr = 0x3f020,
1223*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_mock_utmi_clk_src,
1224*4882a593Smuzhiyun 	.mnd_width = 8,
1225*4882a593Smuzhiyun 	.hid_width = 5,
1226*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
1227*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1228*4882a593Smuzhiyun 		.name = "usb1_mock_utmi_clk_src",
1229*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
1230*4882a593Smuzhiyun 		.num_parents = 4,
1231*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1232*4882a593Smuzhiyun 	},
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun static struct clk_regmap_mux usb1_pipe_clk_src = {
1236*4882a593Smuzhiyun 	.reg = 0x3f048,
1237*4882a593Smuzhiyun 	.shift = 8,
1238*4882a593Smuzhiyun 	.width = 2,
1239*4882a593Smuzhiyun 	.parent_map = gcc_usb3phy_1_cc_pipe_clk_xo_map,
1240*4882a593Smuzhiyun 	.clkr = {
1241*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1242*4882a593Smuzhiyun 			.name = "usb1_pipe_clk_src",
1243*4882a593Smuzhiyun 			.parent_names = gcc_usb3phy_1_cc_pipe_clk_xo,
1244*4882a593Smuzhiyun 			.num_parents = 2,
1245*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
1246*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1247*4882a593Smuzhiyun 		},
1248*4882a593Smuzhiyun 	},
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun static struct clk_branch gcc_xo_clk_src = {
1252*4882a593Smuzhiyun 	.halt_reg = 0x30018,
1253*4882a593Smuzhiyun 	.clkr = {
1254*4882a593Smuzhiyun 		.enable_reg = 0x30018,
1255*4882a593Smuzhiyun 		.enable_mask = BIT(1),
1256*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1257*4882a593Smuzhiyun 			.name = "gcc_xo_clk_src",
1258*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1259*4882a593Smuzhiyun 				"xo"
1260*4882a593Smuzhiyun 			},
1261*4882a593Smuzhiyun 			.num_parents = 1,
1262*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1263*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1264*4882a593Smuzhiyun 		},
1265*4882a593Smuzhiyun 	},
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun static struct clk_fixed_factor gcc_xo_div4_clk_src = {
1269*4882a593Smuzhiyun 	.mult = 1,
1270*4882a593Smuzhiyun 	.div = 4,
1271*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1272*4882a593Smuzhiyun 		.name = "gcc_xo_div4_clk_src",
1273*4882a593Smuzhiyun 		.parent_names = (const char *[]){
1274*4882a593Smuzhiyun 			"gcc_xo_clk_src"
1275*4882a593Smuzhiyun 		},
1276*4882a593Smuzhiyun 		.num_parents = 1,
1277*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1278*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1279*4882a593Smuzhiyun 	},
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
1283*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1284*4882a593Smuzhiyun 	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
1285*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1286*4882a593Smuzhiyun 	F(133333333, P_GPLL0, 6, 0, 0),
1287*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1288*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1289*4882a593Smuzhiyun 	F(266666667, P_GPLL0, 3, 0, 0),
1290*4882a593Smuzhiyun 	{ }
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun static struct clk_rcg2 system_noc_bfdcd_clk_src = {
1294*4882a593Smuzhiyun 	.cmd_rcgr = 0x26004,
1295*4882a593Smuzhiyun 	.freq_tbl = ftbl_system_noc_bfdcd_clk_src,
1296*4882a593Smuzhiyun 	.hid_width = 5,
1297*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
1298*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1299*4882a593Smuzhiyun 		.name = "system_noc_bfdcd_clk_src",
1300*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
1301*4882a593Smuzhiyun 		.num_parents = 4,
1302*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1303*4882a593Smuzhiyun 		.flags = CLK_IS_CRITICAL,
1304*4882a593Smuzhiyun 	},
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun static struct clk_fixed_factor system_noc_clk_src = {
1308*4882a593Smuzhiyun 	.mult = 1,
1309*4882a593Smuzhiyun 	.div = 1,
1310*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1311*4882a593Smuzhiyun 		.name = "system_noc_clk_src",
1312*4882a593Smuzhiyun 		.parent_names = (const char *[]){
1313*4882a593Smuzhiyun 			"system_noc_bfdcd_clk_src"
1314*4882a593Smuzhiyun 		},
1315*4882a593Smuzhiyun 		.num_parents = 1,
1316*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1317*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1318*4882a593Smuzhiyun 	},
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_ce_clk_src[] = {
1322*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1323*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1324*4882a593Smuzhiyun 	{ }
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun static struct clk_rcg2 nss_ce_clk_src = {
1328*4882a593Smuzhiyun 	.cmd_rcgr = 0x68098,
1329*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_ce_clk_src,
1330*4882a593Smuzhiyun 	.hid_width = 5,
1331*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1332*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1333*4882a593Smuzhiyun 		.name = "nss_ce_clk_src",
1334*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
1335*4882a593Smuzhiyun 		.num_parents = 2,
1336*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1337*4882a593Smuzhiyun 	},
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_noc_bfdcd_clk_src[] = {
1341*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1342*4882a593Smuzhiyun 	F(461500000, P_BIAS_PLL_NSS_NOC, 1, 0, 0),
1343*4882a593Smuzhiyun 	{ }
1344*4882a593Smuzhiyun };
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun static struct clk_rcg2 nss_noc_bfdcd_clk_src = {
1347*4882a593Smuzhiyun 	.cmd_rcgr = 0x68088,
1348*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_noc_bfdcd_clk_src,
1349*4882a593Smuzhiyun 	.hid_width = 5,
1350*4882a593Smuzhiyun 	.parent_map = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map,
1351*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1352*4882a593Smuzhiyun 		.name = "nss_noc_bfdcd_clk_src",
1353*4882a593Smuzhiyun 		.parent_names = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2,
1354*4882a593Smuzhiyun 		.num_parents = 4,
1355*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1356*4882a593Smuzhiyun 	},
1357*4882a593Smuzhiyun };
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun static struct clk_fixed_factor nss_noc_clk_src = {
1360*4882a593Smuzhiyun 	.mult = 1,
1361*4882a593Smuzhiyun 	.div = 1,
1362*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1363*4882a593Smuzhiyun 		.name = "nss_noc_clk_src",
1364*4882a593Smuzhiyun 		.parent_names = (const char *[]){
1365*4882a593Smuzhiyun 			"nss_noc_bfdcd_clk_src"
1366*4882a593Smuzhiyun 		},
1367*4882a593Smuzhiyun 		.num_parents = 1,
1368*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1369*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1370*4882a593Smuzhiyun 	},
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
1374*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1375*4882a593Smuzhiyun 	F(600000000, P_NSS_CRYPTO_PLL, 1, 0, 0),
1376*4882a593Smuzhiyun 	{ }
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun static struct clk_rcg2 nss_crypto_clk_src = {
1380*4882a593Smuzhiyun 	.cmd_rcgr = 0x68144,
1381*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_crypto_clk_src,
1382*4882a593Smuzhiyun 	.mnd_width = 16,
1383*4882a593Smuzhiyun 	.hid_width = 5,
1384*4882a593Smuzhiyun 	.parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
1385*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1386*4882a593Smuzhiyun 		.name = "nss_crypto_clk_src",
1387*4882a593Smuzhiyun 		.parent_names = gcc_xo_nss_crypto_pll_gpll0,
1388*4882a593Smuzhiyun 		.num_parents = 3,
1389*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1390*4882a593Smuzhiyun 	},
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
1394*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1395*4882a593Smuzhiyun 	F(187200000, P_UBI32_PLL, 8, 0, 0),
1396*4882a593Smuzhiyun 	F(748800000, P_UBI32_PLL, 2, 0, 0),
1397*4882a593Smuzhiyun 	F(1497600000, P_UBI32_PLL, 1, 0, 0),
1398*4882a593Smuzhiyun 	F(1689600000, P_UBI32_PLL, 1, 0, 0),
1399*4882a593Smuzhiyun 	{ }
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun static struct clk_rcg2 nss_ubi0_clk_src = {
1403*4882a593Smuzhiyun 	.cmd_rcgr = 0x68104,
1404*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_ubi_clk_src,
1405*4882a593Smuzhiyun 	.hid_width = 5,
1406*4882a593Smuzhiyun 	.parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
1407*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1408*4882a593Smuzhiyun 		.name = "nss_ubi0_clk_src",
1409*4882a593Smuzhiyun 		.parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
1410*4882a593Smuzhiyun 		.num_parents = 6,
1411*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1412*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1413*4882a593Smuzhiyun 	},
1414*4882a593Smuzhiyun };
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun static struct clk_regmap_div nss_ubi0_div_clk_src = {
1417*4882a593Smuzhiyun 	.reg = 0x68118,
1418*4882a593Smuzhiyun 	.shift = 0,
1419*4882a593Smuzhiyun 	.width = 4,
1420*4882a593Smuzhiyun 	.clkr = {
1421*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1422*4882a593Smuzhiyun 			.name = "nss_ubi0_div_clk_src",
1423*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1424*4882a593Smuzhiyun 				"nss_ubi0_clk_src"
1425*4882a593Smuzhiyun 			},
1426*4882a593Smuzhiyun 			.num_parents = 1,
1427*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ro_ops,
1428*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1429*4882a593Smuzhiyun 		},
1430*4882a593Smuzhiyun 	},
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun static struct clk_rcg2 nss_ubi1_clk_src = {
1434*4882a593Smuzhiyun 	.cmd_rcgr = 0x68124,
1435*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_ubi_clk_src,
1436*4882a593Smuzhiyun 	.hid_width = 5,
1437*4882a593Smuzhiyun 	.parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
1438*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1439*4882a593Smuzhiyun 		.name = "nss_ubi1_clk_src",
1440*4882a593Smuzhiyun 		.parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
1441*4882a593Smuzhiyun 		.num_parents = 6,
1442*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1443*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1444*4882a593Smuzhiyun 	},
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun static struct clk_regmap_div nss_ubi1_div_clk_src = {
1448*4882a593Smuzhiyun 	.reg = 0x68138,
1449*4882a593Smuzhiyun 	.shift = 0,
1450*4882a593Smuzhiyun 	.width = 4,
1451*4882a593Smuzhiyun 	.clkr = {
1452*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1453*4882a593Smuzhiyun 			.name = "nss_ubi1_div_clk_src",
1454*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1455*4882a593Smuzhiyun 				"nss_ubi1_clk_src"
1456*4882a593Smuzhiyun 			},
1457*4882a593Smuzhiyun 			.num_parents = 1,
1458*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ro_ops,
1459*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1460*4882a593Smuzhiyun 		},
1461*4882a593Smuzhiyun 	},
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun static const struct freq_tbl ftbl_ubi_mpt_clk_src[] = {
1465*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1466*4882a593Smuzhiyun 	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
1467*4882a593Smuzhiyun 	{ }
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun static struct clk_rcg2 ubi_mpt_clk_src = {
1471*4882a593Smuzhiyun 	.cmd_rcgr = 0x68090,
1472*4882a593Smuzhiyun 	.freq_tbl = ftbl_ubi_mpt_clk_src,
1473*4882a593Smuzhiyun 	.hid_width = 5,
1474*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_out_main_div2_map,
1475*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1476*4882a593Smuzhiyun 		.name = "ubi_mpt_clk_src",
1477*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_out_main_div2,
1478*4882a593Smuzhiyun 		.num_parents = 2,
1479*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1480*4882a593Smuzhiyun 	},
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_imem_clk_src[] = {
1484*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1485*4882a593Smuzhiyun 	F(400000000, P_GPLL0, 2, 0, 0),
1486*4882a593Smuzhiyun 	{ }
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun static struct clk_rcg2 nss_imem_clk_src = {
1490*4882a593Smuzhiyun 	.cmd_rcgr = 0x68158,
1491*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_imem_clk_src,
1492*4882a593Smuzhiyun 	.hid_width = 5,
1493*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll4_map,
1494*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1495*4882a593Smuzhiyun 		.name = "nss_imem_clk_src",
1496*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll4,
1497*4882a593Smuzhiyun 		.num_parents = 3,
1498*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1499*4882a593Smuzhiyun 	},
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
1503*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1504*4882a593Smuzhiyun 	F(300000000, P_BIAS_PLL, 1, 0, 0),
1505*4882a593Smuzhiyun 	{ }
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun static struct clk_rcg2 nss_ppe_clk_src = {
1509*4882a593Smuzhiyun 	.cmd_rcgr = 0x68080,
1510*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_ppe_clk_src,
1511*4882a593Smuzhiyun 	.hid_width = 5,
1512*4882a593Smuzhiyun 	.parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
1513*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1514*4882a593Smuzhiyun 		.name = "nss_ppe_clk_src",
1515*4882a593Smuzhiyun 		.parent_names = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
1516*4882a593Smuzhiyun 		.num_parents = 6,
1517*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1518*4882a593Smuzhiyun 	},
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun static struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
1522*4882a593Smuzhiyun 	.mult = 1,
1523*4882a593Smuzhiyun 	.div = 4,
1524*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1525*4882a593Smuzhiyun 		.name = "nss_ppe_cdiv_clk_src",
1526*4882a593Smuzhiyun 		.parent_names = (const char *[]){
1527*4882a593Smuzhiyun 			"nss_ppe_clk_src"
1528*4882a593Smuzhiyun 		},
1529*4882a593Smuzhiyun 		.num_parents = 1,
1530*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1531*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1532*4882a593Smuzhiyun 	},
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
1536*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1537*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_RX, 5, 0, 0),
1538*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_RX, 1, 0, 0),
1539*4882a593Smuzhiyun 	{ }
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static struct clk_rcg2 nss_port1_rx_clk_src = {
1543*4882a593Smuzhiyun 	.cmd_rcgr = 0x68020,
1544*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
1545*4882a593Smuzhiyun 	.hid_width = 5,
1546*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
1547*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1548*4882a593Smuzhiyun 		.name = "nss_port1_rx_clk_src",
1549*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
1550*4882a593Smuzhiyun 		.num_parents = 5,
1551*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1552*4882a593Smuzhiyun 	},
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun static struct clk_regmap_div nss_port1_rx_div_clk_src = {
1556*4882a593Smuzhiyun 	.reg = 0x68400,
1557*4882a593Smuzhiyun 	.shift = 0,
1558*4882a593Smuzhiyun 	.width = 4,
1559*4882a593Smuzhiyun 	.clkr = {
1560*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1561*4882a593Smuzhiyun 			.name = "nss_port1_rx_div_clk_src",
1562*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1563*4882a593Smuzhiyun 				"nss_port1_rx_clk_src"
1564*4882a593Smuzhiyun 			},
1565*4882a593Smuzhiyun 			.num_parents = 1,
1566*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1567*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1568*4882a593Smuzhiyun 		},
1569*4882a593Smuzhiyun 	},
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
1573*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1574*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_TX, 5, 0, 0),
1575*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_TX, 1, 0, 0),
1576*4882a593Smuzhiyun 	{ }
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun static struct clk_rcg2 nss_port1_tx_clk_src = {
1580*4882a593Smuzhiyun 	.cmd_rcgr = 0x68028,
1581*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
1582*4882a593Smuzhiyun 	.hid_width = 5,
1583*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
1584*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1585*4882a593Smuzhiyun 		.name = "nss_port1_tx_clk_src",
1586*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
1587*4882a593Smuzhiyun 		.num_parents = 5,
1588*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1589*4882a593Smuzhiyun 	},
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun static struct clk_regmap_div nss_port1_tx_div_clk_src = {
1593*4882a593Smuzhiyun 	.reg = 0x68404,
1594*4882a593Smuzhiyun 	.shift = 0,
1595*4882a593Smuzhiyun 	.width = 4,
1596*4882a593Smuzhiyun 	.clkr = {
1597*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1598*4882a593Smuzhiyun 			.name = "nss_port1_tx_div_clk_src",
1599*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1600*4882a593Smuzhiyun 				"nss_port1_tx_clk_src"
1601*4882a593Smuzhiyun 			},
1602*4882a593Smuzhiyun 			.num_parents = 1,
1603*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1604*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1605*4882a593Smuzhiyun 		},
1606*4882a593Smuzhiyun 	},
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun static struct clk_rcg2 nss_port2_rx_clk_src = {
1610*4882a593Smuzhiyun 	.cmd_rcgr = 0x68030,
1611*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
1612*4882a593Smuzhiyun 	.hid_width = 5,
1613*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
1614*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1615*4882a593Smuzhiyun 		.name = "nss_port2_rx_clk_src",
1616*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
1617*4882a593Smuzhiyun 		.num_parents = 5,
1618*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1619*4882a593Smuzhiyun 	},
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun static struct clk_regmap_div nss_port2_rx_div_clk_src = {
1623*4882a593Smuzhiyun 	.reg = 0x68410,
1624*4882a593Smuzhiyun 	.shift = 0,
1625*4882a593Smuzhiyun 	.width = 4,
1626*4882a593Smuzhiyun 	.clkr = {
1627*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1628*4882a593Smuzhiyun 			.name = "nss_port2_rx_div_clk_src",
1629*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1630*4882a593Smuzhiyun 				"nss_port2_rx_clk_src"
1631*4882a593Smuzhiyun 			},
1632*4882a593Smuzhiyun 			.num_parents = 1,
1633*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1634*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1635*4882a593Smuzhiyun 		},
1636*4882a593Smuzhiyun 	},
1637*4882a593Smuzhiyun };
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun static struct clk_rcg2 nss_port2_tx_clk_src = {
1640*4882a593Smuzhiyun 	.cmd_rcgr = 0x68038,
1641*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
1642*4882a593Smuzhiyun 	.hid_width = 5,
1643*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
1644*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1645*4882a593Smuzhiyun 		.name = "nss_port2_tx_clk_src",
1646*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
1647*4882a593Smuzhiyun 		.num_parents = 5,
1648*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1649*4882a593Smuzhiyun 	},
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun static struct clk_regmap_div nss_port2_tx_div_clk_src = {
1653*4882a593Smuzhiyun 	.reg = 0x68414,
1654*4882a593Smuzhiyun 	.shift = 0,
1655*4882a593Smuzhiyun 	.width = 4,
1656*4882a593Smuzhiyun 	.clkr = {
1657*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1658*4882a593Smuzhiyun 			.name = "nss_port2_tx_div_clk_src",
1659*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1660*4882a593Smuzhiyun 				"nss_port2_tx_clk_src"
1661*4882a593Smuzhiyun 			},
1662*4882a593Smuzhiyun 			.num_parents = 1,
1663*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1664*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1665*4882a593Smuzhiyun 		},
1666*4882a593Smuzhiyun 	},
1667*4882a593Smuzhiyun };
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun static struct clk_rcg2 nss_port3_rx_clk_src = {
1670*4882a593Smuzhiyun 	.cmd_rcgr = 0x68040,
1671*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
1672*4882a593Smuzhiyun 	.hid_width = 5,
1673*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
1674*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1675*4882a593Smuzhiyun 		.name = "nss_port3_rx_clk_src",
1676*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
1677*4882a593Smuzhiyun 		.num_parents = 5,
1678*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1679*4882a593Smuzhiyun 	},
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun static struct clk_regmap_div nss_port3_rx_div_clk_src = {
1683*4882a593Smuzhiyun 	.reg = 0x68420,
1684*4882a593Smuzhiyun 	.shift = 0,
1685*4882a593Smuzhiyun 	.width = 4,
1686*4882a593Smuzhiyun 	.clkr = {
1687*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1688*4882a593Smuzhiyun 			.name = "nss_port3_rx_div_clk_src",
1689*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1690*4882a593Smuzhiyun 				"nss_port3_rx_clk_src"
1691*4882a593Smuzhiyun 			},
1692*4882a593Smuzhiyun 			.num_parents = 1,
1693*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1694*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1695*4882a593Smuzhiyun 		},
1696*4882a593Smuzhiyun 	},
1697*4882a593Smuzhiyun };
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun static struct clk_rcg2 nss_port3_tx_clk_src = {
1700*4882a593Smuzhiyun 	.cmd_rcgr = 0x68048,
1701*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
1702*4882a593Smuzhiyun 	.hid_width = 5,
1703*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
1704*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1705*4882a593Smuzhiyun 		.name = "nss_port3_tx_clk_src",
1706*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
1707*4882a593Smuzhiyun 		.num_parents = 5,
1708*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1709*4882a593Smuzhiyun 	},
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun static struct clk_regmap_div nss_port3_tx_div_clk_src = {
1713*4882a593Smuzhiyun 	.reg = 0x68424,
1714*4882a593Smuzhiyun 	.shift = 0,
1715*4882a593Smuzhiyun 	.width = 4,
1716*4882a593Smuzhiyun 	.clkr = {
1717*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1718*4882a593Smuzhiyun 			.name = "nss_port3_tx_div_clk_src",
1719*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1720*4882a593Smuzhiyun 				"nss_port3_tx_clk_src"
1721*4882a593Smuzhiyun 			},
1722*4882a593Smuzhiyun 			.num_parents = 1,
1723*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1724*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1725*4882a593Smuzhiyun 		},
1726*4882a593Smuzhiyun 	},
1727*4882a593Smuzhiyun };
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun static struct clk_rcg2 nss_port4_rx_clk_src = {
1730*4882a593Smuzhiyun 	.cmd_rcgr = 0x68050,
1731*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
1732*4882a593Smuzhiyun 	.hid_width = 5,
1733*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
1734*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1735*4882a593Smuzhiyun 		.name = "nss_port4_rx_clk_src",
1736*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
1737*4882a593Smuzhiyun 		.num_parents = 5,
1738*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1739*4882a593Smuzhiyun 	},
1740*4882a593Smuzhiyun };
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun static struct clk_regmap_div nss_port4_rx_div_clk_src = {
1743*4882a593Smuzhiyun 	.reg = 0x68430,
1744*4882a593Smuzhiyun 	.shift = 0,
1745*4882a593Smuzhiyun 	.width = 4,
1746*4882a593Smuzhiyun 	.clkr = {
1747*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1748*4882a593Smuzhiyun 			.name = "nss_port4_rx_div_clk_src",
1749*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1750*4882a593Smuzhiyun 				"nss_port4_rx_clk_src"
1751*4882a593Smuzhiyun 			},
1752*4882a593Smuzhiyun 			.num_parents = 1,
1753*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1754*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1755*4882a593Smuzhiyun 		},
1756*4882a593Smuzhiyun 	},
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun static struct clk_rcg2 nss_port4_tx_clk_src = {
1760*4882a593Smuzhiyun 	.cmd_rcgr = 0x68058,
1761*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
1762*4882a593Smuzhiyun 	.hid_width = 5,
1763*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
1764*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1765*4882a593Smuzhiyun 		.name = "nss_port4_tx_clk_src",
1766*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
1767*4882a593Smuzhiyun 		.num_parents = 5,
1768*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1769*4882a593Smuzhiyun 	},
1770*4882a593Smuzhiyun };
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun static struct clk_regmap_div nss_port4_tx_div_clk_src = {
1773*4882a593Smuzhiyun 	.reg = 0x68434,
1774*4882a593Smuzhiyun 	.shift = 0,
1775*4882a593Smuzhiyun 	.width = 4,
1776*4882a593Smuzhiyun 	.clkr = {
1777*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1778*4882a593Smuzhiyun 			.name = "nss_port4_tx_div_clk_src",
1779*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1780*4882a593Smuzhiyun 				"nss_port4_tx_clk_src"
1781*4882a593Smuzhiyun 			},
1782*4882a593Smuzhiyun 			.num_parents = 1,
1783*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1784*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1785*4882a593Smuzhiyun 		},
1786*4882a593Smuzhiyun 	},
1787*4882a593Smuzhiyun };
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port5_rx_clk_src[] = {
1790*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1791*4882a593Smuzhiyun 	F(25000000, P_UNIPHY1_RX, 12.5, 0, 0),
1792*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_RX, 5, 0, 0),
1793*4882a593Smuzhiyun 	F(78125000, P_UNIPHY1_RX, 4, 0, 0),
1794*4882a593Smuzhiyun 	F(125000000, P_UNIPHY1_RX, 2.5, 0, 0),
1795*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_RX, 1, 0, 0),
1796*4882a593Smuzhiyun 	F(156250000, P_UNIPHY1_RX, 2, 0, 0),
1797*4882a593Smuzhiyun 	F(312500000, P_UNIPHY1_RX, 1, 0, 0),
1798*4882a593Smuzhiyun 	{ }
1799*4882a593Smuzhiyun };
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun static struct clk_rcg2 nss_port5_rx_clk_src = {
1802*4882a593Smuzhiyun 	.cmd_rcgr = 0x68060,
1803*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port5_rx_clk_src,
1804*4882a593Smuzhiyun 	.hid_width = 5,
1805*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
1806*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1807*4882a593Smuzhiyun 		.name = "nss_port5_rx_clk_src",
1808*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
1809*4882a593Smuzhiyun 		.num_parents = 7,
1810*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1811*4882a593Smuzhiyun 	},
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun static struct clk_regmap_div nss_port5_rx_div_clk_src = {
1815*4882a593Smuzhiyun 	.reg = 0x68440,
1816*4882a593Smuzhiyun 	.shift = 0,
1817*4882a593Smuzhiyun 	.width = 4,
1818*4882a593Smuzhiyun 	.clkr = {
1819*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1820*4882a593Smuzhiyun 			.name = "nss_port5_rx_div_clk_src",
1821*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1822*4882a593Smuzhiyun 				"nss_port5_rx_clk_src"
1823*4882a593Smuzhiyun 			},
1824*4882a593Smuzhiyun 			.num_parents = 1,
1825*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1826*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1827*4882a593Smuzhiyun 		},
1828*4882a593Smuzhiyun 	},
1829*4882a593Smuzhiyun };
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port5_tx_clk_src[] = {
1832*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1833*4882a593Smuzhiyun 	F(25000000, P_UNIPHY1_TX, 12.5, 0, 0),
1834*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_TX, 5, 0, 0),
1835*4882a593Smuzhiyun 	F(78125000, P_UNIPHY1_TX, 4, 0, 0),
1836*4882a593Smuzhiyun 	F(125000000, P_UNIPHY1_TX, 2.5, 0, 0),
1837*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_TX, 1, 0, 0),
1838*4882a593Smuzhiyun 	F(156250000, P_UNIPHY1_TX, 2, 0, 0),
1839*4882a593Smuzhiyun 	F(312500000, P_UNIPHY1_TX, 1, 0, 0),
1840*4882a593Smuzhiyun 	{ }
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun static struct clk_rcg2 nss_port5_tx_clk_src = {
1844*4882a593Smuzhiyun 	.cmd_rcgr = 0x68068,
1845*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port5_tx_clk_src,
1846*4882a593Smuzhiyun 	.hid_width = 5,
1847*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
1848*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1849*4882a593Smuzhiyun 		.name = "nss_port5_tx_clk_src",
1850*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
1851*4882a593Smuzhiyun 		.num_parents = 7,
1852*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1853*4882a593Smuzhiyun 	},
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun static struct clk_regmap_div nss_port5_tx_div_clk_src = {
1857*4882a593Smuzhiyun 	.reg = 0x68444,
1858*4882a593Smuzhiyun 	.shift = 0,
1859*4882a593Smuzhiyun 	.width = 4,
1860*4882a593Smuzhiyun 	.clkr = {
1861*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1862*4882a593Smuzhiyun 			.name = "nss_port5_tx_div_clk_src",
1863*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1864*4882a593Smuzhiyun 				"nss_port5_tx_clk_src"
1865*4882a593Smuzhiyun 			},
1866*4882a593Smuzhiyun 			.num_parents = 1,
1867*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1868*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1869*4882a593Smuzhiyun 		},
1870*4882a593Smuzhiyun 	},
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port6_rx_clk_src[] = {
1874*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1875*4882a593Smuzhiyun 	F(25000000, P_UNIPHY2_RX, 5, 0, 0),
1876*4882a593Smuzhiyun 	F(25000000, P_UNIPHY2_RX, 12.5, 0, 0),
1877*4882a593Smuzhiyun 	F(78125000, P_UNIPHY2_RX, 4, 0, 0),
1878*4882a593Smuzhiyun 	F(125000000, P_UNIPHY2_RX, 1, 0, 0),
1879*4882a593Smuzhiyun 	F(125000000, P_UNIPHY2_RX, 2.5, 0, 0),
1880*4882a593Smuzhiyun 	F(156250000, P_UNIPHY2_RX, 2, 0, 0),
1881*4882a593Smuzhiyun 	F(312500000, P_UNIPHY2_RX, 1, 0, 0),
1882*4882a593Smuzhiyun 	{ }
1883*4882a593Smuzhiyun };
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun static struct clk_rcg2 nss_port6_rx_clk_src = {
1886*4882a593Smuzhiyun 	.cmd_rcgr = 0x68070,
1887*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port6_rx_clk_src,
1888*4882a593Smuzhiyun 	.hid_width = 5,
1889*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy2_rx_tx_ubi32_bias_map,
1890*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1891*4882a593Smuzhiyun 		.name = "nss_port6_rx_clk_src",
1892*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy2_rx_tx_ubi32_bias,
1893*4882a593Smuzhiyun 		.num_parents = 5,
1894*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1895*4882a593Smuzhiyun 	},
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun static struct clk_regmap_div nss_port6_rx_div_clk_src = {
1899*4882a593Smuzhiyun 	.reg = 0x68450,
1900*4882a593Smuzhiyun 	.shift = 0,
1901*4882a593Smuzhiyun 	.width = 4,
1902*4882a593Smuzhiyun 	.clkr = {
1903*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1904*4882a593Smuzhiyun 			.name = "nss_port6_rx_div_clk_src",
1905*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1906*4882a593Smuzhiyun 				"nss_port6_rx_clk_src"
1907*4882a593Smuzhiyun 			},
1908*4882a593Smuzhiyun 			.num_parents = 1,
1909*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1910*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1911*4882a593Smuzhiyun 		},
1912*4882a593Smuzhiyun 	},
1913*4882a593Smuzhiyun };
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port6_tx_clk_src[] = {
1916*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1917*4882a593Smuzhiyun 	F(25000000, P_UNIPHY2_TX, 5, 0, 0),
1918*4882a593Smuzhiyun 	F(25000000, P_UNIPHY2_TX, 12.5, 0, 0),
1919*4882a593Smuzhiyun 	F(78125000, P_UNIPHY2_TX, 4, 0, 0),
1920*4882a593Smuzhiyun 	F(125000000, P_UNIPHY2_TX, 1, 0, 0),
1921*4882a593Smuzhiyun 	F(125000000, P_UNIPHY2_TX, 2.5, 0, 0),
1922*4882a593Smuzhiyun 	F(156250000, P_UNIPHY2_TX, 2, 0, 0),
1923*4882a593Smuzhiyun 	F(312500000, P_UNIPHY2_TX, 1, 0, 0),
1924*4882a593Smuzhiyun 	{ }
1925*4882a593Smuzhiyun };
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun static struct clk_rcg2 nss_port6_tx_clk_src = {
1928*4882a593Smuzhiyun 	.cmd_rcgr = 0x68078,
1929*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port6_tx_clk_src,
1930*4882a593Smuzhiyun 	.hid_width = 5,
1931*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy2_tx_rx_ubi32_bias_map,
1932*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1933*4882a593Smuzhiyun 		.name = "nss_port6_tx_clk_src",
1934*4882a593Smuzhiyun 		.parent_names = gcc_xo_uniphy2_tx_rx_ubi32_bias,
1935*4882a593Smuzhiyun 		.num_parents = 5,
1936*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1937*4882a593Smuzhiyun 	},
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun static struct clk_regmap_div nss_port6_tx_div_clk_src = {
1941*4882a593Smuzhiyun 	.reg = 0x68454,
1942*4882a593Smuzhiyun 	.shift = 0,
1943*4882a593Smuzhiyun 	.width = 4,
1944*4882a593Smuzhiyun 	.clkr = {
1945*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1946*4882a593Smuzhiyun 			.name = "nss_port6_tx_div_clk_src",
1947*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1948*4882a593Smuzhiyun 				"nss_port6_tx_clk_src"
1949*4882a593Smuzhiyun 			},
1950*4882a593Smuzhiyun 			.num_parents = 1,
1951*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1952*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1953*4882a593Smuzhiyun 		},
1954*4882a593Smuzhiyun 	},
1955*4882a593Smuzhiyun };
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun static struct freq_tbl ftbl_crypto_clk_src[] = {
1958*4882a593Smuzhiyun 	F(40000000, P_GPLL0_DIV2, 10, 0, 0),
1959*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
1960*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1961*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1962*4882a593Smuzhiyun 	{ }
1963*4882a593Smuzhiyun };
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun static struct clk_rcg2 crypto_clk_src = {
1966*4882a593Smuzhiyun 	.cmd_rcgr = 0x16004,
1967*4882a593Smuzhiyun 	.freq_tbl = ftbl_crypto_clk_src,
1968*4882a593Smuzhiyun 	.hid_width = 5,
1969*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1970*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1971*4882a593Smuzhiyun 		.name = "crypto_clk_src",
1972*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
1973*4882a593Smuzhiyun 		.num_parents = 3,
1974*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1975*4882a593Smuzhiyun 	},
1976*4882a593Smuzhiyun };
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun static struct freq_tbl ftbl_gp_clk_src[] = {
1979*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1980*4882a593Smuzhiyun 	{ }
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
1984*4882a593Smuzhiyun 	.cmd_rcgr = 0x08004,
1985*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp_clk_src,
1986*4882a593Smuzhiyun 	.mnd_width = 8,
1987*4882a593Smuzhiyun 	.hid_width = 5,
1988*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
1989*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1990*4882a593Smuzhiyun 		.name = "gp1_clk_src",
1991*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
1992*4882a593Smuzhiyun 		.num_parents = 5,
1993*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1994*4882a593Smuzhiyun 	},
1995*4882a593Smuzhiyun };
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
1998*4882a593Smuzhiyun 	.cmd_rcgr = 0x09004,
1999*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp_clk_src,
2000*4882a593Smuzhiyun 	.mnd_width = 8,
2001*4882a593Smuzhiyun 	.hid_width = 5,
2002*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
2003*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2004*4882a593Smuzhiyun 		.name = "gp2_clk_src",
2005*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
2006*4882a593Smuzhiyun 		.num_parents = 5,
2007*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2008*4882a593Smuzhiyun 	},
2009*4882a593Smuzhiyun };
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
2012*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a004,
2013*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp_clk_src,
2014*4882a593Smuzhiyun 	.mnd_width = 8,
2015*4882a593Smuzhiyun 	.hid_width = 5,
2016*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
2017*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2018*4882a593Smuzhiyun 		.name = "gp3_clk_src",
2019*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
2020*4882a593Smuzhiyun 		.num_parents = 5,
2021*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2022*4882a593Smuzhiyun 	},
2023*4882a593Smuzhiyun };
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
2026*4882a593Smuzhiyun 	.halt_reg = 0x01008,
2027*4882a593Smuzhiyun 	.clkr = {
2028*4882a593Smuzhiyun 		.enable_reg = 0x01008,
2029*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2030*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2031*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
2032*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2033*4882a593Smuzhiyun 				"pcnoc_clk_src"
2034*4882a593Smuzhiyun 			},
2035*4882a593Smuzhiyun 			.num_parents = 1,
2036*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2037*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2038*4882a593Smuzhiyun 		},
2039*4882a593Smuzhiyun 	},
2040*4882a593Smuzhiyun };
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
2043*4882a593Smuzhiyun 	.halt_reg = 0x02008,
2044*4882a593Smuzhiyun 	.clkr = {
2045*4882a593Smuzhiyun 		.enable_reg = 0x02008,
2046*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2047*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2048*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
2049*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2050*4882a593Smuzhiyun 				"blsp1_qup1_i2c_apps_clk_src"
2051*4882a593Smuzhiyun 			},
2052*4882a593Smuzhiyun 			.num_parents = 1,
2053*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2054*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2055*4882a593Smuzhiyun 		},
2056*4882a593Smuzhiyun 	},
2057*4882a593Smuzhiyun };
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
2060*4882a593Smuzhiyun 	.halt_reg = 0x02004,
2061*4882a593Smuzhiyun 	.clkr = {
2062*4882a593Smuzhiyun 		.enable_reg = 0x02004,
2063*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2064*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2065*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
2066*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2067*4882a593Smuzhiyun 				"blsp1_qup1_spi_apps_clk_src"
2068*4882a593Smuzhiyun 			},
2069*4882a593Smuzhiyun 			.num_parents = 1,
2070*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2071*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2072*4882a593Smuzhiyun 		},
2073*4882a593Smuzhiyun 	},
2074*4882a593Smuzhiyun };
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
2077*4882a593Smuzhiyun 	.halt_reg = 0x03010,
2078*4882a593Smuzhiyun 	.clkr = {
2079*4882a593Smuzhiyun 		.enable_reg = 0x03010,
2080*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2081*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2082*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
2083*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2084*4882a593Smuzhiyun 				"blsp1_qup2_i2c_apps_clk_src"
2085*4882a593Smuzhiyun 			},
2086*4882a593Smuzhiyun 			.num_parents = 1,
2087*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2088*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2089*4882a593Smuzhiyun 		},
2090*4882a593Smuzhiyun 	},
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
2094*4882a593Smuzhiyun 	.halt_reg = 0x0300c,
2095*4882a593Smuzhiyun 	.clkr = {
2096*4882a593Smuzhiyun 		.enable_reg = 0x0300c,
2097*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2098*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2099*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
2100*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2101*4882a593Smuzhiyun 				"blsp1_qup2_spi_apps_clk_src"
2102*4882a593Smuzhiyun 			},
2103*4882a593Smuzhiyun 			.num_parents = 1,
2104*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2105*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2106*4882a593Smuzhiyun 		},
2107*4882a593Smuzhiyun 	},
2108*4882a593Smuzhiyun };
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
2111*4882a593Smuzhiyun 	.halt_reg = 0x04010,
2112*4882a593Smuzhiyun 	.clkr = {
2113*4882a593Smuzhiyun 		.enable_reg = 0x04010,
2114*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2115*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2116*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
2117*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2118*4882a593Smuzhiyun 				"blsp1_qup3_i2c_apps_clk_src"
2119*4882a593Smuzhiyun 			},
2120*4882a593Smuzhiyun 			.num_parents = 1,
2121*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2122*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2123*4882a593Smuzhiyun 		},
2124*4882a593Smuzhiyun 	},
2125*4882a593Smuzhiyun };
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
2128*4882a593Smuzhiyun 	.halt_reg = 0x0400c,
2129*4882a593Smuzhiyun 	.clkr = {
2130*4882a593Smuzhiyun 		.enable_reg = 0x0400c,
2131*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2132*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2133*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
2134*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2135*4882a593Smuzhiyun 				"blsp1_qup3_spi_apps_clk_src"
2136*4882a593Smuzhiyun 			},
2137*4882a593Smuzhiyun 			.num_parents = 1,
2138*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2139*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2140*4882a593Smuzhiyun 		},
2141*4882a593Smuzhiyun 	},
2142*4882a593Smuzhiyun };
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
2145*4882a593Smuzhiyun 	.halt_reg = 0x05010,
2146*4882a593Smuzhiyun 	.clkr = {
2147*4882a593Smuzhiyun 		.enable_reg = 0x05010,
2148*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2149*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2150*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
2151*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2152*4882a593Smuzhiyun 				"blsp1_qup4_i2c_apps_clk_src"
2153*4882a593Smuzhiyun 			},
2154*4882a593Smuzhiyun 			.num_parents = 1,
2155*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2156*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2157*4882a593Smuzhiyun 		},
2158*4882a593Smuzhiyun 	},
2159*4882a593Smuzhiyun };
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
2162*4882a593Smuzhiyun 	.halt_reg = 0x0500c,
2163*4882a593Smuzhiyun 	.clkr = {
2164*4882a593Smuzhiyun 		.enable_reg = 0x0500c,
2165*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2166*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2167*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
2168*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2169*4882a593Smuzhiyun 				"blsp1_qup4_spi_apps_clk_src"
2170*4882a593Smuzhiyun 			},
2171*4882a593Smuzhiyun 			.num_parents = 1,
2172*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2173*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2174*4882a593Smuzhiyun 		},
2175*4882a593Smuzhiyun 	},
2176*4882a593Smuzhiyun };
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
2179*4882a593Smuzhiyun 	.halt_reg = 0x06010,
2180*4882a593Smuzhiyun 	.clkr = {
2181*4882a593Smuzhiyun 		.enable_reg = 0x06010,
2182*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2183*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2184*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
2185*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2186*4882a593Smuzhiyun 				"blsp1_qup5_i2c_apps_clk_src"
2187*4882a593Smuzhiyun 			},
2188*4882a593Smuzhiyun 			.num_parents = 1,
2189*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2190*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2191*4882a593Smuzhiyun 		},
2192*4882a593Smuzhiyun 	},
2193*4882a593Smuzhiyun };
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
2196*4882a593Smuzhiyun 	.halt_reg = 0x0600c,
2197*4882a593Smuzhiyun 	.clkr = {
2198*4882a593Smuzhiyun 		.enable_reg = 0x0600c,
2199*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2200*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2201*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_spi_apps_clk",
2202*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2203*4882a593Smuzhiyun 				"blsp1_qup5_spi_apps_clk_src"
2204*4882a593Smuzhiyun 			},
2205*4882a593Smuzhiyun 			.num_parents = 1,
2206*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2207*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2208*4882a593Smuzhiyun 		},
2209*4882a593Smuzhiyun 	},
2210*4882a593Smuzhiyun };
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
2213*4882a593Smuzhiyun 	.halt_reg = 0x07010,
2214*4882a593Smuzhiyun 	.clkr = {
2215*4882a593Smuzhiyun 		.enable_reg = 0x07010,
2216*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2217*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2218*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_i2c_apps_clk",
2219*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2220*4882a593Smuzhiyun 				"blsp1_qup6_i2c_apps_clk_src"
2221*4882a593Smuzhiyun 			},
2222*4882a593Smuzhiyun 			.num_parents = 1,
2223*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2224*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2225*4882a593Smuzhiyun 		},
2226*4882a593Smuzhiyun 	},
2227*4882a593Smuzhiyun };
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
2230*4882a593Smuzhiyun 	.halt_reg = 0x0700c,
2231*4882a593Smuzhiyun 	.clkr = {
2232*4882a593Smuzhiyun 		.enable_reg = 0x0700c,
2233*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2234*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2235*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_spi_apps_clk",
2236*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2237*4882a593Smuzhiyun 				"blsp1_qup6_spi_apps_clk_src"
2238*4882a593Smuzhiyun 			},
2239*4882a593Smuzhiyun 			.num_parents = 1,
2240*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2241*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2242*4882a593Smuzhiyun 		},
2243*4882a593Smuzhiyun 	},
2244*4882a593Smuzhiyun };
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
2247*4882a593Smuzhiyun 	.halt_reg = 0x0203c,
2248*4882a593Smuzhiyun 	.clkr = {
2249*4882a593Smuzhiyun 		.enable_reg = 0x0203c,
2250*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2251*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2252*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
2253*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2254*4882a593Smuzhiyun 				"blsp1_uart1_apps_clk_src"
2255*4882a593Smuzhiyun 			},
2256*4882a593Smuzhiyun 			.num_parents = 1,
2257*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2258*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2259*4882a593Smuzhiyun 		},
2260*4882a593Smuzhiyun 	},
2261*4882a593Smuzhiyun };
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
2264*4882a593Smuzhiyun 	.halt_reg = 0x0302c,
2265*4882a593Smuzhiyun 	.clkr = {
2266*4882a593Smuzhiyun 		.enable_reg = 0x0302c,
2267*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2268*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2269*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
2270*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2271*4882a593Smuzhiyun 				"blsp1_uart2_apps_clk_src"
2272*4882a593Smuzhiyun 			},
2273*4882a593Smuzhiyun 			.num_parents = 1,
2274*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2275*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2276*4882a593Smuzhiyun 		},
2277*4882a593Smuzhiyun 	},
2278*4882a593Smuzhiyun };
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart3_apps_clk = {
2281*4882a593Smuzhiyun 	.halt_reg = 0x0402c,
2282*4882a593Smuzhiyun 	.clkr = {
2283*4882a593Smuzhiyun 		.enable_reg = 0x0402c,
2284*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2285*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2286*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart3_apps_clk",
2287*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2288*4882a593Smuzhiyun 				"blsp1_uart3_apps_clk_src"
2289*4882a593Smuzhiyun 			},
2290*4882a593Smuzhiyun 			.num_parents = 1,
2291*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2292*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2293*4882a593Smuzhiyun 		},
2294*4882a593Smuzhiyun 	},
2295*4882a593Smuzhiyun };
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart4_apps_clk = {
2298*4882a593Smuzhiyun 	.halt_reg = 0x0502c,
2299*4882a593Smuzhiyun 	.clkr = {
2300*4882a593Smuzhiyun 		.enable_reg = 0x0502c,
2301*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2302*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2303*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart4_apps_clk",
2304*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2305*4882a593Smuzhiyun 				"blsp1_uart4_apps_clk_src"
2306*4882a593Smuzhiyun 			},
2307*4882a593Smuzhiyun 			.num_parents = 1,
2308*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2309*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2310*4882a593Smuzhiyun 		},
2311*4882a593Smuzhiyun 	},
2312*4882a593Smuzhiyun };
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart5_apps_clk = {
2315*4882a593Smuzhiyun 	.halt_reg = 0x0602c,
2316*4882a593Smuzhiyun 	.clkr = {
2317*4882a593Smuzhiyun 		.enable_reg = 0x0602c,
2318*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2319*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2320*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart5_apps_clk",
2321*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2322*4882a593Smuzhiyun 				"blsp1_uart5_apps_clk_src"
2323*4882a593Smuzhiyun 			},
2324*4882a593Smuzhiyun 			.num_parents = 1,
2325*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2326*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2327*4882a593Smuzhiyun 		},
2328*4882a593Smuzhiyun 	},
2329*4882a593Smuzhiyun };
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart6_apps_clk = {
2332*4882a593Smuzhiyun 	.halt_reg = 0x0702c,
2333*4882a593Smuzhiyun 	.clkr = {
2334*4882a593Smuzhiyun 		.enable_reg = 0x0702c,
2335*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2336*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2337*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart6_apps_clk",
2338*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2339*4882a593Smuzhiyun 				"blsp1_uart6_apps_clk_src"
2340*4882a593Smuzhiyun 			},
2341*4882a593Smuzhiyun 			.num_parents = 1,
2342*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2343*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2344*4882a593Smuzhiyun 		},
2345*4882a593Smuzhiyun 	},
2346*4882a593Smuzhiyun };
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
2349*4882a593Smuzhiyun 	.halt_reg = 0x13004,
2350*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2351*4882a593Smuzhiyun 	.clkr = {
2352*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
2353*4882a593Smuzhiyun 		.enable_mask = BIT(8),
2354*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2355*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
2356*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2357*4882a593Smuzhiyun 				"pcnoc_clk_src"
2358*4882a593Smuzhiyun 			},
2359*4882a593Smuzhiyun 			.num_parents = 1,
2360*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2361*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2362*4882a593Smuzhiyun 		},
2363*4882a593Smuzhiyun 	},
2364*4882a593Smuzhiyun };
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun static struct clk_branch gcc_qpic_ahb_clk = {
2367*4882a593Smuzhiyun 	.halt_reg = 0x57024,
2368*4882a593Smuzhiyun 	.clkr = {
2369*4882a593Smuzhiyun 		.enable_reg = 0x57024,
2370*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2371*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2372*4882a593Smuzhiyun 			.name = "gcc_qpic_ahb_clk",
2373*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2374*4882a593Smuzhiyun 				"pcnoc_clk_src"
2375*4882a593Smuzhiyun 			},
2376*4882a593Smuzhiyun 			.num_parents = 1,
2377*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2378*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2379*4882a593Smuzhiyun 		},
2380*4882a593Smuzhiyun 	},
2381*4882a593Smuzhiyun };
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun static struct clk_branch gcc_qpic_clk = {
2384*4882a593Smuzhiyun 	.halt_reg = 0x57020,
2385*4882a593Smuzhiyun 	.clkr = {
2386*4882a593Smuzhiyun 		.enable_reg = 0x57020,
2387*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2388*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2389*4882a593Smuzhiyun 			.name = "gcc_qpic_clk",
2390*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2391*4882a593Smuzhiyun 				"pcnoc_clk_src"
2392*4882a593Smuzhiyun 			},
2393*4882a593Smuzhiyun 			.num_parents = 1,
2394*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2395*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2396*4882a593Smuzhiyun 		},
2397*4882a593Smuzhiyun 	},
2398*4882a593Smuzhiyun };
2399*4882a593Smuzhiyun 
2400*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_ahb_clk = {
2401*4882a593Smuzhiyun 	.halt_reg = 0x75010,
2402*4882a593Smuzhiyun 	.clkr = {
2403*4882a593Smuzhiyun 		.enable_reg = 0x75010,
2404*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2405*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2406*4882a593Smuzhiyun 			.name = "gcc_pcie0_ahb_clk",
2407*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2408*4882a593Smuzhiyun 				"pcnoc_clk_src"
2409*4882a593Smuzhiyun 			},
2410*4882a593Smuzhiyun 			.num_parents = 1,
2411*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2412*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2413*4882a593Smuzhiyun 		},
2414*4882a593Smuzhiyun 	},
2415*4882a593Smuzhiyun };
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_aux_clk = {
2418*4882a593Smuzhiyun 	.halt_reg = 0x75014,
2419*4882a593Smuzhiyun 	.clkr = {
2420*4882a593Smuzhiyun 		.enable_reg = 0x75014,
2421*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2422*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2423*4882a593Smuzhiyun 			.name = "gcc_pcie0_aux_clk",
2424*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2425*4882a593Smuzhiyun 				"pcie0_aux_clk_src"
2426*4882a593Smuzhiyun 			},
2427*4882a593Smuzhiyun 			.num_parents = 1,
2428*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2429*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2430*4882a593Smuzhiyun 		},
2431*4882a593Smuzhiyun 	},
2432*4882a593Smuzhiyun };
2433*4882a593Smuzhiyun 
2434*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_axi_m_clk = {
2435*4882a593Smuzhiyun 	.halt_reg = 0x75008,
2436*4882a593Smuzhiyun 	.clkr = {
2437*4882a593Smuzhiyun 		.enable_reg = 0x75008,
2438*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2439*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2440*4882a593Smuzhiyun 			.name = "gcc_pcie0_axi_m_clk",
2441*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2442*4882a593Smuzhiyun 				"pcie0_axi_clk_src"
2443*4882a593Smuzhiyun 			},
2444*4882a593Smuzhiyun 			.num_parents = 1,
2445*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2446*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2447*4882a593Smuzhiyun 		},
2448*4882a593Smuzhiyun 	},
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_axi_s_clk = {
2452*4882a593Smuzhiyun 	.halt_reg = 0x7500c,
2453*4882a593Smuzhiyun 	.clkr = {
2454*4882a593Smuzhiyun 		.enable_reg = 0x7500c,
2455*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2456*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2457*4882a593Smuzhiyun 			.name = "gcc_pcie0_axi_s_clk",
2458*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2459*4882a593Smuzhiyun 				"pcie0_axi_clk_src"
2460*4882a593Smuzhiyun 			},
2461*4882a593Smuzhiyun 			.num_parents = 1,
2462*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2463*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2464*4882a593Smuzhiyun 		},
2465*4882a593Smuzhiyun 	},
2466*4882a593Smuzhiyun };
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_pipe_clk = {
2469*4882a593Smuzhiyun 	.halt_reg = 0x75018,
2470*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2471*4882a593Smuzhiyun 	.clkr = {
2472*4882a593Smuzhiyun 		.enable_reg = 0x75018,
2473*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2474*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2475*4882a593Smuzhiyun 			.name = "gcc_pcie0_pipe_clk",
2476*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2477*4882a593Smuzhiyun 				"pcie0_pipe_clk_src"
2478*4882a593Smuzhiyun 			},
2479*4882a593Smuzhiyun 			.num_parents = 1,
2480*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2481*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2482*4882a593Smuzhiyun 		},
2483*4882a593Smuzhiyun 	},
2484*4882a593Smuzhiyun };
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
2487*4882a593Smuzhiyun 	.halt_reg = 0x26048,
2488*4882a593Smuzhiyun 	.clkr = {
2489*4882a593Smuzhiyun 		.enable_reg = 0x26048,
2490*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2491*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2492*4882a593Smuzhiyun 			.name = "gcc_sys_noc_pcie0_axi_clk",
2493*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2494*4882a593Smuzhiyun 				"pcie0_axi_clk_src"
2495*4882a593Smuzhiyun 			},
2496*4882a593Smuzhiyun 			.num_parents = 1,
2497*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2498*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2499*4882a593Smuzhiyun 		},
2500*4882a593Smuzhiyun 	},
2501*4882a593Smuzhiyun };
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun static struct clk_branch gcc_pcie1_ahb_clk = {
2504*4882a593Smuzhiyun 	.halt_reg = 0x76010,
2505*4882a593Smuzhiyun 	.clkr = {
2506*4882a593Smuzhiyun 		.enable_reg = 0x76010,
2507*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2508*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2509*4882a593Smuzhiyun 			.name = "gcc_pcie1_ahb_clk",
2510*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2511*4882a593Smuzhiyun 				"pcnoc_clk_src"
2512*4882a593Smuzhiyun 			},
2513*4882a593Smuzhiyun 			.num_parents = 1,
2514*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2515*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2516*4882a593Smuzhiyun 		},
2517*4882a593Smuzhiyun 	},
2518*4882a593Smuzhiyun };
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun static struct clk_branch gcc_pcie1_aux_clk = {
2521*4882a593Smuzhiyun 	.halt_reg = 0x76014,
2522*4882a593Smuzhiyun 	.clkr = {
2523*4882a593Smuzhiyun 		.enable_reg = 0x76014,
2524*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2525*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2526*4882a593Smuzhiyun 			.name = "gcc_pcie1_aux_clk",
2527*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2528*4882a593Smuzhiyun 				"pcie1_aux_clk_src"
2529*4882a593Smuzhiyun 			},
2530*4882a593Smuzhiyun 			.num_parents = 1,
2531*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2532*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2533*4882a593Smuzhiyun 		},
2534*4882a593Smuzhiyun 	},
2535*4882a593Smuzhiyun };
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun static struct clk_branch gcc_pcie1_axi_m_clk = {
2538*4882a593Smuzhiyun 	.halt_reg = 0x76008,
2539*4882a593Smuzhiyun 	.clkr = {
2540*4882a593Smuzhiyun 		.enable_reg = 0x76008,
2541*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2542*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2543*4882a593Smuzhiyun 			.name = "gcc_pcie1_axi_m_clk",
2544*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2545*4882a593Smuzhiyun 				"pcie1_axi_clk_src"
2546*4882a593Smuzhiyun 			},
2547*4882a593Smuzhiyun 			.num_parents = 1,
2548*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2549*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2550*4882a593Smuzhiyun 		},
2551*4882a593Smuzhiyun 	},
2552*4882a593Smuzhiyun };
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun static struct clk_branch gcc_pcie1_axi_s_clk = {
2555*4882a593Smuzhiyun 	.halt_reg = 0x7600c,
2556*4882a593Smuzhiyun 	.clkr = {
2557*4882a593Smuzhiyun 		.enable_reg = 0x7600c,
2558*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2559*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2560*4882a593Smuzhiyun 			.name = "gcc_pcie1_axi_s_clk",
2561*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2562*4882a593Smuzhiyun 				"pcie1_axi_clk_src"
2563*4882a593Smuzhiyun 			},
2564*4882a593Smuzhiyun 			.num_parents = 1,
2565*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2566*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2567*4882a593Smuzhiyun 		},
2568*4882a593Smuzhiyun 	},
2569*4882a593Smuzhiyun };
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun static struct clk_branch gcc_pcie1_pipe_clk = {
2572*4882a593Smuzhiyun 	.halt_reg = 0x76018,
2573*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2574*4882a593Smuzhiyun 	.clkr = {
2575*4882a593Smuzhiyun 		.enable_reg = 0x76018,
2576*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2577*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2578*4882a593Smuzhiyun 			.name = "gcc_pcie1_pipe_clk",
2579*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2580*4882a593Smuzhiyun 				"pcie1_pipe_clk_src"
2581*4882a593Smuzhiyun 			},
2582*4882a593Smuzhiyun 			.num_parents = 1,
2583*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2584*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2585*4882a593Smuzhiyun 		},
2586*4882a593Smuzhiyun 	},
2587*4882a593Smuzhiyun };
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
2590*4882a593Smuzhiyun 	.halt_reg = 0x2604c,
2591*4882a593Smuzhiyun 	.clkr = {
2592*4882a593Smuzhiyun 		.enable_reg = 0x2604c,
2593*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2594*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2595*4882a593Smuzhiyun 			.name = "gcc_sys_noc_pcie1_axi_clk",
2596*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2597*4882a593Smuzhiyun 				"pcie1_axi_clk_src"
2598*4882a593Smuzhiyun 			},
2599*4882a593Smuzhiyun 			.num_parents = 1,
2600*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2601*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2602*4882a593Smuzhiyun 		},
2603*4882a593Smuzhiyun 	},
2604*4882a593Smuzhiyun };
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun static struct clk_branch gcc_usb0_aux_clk = {
2607*4882a593Smuzhiyun 	.halt_reg = 0x3e044,
2608*4882a593Smuzhiyun 	.clkr = {
2609*4882a593Smuzhiyun 		.enable_reg = 0x3e044,
2610*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2611*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2612*4882a593Smuzhiyun 			.name = "gcc_usb0_aux_clk",
2613*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2614*4882a593Smuzhiyun 				"usb0_aux_clk_src"
2615*4882a593Smuzhiyun 			},
2616*4882a593Smuzhiyun 			.num_parents = 1,
2617*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2618*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2619*4882a593Smuzhiyun 		},
2620*4882a593Smuzhiyun 	},
2621*4882a593Smuzhiyun };
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
2624*4882a593Smuzhiyun 	.halt_reg = 0x26040,
2625*4882a593Smuzhiyun 	.clkr = {
2626*4882a593Smuzhiyun 		.enable_reg = 0x26040,
2627*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2628*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2629*4882a593Smuzhiyun 			.name = "gcc_sys_noc_usb0_axi_clk",
2630*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2631*4882a593Smuzhiyun 				"usb0_master_clk_src"
2632*4882a593Smuzhiyun 			},
2633*4882a593Smuzhiyun 			.num_parents = 1,
2634*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2635*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2636*4882a593Smuzhiyun 		},
2637*4882a593Smuzhiyun 	},
2638*4882a593Smuzhiyun };
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun static struct clk_branch gcc_usb0_master_clk = {
2641*4882a593Smuzhiyun 	.halt_reg = 0x3e000,
2642*4882a593Smuzhiyun 	.clkr = {
2643*4882a593Smuzhiyun 		.enable_reg = 0x3e000,
2644*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2645*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2646*4882a593Smuzhiyun 			.name = "gcc_usb0_master_clk",
2647*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2648*4882a593Smuzhiyun 				"usb0_master_clk_src"
2649*4882a593Smuzhiyun 			},
2650*4882a593Smuzhiyun 			.num_parents = 1,
2651*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2652*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2653*4882a593Smuzhiyun 		},
2654*4882a593Smuzhiyun 	},
2655*4882a593Smuzhiyun };
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun static struct clk_branch gcc_usb0_mock_utmi_clk = {
2658*4882a593Smuzhiyun 	.halt_reg = 0x3e008,
2659*4882a593Smuzhiyun 	.clkr = {
2660*4882a593Smuzhiyun 		.enable_reg = 0x3e008,
2661*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2662*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2663*4882a593Smuzhiyun 			.name = "gcc_usb0_mock_utmi_clk",
2664*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2665*4882a593Smuzhiyun 				"usb0_mock_utmi_clk_src"
2666*4882a593Smuzhiyun 			},
2667*4882a593Smuzhiyun 			.num_parents = 1,
2668*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2669*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2670*4882a593Smuzhiyun 		},
2671*4882a593Smuzhiyun 	},
2672*4882a593Smuzhiyun };
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
2675*4882a593Smuzhiyun 	.halt_reg = 0x3e080,
2676*4882a593Smuzhiyun 	.clkr = {
2677*4882a593Smuzhiyun 		.enable_reg = 0x3e080,
2678*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2679*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2680*4882a593Smuzhiyun 			.name = "gcc_usb0_phy_cfg_ahb_clk",
2681*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2682*4882a593Smuzhiyun 				"pcnoc_clk_src"
2683*4882a593Smuzhiyun 			},
2684*4882a593Smuzhiyun 			.num_parents = 1,
2685*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2686*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2687*4882a593Smuzhiyun 		},
2688*4882a593Smuzhiyun 	},
2689*4882a593Smuzhiyun };
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun static struct clk_branch gcc_usb0_pipe_clk = {
2692*4882a593Smuzhiyun 	.halt_reg = 0x3e040,
2693*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2694*4882a593Smuzhiyun 	.clkr = {
2695*4882a593Smuzhiyun 		.enable_reg = 0x3e040,
2696*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2697*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2698*4882a593Smuzhiyun 			.name = "gcc_usb0_pipe_clk",
2699*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2700*4882a593Smuzhiyun 				"usb0_pipe_clk_src"
2701*4882a593Smuzhiyun 			},
2702*4882a593Smuzhiyun 			.num_parents = 1,
2703*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2704*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2705*4882a593Smuzhiyun 		},
2706*4882a593Smuzhiyun 	},
2707*4882a593Smuzhiyun };
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun static struct clk_branch gcc_usb0_sleep_clk = {
2710*4882a593Smuzhiyun 	.halt_reg = 0x3e004,
2711*4882a593Smuzhiyun 	.clkr = {
2712*4882a593Smuzhiyun 		.enable_reg = 0x3e004,
2713*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2714*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2715*4882a593Smuzhiyun 			.name = "gcc_usb0_sleep_clk",
2716*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2717*4882a593Smuzhiyun 				"gcc_sleep_clk_src"
2718*4882a593Smuzhiyun 			},
2719*4882a593Smuzhiyun 			.num_parents = 1,
2720*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2721*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2722*4882a593Smuzhiyun 		},
2723*4882a593Smuzhiyun 	},
2724*4882a593Smuzhiyun };
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun static struct clk_branch gcc_usb1_aux_clk = {
2727*4882a593Smuzhiyun 	.halt_reg = 0x3f044,
2728*4882a593Smuzhiyun 	.clkr = {
2729*4882a593Smuzhiyun 		.enable_reg = 0x3f044,
2730*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2731*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2732*4882a593Smuzhiyun 			.name = "gcc_usb1_aux_clk",
2733*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2734*4882a593Smuzhiyun 				"usb1_aux_clk_src"
2735*4882a593Smuzhiyun 			},
2736*4882a593Smuzhiyun 			.num_parents = 1,
2737*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2738*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2739*4882a593Smuzhiyun 		},
2740*4882a593Smuzhiyun 	},
2741*4882a593Smuzhiyun };
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb1_axi_clk = {
2744*4882a593Smuzhiyun 	.halt_reg = 0x26044,
2745*4882a593Smuzhiyun 	.clkr = {
2746*4882a593Smuzhiyun 		.enable_reg = 0x26044,
2747*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2748*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2749*4882a593Smuzhiyun 			.name = "gcc_sys_noc_usb1_axi_clk",
2750*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2751*4882a593Smuzhiyun 				"usb1_master_clk_src"
2752*4882a593Smuzhiyun 			},
2753*4882a593Smuzhiyun 			.num_parents = 1,
2754*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2755*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2756*4882a593Smuzhiyun 		},
2757*4882a593Smuzhiyun 	},
2758*4882a593Smuzhiyun };
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun static struct clk_branch gcc_usb1_master_clk = {
2761*4882a593Smuzhiyun 	.halt_reg = 0x3f000,
2762*4882a593Smuzhiyun 	.clkr = {
2763*4882a593Smuzhiyun 		.enable_reg = 0x3f000,
2764*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2765*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2766*4882a593Smuzhiyun 			.name = "gcc_usb1_master_clk",
2767*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2768*4882a593Smuzhiyun 				"usb1_master_clk_src"
2769*4882a593Smuzhiyun 			},
2770*4882a593Smuzhiyun 			.num_parents = 1,
2771*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2772*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2773*4882a593Smuzhiyun 		},
2774*4882a593Smuzhiyun 	},
2775*4882a593Smuzhiyun };
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun static struct clk_branch gcc_usb1_mock_utmi_clk = {
2778*4882a593Smuzhiyun 	.halt_reg = 0x3f008,
2779*4882a593Smuzhiyun 	.clkr = {
2780*4882a593Smuzhiyun 		.enable_reg = 0x3f008,
2781*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2782*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2783*4882a593Smuzhiyun 			.name = "gcc_usb1_mock_utmi_clk",
2784*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2785*4882a593Smuzhiyun 				"usb1_mock_utmi_clk_src"
2786*4882a593Smuzhiyun 			},
2787*4882a593Smuzhiyun 			.num_parents = 1,
2788*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2789*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2790*4882a593Smuzhiyun 		},
2791*4882a593Smuzhiyun 	},
2792*4882a593Smuzhiyun };
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun static struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
2795*4882a593Smuzhiyun 	.halt_reg = 0x3f080,
2796*4882a593Smuzhiyun 	.clkr = {
2797*4882a593Smuzhiyun 		.enable_reg = 0x3f080,
2798*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2799*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2800*4882a593Smuzhiyun 			.name = "gcc_usb1_phy_cfg_ahb_clk",
2801*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2802*4882a593Smuzhiyun 				"pcnoc_clk_src"
2803*4882a593Smuzhiyun 			},
2804*4882a593Smuzhiyun 			.num_parents = 1,
2805*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2806*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2807*4882a593Smuzhiyun 		},
2808*4882a593Smuzhiyun 	},
2809*4882a593Smuzhiyun };
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun static struct clk_branch gcc_usb1_pipe_clk = {
2812*4882a593Smuzhiyun 	.halt_reg = 0x3f040,
2813*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
2814*4882a593Smuzhiyun 	.clkr = {
2815*4882a593Smuzhiyun 		.enable_reg = 0x3f040,
2816*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2817*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2818*4882a593Smuzhiyun 			.name = "gcc_usb1_pipe_clk",
2819*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2820*4882a593Smuzhiyun 				"usb1_pipe_clk_src"
2821*4882a593Smuzhiyun 			},
2822*4882a593Smuzhiyun 			.num_parents = 1,
2823*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2824*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2825*4882a593Smuzhiyun 		},
2826*4882a593Smuzhiyun 	},
2827*4882a593Smuzhiyun };
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun static struct clk_branch gcc_usb1_sleep_clk = {
2830*4882a593Smuzhiyun 	.halt_reg = 0x3f004,
2831*4882a593Smuzhiyun 	.clkr = {
2832*4882a593Smuzhiyun 		.enable_reg = 0x3f004,
2833*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2834*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2835*4882a593Smuzhiyun 			.name = "gcc_usb1_sleep_clk",
2836*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2837*4882a593Smuzhiyun 				"gcc_sleep_clk_src"
2838*4882a593Smuzhiyun 			},
2839*4882a593Smuzhiyun 			.num_parents = 1,
2840*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2841*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2842*4882a593Smuzhiyun 		},
2843*4882a593Smuzhiyun 	},
2844*4882a593Smuzhiyun };
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
2847*4882a593Smuzhiyun 	.halt_reg = 0x4201c,
2848*4882a593Smuzhiyun 	.clkr = {
2849*4882a593Smuzhiyun 		.enable_reg = 0x4201c,
2850*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2851*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2852*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
2853*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2854*4882a593Smuzhiyun 				"pcnoc_clk_src"
2855*4882a593Smuzhiyun 			},
2856*4882a593Smuzhiyun 			.num_parents = 1,
2857*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2858*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2859*4882a593Smuzhiyun 		},
2860*4882a593Smuzhiyun 	},
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
2864*4882a593Smuzhiyun 	.halt_reg = 0x42018,
2865*4882a593Smuzhiyun 	.clkr = {
2866*4882a593Smuzhiyun 		.enable_reg = 0x42018,
2867*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2868*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2869*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
2870*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2871*4882a593Smuzhiyun 				"sdcc1_apps_clk_src"
2872*4882a593Smuzhiyun 			},
2873*4882a593Smuzhiyun 			.num_parents = 1,
2874*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2875*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2876*4882a593Smuzhiyun 		},
2877*4882a593Smuzhiyun 	},
2878*4882a593Smuzhiyun };
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ice_core_clk = {
2881*4882a593Smuzhiyun 	.halt_reg = 0x5d014,
2882*4882a593Smuzhiyun 	.clkr = {
2883*4882a593Smuzhiyun 		.enable_reg = 0x5d014,
2884*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2885*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2886*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ice_core_clk",
2887*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2888*4882a593Smuzhiyun 				"sdcc1_ice_core_clk_src"
2889*4882a593Smuzhiyun 			},
2890*4882a593Smuzhiyun 			.num_parents = 1,
2891*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2892*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2893*4882a593Smuzhiyun 		},
2894*4882a593Smuzhiyun 	},
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2898*4882a593Smuzhiyun 	.halt_reg = 0x4301c,
2899*4882a593Smuzhiyun 	.clkr = {
2900*4882a593Smuzhiyun 		.enable_reg = 0x4301c,
2901*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2902*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2903*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
2904*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2905*4882a593Smuzhiyun 				"pcnoc_clk_src"
2906*4882a593Smuzhiyun 			},
2907*4882a593Smuzhiyun 			.num_parents = 1,
2908*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2909*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2910*4882a593Smuzhiyun 		},
2911*4882a593Smuzhiyun 	},
2912*4882a593Smuzhiyun };
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2915*4882a593Smuzhiyun 	.halt_reg = 0x43018,
2916*4882a593Smuzhiyun 	.clkr = {
2917*4882a593Smuzhiyun 		.enable_reg = 0x43018,
2918*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2919*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2920*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
2921*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2922*4882a593Smuzhiyun 				"sdcc2_apps_clk_src"
2923*4882a593Smuzhiyun 			},
2924*4882a593Smuzhiyun 			.num_parents = 1,
2925*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2926*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2927*4882a593Smuzhiyun 		},
2928*4882a593Smuzhiyun 	},
2929*4882a593Smuzhiyun };
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun static struct clk_branch gcc_mem_noc_nss_axi_clk = {
2932*4882a593Smuzhiyun 	.halt_reg = 0x1d03c,
2933*4882a593Smuzhiyun 	.clkr = {
2934*4882a593Smuzhiyun 		.enable_reg = 0x1d03c,
2935*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2936*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2937*4882a593Smuzhiyun 			.name = "gcc_mem_noc_nss_axi_clk",
2938*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2939*4882a593Smuzhiyun 				"nss_noc_clk_src"
2940*4882a593Smuzhiyun 			},
2941*4882a593Smuzhiyun 			.num_parents = 1,
2942*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2943*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2944*4882a593Smuzhiyun 		},
2945*4882a593Smuzhiyun 	},
2946*4882a593Smuzhiyun };
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun static struct clk_branch gcc_nss_ce_apb_clk = {
2949*4882a593Smuzhiyun 	.halt_reg = 0x68174,
2950*4882a593Smuzhiyun 	.clkr = {
2951*4882a593Smuzhiyun 		.enable_reg = 0x68174,
2952*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2953*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2954*4882a593Smuzhiyun 			.name = "gcc_nss_ce_apb_clk",
2955*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2956*4882a593Smuzhiyun 				"nss_ce_clk_src"
2957*4882a593Smuzhiyun 			},
2958*4882a593Smuzhiyun 			.num_parents = 1,
2959*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2960*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2961*4882a593Smuzhiyun 		},
2962*4882a593Smuzhiyun 	},
2963*4882a593Smuzhiyun };
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun static struct clk_branch gcc_nss_ce_axi_clk = {
2966*4882a593Smuzhiyun 	.halt_reg = 0x68170,
2967*4882a593Smuzhiyun 	.clkr = {
2968*4882a593Smuzhiyun 		.enable_reg = 0x68170,
2969*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2971*4882a593Smuzhiyun 			.name = "gcc_nss_ce_axi_clk",
2972*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2973*4882a593Smuzhiyun 				"nss_ce_clk_src"
2974*4882a593Smuzhiyun 			},
2975*4882a593Smuzhiyun 			.num_parents = 1,
2976*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2977*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2978*4882a593Smuzhiyun 		},
2979*4882a593Smuzhiyun 	},
2980*4882a593Smuzhiyun };
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun static struct clk_branch gcc_nss_cfg_clk = {
2983*4882a593Smuzhiyun 	.halt_reg = 0x68160,
2984*4882a593Smuzhiyun 	.clkr = {
2985*4882a593Smuzhiyun 		.enable_reg = 0x68160,
2986*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2987*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2988*4882a593Smuzhiyun 			.name = "gcc_nss_cfg_clk",
2989*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2990*4882a593Smuzhiyun 				"pcnoc_clk_src"
2991*4882a593Smuzhiyun 			},
2992*4882a593Smuzhiyun 			.num_parents = 1,
2993*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2994*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2995*4882a593Smuzhiyun 		},
2996*4882a593Smuzhiyun 	},
2997*4882a593Smuzhiyun };
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun static struct clk_branch gcc_nss_crypto_clk = {
3000*4882a593Smuzhiyun 	.halt_reg = 0x68164,
3001*4882a593Smuzhiyun 	.clkr = {
3002*4882a593Smuzhiyun 		.enable_reg = 0x68164,
3003*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3004*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3005*4882a593Smuzhiyun 			.name = "gcc_nss_crypto_clk",
3006*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3007*4882a593Smuzhiyun 				"nss_crypto_clk_src"
3008*4882a593Smuzhiyun 			},
3009*4882a593Smuzhiyun 			.num_parents = 1,
3010*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3011*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3012*4882a593Smuzhiyun 		},
3013*4882a593Smuzhiyun 	},
3014*4882a593Smuzhiyun };
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun static struct clk_branch gcc_nss_csr_clk = {
3017*4882a593Smuzhiyun 	.halt_reg = 0x68318,
3018*4882a593Smuzhiyun 	.clkr = {
3019*4882a593Smuzhiyun 		.enable_reg = 0x68318,
3020*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3021*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3022*4882a593Smuzhiyun 			.name = "gcc_nss_csr_clk",
3023*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3024*4882a593Smuzhiyun 				"nss_ce_clk_src"
3025*4882a593Smuzhiyun 			},
3026*4882a593Smuzhiyun 			.num_parents = 1,
3027*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3028*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3029*4882a593Smuzhiyun 		},
3030*4882a593Smuzhiyun 	},
3031*4882a593Smuzhiyun };
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun static struct clk_branch gcc_nss_edma_cfg_clk = {
3034*4882a593Smuzhiyun 	.halt_reg = 0x6819c,
3035*4882a593Smuzhiyun 	.clkr = {
3036*4882a593Smuzhiyun 		.enable_reg = 0x6819c,
3037*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3038*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3039*4882a593Smuzhiyun 			.name = "gcc_nss_edma_cfg_clk",
3040*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3041*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3042*4882a593Smuzhiyun 			},
3043*4882a593Smuzhiyun 			.num_parents = 1,
3044*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3045*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3046*4882a593Smuzhiyun 		},
3047*4882a593Smuzhiyun 	},
3048*4882a593Smuzhiyun };
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun static struct clk_branch gcc_nss_edma_clk = {
3051*4882a593Smuzhiyun 	.halt_reg = 0x68198,
3052*4882a593Smuzhiyun 	.clkr = {
3053*4882a593Smuzhiyun 		.enable_reg = 0x68198,
3054*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3055*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3056*4882a593Smuzhiyun 			.name = "gcc_nss_edma_clk",
3057*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3058*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3059*4882a593Smuzhiyun 			},
3060*4882a593Smuzhiyun 			.num_parents = 1,
3061*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3062*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3063*4882a593Smuzhiyun 		},
3064*4882a593Smuzhiyun 	},
3065*4882a593Smuzhiyun };
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun static struct clk_branch gcc_nss_imem_clk = {
3068*4882a593Smuzhiyun 	.halt_reg = 0x68178,
3069*4882a593Smuzhiyun 	.clkr = {
3070*4882a593Smuzhiyun 		.enable_reg = 0x68178,
3071*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3072*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3073*4882a593Smuzhiyun 			.name = "gcc_nss_imem_clk",
3074*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3075*4882a593Smuzhiyun 				"nss_imem_clk_src"
3076*4882a593Smuzhiyun 			},
3077*4882a593Smuzhiyun 			.num_parents = 1,
3078*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3079*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3080*4882a593Smuzhiyun 		},
3081*4882a593Smuzhiyun 	},
3082*4882a593Smuzhiyun };
3083*4882a593Smuzhiyun 
3084*4882a593Smuzhiyun static struct clk_branch gcc_nss_noc_clk = {
3085*4882a593Smuzhiyun 	.halt_reg = 0x68168,
3086*4882a593Smuzhiyun 	.clkr = {
3087*4882a593Smuzhiyun 		.enable_reg = 0x68168,
3088*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3089*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3090*4882a593Smuzhiyun 			.name = "gcc_nss_noc_clk",
3091*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3092*4882a593Smuzhiyun 				"nss_noc_clk_src"
3093*4882a593Smuzhiyun 			},
3094*4882a593Smuzhiyun 			.num_parents = 1,
3095*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3096*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3097*4882a593Smuzhiyun 		},
3098*4882a593Smuzhiyun 	},
3099*4882a593Smuzhiyun };
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun static struct clk_branch gcc_nss_ppe_btq_clk = {
3102*4882a593Smuzhiyun 	.halt_reg = 0x6833c,
3103*4882a593Smuzhiyun 	.clkr = {
3104*4882a593Smuzhiyun 		.enable_reg = 0x6833c,
3105*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3106*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3107*4882a593Smuzhiyun 			.name = "gcc_nss_ppe_btq_clk",
3108*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3109*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3110*4882a593Smuzhiyun 			},
3111*4882a593Smuzhiyun 			.num_parents = 1,
3112*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3113*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3114*4882a593Smuzhiyun 		},
3115*4882a593Smuzhiyun 	},
3116*4882a593Smuzhiyun };
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun static struct clk_branch gcc_nss_ppe_cfg_clk = {
3119*4882a593Smuzhiyun 	.halt_reg = 0x68194,
3120*4882a593Smuzhiyun 	.clkr = {
3121*4882a593Smuzhiyun 		.enable_reg = 0x68194,
3122*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3123*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3124*4882a593Smuzhiyun 			.name = "gcc_nss_ppe_cfg_clk",
3125*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3126*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3127*4882a593Smuzhiyun 			},
3128*4882a593Smuzhiyun 			.num_parents = 1,
3129*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3130*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3131*4882a593Smuzhiyun 		},
3132*4882a593Smuzhiyun 	},
3133*4882a593Smuzhiyun };
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun static struct clk_branch gcc_nss_ppe_clk = {
3136*4882a593Smuzhiyun 	.halt_reg = 0x68190,
3137*4882a593Smuzhiyun 	.clkr = {
3138*4882a593Smuzhiyun 		.enable_reg = 0x68190,
3139*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3140*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3141*4882a593Smuzhiyun 			.name = "gcc_nss_ppe_clk",
3142*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3143*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3144*4882a593Smuzhiyun 			},
3145*4882a593Smuzhiyun 			.num_parents = 1,
3146*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3147*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3148*4882a593Smuzhiyun 		},
3149*4882a593Smuzhiyun 	},
3150*4882a593Smuzhiyun };
3151*4882a593Smuzhiyun 
3152*4882a593Smuzhiyun static struct clk_branch gcc_nss_ppe_ipe_clk = {
3153*4882a593Smuzhiyun 	.halt_reg = 0x68338,
3154*4882a593Smuzhiyun 	.clkr = {
3155*4882a593Smuzhiyun 		.enable_reg = 0x68338,
3156*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3157*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3158*4882a593Smuzhiyun 			.name = "gcc_nss_ppe_ipe_clk",
3159*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3160*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3161*4882a593Smuzhiyun 			},
3162*4882a593Smuzhiyun 			.num_parents = 1,
3163*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3164*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3165*4882a593Smuzhiyun 		},
3166*4882a593Smuzhiyun 	},
3167*4882a593Smuzhiyun };
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun static struct clk_branch gcc_nss_ptp_ref_clk = {
3170*4882a593Smuzhiyun 	.halt_reg = 0x6816c,
3171*4882a593Smuzhiyun 	.clkr = {
3172*4882a593Smuzhiyun 		.enable_reg = 0x6816c,
3173*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3174*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3175*4882a593Smuzhiyun 			.name = "gcc_nss_ptp_ref_clk",
3176*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3177*4882a593Smuzhiyun 				"nss_ppe_cdiv_clk_src"
3178*4882a593Smuzhiyun 			},
3179*4882a593Smuzhiyun 			.num_parents = 1,
3180*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3181*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3182*4882a593Smuzhiyun 		},
3183*4882a593Smuzhiyun 	},
3184*4882a593Smuzhiyun };
3185*4882a593Smuzhiyun 
3186*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ce_apb_clk = {
3187*4882a593Smuzhiyun 	.halt_reg = 0x6830c,
3188*4882a593Smuzhiyun 	.clkr = {
3189*4882a593Smuzhiyun 		.enable_reg = 0x6830c,
3190*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3191*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3192*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ce_apb_clk",
3193*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3194*4882a593Smuzhiyun 				"nss_ce_clk_src"
3195*4882a593Smuzhiyun 			},
3196*4882a593Smuzhiyun 			.num_parents = 1,
3197*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3198*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3199*4882a593Smuzhiyun 		},
3200*4882a593Smuzhiyun 	},
3201*4882a593Smuzhiyun };
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ce_axi_clk = {
3204*4882a593Smuzhiyun 	.halt_reg = 0x68308,
3205*4882a593Smuzhiyun 	.clkr = {
3206*4882a593Smuzhiyun 		.enable_reg = 0x68308,
3207*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3208*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3209*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ce_axi_clk",
3210*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3211*4882a593Smuzhiyun 				"nss_ce_clk_src"
3212*4882a593Smuzhiyun 			},
3213*4882a593Smuzhiyun 			.num_parents = 1,
3214*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3215*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3216*4882a593Smuzhiyun 		},
3217*4882a593Smuzhiyun 	},
3218*4882a593Smuzhiyun };
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_crypto_clk = {
3221*4882a593Smuzhiyun 	.halt_reg = 0x68314,
3222*4882a593Smuzhiyun 	.clkr = {
3223*4882a593Smuzhiyun 		.enable_reg = 0x68314,
3224*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3225*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3226*4882a593Smuzhiyun 			.name = "gcc_nssnoc_crypto_clk",
3227*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3228*4882a593Smuzhiyun 				"nss_crypto_clk_src"
3229*4882a593Smuzhiyun 			},
3230*4882a593Smuzhiyun 			.num_parents = 1,
3231*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3232*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3233*4882a593Smuzhiyun 		},
3234*4882a593Smuzhiyun 	},
3235*4882a593Smuzhiyun };
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
3238*4882a593Smuzhiyun 	.halt_reg = 0x68304,
3239*4882a593Smuzhiyun 	.clkr = {
3240*4882a593Smuzhiyun 		.enable_reg = 0x68304,
3241*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3242*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3243*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ppe_cfg_clk",
3244*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3245*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3246*4882a593Smuzhiyun 			},
3247*4882a593Smuzhiyun 			.num_parents = 1,
3248*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3249*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3250*4882a593Smuzhiyun 		},
3251*4882a593Smuzhiyun 	},
3252*4882a593Smuzhiyun };
3253*4882a593Smuzhiyun 
3254*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ppe_clk = {
3255*4882a593Smuzhiyun 	.halt_reg = 0x68300,
3256*4882a593Smuzhiyun 	.clkr = {
3257*4882a593Smuzhiyun 		.enable_reg = 0x68300,
3258*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3259*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3260*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ppe_clk",
3261*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3262*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3263*4882a593Smuzhiyun 			},
3264*4882a593Smuzhiyun 			.num_parents = 1,
3265*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3266*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3267*4882a593Smuzhiyun 		},
3268*4882a593Smuzhiyun 	},
3269*4882a593Smuzhiyun };
3270*4882a593Smuzhiyun 
3271*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
3272*4882a593Smuzhiyun 	.halt_reg = 0x68180,
3273*4882a593Smuzhiyun 	.clkr = {
3274*4882a593Smuzhiyun 		.enable_reg = 0x68180,
3275*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3276*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3277*4882a593Smuzhiyun 			.name = "gcc_nssnoc_qosgen_ref_clk",
3278*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3279*4882a593Smuzhiyun 				"gcc_xo_clk_src"
3280*4882a593Smuzhiyun 			},
3281*4882a593Smuzhiyun 			.num_parents = 1,
3282*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3283*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3284*4882a593Smuzhiyun 		},
3285*4882a593Smuzhiyun 	},
3286*4882a593Smuzhiyun };
3287*4882a593Smuzhiyun 
3288*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_snoc_clk = {
3289*4882a593Smuzhiyun 	.halt_reg = 0x68188,
3290*4882a593Smuzhiyun 	.clkr = {
3291*4882a593Smuzhiyun 		.enable_reg = 0x68188,
3292*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3293*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3294*4882a593Smuzhiyun 			.name = "gcc_nssnoc_snoc_clk",
3295*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3296*4882a593Smuzhiyun 				"system_noc_clk_src"
3297*4882a593Smuzhiyun 			},
3298*4882a593Smuzhiyun 			.num_parents = 1,
3299*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3300*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3301*4882a593Smuzhiyun 		},
3302*4882a593Smuzhiyun 	},
3303*4882a593Smuzhiyun };
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_timeout_ref_clk = {
3306*4882a593Smuzhiyun 	.halt_reg = 0x68184,
3307*4882a593Smuzhiyun 	.clkr = {
3308*4882a593Smuzhiyun 		.enable_reg = 0x68184,
3309*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3310*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3311*4882a593Smuzhiyun 			.name = "gcc_nssnoc_timeout_ref_clk",
3312*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3313*4882a593Smuzhiyun 				"gcc_xo_div4_clk_src"
3314*4882a593Smuzhiyun 			},
3315*4882a593Smuzhiyun 			.num_parents = 1,
3316*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3317*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3318*4882a593Smuzhiyun 		},
3319*4882a593Smuzhiyun 	},
3320*4882a593Smuzhiyun };
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
3323*4882a593Smuzhiyun 	.halt_reg = 0x68270,
3324*4882a593Smuzhiyun 	.clkr = {
3325*4882a593Smuzhiyun 		.enable_reg = 0x68270,
3326*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3327*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3328*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ubi0_ahb_clk",
3329*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3330*4882a593Smuzhiyun 				"nss_ce_clk_src"
3331*4882a593Smuzhiyun 			},
3332*4882a593Smuzhiyun 			.num_parents = 1,
3333*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3334*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3335*4882a593Smuzhiyun 		},
3336*4882a593Smuzhiyun 	},
3337*4882a593Smuzhiyun };
3338*4882a593Smuzhiyun 
3339*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ubi1_ahb_clk = {
3340*4882a593Smuzhiyun 	.halt_reg = 0x68274,
3341*4882a593Smuzhiyun 	.clkr = {
3342*4882a593Smuzhiyun 		.enable_reg = 0x68274,
3343*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3344*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3345*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ubi1_ahb_clk",
3346*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3347*4882a593Smuzhiyun 				"nss_ce_clk_src"
3348*4882a593Smuzhiyun 			},
3349*4882a593Smuzhiyun 			.num_parents = 1,
3350*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3351*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3352*4882a593Smuzhiyun 		},
3353*4882a593Smuzhiyun 	},
3354*4882a593Smuzhiyun };
3355*4882a593Smuzhiyun 
3356*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_ahb_clk = {
3357*4882a593Smuzhiyun 	.halt_reg = 0x6820c,
3358*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3359*4882a593Smuzhiyun 	.clkr = {
3360*4882a593Smuzhiyun 		.enable_reg = 0x6820c,
3361*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3362*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3363*4882a593Smuzhiyun 			.name = "gcc_ubi0_ahb_clk",
3364*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3365*4882a593Smuzhiyun 				"nss_ce_clk_src"
3366*4882a593Smuzhiyun 			},
3367*4882a593Smuzhiyun 			.num_parents = 1,
3368*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3369*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3370*4882a593Smuzhiyun 		},
3371*4882a593Smuzhiyun 	},
3372*4882a593Smuzhiyun };
3373*4882a593Smuzhiyun 
3374*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_axi_clk = {
3375*4882a593Smuzhiyun 	.halt_reg = 0x68200,
3376*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3377*4882a593Smuzhiyun 	.clkr = {
3378*4882a593Smuzhiyun 		.enable_reg = 0x68200,
3379*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3380*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3381*4882a593Smuzhiyun 			.name = "gcc_ubi0_axi_clk",
3382*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3383*4882a593Smuzhiyun 				"nss_noc_clk_src"
3384*4882a593Smuzhiyun 			},
3385*4882a593Smuzhiyun 			.num_parents = 1,
3386*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3387*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3388*4882a593Smuzhiyun 		},
3389*4882a593Smuzhiyun 	},
3390*4882a593Smuzhiyun };
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_nc_axi_clk = {
3393*4882a593Smuzhiyun 	.halt_reg = 0x68204,
3394*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3395*4882a593Smuzhiyun 	.clkr = {
3396*4882a593Smuzhiyun 		.enable_reg = 0x68204,
3397*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3398*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3399*4882a593Smuzhiyun 			.name = "gcc_ubi0_nc_axi_clk",
3400*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3401*4882a593Smuzhiyun 				"nss_noc_clk_src"
3402*4882a593Smuzhiyun 			},
3403*4882a593Smuzhiyun 			.num_parents = 1,
3404*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3405*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3406*4882a593Smuzhiyun 		},
3407*4882a593Smuzhiyun 	},
3408*4882a593Smuzhiyun };
3409*4882a593Smuzhiyun 
3410*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_core_clk = {
3411*4882a593Smuzhiyun 	.halt_reg = 0x68210,
3412*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3413*4882a593Smuzhiyun 	.clkr = {
3414*4882a593Smuzhiyun 		.enable_reg = 0x68210,
3415*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3416*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3417*4882a593Smuzhiyun 			.name = "gcc_ubi0_core_clk",
3418*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3419*4882a593Smuzhiyun 				"nss_ubi0_div_clk_src"
3420*4882a593Smuzhiyun 			},
3421*4882a593Smuzhiyun 			.num_parents = 1,
3422*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3423*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3424*4882a593Smuzhiyun 		},
3425*4882a593Smuzhiyun 	},
3426*4882a593Smuzhiyun };
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_mpt_clk = {
3429*4882a593Smuzhiyun 	.halt_reg = 0x68208,
3430*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3431*4882a593Smuzhiyun 	.clkr = {
3432*4882a593Smuzhiyun 		.enable_reg = 0x68208,
3433*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3434*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3435*4882a593Smuzhiyun 			.name = "gcc_ubi0_mpt_clk",
3436*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3437*4882a593Smuzhiyun 				"ubi_mpt_clk_src"
3438*4882a593Smuzhiyun 			},
3439*4882a593Smuzhiyun 			.num_parents = 1,
3440*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3441*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3442*4882a593Smuzhiyun 		},
3443*4882a593Smuzhiyun 	},
3444*4882a593Smuzhiyun };
3445*4882a593Smuzhiyun 
3446*4882a593Smuzhiyun static struct clk_branch gcc_ubi1_ahb_clk = {
3447*4882a593Smuzhiyun 	.halt_reg = 0x6822c,
3448*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3449*4882a593Smuzhiyun 	.clkr = {
3450*4882a593Smuzhiyun 		.enable_reg = 0x6822c,
3451*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3452*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3453*4882a593Smuzhiyun 			.name = "gcc_ubi1_ahb_clk",
3454*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3455*4882a593Smuzhiyun 				"nss_ce_clk_src"
3456*4882a593Smuzhiyun 			},
3457*4882a593Smuzhiyun 			.num_parents = 1,
3458*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3459*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3460*4882a593Smuzhiyun 		},
3461*4882a593Smuzhiyun 	},
3462*4882a593Smuzhiyun };
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun static struct clk_branch gcc_ubi1_axi_clk = {
3465*4882a593Smuzhiyun 	.halt_reg = 0x68220,
3466*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3467*4882a593Smuzhiyun 	.clkr = {
3468*4882a593Smuzhiyun 		.enable_reg = 0x68220,
3469*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3470*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3471*4882a593Smuzhiyun 			.name = "gcc_ubi1_axi_clk",
3472*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3473*4882a593Smuzhiyun 				"nss_noc_clk_src"
3474*4882a593Smuzhiyun 			},
3475*4882a593Smuzhiyun 			.num_parents = 1,
3476*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3477*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3478*4882a593Smuzhiyun 		},
3479*4882a593Smuzhiyun 	},
3480*4882a593Smuzhiyun };
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun static struct clk_branch gcc_ubi1_nc_axi_clk = {
3483*4882a593Smuzhiyun 	.halt_reg = 0x68224,
3484*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3485*4882a593Smuzhiyun 	.clkr = {
3486*4882a593Smuzhiyun 		.enable_reg = 0x68224,
3487*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3488*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3489*4882a593Smuzhiyun 			.name = "gcc_ubi1_nc_axi_clk",
3490*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3491*4882a593Smuzhiyun 				"nss_noc_clk_src"
3492*4882a593Smuzhiyun 			},
3493*4882a593Smuzhiyun 			.num_parents = 1,
3494*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3495*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3496*4882a593Smuzhiyun 		},
3497*4882a593Smuzhiyun 	},
3498*4882a593Smuzhiyun };
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun static struct clk_branch gcc_ubi1_core_clk = {
3501*4882a593Smuzhiyun 	.halt_reg = 0x68230,
3502*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3503*4882a593Smuzhiyun 	.clkr = {
3504*4882a593Smuzhiyun 		.enable_reg = 0x68230,
3505*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3506*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3507*4882a593Smuzhiyun 			.name = "gcc_ubi1_core_clk",
3508*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3509*4882a593Smuzhiyun 				"nss_ubi1_div_clk_src"
3510*4882a593Smuzhiyun 			},
3511*4882a593Smuzhiyun 			.num_parents = 1,
3512*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3513*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3514*4882a593Smuzhiyun 		},
3515*4882a593Smuzhiyun 	},
3516*4882a593Smuzhiyun };
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun static struct clk_branch gcc_ubi1_mpt_clk = {
3519*4882a593Smuzhiyun 	.halt_reg = 0x68228,
3520*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3521*4882a593Smuzhiyun 	.clkr = {
3522*4882a593Smuzhiyun 		.enable_reg = 0x68228,
3523*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3524*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3525*4882a593Smuzhiyun 			.name = "gcc_ubi1_mpt_clk",
3526*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3527*4882a593Smuzhiyun 				"ubi_mpt_clk_src"
3528*4882a593Smuzhiyun 			},
3529*4882a593Smuzhiyun 			.num_parents = 1,
3530*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3531*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3532*4882a593Smuzhiyun 		},
3533*4882a593Smuzhiyun 	},
3534*4882a593Smuzhiyun };
3535*4882a593Smuzhiyun 
3536*4882a593Smuzhiyun static struct clk_branch gcc_cmn_12gpll_ahb_clk = {
3537*4882a593Smuzhiyun 	.halt_reg = 0x56308,
3538*4882a593Smuzhiyun 	.clkr = {
3539*4882a593Smuzhiyun 		.enable_reg = 0x56308,
3540*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3541*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3542*4882a593Smuzhiyun 			.name = "gcc_cmn_12gpll_ahb_clk",
3543*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3544*4882a593Smuzhiyun 				"pcnoc_clk_src"
3545*4882a593Smuzhiyun 			},
3546*4882a593Smuzhiyun 			.num_parents = 1,
3547*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3548*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3549*4882a593Smuzhiyun 		},
3550*4882a593Smuzhiyun 	},
3551*4882a593Smuzhiyun };
3552*4882a593Smuzhiyun 
3553*4882a593Smuzhiyun static struct clk_branch gcc_cmn_12gpll_sys_clk = {
3554*4882a593Smuzhiyun 	.halt_reg = 0x5630c,
3555*4882a593Smuzhiyun 	.clkr = {
3556*4882a593Smuzhiyun 		.enable_reg = 0x5630c,
3557*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3558*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3559*4882a593Smuzhiyun 			.name = "gcc_cmn_12gpll_sys_clk",
3560*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3561*4882a593Smuzhiyun 				"gcc_xo_clk_src"
3562*4882a593Smuzhiyun 			},
3563*4882a593Smuzhiyun 			.num_parents = 1,
3564*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3565*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3566*4882a593Smuzhiyun 		},
3567*4882a593Smuzhiyun 	},
3568*4882a593Smuzhiyun };
3569*4882a593Smuzhiyun 
3570*4882a593Smuzhiyun static struct clk_branch gcc_mdio_ahb_clk = {
3571*4882a593Smuzhiyun 	.halt_reg = 0x58004,
3572*4882a593Smuzhiyun 	.clkr = {
3573*4882a593Smuzhiyun 		.enable_reg = 0x58004,
3574*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3575*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3576*4882a593Smuzhiyun 			.name = "gcc_mdio_ahb_clk",
3577*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3578*4882a593Smuzhiyun 				"pcnoc_clk_src"
3579*4882a593Smuzhiyun 			},
3580*4882a593Smuzhiyun 			.num_parents = 1,
3581*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3582*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3583*4882a593Smuzhiyun 		},
3584*4882a593Smuzhiyun 	},
3585*4882a593Smuzhiyun };
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_ahb_clk = {
3588*4882a593Smuzhiyun 	.halt_reg = 0x56008,
3589*4882a593Smuzhiyun 	.clkr = {
3590*4882a593Smuzhiyun 		.enable_reg = 0x56008,
3591*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3592*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3593*4882a593Smuzhiyun 			.name = "gcc_uniphy0_ahb_clk",
3594*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3595*4882a593Smuzhiyun 				"pcnoc_clk_src"
3596*4882a593Smuzhiyun 			},
3597*4882a593Smuzhiyun 			.num_parents = 1,
3598*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3599*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3600*4882a593Smuzhiyun 		},
3601*4882a593Smuzhiyun 	},
3602*4882a593Smuzhiyun };
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_sys_clk = {
3605*4882a593Smuzhiyun 	.halt_reg = 0x5600c,
3606*4882a593Smuzhiyun 	.clkr = {
3607*4882a593Smuzhiyun 		.enable_reg = 0x5600c,
3608*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3609*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3610*4882a593Smuzhiyun 			.name = "gcc_uniphy0_sys_clk",
3611*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3612*4882a593Smuzhiyun 				"gcc_xo_clk_src"
3613*4882a593Smuzhiyun 			},
3614*4882a593Smuzhiyun 			.num_parents = 1,
3615*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3616*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3617*4882a593Smuzhiyun 		},
3618*4882a593Smuzhiyun 	},
3619*4882a593Smuzhiyun };
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_ahb_clk = {
3622*4882a593Smuzhiyun 	.halt_reg = 0x56108,
3623*4882a593Smuzhiyun 	.clkr = {
3624*4882a593Smuzhiyun 		.enable_reg = 0x56108,
3625*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3626*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3627*4882a593Smuzhiyun 			.name = "gcc_uniphy1_ahb_clk",
3628*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3629*4882a593Smuzhiyun 				"pcnoc_clk_src"
3630*4882a593Smuzhiyun 			},
3631*4882a593Smuzhiyun 			.num_parents = 1,
3632*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3633*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3634*4882a593Smuzhiyun 		},
3635*4882a593Smuzhiyun 	},
3636*4882a593Smuzhiyun };
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_sys_clk = {
3639*4882a593Smuzhiyun 	.halt_reg = 0x5610c,
3640*4882a593Smuzhiyun 	.clkr = {
3641*4882a593Smuzhiyun 		.enable_reg = 0x5610c,
3642*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3643*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3644*4882a593Smuzhiyun 			.name = "gcc_uniphy1_sys_clk",
3645*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3646*4882a593Smuzhiyun 				"gcc_xo_clk_src"
3647*4882a593Smuzhiyun 			},
3648*4882a593Smuzhiyun 			.num_parents = 1,
3649*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3650*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3651*4882a593Smuzhiyun 		},
3652*4882a593Smuzhiyun 	},
3653*4882a593Smuzhiyun };
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun static struct clk_branch gcc_uniphy2_ahb_clk = {
3656*4882a593Smuzhiyun 	.halt_reg = 0x56208,
3657*4882a593Smuzhiyun 	.clkr = {
3658*4882a593Smuzhiyun 		.enable_reg = 0x56208,
3659*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3660*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3661*4882a593Smuzhiyun 			.name = "gcc_uniphy2_ahb_clk",
3662*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3663*4882a593Smuzhiyun 				"pcnoc_clk_src"
3664*4882a593Smuzhiyun 			},
3665*4882a593Smuzhiyun 			.num_parents = 1,
3666*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3667*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3668*4882a593Smuzhiyun 		},
3669*4882a593Smuzhiyun 	},
3670*4882a593Smuzhiyun };
3671*4882a593Smuzhiyun 
3672*4882a593Smuzhiyun static struct clk_branch gcc_uniphy2_sys_clk = {
3673*4882a593Smuzhiyun 	.halt_reg = 0x5620c,
3674*4882a593Smuzhiyun 	.clkr = {
3675*4882a593Smuzhiyun 		.enable_reg = 0x5620c,
3676*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3677*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3678*4882a593Smuzhiyun 			.name = "gcc_uniphy2_sys_clk",
3679*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3680*4882a593Smuzhiyun 				"gcc_xo_clk_src"
3681*4882a593Smuzhiyun 			},
3682*4882a593Smuzhiyun 			.num_parents = 1,
3683*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3684*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3685*4882a593Smuzhiyun 		},
3686*4882a593Smuzhiyun 	},
3687*4882a593Smuzhiyun };
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun static struct clk_branch gcc_nss_port1_rx_clk = {
3690*4882a593Smuzhiyun 	.halt_reg = 0x68240,
3691*4882a593Smuzhiyun 	.clkr = {
3692*4882a593Smuzhiyun 		.enable_reg = 0x68240,
3693*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3694*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3695*4882a593Smuzhiyun 			.name = "gcc_nss_port1_rx_clk",
3696*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3697*4882a593Smuzhiyun 				"nss_port1_rx_div_clk_src"
3698*4882a593Smuzhiyun 			},
3699*4882a593Smuzhiyun 			.num_parents = 1,
3700*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3701*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3702*4882a593Smuzhiyun 		},
3703*4882a593Smuzhiyun 	},
3704*4882a593Smuzhiyun };
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun static struct clk_branch gcc_nss_port1_tx_clk = {
3707*4882a593Smuzhiyun 	.halt_reg = 0x68244,
3708*4882a593Smuzhiyun 	.clkr = {
3709*4882a593Smuzhiyun 		.enable_reg = 0x68244,
3710*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3711*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3712*4882a593Smuzhiyun 			.name = "gcc_nss_port1_tx_clk",
3713*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3714*4882a593Smuzhiyun 				"nss_port1_tx_div_clk_src"
3715*4882a593Smuzhiyun 			},
3716*4882a593Smuzhiyun 			.num_parents = 1,
3717*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3718*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3719*4882a593Smuzhiyun 		},
3720*4882a593Smuzhiyun 	},
3721*4882a593Smuzhiyun };
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun static struct clk_branch gcc_nss_port2_rx_clk = {
3724*4882a593Smuzhiyun 	.halt_reg = 0x68248,
3725*4882a593Smuzhiyun 	.clkr = {
3726*4882a593Smuzhiyun 		.enable_reg = 0x68248,
3727*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3728*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3729*4882a593Smuzhiyun 			.name = "gcc_nss_port2_rx_clk",
3730*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3731*4882a593Smuzhiyun 				"nss_port2_rx_div_clk_src"
3732*4882a593Smuzhiyun 			},
3733*4882a593Smuzhiyun 			.num_parents = 1,
3734*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3735*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3736*4882a593Smuzhiyun 		},
3737*4882a593Smuzhiyun 	},
3738*4882a593Smuzhiyun };
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun static struct clk_branch gcc_nss_port2_tx_clk = {
3741*4882a593Smuzhiyun 	.halt_reg = 0x6824c,
3742*4882a593Smuzhiyun 	.clkr = {
3743*4882a593Smuzhiyun 		.enable_reg = 0x6824c,
3744*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3745*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3746*4882a593Smuzhiyun 			.name = "gcc_nss_port2_tx_clk",
3747*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3748*4882a593Smuzhiyun 				"nss_port2_tx_div_clk_src"
3749*4882a593Smuzhiyun 			},
3750*4882a593Smuzhiyun 			.num_parents = 1,
3751*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3752*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3753*4882a593Smuzhiyun 		},
3754*4882a593Smuzhiyun 	},
3755*4882a593Smuzhiyun };
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun static struct clk_branch gcc_nss_port3_rx_clk = {
3758*4882a593Smuzhiyun 	.halt_reg = 0x68250,
3759*4882a593Smuzhiyun 	.clkr = {
3760*4882a593Smuzhiyun 		.enable_reg = 0x68250,
3761*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3762*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3763*4882a593Smuzhiyun 			.name = "gcc_nss_port3_rx_clk",
3764*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3765*4882a593Smuzhiyun 				"nss_port3_rx_div_clk_src"
3766*4882a593Smuzhiyun 			},
3767*4882a593Smuzhiyun 			.num_parents = 1,
3768*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3769*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3770*4882a593Smuzhiyun 		},
3771*4882a593Smuzhiyun 	},
3772*4882a593Smuzhiyun };
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun static struct clk_branch gcc_nss_port3_tx_clk = {
3775*4882a593Smuzhiyun 	.halt_reg = 0x68254,
3776*4882a593Smuzhiyun 	.clkr = {
3777*4882a593Smuzhiyun 		.enable_reg = 0x68254,
3778*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3779*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3780*4882a593Smuzhiyun 			.name = "gcc_nss_port3_tx_clk",
3781*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3782*4882a593Smuzhiyun 				"nss_port3_tx_div_clk_src"
3783*4882a593Smuzhiyun 			},
3784*4882a593Smuzhiyun 			.num_parents = 1,
3785*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3786*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3787*4882a593Smuzhiyun 		},
3788*4882a593Smuzhiyun 	},
3789*4882a593Smuzhiyun };
3790*4882a593Smuzhiyun 
3791*4882a593Smuzhiyun static struct clk_branch gcc_nss_port4_rx_clk = {
3792*4882a593Smuzhiyun 	.halt_reg = 0x68258,
3793*4882a593Smuzhiyun 	.clkr = {
3794*4882a593Smuzhiyun 		.enable_reg = 0x68258,
3795*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3796*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3797*4882a593Smuzhiyun 			.name = "gcc_nss_port4_rx_clk",
3798*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3799*4882a593Smuzhiyun 				"nss_port4_rx_div_clk_src"
3800*4882a593Smuzhiyun 			},
3801*4882a593Smuzhiyun 			.num_parents = 1,
3802*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3803*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3804*4882a593Smuzhiyun 		},
3805*4882a593Smuzhiyun 	},
3806*4882a593Smuzhiyun };
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun static struct clk_branch gcc_nss_port4_tx_clk = {
3809*4882a593Smuzhiyun 	.halt_reg = 0x6825c,
3810*4882a593Smuzhiyun 	.clkr = {
3811*4882a593Smuzhiyun 		.enable_reg = 0x6825c,
3812*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3813*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3814*4882a593Smuzhiyun 			.name = "gcc_nss_port4_tx_clk",
3815*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3816*4882a593Smuzhiyun 				"nss_port4_tx_div_clk_src"
3817*4882a593Smuzhiyun 			},
3818*4882a593Smuzhiyun 			.num_parents = 1,
3819*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3820*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3821*4882a593Smuzhiyun 		},
3822*4882a593Smuzhiyun 	},
3823*4882a593Smuzhiyun };
3824*4882a593Smuzhiyun 
3825*4882a593Smuzhiyun static struct clk_branch gcc_nss_port5_rx_clk = {
3826*4882a593Smuzhiyun 	.halt_reg = 0x68260,
3827*4882a593Smuzhiyun 	.clkr = {
3828*4882a593Smuzhiyun 		.enable_reg = 0x68260,
3829*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3830*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3831*4882a593Smuzhiyun 			.name = "gcc_nss_port5_rx_clk",
3832*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3833*4882a593Smuzhiyun 				"nss_port5_rx_div_clk_src"
3834*4882a593Smuzhiyun 			},
3835*4882a593Smuzhiyun 			.num_parents = 1,
3836*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3837*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3838*4882a593Smuzhiyun 		},
3839*4882a593Smuzhiyun 	},
3840*4882a593Smuzhiyun };
3841*4882a593Smuzhiyun 
3842*4882a593Smuzhiyun static struct clk_branch gcc_nss_port5_tx_clk = {
3843*4882a593Smuzhiyun 	.halt_reg = 0x68264,
3844*4882a593Smuzhiyun 	.clkr = {
3845*4882a593Smuzhiyun 		.enable_reg = 0x68264,
3846*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3847*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3848*4882a593Smuzhiyun 			.name = "gcc_nss_port5_tx_clk",
3849*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3850*4882a593Smuzhiyun 				"nss_port5_tx_div_clk_src"
3851*4882a593Smuzhiyun 			},
3852*4882a593Smuzhiyun 			.num_parents = 1,
3853*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3854*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3855*4882a593Smuzhiyun 		},
3856*4882a593Smuzhiyun 	},
3857*4882a593Smuzhiyun };
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun static struct clk_branch gcc_nss_port6_rx_clk = {
3860*4882a593Smuzhiyun 	.halt_reg = 0x68268,
3861*4882a593Smuzhiyun 	.clkr = {
3862*4882a593Smuzhiyun 		.enable_reg = 0x68268,
3863*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3864*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3865*4882a593Smuzhiyun 			.name = "gcc_nss_port6_rx_clk",
3866*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3867*4882a593Smuzhiyun 				"nss_port6_rx_div_clk_src"
3868*4882a593Smuzhiyun 			},
3869*4882a593Smuzhiyun 			.num_parents = 1,
3870*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3871*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3872*4882a593Smuzhiyun 		},
3873*4882a593Smuzhiyun 	},
3874*4882a593Smuzhiyun };
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun static struct clk_branch gcc_nss_port6_tx_clk = {
3877*4882a593Smuzhiyun 	.halt_reg = 0x6826c,
3878*4882a593Smuzhiyun 	.clkr = {
3879*4882a593Smuzhiyun 		.enable_reg = 0x6826c,
3880*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3881*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3882*4882a593Smuzhiyun 			.name = "gcc_nss_port6_tx_clk",
3883*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3884*4882a593Smuzhiyun 				"nss_port6_tx_div_clk_src"
3885*4882a593Smuzhiyun 			},
3886*4882a593Smuzhiyun 			.num_parents = 1,
3887*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3888*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3889*4882a593Smuzhiyun 		},
3890*4882a593Smuzhiyun 	},
3891*4882a593Smuzhiyun };
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun static struct clk_branch gcc_port1_mac_clk = {
3894*4882a593Smuzhiyun 	.halt_reg = 0x68320,
3895*4882a593Smuzhiyun 	.clkr = {
3896*4882a593Smuzhiyun 		.enable_reg = 0x68320,
3897*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3898*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3899*4882a593Smuzhiyun 			.name = "gcc_port1_mac_clk",
3900*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3901*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3902*4882a593Smuzhiyun 			},
3903*4882a593Smuzhiyun 			.num_parents = 1,
3904*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3905*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3906*4882a593Smuzhiyun 		},
3907*4882a593Smuzhiyun 	},
3908*4882a593Smuzhiyun };
3909*4882a593Smuzhiyun 
3910*4882a593Smuzhiyun static struct clk_branch gcc_port2_mac_clk = {
3911*4882a593Smuzhiyun 	.halt_reg = 0x68324,
3912*4882a593Smuzhiyun 	.clkr = {
3913*4882a593Smuzhiyun 		.enable_reg = 0x68324,
3914*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3915*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3916*4882a593Smuzhiyun 			.name = "gcc_port2_mac_clk",
3917*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3918*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3919*4882a593Smuzhiyun 			},
3920*4882a593Smuzhiyun 			.num_parents = 1,
3921*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3922*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3923*4882a593Smuzhiyun 		},
3924*4882a593Smuzhiyun 	},
3925*4882a593Smuzhiyun };
3926*4882a593Smuzhiyun 
3927*4882a593Smuzhiyun static struct clk_branch gcc_port3_mac_clk = {
3928*4882a593Smuzhiyun 	.halt_reg = 0x68328,
3929*4882a593Smuzhiyun 	.clkr = {
3930*4882a593Smuzhiyun 		.enable_reg = 0x68328,
3931*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3932*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3933*4882a593Smuzhiyun 			.name = "gcc_port3_mac_clk",
3934*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3935*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3936*4882a593Smuzhiyun 			},
3937*4882a593Smuzhiyun 			.num_parents = 1,
3938*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3939*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3940*4882a593Smuzhiyun 		},
3941*4882a593Smuzhiyun 	},
3942*4882a593Smuzhiyun };
3943*4882a593Smuzhiyun 
3944*4882a593Smuzhiyun static struct clk_branch gcc_port4_mac_clk = {
3945*4882a593Smuzhiyun 	.halt_reg = 0x6832c,
3946*4882a593Smuzhiyun 	.clkr = {
3947*4882a593Smuzhiyun 		.enable_reg = 0x6832c,
3948*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3949*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3950*4882a593Smuzhiyun 			.name = "gcc_port4_mac_clk",
3951*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3952*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3953*4882a593Smuzhiyun 			},
3954*4882a593Smuzhiyun 			.num_parents = 1,
3955*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3956*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3957*4882a593Smuzhiyun 		},
3958*4882a593Smuzhiyun 	},
3959*4882a593Smuzhiyun };
3960*4882a593Smuzhiyun 
3961*4882a593Smuzhiyun static struct clk_branch gcc_port5_mac_clk = {
3962*4882a593Smuzhiyun 	.halt_reg = 0x68330,
3963*4882a593Smuzhiyun 	.clkr = {
3964*4882a593Smuzhiyun 		.enable_reg = 0x68330,
3965*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3966*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3967*4882a593Smuzhiyun 			.name = "gcc_port5_mac_clk",
3968*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3969*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3970*4882a593Smuzhiyun 			},
3971*4882a593Smuzhiyun 			.num_parents = 1,
3972*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3973*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3974*4882a593Smuzhiyun 		},
3975*4882a593Smuzhiyun 	},
3976*4882a593Smuzhiyun };
3977*4882a593Smuzhiyun 
3978*4882a593Smuzhiyun static struct clk_branch gcc_port6_mac_clk = {
3979*4882a593Smuzhiyun 	.halt_reg = 0x68334,
3980*4882a593Smuzhiyun 	.clkr = {
3981*4882a593Smuzhiyun 		.enable_reg = 0x68334,
3982*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3983*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3984*4882a593Smuzhiyun 			.name = "gcc_port6_mac_clk",
3985*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3986*4882a593Smuzhiyun 				"nss_ppe_clk_src"
3987*4882a593Smuzhiyun 			},
3988*4882a593Smuzhiyun 			.num_parents = 1,
3989*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3990*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3991*4882a593Smuzhiyun 		},
3992*4882a593Smuzhiyun 	},
3993*4882a593Smuzhiyun };
3994*4882a593Smuzhiyun 
3995*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port1_rx_clk = {
3996*4882a593Smuzhiyun 	.halt_reg = 0x56010,
3997*4882a593Smuzhiyun 	.clkr = {
3998*4882a593Smuzhiyun 		.enable_reg = 0x56010,
3999*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4000*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4001*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port1_rx_clk",
4002*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4003*4882a593Smuzhiyun 				"nss_port1_rx_div_clk_src"
4004*4882a593Smuzhiyun 			},
4005*4882a593Smuzhiyun 			.num_parents = 1,
4006*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4007*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4008*4882a593Smuzhiyun 		},
4009*4882a593Smuzhiyun 	},
4010*4882a593Smuzhiyun };
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port1_tx_clk = {
4013*4882a593Smuzhiyun 	.halt_reg = 0x56014,
4014*4882a593Smuzhiyun 	.clkr = {
4015*4882a593Smuzhiyun 		.enable_reg = 0x56014,
4016*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4017*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4018*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port1_tx_clk",
4019*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4020*4882a593Smuzhiyun 				"nss_port1_tx_div_clk_src"
4021*4882a593Smuzhiyun 			},
4022*4882a593Smuzhiyun 			.num_parents = 1,
4023*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4024*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4025*4882a593Smuzhiyun 		},
4026*4882a593Smuzhiyun 	},
4027*4882a593Smuzhiyun };
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port2_rx_clk = {
4030*4882a593Smuzhiyun 	.halt_reg = 0x56018,
4031*4882a593Smuzhiyun 	.clkr = {
4032*4882a593Smuzhiyun 		.enable_reg = 0x56018,
4033*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4034*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4035*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port2_rx_clk",
4036*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4037*4882a593Smuzhiyun 				"nss_port2_rx_div_clk_src"
4038*4882a593Smuzhiyun 			},
4039*4882a593Smuzhiyun 			.num_parents = 1,
4040*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4041*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4042*4882a593Smuzhiyun 		},
4043*4882a593Smuzhiyun 	},
4044*4882a593Smuzhiyun };
4045*4882a593Smuzhiyun 
4046*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port2_tx_clk = {
4047*4882a593Smuzhiyun 	.halt_reg = 0x5601c,
4048*4882a593Smuzhiyun 	.clkr = {
4049*4882a593Smuzhiyun 		.enable_reg = 0x5601c,
4050*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4051*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4052*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port2_tx_clk",
4053*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4054*4882a593Smuzhiyun 				"nss_port2_tx_div_clk_src"
4055*4882a593Smuzhiyun 			},
4056*4882a593Smuzhiyun 			.num_parents = 1,
4057*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4058*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4059*4882a593Smuzhiyun 		},
4060*4882a593Smuzhiyun 	},
4061*4882a593Smuzhiyun };
4062*4882a593Smuzhiyun 
4063*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port3_rx_clk = {
4064*4882a593Smuzhiyun 	.halt_reg = 0x56020,
4065*4882a593Smuzhiyun 	.clkr = {
4066*4882a593Smuzhiyun 		.enable_reg = 0x56020,
4067*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4068*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4069*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port3_rx_clk",
4070*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4071*4882a593Smuzhiyun 				"nss_port3_rx_div_clk_src"
4072*4882a593Smuzhiyun 			},
4073*4882a593Smuzhiyun 			.num_parents = 1,
4074*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4075*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4076*4882a593Smuzhiyun 		},
4077*4882a593Smuzhiyun 	},
4078*4882a593Smuzhiyun };
4079*4882a593Smuzhiyun 
4080*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port3_tx_clk = {
4081*4882a593Smuzhiyun 	.halt_reg = 0x56024,
4082*4882a593Smuzhiyun 	.clkr = {
4083*4882a593Smuzhiyun 		.enable_reg = 0x56024,
4084*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4085*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4086*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port3_tx_clk",
4087*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4088*4882a593Smuzhiyun 				"nss_port3_tx_div_clk_src"
4089*4882a593Smuzhiyun 			},
4090*4882a593Smuzhiyun 			.num_parents = 1,
4091*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4092*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4093*4882a593Smuzhiyun 		},
4094*4882a593Smuzhiyun 	},
4095*4882a593Smuzhiyun };
4096*4882a593Smuzhiyun 
4097*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port4_rx_clk = {
4098*4882a593Smuzhiyun 	.halt_reg = 0x56028,
4099*4882a593Smuzhiyun 	.clkr = {
4100*4882a593Smuzhiyun 		.enable_reg = 0x56028,
4101*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4102*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4103*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port4_rx_clk",
4104*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4105*4882a593Smuzhiyun 				"nss_port4_rx_div_clk_src"
4106*4882a593Smuzhiyun 			},
4107*4882a593Smuzhiyun 			.num_parents = 1,
4108*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4109*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4110*4882a593Smuzhiyun 		},
4111*4882a593Smuzhiyun 	},
4112*4882a593Smuzhiyun };
4113*4882a593Smuzhiyun 
4114*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port4_tx_clk = {
4115*4882a593Smuzhiyun 	.halt_reg = 0x5602c,
4116*4882a593Smuzhiyun 	.clkr = {
4117*4882a593Smuzhiyun 		.enable_reg = 0x5602c,
4118*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4119*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4120*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port4_tx_clk",
4121*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4122*4882a593Smuzhiyun 				"nss_port4_tx_div_clk_src"
4123*4882a593Smuzhiyun 			},
4124*4882a593Smuzhiyun 			.num_parents = 1,
4125*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4126*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4127*4882a593Smuzhiyun 		},
4128*4882a593Smuzhiyun 	},
4129*4882a593Smuzhiyun };
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port5_rx_clk = {
4132*4882a593Smuzhiyun 	.halt_reg = 0x56030,
4133*4882a593Smuzhiyun 	.clkr = {
4134*4882a593Smuzhiyun 		.enable_reg = 0x56030,
4135*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4136*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4137*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port5_rx_clk",
4138*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4139*4882a593Smuzhiyun 				"nss_port5_rx_div_clk_src"
4140*4882a593Smuzhiyun 			},
4141*4882a593Smuzhiyun 			.num_parents = 1,
4142*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4143*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4144*4882a593Smuzhiyun 		},
4145*4882a593Smuzhiyun 	},
4146*4882a593Smuzhiyun };
4147*4882a593Smuzhiyun 
4148*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port5_tx_clk = {
4149*4882a593Smuzhiyun 	.halt_reg = 0x56034,
4150*4882a593Smuzhiyun 	.clkr = {
4151*4882a593Smuzhiyun 		.enable_reg = 0x56034,
4152*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4153*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4154*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port5_tx_clk",
4155*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4156*4882a593Smuzhiyun 				"nss_port5_tx_div_clk_src"
4157*4882a593Smuzhiyun 			},
4158*4882a593Smuzhiyun 			.num_parents = 1,
4159*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4160*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4161*4882a593Smuzhiyun 		},
4162*4882a593Smuzhiyun 	},
4163*4882a593Smuzhiyun };
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_port5_rx_clk = {
4166*4882a593Smuzhiyun 	.halt_reg = 0x56110,
4167*4882a593Smuzhiyun 	.clkr = {
4168*4882a593Smuzhiyun 		.enable_reg = 0x56110,
4169*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4170*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4171*4882a593Smuzhiyun 			.name = "gcc_uniphy1_port5_rx_clk",
4172*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4173*4882a593Smuzhiyun 				"nss_port5_rx_div_clk_src"
4174*4882a593Smuzhiyun 			},
4175*4882a593Smuzhiyun 			.num_parents = 1,
4176*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4177*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4178*4882a593Smuzhiyun 		},
4179*4882a593Smuzhiyun 	},
4180*4882a593Smuzhiyun };
4181*4882a593Smuzhiyun 
4182*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_port5_tx_clk = {
4183*4882a593Smuzhiyun 	.halt_reg = 0x56114,
4184*4882a593Smuzhiyun 	.clkr = {
4185*4882a593Smuzhiyun 		.enable_reg = 0x56114,
4186*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4187*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4188*4882a593Smuzhiyun 			.name = "gcc_uniphy1_port5_tx_clk",
4189*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4190*4882a593Smuzhiyun 				"nss_port5_tx_div_clk_src"
4191*4882a593Smuzhiyun 			},
4192*4882a593Smuzhiyun 			.num_parents = 1,
4193*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4194*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4195*4882a593Smuzhiyun 		},
4196*4882a593Smuzhiyun 	},
4197*4882a593Smuzhiyun };
4198*4882a593Smuzhiyun 
4199*4882a593Smuzhiyun static struct clk_branch gcc_uniphy2_port6_rx_clk = {
4200*4882a593Smuzhiyun 	.halt_reg = 0x56210,
4201*4882a593Smuzhiyun 	.clkr = {
4202*4882a593Smuzhiyun 		.enable_reg = 0x56210,
4203*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4204*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4205*4882a593Smuzhiyun 			.name = "gcc_uniphy2_port6_rx_clk",
4206*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4207*4882a593Smuzhiyun 				"nss_port6_rx_div_clk_src"
4208*4882a593Smuzhiyun 			},
4209*4882a593Smuzhiyun 			.num_parents = 1,
4210*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4211*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4212*4882a593Smuzhiyun 		},
4213*4882a593Smuzhiyun 	},
4214*4882a593Smuzhiyun };
4215*4882a593Smuzhiyun 
4216*4882a593Smuzhiyun static struct clk_branch gcc_uniphy2_port6_tx_clk = {
4217*4882a593Smuzhiyun 	.halt_reg = 0x56214,
4218*4882a593Smuzhiyun 	.clkr = {
4219*4882a593Smuzhiyun 		.enable_reg = 0x56214,
4220*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4221*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4222*4882a593Smuzhiyun 			.name = "gcc_uniphy2_port6_tx_clk",
4223*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4224*4882a593Smuzhiyun 				"nss_port6_tx_div_clk_src"
4225*4882a593Smuzhiyun 			},
4226*4882a593Smuzhiyun 			.num_parents = 1,
4227*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4228*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4229*4882a593Smuzhiyun 		},
4230*4882a593Smuzhiyun 	},
4231*4882a593Smuzhiyun };
4232*4882a593Smuzhiyun 
4233*4882a593Smuzhiyun static struct clk_branch gcc_crypto_ahb_clk = {
4234*4882a593Smuzhiyun 	.halt_reg = 0x16024,
4235*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
4236*4882a593Smuzhiyun 	.clkr = {
4237*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
4238*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4239*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4240*4882a593Smuzhiyun 			.name = "gcc_crypto_ahb_clk",
4241*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4242*4882a593Smuzhiyun 				"pcnoc_clk_src"
4243*4882a593Smuzhiyun 			},
4244*4882a593Smuzhiyun 			.num_parents = 1,
4245*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4246*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4247*4882a593Smuzhiyun 		},
4248*4882a593Smuzhiyun 	},
4249*4882a593Smuzhiyun };
4250*4882a593Smuzhiyun 
4251*4882a593Smuzhiyun static struct clk_branch gcc_crypto_axi_clk = {
4252*4882a593Smuzhiyun 	.halt_reg = 0x16020,
4253*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
4254*4882a593Smuzhiyun 	.clkr = {
4255*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
4256*4882a593Smuzhiyun 		.enable_mask = BIT(1),
4257*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4258*4882a593Smuzhiyun 			.name = "gcc_crypto_axi_clk",
4259*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4260*4882a593Smuzhiyun 				"pcnoc_clk_src"
4261*4882a593Smuzhiyun 			},
4262*4882a593Smuzhiyun 			.num_parents = 1,
4263*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4264*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4265*4882a593Smuzhiyun 		},
4266*4882a593Smuzhiyun 	},
4267*4882a593Smuzhiyun };
4268*4882a593Smuzhiyun 
4269*4882a593Smuzhiyun static struct clk_branch gcc_crypto_clk = {
4270*4882a593Smuzhiyun 	.halt_reg = 0x1601c,
4271*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
4272*4882a593Smuzhiyun 	.clkr = {
4273*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
4274*4882a593Smuzhiyun 		.enable_mask = BIT(2),
4275*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4276*4882a593Smuzhiyun 			.name = "gcc_crypto_clk",
4277*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4278*4882a593Smuzhiyun 				"crypto_clk_src"
4279*4882a593Smuzhiyun 			},
4280*4882a593Smuzhiyun 			.num_parents = 1,
4281*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4282*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4283*4882a593Smuzhiyun 		},
4284*4882a593Smuzhiyun 	},
4285*4882a593Smuzhiyun };
4286*4882a593Smuzhiyun 
4287*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
4288*4882a593Smuzhiyun 	.halt_reg = 0x08000,
4289*4882a593Smuzhiyun 	.clkr = {
4290*4882a593Smuzhiyun 		.enable_reg = 0x08000,
4291*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4292*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4293*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
4294*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4295*4882a593Smuzhiyun 				"gp1_clk_src"
4296*4882a593Smuzhiyun 			},
4297*4882a593Smuzhiyun 			.num_parents = 1,
4298*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4299*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4300*4882a593Smuzhiyun 		},
4301*4882a593Smuzhiyun 	},
4302*4882a593Smuzhiyun };
4303*4882a593Smuzhiyun 
4304*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
4305*4882a593Smuzhiyun 	.halt_reg = 0x09000,
4306*4882a593Smuzhiyun 	.clkr = {
4307*4882a593Smuzhiyun 		.enable_reg = 0x09000,
4308*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4309*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4310*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
4311*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4312*4882a593Smuzhiyun 				"gp2_clk_src"
4313*4882a593Smuzhiyun 			},
4314*4882a593Smuzhiyun 			.num_parents = 1,
4315*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4316*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4317*4882a593Smuzhiyun 		},
4318*4882a593Smuzhiyun 	},
4319*4882a593Smuzhiyun };
4320*4882a593Smuzhiyun 
4321*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
4322*4882a593Smuzhiyun 	.halt_reg = 0x0a000,
4323*4882a593Smuzhiyun 	.clkr = {
4324*4882a593Smuzhiyun 		.enable_reg = 0x0a000,
4325*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4326*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4327*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
4328*4882a593Smuzhiyun 			.parent_names = (const char *[]){
4329*4882a593Smuzhiyun 				"gp3_clk_src"
4330*4882a593Smuzhiyun 			},
4331*4882a593Smuzhiyun 			.num_parents = 1,
4332*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4333*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4334*4882a593Smuzhiyun 		},
4335*4882a593Smuzhiyun 	},
4336*4882a593Smuzhiyun };
4337*4882a593Smuzhiyun 
4338*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_rchng_clk_src[] = {
4339*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
4340*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
4341*4882a593Smuzhiyun 	{ }
4342*4882a593Smuzhiyun };
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun static struct clk_rcg2 pcie0_rchng_clk_src = {
4345*4882a593Smuzhiyun 	.cmd_rcgr = 0x75070,
4346*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_rchng_clk_src,
4347*4882a593Smuzhiyun 	.hid_width = 5,
4348*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
4349*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
4350*4882a593Smuzhiyun 		.name = "pcie0_rchng_clk_src",
4351*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
4352*4882a593Smuzhiyun 		.num_parents = 2,
4353*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
4354*4882a593Smuzhiyun 	},
4355*4882a593Smuzhiyun };
4356*4882a593Smuzhiyun 
4357*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_rchng_clk = {
4358*4882a593Smuzhiyun 	.halt_reg = 0x75070,
4359*4882a593Smuzhiyun 	.halt_bit = 31,
4360*4882a593Smuzhiyun 	.clkr = {
4361*4882a593Smuzhiyun 		.enable_reg = 0x75070,
4362*4882a593Smuzhiyun 		.enable_mask = BIT(1),
4363*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4364*4882a593Smuzhiyun 			.name = "gcc_pcie0_rchng_clk",
4365*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4366*4882a593Smuzhiyun 				&pcie0_rchng_clk_src.clkr.hw,
4367*4882a593Smuzhiyun 			},
4368*4882a593Smuzhiyun 			.num_parents = 1,
4369*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4370*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4371*4882a593Smuzhiyun 		},
4372*4882a593Smuzhiyun 	},
4373*4882a593Smuzhiyun };
4374*4882a593Smuzhiyun 
4375*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
4376*4882a593Smuzhiyun 	.halt_reg = 0x75048,
4377*4882a593Smuzhiyun 	.halt_bit = 31,
4378*4882a593Smuzhiyun 	.clkr = {
4379*4882a593Smuzhiyun 		.enable_reg = 0x75048,
4380*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4381*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4382*4882a593Smuzhiyun 			.name = "gcc_pcie0_axi_s_bridge_clk",
4383*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4384*4882a593Smuzhiyun 				&pcie0_axi_clk_src.clkr.hw,
4385*4882a593Smuzhiyun 			},
4386*4882a593Smuzhiyun 			.num_parents = 1,
4387*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4388*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4389*4882a593Smuzhiyun 		},
4390*4882a593Smuzhiyun 	},
4391*4882a593Smuzhiyun };
4392*4882a593Smuzhiyun 
4393*4882a593Smuzhiyun static const struct alpha_pll_config ubi32_pll_config = {
4394*4882a593Smuzhiyun 	.l = 0x4e,
4395*4882a593Smuzhiyun 	.config_ctl_val = 0x200d4aa8,
4396*4882a593Smuzhiyun 	.config_ctl_hi_val = 0x3c2,
4397*4882a593Smuzhiyun 	.main_output_mask = BIT(0),
4398*4882a593Smuzhiyun 	.aux_output_mask = BIT(1),
4399*4882a593Smuzhiyun 	.pre_div_val = 0x0,
4400*4882a593Smuzhiyun 	.pre_div_mask = BIT(12),
4401*4882a593Smuzhiyun 	.post_div_val = 0x0,
4402*4882a593Smuzhiyun 	.post_div_mask = GENMASK(9, 8),
4403*4882a593Smuzhiyun };
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun static const struct alpha_pll_config nss_crypto_pll_config = {
4406*4882a593Smuzhiyun 	.l = 0x3e,
4407*4882a593Smuzhiyun 	.alpha = 0x0,
4408*4882a593Smuzhiyun 	.alpha_hi = 0x80,
4409*4882a593Smuzhiyun 	.config_ctl_val = 0x4001055b,
4410*4882a593Smuzhiyun 	.main_output_mask = BIT(0),
4411*4882a593Smuzhiyun 	.pre_div_val = 0x0,
4412*4882a593Smuzhiyun 	.pre_div_mask = GENMASK(14, 12),
4413*4882a593Smuzhiyun 	.post_div_val = 0x1 << 8,
4414*4882a593Smuzhiyun 	.post_div_mask = GENMASK(11, 8),
4415*4882a593Smuzhiyun 	.vco_mask = GENMASK(21, 20),
4416*4882a593Smuzhiyun 	.vco_val = 0x0,
4417*4882a593Smuzhiyun 	.alpha_en_mask = BIT(24),
4418*4882a593Smuzhiyun };
4419*4882a593Smuzhiyun 
4420*4882a593Smuzhiyun static struct clk_hw *gcc_ipq8074_hws[] = {
4421*4882a593Smuzhiyun 	&gpll0_out_main_div2.hw,
4422*4882a593Smuzhiyun 	&gpll6_out_main_div2.hw,
4423*4882a593Smuzhiyun 	&pcnoc_clk_src.hw,
4424*4882a593Smuzhiyun 	&system_noc_clk_src.hw,
4425*4882a593Smuzhiyun 	&gcc_xo_div4_clk_src.hw,
4426*4882a593Smuzhiyun 	&nss_noc_clk_src.hw,
4427*4882a593Smuzhiyun 	&nss_ppe_cdiv_clk_src.hw,
4428*4882a593Smuzhiyun };
4429*4882a593Smuzhiyun 
4430*4882a593Smuzhiyun static struct clk_regmap *gcc_ipq8074_clks[] = {
4431*4882a593Smuzhiyun 	[GPLL0_MAIN] = &gpll0_main.clkr,
4432*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
4433*4882a593Smuzhiyun 	[GPLL2_MAIN] = &gpll2_main.clkr,
4434*4882a593Smuzhiyun 	[GPLL2] = &gpll2.clkr,
4435*4882a593Smuzhiyun 	[GPLL4_MAIN] = &gpll4_main.clkr,
4436*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
4437*4882a593Smuzhiyun 	[GPLL6_MAIN] = &gpll6_main.clkr,
4438*4882a593Smuzhiyun 	[GPLL6] = &gpll6.clkr,
4439*4882a593Smuzhiyun 	[UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
4440*4882a593Smuzhiyun 	[UBI32_PLL] = &ubi32_pll.clkr,
4441*4882a593Smuzhiyun 	[NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
4442*4882a593Smuzhiyun 	[NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
4443*4882a593Smuzhiyun 	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
4444*4882a593Smuzhiyun 	[GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
4445*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
4446*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
4447*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
4448*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
4449*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
4450*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
4451*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
4452*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
4453*4882a593Smuzhiyun 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
4454*4882a593Smuzhiyun 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
4455*4882a593Smuzhiyun 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
4456*4882a593Smuzhiyun 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
4457*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
4458*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
4459*4882a593Smuzhiyun 	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
4460*4882a593Smuzhiyun 	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
4461*4882a593Smuzhiyun 	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
4462*4882a593Smuzhiyun 	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
4463*4882a593Smuzhiyun 	[PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
4464*4882a593Smuzhiyun 	[PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
4465*4882a593Smuzhiyun 	[PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
4466*4882a593Smuzhiyun 	[PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
4467*4882a593Smuzhiyun 	[PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
4468*4882a593Smuzhiyun 	[PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
4469*4882a593Smuzhiyun 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
4470*4882a593Smuzhiyun 	[SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
4471*4882a593Smuzhiyun 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
4472*4882a593Smuzhiyun 	[USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
4473*4882a593Smuzhiyun 	[USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
4474*4882a593Smuzhiyun 	[USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
4475*4882a593Smuzhiyun 	[USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
4476*4882a593Smuzhiyun 	[USB1_MASTER_CLK_SRC] = &usb1_master_clk_src.clkr,
4477*4882a593Smuzhiyun 	[USB1_AUX_CLK_SRC] = &usb1_aux_clk_src.clkr,
4478*4882a593Smuzhiyun 	[USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
4479*4882a593Smuzhiyun 	[USB1_PIPE_CLK_SRC] = &usb1_pipe_clk_src.clkr,
4480*4882a593Smuzhiyun 	[GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
4481*4882a593Smuzhiyun 	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
4482*4882a593Smuzhiyun 	[NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
4483*4882a593Smuzhiyun 	[NSS_NOC_BFDCD_CLK_SRC] = &nss_noc_bfdcd_clk_src.clkr,
4484*4882a593Smuzhiyun 	[NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
4485*4882a593Smuzhiyun 	[NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
4486*4882a593Smuzhiyun 	[NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
4487*4882a593Smuzhiyun 	[NSS_UBI1_CLK_SRC] = &nss_ubi1_clk_src.clkr,
4488*4882a593Smuzhiyun 	[NSS_UBI1_DIV_CLK_SRC] = &nss_ubi1_div_clk_src.clkr,
4489*4882a593Smuzhiyun 	[UBI_MPT_CLK_SRC] = &ubi_mpt_clk_src.clkr,
4490*4882a593Smuzhiyun 	[NSS_IMEM_CLK_SRC] = &nss_imem_clk_src.clkr,
4491*4882a593Smuzhiyun 	[NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
4492*4882a593Smuzhiyun 	[NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
4493*4882a593Smuzhiyun 	[NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
4494*4882a593Smuzhiyun 	[NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
4495*4882a593Smuzhiyun 	[NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
4496*4882a593Smuzhiyun 	[NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
4497*4882a593Smuzhiyun 	[NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
4498*4882a593Smuzhiyun 	[NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
4499*4882a593Smuzhiyun 	[NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
4500*4882a593Smuzhiyun 	[NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
4501*4882a593Smuzhiyun 	[NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
4502*4882a593Smuzhiyun 	[NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
4503*4882a593Smuzhiyun 	[NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
4504*4882a593Smuzhiyun 	[NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
4505*4882a593Smuzhiyun 	[NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
4506*4882a593Smuzhiyun 	[NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
4507*4882a593Smuzhiyun 	[NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
4508*4882a593Smuzhiyun 	[NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
4509*4882a593Smuzhiyun 	[NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
4510*4882a593Smuzhiyun 	[NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
4511*4882a593Smuzhiyun 	[NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
4512*4882a593Smuzhiyun 	[NSS_PORT6_RX_CLK_SRC] = &nss_port6_rx_clk_src.clkr,
4513*4882a593Smuzhiyun 	[NSS_PORT6_RX_DIV_CLK_SRC] = &nss_port6_rx_div_clk_src.clkr,
4514*4882a593Smuzhiyun 	[NSS_PORT6_TX_CLK_SRC] = &nss_port6_tx_clk_src.clkr,
4515*4882a593Smuzhiyun 	[NSS_PORT6_TX_DIV_CLK_SRC] = &nss_port6_tx_div_clk_src.clkr,
4516*4882a593Smuzhiyun 	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
4517*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
4518*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
4519*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
4520*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
4521*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
4522*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
4523*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
4524*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
4525*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
4526*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
4527*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
4528*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
4529*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
4530*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
4531*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
4532*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
4533*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
4534*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
4535*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
4536*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
4537*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
4538*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
4539*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
4540*4882a593Smuzhiyun 	[GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
4541*4882a593Smuzhiyun 	[GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
4542*4882a593Smuzhiyun 	[GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
4543*4882a593Smuzhiyun 	[GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
4544*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
4545*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
4546*4882a593Smuzhiyun 	[GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
4547*4882a593Smuzhiyun 	[GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
4548*4882a593Smuzhiyun 	[GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
4549*4882a593Smuzhiyun 	[GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
4550*4882a593Smuzhiyun 	[GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
4551*4882a593Smuzhiyun 	[GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
4552*4882a593Smuzhiyun 	[GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
4553*4882a593Smuzhiyun 	[GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
4554*4882a593Smuzhiyun 	[GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
4555*4882a593Smuzhiyun 	[GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
4556*4882a593Smuzhiyun 	[GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
4557*4882a593Smuzhiyun 	[GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
4558*4882a593Smuzhiyun 	[GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
4559*4882a593Smuzhiyun 	[GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
4560*4882a593Smuzhiyun 	[GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
4561*4882a593Smuzhiyun 	[GCC_USB1_AUX_CLK] = &gcc_usb1_aux_clk.clkr,
4562*4882a593Smuzhiyun 	[GCC_SYS_NOC_USB1_AXI_CLK] = &gcc_sys_noc_usb1_axi_clk.clkr,
4563*4882a593Smuzhiyun 	[GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
4564*4882a593Smuzhiyun 	[GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
4565*4882a593Smuzhiyun 	[GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
4566*4882a593Smuzhiyun 	[GCC_USB1_PIPE_CLK] = &gcc_usb1_pipe_clk.clkr,
4567*4882a593Smuzhiyun 	[GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
4568*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
4569*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
4570*4882a593Smuzhiyun 	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
4571*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
4572*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
4573*4882a593Smuzhiyun 	[GCC_MEM_NOC_NSS_AXI_CLK] = &gcc_mem_noc_nss_axi_clk.clkr,
4574*4882a593Smuzhiyun 	[GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
4575*4882a593Smuzhiyun 	[GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
4576*4882a593Smuzhiyun 	[GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
4577*4882a593Smuzhiyun 	[GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
4578*4882a593Smuzhiyun 	[GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
4579*4882a593Smuzhiyun 	[GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
4580*4882a593Smuzhiyun 	[GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
4581*4882a593Smuzhiyun 	[GCC_NSS_IMEM_CLK] = &gcc_nss_imem_clk.clkr,
4582*4882a593Smuzhiyun 	[GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
4583*4882a593Smuzhiyun 	[GCC_NSS_PPE_BTQ_CLK] = &gcc_nss_ppe_btq_clk.clkr,
4584*4882a593Smuzhiyun 	[GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
4585*4882a593Smuzhiyun 	[GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
4586*4882a593Smuzhiyun 	[GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
4587*4882a593Smuzhiyun 	[GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
4588*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
4589*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
4590*4882a593Smuzhiyun 	[GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
4591*4882a593Smuzhiyun 	[GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
4592*4882a593Smuzhiyun 	[GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
4593*4882a593Smuzhiyun 	[GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
4594*4882a593Smuzhiyun 	[GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
4595*4882a593Smuzhiyun 	[GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
4596*4882a593Smuzhiyun 	[GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
4597*4882a593Smuzhiyun 	[GCC_NSSNOC_UBI1_AHB_CLK] = &gcc_nssnoc_ubi1_ahb_clk.clkr,
4598*4882a593Smuzhiyun 	[GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
4599*4882a593Smuzhiyun 	[GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
4600*4882a593Smuzhiyun 	[GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
4601*4882a593Smuzhiyun 	[GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
4602*4882a593Smuzhiyun 	[GCC_UBI0_MPT_CLK] = &gcc_ubi0_mpt_clk.clkr,
4603*4882a593Smuzhiyun 	[GCC_UBI1_AHB_CLK] = &gcc_ubi1_ahb_clk.clkr,
4604*4882a593Smuzhiyun 	[GCC_UBI1_AXI_CLK] = &gcc_ubi1_axi_clk.clkr,
4605*4882a593Smuzhiyun 	[GCC_UBI1_NC_AXI_CLK] = &gcc_ubi1_nc_axi_clk.clkr,
4606*4882a593Smuzhiyun 	[GCC_UBI1_CORE_CLK] = &gcc_ubi1_core_clk.clkr,
4607*4882a593Smuzhiyun 	[GCC_UBI1_MPT_CLK] = &gcc_ubi1_mpt_clk.clkr,
4608*4882a593Smuzhiyun 	[GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
4609*4882a593Smuzhiyun 	[GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
4610*4882a593Smuzhiyun 	[GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
4611*4882a593Smuzhiyun 	[GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
4612*4882a593Smuzhiyun 	[GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
4613*4882a593Smuzhiyun 	[GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
4614*4882a593Smuzhiyun 	[GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
4615*4882a593Smuzhiyun 	[GCC_UNIPHY2_AHB_CLK] = &gcc_uniphy2_ahb_clk.clkr,
4616*4882a593Smuzhiyun 	[GCC_UNIPHY2_SYS_CLK] = &gcc_uniphy2_sys_clk.clkr,
4617*4882a593Smuzhiyun 	[GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
4618*4882a593Smuzhiyun 	[GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
4619*4882a593Smuzhiyun 	[GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
4620*4882a593Smuzhiyun 	[GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
4621*4882a593Smuzhiyun 	[GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
4622*4882a593Smuzhiyun 	[GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
4623*4882a593Smuzhiyun 	[GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
4624*4882a593Smuzhiyun 	[GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
4625*4882a593Smuzhiyun 	[GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
4626*4882a593Smuzhiyun 	[GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
4627*4882a593Smuzhiyun 	[GCC_NSS_PORT6_RX_CLK] = &gcc_nss_port6_rx_clk.clkr,
4628*4882a593Smuzhiyun 	[GCC_NSS_PORT6_TX_CLK] = &gcc_nss_port6_tx_clk.clkr,
4629*4882a593Smuzhiyun 	[GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
4630*4882a593Smuzhiyun 	[GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
4631*4882a593Smuzhiyun 	[GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
4632*4882a593Smuzhiyun 	[GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
4633*4882a593Smuzhiyun 	[GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
4634*4882a593Smuzhiyun 	[GCC_PORT6_MAC_CLK] = &gcc_port6_mac_clk.clkr,
4635*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
4636*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
4637*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
4638*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
4639*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
4640*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
4641*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
4642*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
4643*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
4644*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
4645*4882a593Smuzhiyun 	[GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
4646*4882a593Smuzhiyun 	[GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
4647*4882a593Smuzhiyun 	[GCC_UNIPHY2_PORT6_RX_CLK] = &gcc_uniphy2_port6_rx_clk.clkr,
4648*4882a593Smuzhiyun 	[GCC_UNIPHY2_PORT6_TX_CLK] = &gcc_uniphy2_port6_tx_clk.clkr,
4649*4882a593Smuzhiyun 	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
4650*4882a593Smuzhiyun 	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
4651*4882a593Smuzhiyun 	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
4652*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
4653*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
4654*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
4655*4882a593Smuzhiyun 	[GCC_PCIE0_RCHNG_CLK_SRC] = &pcie0_rchng_clk_src.clkr,
4656*4882a593Smuzhiyun 	[GCC_PCIE0_RCHNG_CLK] = &gcc_pcie0_rchng_clk.clkr,
4657*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
4658*4882a593Smuzhiyun };
4659*4882a593Smuzhiyun 
4660*4882a593Smuzhiyun static const struct qcom_reset_map gcc_ipq8074_resets[] = {
4661*4882a593Smuzhiyun 	[GCC_BLSP1_BCR] = { 0x01000, 0 },
4662*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
4663*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
4664*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
4665*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
4666*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
4667*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
4668*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
4669*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
4670*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
4671*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
4672*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
4673*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
4674*4882a593Smuzhiyun 	[GCC_IMEM_BCR] = { 0x0e000, 0 },
4675*4882a593Smuzhiyun 	[GCC_SMMU_BCR] = { 0x12000, 0 },
4676*4882a593Smuzhiyun 	[GCC_APSS_TCU_BCR] = { 0x12050, 0 },
4677*4882a593Smuzhiyun 	[GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
4678*4882a593Smuzhiyun 	[GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
4679*4882a593Smuzhiyun 	[GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
4680*4882a593Smuzhiyun 	[GCC_PRNG_BCR] = { 0x13000, 0 },
4681*4882a593Smuzhiyun 	[GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
4682*4882a593Smuzhiyun 	[GCC_CRYPTO_BCR] = { 0x16000, 0 },
4683*4882a593Smuzhiyun 	[GCC_WCSS_BCR] = { 0x18000, 0 },
4684*4882a593Smuzhiyun 	[GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
4685*4882a593Smuzhiyun 	[GCC_NSS_BCR] = { 0x19000, 0 },
4686*4882a593Smuzhiyun 	[GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
4687*4882a593Smuzhiyun 	[GCC_ADSS_BCR] = { 0x1c000, 0 },
4688*4882a593Smuzhiyun 	[GCC_DDRSS_BCR] = { 0x1e000, 0 },
4689*4882a593Smuzhiyun 	[GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
4690*4882a593Smuzhiyun 	[GCC_PCNOC_BCR] = { 0x27018, 0 },
4691*4882a593Smuzhiyun 	[GCC_TCSR_BCR] = { 0x28000, 0 },
4692*4882a593Smuzhiyun 	[GCC_QDSS_BCR] = { 0x29000, 0 },
4693*4882a593Smuzhiyun 	[GCC_DCD_BCR] = { 0x2a000, 0 },
4694*4882a593Smuzhiyun 	[GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
4695*4882a593Smuzhiyun 	[GCC_MPM_BCR] = { 0x2c000, 0 },
4696*4882a593Smuzhiyun 	[GCC_SPMI_BCR] = { 0x2e000, 0 },
4697*4882a593Smuzhiyun 	[GCC_SPDM_BCR] = { 0x2f000, 0 },
4698*4882a593Smuzhiyun 	[GCC_RBCPR_BCR] = { 0x33000, 0 },
4699*4882a593Smuzhiyun 	[GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
4700*4882a593Smuzhiyun 	[GCC_TLMM_BCR] = { 0x34000, 0 },
4701*4882a593Smuzhiyun 	[GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
4702*4882a593Smuzhiyun 	[GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
4703*4882a593Smuzhiyun 	[GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
4704*4882a593Smuzhiyun 	[GCC_USB0_BCR] = { 0x3e070, 0 },
4705*4882a593Smuzhiyun 	[GCC_USB1_PHY_BCR] = { 0x3f034, 0 },
4706*4882a593Smuzhiyun 	[GCC_USB3PHY_1_PHY_BCR] = { 0x3f03c, 0 },
4707*4882a593Smuzhiyun 	[GCC_USB1_BCR] = { 0x3f070, 0 },
4708*4882a593Smuzhiyun 	[GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
4709*4882a593Smuzhiyun 	[GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
4710*4882a593Smuzhiyun 	[GCC_SDCC1_BCR] = { 0x42000, 0 },
4711*4882a593Smuzhiyun 	[GCC_SDCC2_BCR] = { 0x43000, 0 },
4712*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
4713*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47008, 0 },
4714*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x47010, 0 },
4715*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
4716*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
4717*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
4718*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
4719*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
4720*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
4721*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
4722*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
4723*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
4724*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
4725*4882a593Smuzhiyun 	[GCC_UNIPHY0_BCR] = { 0x56000, 0 },
4726*4882a593Smuzhiyun 	[GCC_UNIPHY1_BCR] = { 0x56100, 0 },
4727*4882a593Smuzhiyun 	[GCC_UNIPHY2_BCR] = { 0x56200, 0 },
4728*4882a593Smuzhiyun 	[GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
4729*4882a593Smuzhiyun 	[GCC_QPIC_BCR] = { 0x57018, 0 },
4730*4882a593Smuzhiyun 	[GCC_MDIO_BCR] = { 0x58000, 0 },
4731*4882a593Smuzhiyun 	[GCC_PCIE1_TBU_BCR] = { 0x65000, 0 },
4732*4882a593Smuzhiyun 	[GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
4733*4882a593Smuzhiyun 	[GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
4734*4882a593Smuzhiyun 	[GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
4735*4882a593Smuzhiyun 	[GCC_USB1_TBU_BCR] = { 0x6a004, 0 },
4736*4882a593Smuzhiyun 	[GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
4737*4882a593Smuzhiyun 	[GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
4738*4882a593Smuzhiyun 	[GCC_PCIE0_BCR] = { 0x75004, 0 },
4739*4882a593Smuzhiyun 	[GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
4740*4882a593Smuzhiyun 	[GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
4741*4882a593Smuzhiyun 	[GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
4742*4882a593Smuzhiyun 	[GCC_PCIE1_BCR] = { 0x76004, 0 },
4743*4882a593Smuzhiyun 	[GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
4744*4882a593Smuzhiyun 	[GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
4745*4882a593Smuzhiyun 	[GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
4746*4882a593Smuzhiyun 	[GCC_DCC_BCR] = { 0x77000, 0 },
4747*4882a593Smuzhiyun 	[GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
4748*4882a593Smuzhiyun 	[GCC_APC1_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x79000, 0 },
4749*4882a593Smuzhiyun 	[GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
4750*4882a593Smuzhiyun 	[GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
4751*4882a593Smuzhiyun 	[GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
4752*4882a593Smuzhiyun 	[GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
4753*4882a593Smuzhiyun 	[GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
4754*4882a593Smuzhiyun 	[GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
4755*4882a593Smuzhiyun 	[GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
4756*4882a593Smuzhiyun 	[GCC_UBI1_AXI_ARES] = { 0x68010, 8 },
4757*4882a593Smuzhiyun 	[GCC_UBI1_AHB_ARES] = { 0x68010, 9 },
4758*4882a593Smuzhiyun 	[GCC_UBI1_NC_AXI_ARES] = { 0x68010, 10 },
4759*4882a593Smuzhiyun 	[GCC_UBI1_DBG_ARES] = { 0x68010, 11 },
4760*4882a593Smuzhiyun 	[GCC_UBI1_CORE_CLAMP_ENABLE] = { 0x68010, 12 },
4761*4882a593Smuzhiyun 	[GCC_UBI1_CLKRST_CLAMP_ENABLE] = { 0x68010, 13 },
4762*4882a593Smuzhiyun 	[GCC_NSS_CFG_ARES] = { 0x68010, 16 },
4763*4882a593Smuzhiyun 	[GCC_NSS_IMEM_ARES] = { 0x68010, 17 },
4764*4882a593Smuzhiyun 	[GCC_NSS_NOC_ARES] = { 0x68010, 18 },
4765*4882a593Smuzhiyun 	[GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
4766*4882a593Smuzhiyun 	[GCC_NSS_CSR_ARES] = { 0x68010, 20 },
4767*4882a593Smuzhiyun 	[GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
4768*4882a593Smuzhiyun 	[GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
4769*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
4770*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
4771*4882a593Smuzhiyun 	[GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
4772*4882a593Smuzhiyun 	[GCC_NSSNOC_UBI1_AHB_ARES] = { 0x68010, 26 },
4773*4882a593Smuzhiyun 	[GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
4774*4882a593Smuzhiyun 	[GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
4775*4882a593Smuzhiyun 	[GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
4776*4882a593Smuzhiyun 	[GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
4777*4882a593Smuzhiyun 	[GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
4778*4882a593Smuzhiyun 	[GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
4779*4882a593Smuzhiyun 	[GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
4780*4882a593Smuzhiyun 	[GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
4781*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
4782*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
4783*4882a593Smuzhiyun 	[GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
4784*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
4785*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
4786*4882a593Smuzhiyun 	[GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
4787*4882a593Smuzhiyun 	[GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
4788*4882a593Smuzhiyun 	[GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
4789*4882a593Smuzhiyun 	[GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
4790*4882a593Smuzhiyun 	[GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
4791*4882a593Smuzhiyun 	[GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
4792*4882a593Smuzhiyun 	[GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
4793*4882a593Smuzhiyun };
4794*4882a593Smuzhiyun 
4795*4882a593Smuzhiyun static const struct of_device_id gcc_ipq8074_match_table[] = {
4796*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-ipq8074" },
4797*4882a593Smuzhiyun 	{ }
4798*4882a593Smuzhiyun };
4799*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_ipq8074_match_table);
4800*4882a593Smuzhiyun 
4801*4882a593Smuzhiyun static const struct regmap_config gcc_ipq8074_regmap_config = {
4802*4882a593Smuzhiyun 	.reg_bits       = 32,
4803*4882a593Smuzhiyun 	.reg_stride     = 4,
4804*4882a593Smuzhiyun 	.val_bits       = 32,
4805*4882a593Smuzhiyun 	.max_register   = 0x7fffc,
4806*4882a593Smuzhiyun 	.fast_io	= true,
4807*4882a593Smuzhiyun };
4808*4882a593Smuzhiyun 
4809*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_ipq8074_desc = {
4810*4882a593Smuzhiyun 	.config = &gcc_ipq8074_regmap_config,
4811*4882a593Smuzhiyun 	.clks = gcc_ipq8074_clks,
4812*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_ipq8074_clks),
4813*4882a593Smuzhiyun 	.resets = gcc_ipq8074_resets,
4814*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_ipq8074_resets),
4815*4882a593Smuzhiyun 	.clk_hws = gcc_ipq8074_hws,
4816*4882a593Smuzhiyun 	.num_clk_hws = ARRAY_SIZE(gcc_ipq8074_hws),
4817*4882a593Smuzhiyun };
4818*4882a593Smuzhiyun 
gcc_ipq8074_probe(struct platform_device * pdev)4819*4882a593Smuzhiyun static int gcc_ipq8074_probe(struct platform_device *pdev)
4820*4882a593Smuzhiyun {
4821*4882a593Smuzhiyun 	struct regmap *regmap;
4822*4882a593Smuzhiyun 
4823*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gcc_ipq8074_desc);
4824*4882a593Smuzhiyun 	if (IS_ERR(regmap))
4825*4882a593Smuzhiyun 		return PTR_ERR(regmap);
4826*4882a593Smuzhiyun 
4827*4882a593Smuzhiyun 	/* SW Workaround for UBI32 Huayra PLL */
4828*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x2501c, BIT(26), BIT(26));
4829*4882a593Smuzhiyun 
4830*4882a593Smuzhiyun 	clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
4831*4882a593Smuzhiyun 	clk_alpha_pll_configure(&nss_crypto_pll_main, regmap,
4832*4882a593Smuzhiyun 				&nss_crypto_pll_config);
4833*4882a593Smuzhiyun 
4834*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gcc_ipq8074_desc, regmap);
4835*4882a593Smuzhiyun }
4836*4882a593Smuzhiyun 
4837*4882a593Smuzhiyun static struct platform_driver gcc_ipq8074_driver = {
4838*4882a593Smuzhiyun 	.probe = gcc_ipq8074_probe,
4839*4882a593Smuzhiyun 	.driver = {
4840*4882a593Smuzhiyun 		.name   = "qcom,gcc-ipq8074",
4841*4882a593Smuzhiyun 		.of_match_table = gcc_ipq8074_match_table,
4842*4882a593Smuzhiyun 	},
4843*4882a593Smuzhiyun };
4844*4882a593Smuzhiyun 
gcc_ipq8074_init(void)4845*4882a593Smuzhiyun static int __init gcc_ipq8074_init(void)
4846*4882a593Smuzhiyun {
4847*4882a593Smuzhiyun 	return platform_driver_register(&gcc_ipq8074_driver);
4848*4882a593Smuzhiyun }
4849*4882a593Smuzhiyun core_initcall(gcc_ipq8074_init);
4850*4882a593Smuzhiyun 
gcc_ipq8074_exit(void)4851*4882a593Smuzhiyun static void __exit gcc_ipq8074_exit(void)
4852*4882a593Smuzhiyun {
4853*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_ipq8074_driver);
4854*4882a593Smuzhiyun }
4855*4882a593Smuzhiyun module_exit(gcc_ipq8074_exit);
4856*4882a593Smuzhiyun 
4857*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GCC IPQ8074 Driver");
4858*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
4859*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-ipq8074");
4860