1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-ipq806x.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-ipq806x.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "clk-hfpll.h"
26*4882a593Smuzhiyun #include "reset.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct clk_pll pll0 = {
29*4882a593Smuzhiyun .l_reg = 0x30c4,
30*4882a593Smuzhiyun .m_reg = 0x30c8,
31*4882a593Smuzhiyun .n_reg = 0x30cc,
32*4882a593Smuzhiyun .config_reg = 0x30d4,
33*4882a593Smuzhiyun .mode_reg = 0x30c0,
34*4882a593Smuzhiyun .status_reg = 0x30d8,
35*4882a593Smuzhiyun .status_bit = 16,
36*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
37*4882a593Smuzhiyun .name = "pll0",
38*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
39*4882a593Smuzhiyun .num_parents = 1,
40*4882a593Smuzhiyun .ops = &clk_pll_ops,
41*4882a593Smuzhiyun },
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static struct clk_regmap pll0_vote = {
45*4882a593Smuzhiyun .enable_reg = 0x34c0,
46*4882a593Smuzhiyun .enable_mask = BIT(0),
47*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
48*4882a593Smuzhiyun .name = "pll0_vote",
49*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll0" },
50*4882a593Smuzhiyun .num_parents = 1,
51*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
52*4882a593Smuzhiyun },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct clk_pll pll3 = {
56*4882a593Smuzhiyun .l_reg = 0x3164,
57*4882a593Smuzhiyun .m_reg = 0x3168,
58*4882a593Smuzhiyun .n_reg = 0x316c,
59*4882a593Smuzhiyun .config_reg = 0x3174,
60*4882a593Smuzhiyun .mode_reg = 0x3160,
61*4882a593Smuzhiyun .status_reg = 0x3178,
62*4882a593Smuzhiyun .status_bit = 16,
63*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
64*4882a593Smuzhiyun .name = "pll3",
65*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
66*4882a593Smuzhiyun .num_parents = 1,
67*4882a593Smuzhiyun .ops = &clk_pll_ops,
68*4882a593Smuzhiyun },
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct clk_regmap pll4_vote = {
72*4882a593Smuzhiyun .enable_reg = 0x34c0,
73*4882a593Smuzhiyun .enable_mask = BIT(4),
74*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
75*4882a593Smuzhiyun .name = "pll4_vote",
76*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll4" },
77*4882a593Smuzhiyun .num_parents = 1,
78*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
79*4882a593Smuzhiyun },
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static struct clk_pll pll8 = {
83*4882a593Smuzhiyun .l_reg = 0x3144,
84*4882a593Smuzhiyun .m_reg = 0x3148,
85*4882a593Smuzhiyun .n_reg = 0x314c,
86*4882a593Smuzhiyun .config_reg = 0x3154,
87*4882a593Smuzhiyun .mode_reg = 0x3140,
88*4882a593Smuzhiyun .status_reg = 0x3158,
89*4882a593Smuzhiyun .status_bit = 16,
90*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
91*4882a593Smuzhiyun .name = "pll8",
92*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
93*4882a593Smuzhiyun .num_parents = 1,
94*4882a593Smuzhiyun .ops = &clk_pll_ops,
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static struct clk_regmap pll8_vote = {
99*4882a593Smuzhiyun .enable_reg = 0x34c0,
100*4882a593Smuzhiyun .enable_mask = BIT(8),
101*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
102*4882a593Smuzhiyun .name = "pll8_vote",
103*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll8" },
104*4882a593Smuzhiyun .num_parents = 1,
105*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static struct hfpll_data hfpll0_data = {
110*4882a593Smuzhiyun .mode_reg = 0x3200,
111*4882a593Smuzhiyun .l_reg = 0x3208,
112*4882a593Smuzhiyun .m_reg = 0x320c,
113*4882a593Smuzhiyun .n_reg = 0x3210,
114*4882a593Smuzhiyun .config_reg = 0x3204,
115*4882a593Smuzhiyun .status_reg = 0x321c,
116*4882a593Smuzhiyun .config_val = 0x7845c665,
117*4882a593Smuzhiyun .droop_reg = 0x3214,
118*4882a593Smuzhiyun .droop_val = 0x0108c000,
119*4882a593Smuzhiyun .min_rate = 600000000UL,
120*4882a593Smuzhiyun .max_rate = 1800000000UL,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct clk_hfpll hfpll0 = {
124*4882a593Smuzhiyun .d = &hfpll0_data,
125*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
126*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
127*4882a593Smuzhiyun .num_parents = 1,
128*4882a593Smuzhiyun .name = "hfpll0",
129*4882a593Smuzhiyun .ops = &clk_ops_hfpll,
130*4882a593Smuzhiyun .flags = CLK_IGNORE_UNUSED,
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static struct hfpll_data hfpll1_data = {
136*4882a593Smuzhiyun .mode_reg = 0x3240,
137*4882a593Smuzhiyun .l_reg = 0x3248,
138*4882a593Smuzhiyun .m_reg = 0x324c,
139*4882a593Smuzhiyun .n_reg = 0x3250,
140*4882a593Smuzhiyun .config_reg = 0x3244,
141*4882a593Smuzhiyun .status_reg = 0x325c,
142*4882a593Smuzhiyun .config_val = 0x7845c665,
143*4882a593Smuzhiyun .droop_reg = 0x3314,
144*4882a593Smuzhiyun .droop_val = 0x0108c000,
145*4882a593Smuzhiyun .min_rate = 600000000UL,
146*4882a593Smuzhiyun .max_rate = 1800000000UL,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static struct clk_hfpll hfpll1 = {
150*4882a593Smuzhiyun .d = &hfpll1_data,
151*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
152*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
153*4882a593Smuzhiyun .num_parents = 1,
154*4882a593Smuzhiyun .name = "hfpll1",
155*4882a593Smuzhiyun .ops = &clk_ops_hfpll,
156*4882a593Smuzhiyun .flags = CLK_IGNORE_UNUSED,
157*4882a593Smuzhiyun },
158*4882a593Smuzhiyun .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct hfpll_data hfpll_l2_data = {
162*4882a593Smuzhiyun .mode_reg = 0x3300,
163*4882a593Smuzhiyun .l_reg = 0x3308,
164*4882a593Smuzhiyun .m_reg = 0x330c,
165*4882a593Smuzhiyun .n_reg = 0x3310,
166*4882a593Smuzhiyun .config_reg = 0x3304,
167*4882a593Smuzhiyun .status_reg = 0x331c,
168*4882a593Smuzhiyun .config_val = 0x7845c665,
169*4882a593Smuzhiyun .droop_reg = 0x3314,
170*4882a593Smuzhiyun .droop_val = 0x0108c000,
171*4882a593Smuzhiyun .min_rate = 600000000UL,
172*4882a593Smuzhiyun .max_rate = 1800000000UL,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct clk_hfpll hfpll_l2 = {
176*4882a593Smuzhiyun .d = &hfpll_l2_data,
177*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
178*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
179*4882a593Smuzhiyun .num_parents = 1,
180*4882a593Smuzhiyun .name = "hfpll_l2",
181*4882a593Smuzhiyun .ops = &clk_ops_hfpll,
182*4882a593Smuzhiyun .flags = CLK_IGNORE_UNUSED,
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static struct clk_pll pll14 = {
188*4882a593Smuzhiyun .l_reg = 0x31c4,
189*4882a593Smuzhiyun .m_reg = 0x31c8,
190*4882a593Smuzhiyun .n_reg = 0x31cc,
191*4882a593Smuzhiyun .config_reg = 0x31d4,
192*4882a593Smuzhiyun .mode_reg = 0x31c0,
193*4882a593Smuzhiyun .status_reg = 0x31d8,
194*4882a593Smuzhiyun .status_bit = 16,
195*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
196*4882a593Smuzhiyun .name = "pll14",
197*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
198*4882a593Smuzhiyun .num_parents = 1,
199*4882a593Smuzhiyun .ops = &clk_pll_ops,
200*4882a593Smuzhiyun },
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static struct clk_regmap pll14_vote = {
204*4882a593Smuzhiyun .enable_reg = 0x34c0,
205*4882a593Smuzhiyun .enable_mask = BIT(14),
206*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
207*4882a593Smuzhiyun .name = "pll14_vote",
208*4882a593Smuzhiyun .parent_names = (const char *[]){ "pll14" },
209*4882a593Smuzhiyun .num_parents = 1,
210*4882a593Smuzhiyun .ops = &clk_pll_vote_ops,
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define NSS_PLL_RATE(f, _l, _m, _n, i) \
215*4882a593Smuzhiyun { \
216*4882a593Smuzhiyun .freq = f, \
217*4882a593Smuzhiyun .l = _l, \
218*4882a593Smuzhiyun .m = _m, \
219*4882a593Smuzhiyun .n = _n, \
220*4882a593Smuzhiyun .ibits = i, \
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static struct pll_freq_tbl pll18_freq_tbl[] = {
224*4882a593Smuzhiyun NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625),
225*4882a593Smuzhiyun NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625),
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct clk_pll pll18 = {
229*4882a593Smuzhiyun .l_reg = 0x31a4,
230*4882a593Smuzhiyun .m_reg = 0x31a8,
231*4882a593Smuzhiyun .n_reg = 0x31ac,
232*4882a593Smuzhiyun .config_reg = 0x31b4,
233*4882a593Smuzhiyun .mode_reg = 0x31a0,
234*4882a593Smuzhiyun .status_reg = 0x31b8,
235*4882a593Smuzhiyun .status_bit = 16,
236*4882a593Smuzhiyun .post_div_shift = 16,
237*4882a593Smuzhiyun .post_div_width = 1,
238*4882a593Smuzhiyun .freq_tbl = pll18_freq_tbl,
239*4882a593Smuzhiyun .clkr.hw.init = &(struct clk_init_data){
240*4882a593Smuzhiyun .name = "pll18",
241*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
242*4882a593Smuzhiyun .num_parents = 1,
243*4882a593Smuzhiyun .ops = &clk_pll_ops,
244*4882a593Smuzhiyun },
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun enum {
248*4882a593Smuzhiyun P_PXO,
249*4882a593Smuzhiyun P_PLL8,
250*4882a593Smuzhiyun P_PLL3,
251*4882a593Smuzhiyun P_PLL0,
252*4882a593Smuzhiyun P_CXO,
253*4882a593Smuzhiyun P_PLL14,
254*4882a593Smuzhiyun P_PLL18,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll8_map[] = {
258*4882a593Smuzhiyun { P_PXO, 0 },
259*4882a593Smuzhiyun { P_PLL8, 3 }
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static const char * const gcc_pxo_pll8[] = {
263*4882a593Smuzhiyun "pxo",
264*4882a593Smuzhiyun "pll8_vote",
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
268*4882a593Smuzhiyun { P_PXO, 0 },
269*4882a593Smuzhiyun { P_PLL8, 3 },
270*4882a593Smuzhiyun { P_CXO, 5 }
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const char * const gcc_pxo_pll8_cxo[] = {
274*4882a593Smuzhiyun "pxo",
275*4882a593Smuzhiyun "pll8_vote",
276*4882a593Smuzhiyun "cxo",
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll3_map[] = {
280*4882a593Smuzhiyun { P_PXO, 0 },
281*4882a593Smuzhiyun { P_PLL3, 1 }
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll3_sata_map[] = {
285*4882a593Smuzhiyun { P_PXO, 0 },
286*4882a593Smuzhiyun { P_PLL3, 6 }
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const char * const gcc_pxo_pll3[] = {
290*4882a593Smuzhiyun "pxo",
291*4882a593Smuzhiyun "pll3",
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll8_pll0[] = {
295*4882a593Smuzhiyun { P_PXO, 0 },
296*4882a593Smuzhiyun { P_PLL8, 3 },
297*4882a593Smuzhiyun { P_PLL0, 2 }
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static const char * const gcc_pxo_pll8_pll0_map[] = {
301*4882a593Smuzhiyun "pxo",
302*4882a593Smuzhiyun "pll8_vote",
303*4882a593Smuzhiyun "pll0_vote",
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = {
307*4882a593Smuzhiyun { P_PXO, 0 },
308*4882a593Smuzhiyun { P_PLL8, 4 },
309*4882a593Smuzhiyun { P_PLL0, 2 },
310*4882a593Smuzhiyun { P_PLL14, 5 },
311*4882a593Smuzhiyun { P_PLL18, 1 }
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const char * const gcc_pxo_pll8_pll14_pll18_pll0[] = {
315*4882a593Smuzhiyun "pxo",
316*4882a593Smuzhiyun "pll8_vote",
317*4882a593Smuzhiyun "pll0_vote",
318*4882a593Smuzhiyun "pll14",
319*4882a593Smuzhiyun "pll18",
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gsbi_uart[] = {
323*4882a593Smuzhiyun { 1843200, P_PLL8, 2, 6, 625 },
324*4882a593Smuzhiyun { 3686400, P_PLL8, 2, 12, 625 },
325*4882a593Smuzhiyun { 7372800, P_PLL8, 2, 24, 625 },
326*4882a593Smuzhiyun { 14745600, P_PLL8, 2, 48, 625 },
327*4882a593Smuzhiyun { 16000000, P_PLL8, 4, 1, 6 },
328*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
329*4882a593Smuzhiyun { 32000000, P_PLL8, 4, 1, 3 },
330*4882a593Smuzhiyun { 40000000, P_PLL8, 1, 5, 48 },
331*4882a593Smuzhiyun { 46400000, P_PLL8, 1, 29, 240 },
332*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
333*4882a593Smuzhiyun { 51200000, P_PLL8, 1, 2, 15 },
334*4882a593Smuzhiyun { 56000000, P_PLL8, 1, 7, 48 },
335*4882a593Smuzhiyun { 58982400, P_PLL8, 1, 96, 625 },
336*4882a593Smuzhiyun { 64000000, P_PLL8, 2, 1, 3 },
337*4882a593Smuzhiyun { }
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static struct clk_rcg gsbi1_uart_src = {
341*4882a593Smuzhiyun .ns_reg = 0x29d4,
342*4882a593Smuzhiyun .md_reg = 0x29d0,
343*4882a593Smuzhiyun .mn = {
344*4882a593Smuzhiyun .mnctr_en_bit = 8,
345*4882a593Smuzhiyun .mnctr_reset_bit = 7,
346*4882a593Smuzhiyun .mnctr_mode_shift = 5,
347*4882a593Smuzhiyun .n_val_shift = 16,
348*4882a593Smuzhiyun .m_val_shift = 16,
349*4882a593Smuzhiyun .width = 16,
350*4882a593Smuzhiyun },
351*4882a593Smuzhiyun .p = {
352*4882a593Smuzhiyun .pre_div_shift = 3,
353*4882a593Smuzhiyun .pre_div_width = 2,
354*4882a593Smuzhiyun },
355*4882a593Smuzhiyun .s = {
356*4882a593Smuzhiyun .src_sel_shift = 0,
357*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
358*4882a593Smuzhiyun },
359*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
360*4882a593Smuzhiyun .clkr = {
361*4882a593Smuzhiyun .enable_reg = 0x29d4,
362*4882a593Smuzhiyun .enable_mask = BIT(11),
363*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
364*4882a593Smuzhiyun .name = "gsbi1_uart_src",
365*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
366*4882a593Smuzhiyun .num_parents = 2,
367*4882a593Smuzhiyun .ops = &clk_rcg_ops,
368*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
369*4882a593Smuzhiyun },
370*4882a593Smuzhiyun },
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static struct clk_branch gsbi1_uart_clk = {
374*4882a593Smuzhiyun .halt_reg = 0x2fcc,
375*4882a593Smuzhiyun .halt_bit = 12,
376*4882a593Smuzhiyun .clkr = {
377*4882a593Smuzhiyun .enable_reg = 0x29d4,
378*4882a593Smuzhiyun .enable_mask = BIT(9),
379*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
380*4882a593Smuzhiyun .name = "gsbi1_uart_clk",
381*4882a593Smuzhiyun .parent_names = (const char *[]){
382*4882a593Smuzhiyun "gsbi1_uart_src",
383*4882a593Smuzhiyun },
384*4882a593Smuzhiyun .num_parents = 1,
385*4882a593Smuzhiyun .ops = &clk_branch_ops,
386*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
387*4882a593Smuzhiyun },
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static struct clk_rcg gsbi2_uart_src = {
392*4882a593Smuzhiyun .ns_reg = 0x29f4,
393*4882a593Smuzhiyun .md_reg = 0x29f0,
394*4882a593Smuzhiyun .mn = {
395*4882a593Smuzhiyun .mnctr_en_bit = 8,
396*4882a593Smuzhiyun .mnctr_reset_bit = 7,
397*4882a593Smuzhiyun .mnctr_mode_shift = 5,
398*4882a593Smuzhiyun .n_val_shift = 16,
399*4882a593Smuzhiyun .m_val_shift = 16,
400*4882a593Smuzhiyun .width = 16,
401*4882a593Smuzhiyun },
402*4882a593Smuzhiyun .p = {
403*4882a593Smuzhiyun .pre_div_shift = 3,
404*4882a593Smuzhiyun .pre_div_width = 2,
405*4882a593Smuzhiyun },
406*4882a593Smuzhiyun .s = {
407*4882a593Smuzhiyun .src_sel_shift = 0,
408*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
409*4882a593Smuzhiyun },
410*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
411*4882a593Smuzhiyun .clkr = {
412*4882a593Smuzhiyun .enable_reg = 0x29f4,
413*4882a593Smuzhiyun .enable_mask = BIT(11),
414*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
415*4882a593Smuzhiyun .name = "gsbi2_uart_src",
416*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
417*4882a593Smuzhiyun .num_parents = 2,
418*4882a593Smuzhiyun .ops = &clk_rcg_ops,
419*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun },
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun static struct clk_branch gsbi2_uart_clk = {
425*4882a593Smuzhiyun .halt_reg = 0x2fcc,
426*4882a593Smuzhiyun .halt_bit = 8,
427*4882a593Smuzhiyun .clkr = {
428*4882a593Smuzhiyun .enable_reg = 0x29f4,
429*4882a593Smuzhiyun .enable_mask = BIT(9),
430*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
431*4882a593Smuzhiyun .name = "gsbi2_uart_clk",
432*4882a593Smuzhiyun .parent_names = (const char *[]){
433*4882a593Smuzhiyun "gsbi2_uart_src",
434*4882a593Smuzhiyun },
435*4882a593Smuzhiyun .num_parents = 1,
436*4882a593Smuzhiyun .ops = &clk_branch_ops,
437*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
438*4882a593Smuzhiyun },
439*4882a593Smuzhiyun },
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static struct clk_rcg gsbi4_uart_src = {
443*4882a593Smuzhiyun .ns_reg = 0x2a34,
444*4882a593Smuzhiyun .md_reg = 0x2a30,
445*4882a593Smuzhiyun .mn = {
446*4882a593Smuzhiyun .mnctr_en_bit = 8,
447*4882a593Smuzhiyun .mnctr_reset_bit = 7,
448*4882a593Smuzhiyun .mnctr_mode_shift = 5,
449*4882a593Smuzhiyun .n_val_shift = 16,
450*4882a593Smuzhiyun .m_val_shift = 16,
451*4882a593Smuzhiyun .width = 16,
452*4882a593Smuzhiyun },
453*4882a593Smuzhiyun .p = {
454*4882a593Smuzhiyun .pre_div_shift = 3,
455*4882a593Smuzhiyun .pre_div_width = 2,
456*4882a593Smuzhiyun },
457*4882a593Smuzhiyun .s = {
458*4882a593Smuzhiyun .src_sel_shift = 0,
459*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
460*4882a593Smuzhiyun },
461*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
462*4882a593Smuzhiyun .clkr = {
463*4882a593Smuzhiyun .enable_reg = 0x2a34,
464*4882a593Smuzhiyun .enable_mask = BIT(11),
465*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
466*4882a593Smuzhiyun .name = "gsbi4_uart_src",
467*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
468*4882a593Smuzhiyun .num_parents = 2,
469*4882a593Smuzhiyun .ops = &clk_rcg_ops,
470*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
471*4882a593Smuzhiyun },
472*4882a593Smuzhiyun },
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static struct clk_branch gsbi4_uart_clk = {
476*4882a593Smuzhiyun .halt_reg = 0x2fd0,
477*4882a593Smuzhiyun .halt_bit = 26,
478*4882a593Smuzhiyun .clkr = {
479*4882a593Smuzhiyun .enable_reg = 0x2a34,
480*4882a593Smuzhiyun .enable_mask = BIT(9),
481*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
482*4882a593Smuzhiyun .name = "gsbi4_uart_clk",
483*4882a593Smuzhiyun .parent_names = (const char *[]){
484*4882a593Smuzhiyun "gsbi4_uart_src",
485*4882a593Smuzhiyun },
486*4882a593Smuzhiyun .num_parents = 1,
487*4882a593Smuzhiyun .ops = &clk_branch_ops,
488*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
489*4882a593Smuzhiyun },
490*4882a593Smuzhiyun },
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun static struct clk_rcg gsbi5_uart_src = {
494*4882a593Smuzhiyun .ns_reg = 0x2a54,
495*4882a593Smuzhiyun .md_reg = 0x2a50,
496*4882a593Smuzhiyun .mn = {
497*4882a593Smuzhiyun .mnctr_en_bit = 8,
498*4882a593Smuzhiyun .mnctr_reset_bit = 7,
499*4882a593Smuzhiyun .mnctr_mode_shift = 5,
500*4882a593Smuzhiyun .n_val_shift = 16,
501*4882a593Smuzhiyun .m_val_shift = 16,
502*4882a593Smuzhiyun .width = 16,
503*4882a593Smuzhiyun },
504*4882a593Smuzhiyun .p = {
505*4882a593Smuzhiyun .pre_div_shift = 3,
506*4882a593Smuzhiyun .pre_div_width = 2,
507*4882a593Smuzhiyun },
508*4882a593Smuzhiyun .s = {
509*4882a593Smuzhiyun .src_sel_shift = 0,
510*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
511*4882a593Smuzhiyun },
512*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
513*4882a593Smuzhiyun .clkr = {
514*4882a593Smuzhiyun .enable_reg = 0x2a54,
515*4882a593Smuzhiyun .enable_mask = BIT(11),
516*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
517*4882a593Smuzhiyun .name = "gsbi5_uart_src",
518*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
519*4882a593Smuzhiyun .num_parents = 2,
520*4882a593Smuzhiyun .ops = &clk_rcg_ops,
521*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
522*4882a593Smuzhiyun },
523*4882a593Smuzhiyun },
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static struct clk_branch gsbi5_uart_clk = {
527*4882a593Smuzhiyun .halt_reg = 0x2fd0,
528*4882a593Smuzhiyun .halt_bit = 22,
529*4882a593Smuzhiyun .clkr = {
530*4882a593Smuzhiyun .enable_reg = 0x2a54,
531*4882a593Smuzhiyun .enable_mask = BIT(9),
532*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
533*4882a593Smuzhiyun .name = "gsbi5_uart_clk",
534*4882a593Smuzhiyun .parent_names = (const char *[]){
535*4882a593Smuzhiyun "gsbi5_uart_src",
536*4882a593Smuzhiyun },
537*4882a593Smuzhiyun .num_parents = 1,
538*4882a593Smuzhiyun .ops = &clk_branch_ops,
539*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
540*4882a593Smuzhiyun },
541*4882a593Smuzhiyun },
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static struct clk_rcg gsbi6_uart_src = {
545*4882a593Smuzhiyun .ns_reg = 0x2a74,
546*4882a593Smuzhiyun .md_reg = 0x2a70,
547*4882a593Smuzhiyun .mn = {
548*4882a593Smuzhiyun .mnctr_en_bit = 8,
549*4882a593Smuzhiyun .mnctr_reset_bit = 7,
550*4882a593Smuzhiyun .mnctr_mode_shift = 5,
551*4882a593Smuzhiyun .n_val_shift = 16,
552*4882a593Smuzhiyun .m_val_shift = 16,
553*4882a593Smuzhiyun .width = 16,
554*4882a593Smuzhiyun },
555*4882a593Smuzhiyun .p = {
556*4882a593Smuzhiyun .pre_div_shift = 3,
557*4882a593Smuzhiyun .pre_div_width = 2,
558*4882a593Smuzhiyun },
559*4882a593Smuzhiyun .s = {
560*4882a593Smuzhiyun .src_sel_shift = 0,
561*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
562*4882a593Smuzhiyun },
563*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
564*4882a593Smuzhiyun .clkr = {
565*4882a593Smuzhiyun .enable_reg = 0x2a74,
566*4882a593Smuzhiyun .enable_mask = BIT(11),
567*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
568*4882a593Smuzhiyun .name = "gsbi6_uart_src",
569*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
570*4882a593Smuzhiyun .num_parents = 2,
571*4882a593Smuzhiyun .ops = &clk_rcg_ops,
572*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
573*4882a593Smuzhiyun },
574*4882a593Smuzhiyun },
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static struct clk_branch gsbi6_uart_clk = {
578*4882a593Smuzhiyun .halt_reg = 0x2fd0,
579*4882a593Smuzhiyun .halt_bit = 18,
580*4882a593Smuzhiyun .clkr = {
581*4882a593Smuzhiyun .enable_reg = 0x2a74,
582*4882a593Smuzhiyun .enable_mask = BIT(9),
583*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
584*4882a593Smuzhiyun .name = "gsbi6_uart_clk",
585*4882a593Smuzhiyun .parent_names = (const char *[]){
586*4882a593Smuzhiyun "gsbi6_uart_src",
587*4882a593Smuzhiyun },
588*4882a593Smuzhiyun .num_parents = 1,
589*4882a593Smuzhiyun .ops = &clk_branch_ops,
590*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
591*4882a593Smuzhiyun },
592*4882a593Smuzhiyun },
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun static struct clk_rcg gsbi7_uart_src = {
596*4882a593Smuzhiyun .ns_reg = 0x2a94,
597*4882a593Smuzhiyun .md_reg = 0x2a90,
598*4882a593Smuzhiyun .mn = {
599*4882a593Smuzhiyun .mnctr_en_bit = 8,
600*4882a593Smuzhiyun .mnctr_reset_bit = 7,
601*4882a593Smuzhiyun .mnctr_mode_shift = 5,
602*4882a593Smuzhiyun .n_val_shift = 16,
603*4882a593Smuzhiyun .m_val_shift = 16,
604*4882a593Smuzhiyun .width = 16,
605*4882a593Smuzhiyun },
606*4882a593Smuzhiyun .p = {
607*4882a593Smuzhiyun .pre_div_shift = 3,
608*4882a593Smuzhiyun .pre_div_width = 2,
609*4882a593Smuzhiyun },
610*4882a593Smuzhiyun .s = {
611*4882a593Smuzhiyun .src_sel_shift = 0,
612*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
613*4882a593Smuzhiyun },
614*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_uart,
615*4882a593Smuzhiyun .clkr = {
616*4882a593Smuzhiyun .enable_reg = 0x2a94,
617*4882a593Smuzhiyun .enable_mask = BIT(11),
618*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
619*4882a593Smuzhiyun .name = "gsbi7_uart_src",
620*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
621*4882a593Smuzhiyun .num_parents = 2,
622*4882a593Smuzhiyun .ops = &clk_rcg_ops,
623*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
624*4882a593Smuzhiyun },
625*4882a593Smuzhiyun },
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static struct clk_branch gsbi7_uart_clk = {
629*4882a593Smuzhiyun .halt_reg = 0x2fd0,
630*4882a593Smuzhiyun .halt_bit = 14,
631*4882a593Smuzhiyun .clkr = {
632*4882a593Smuzhiyun .enable_reg = 0x2a94,
633*4882a593Smuzhiyun .enable_mask = BIT(9),
634*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
635*4882a593Smuzhiyun .name = "gsbi7_uart_clk",
636*4882a593Smuzhiyun .parent_names = (const char *[]){
637*4882a593Smuzhiyun "gsbi7_uart_src",
638*4882a593Smuzhiyun },
639*4882a593Smuzhiyun .num_parents = 1,
640*4882a593Smuzhiyun .ops = &clk_branch_ops,
641*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
642*4882a593Smuzhiyun },
643*4882a593Smuzhiyun },
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun static struct freq_tbl clk_tbl_gsbi_qup[] = {
647*4882a593Smuzhiyun { 1100000, P_PXO, 1, 2, 49 },
648*4882a593Smuzhiyun { 5400000, P_PXO, 1, 1, 5 },
649*4882a593Smuzhiyun { 10800000, P_PXO, 1, 2, 5 },
650*4882a593Smuzhiyun { 15060000, P_PLL8, 1, 2, 51 },
651*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
652*4882a593Smuzhiyun { 25000000, P_PXO, 1, 0, 0 },
653*4882a593Smuzhiyun { 25600000, P_PLL8, 1, 1, 15 },
654*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
655*4882a593Smuzhiyun { 51200000, P_PLL8, 1, 2, 15 },
656*4882a593Smuzhiyun { }
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static struct clk_rcg gsbi1_qup_src = {
660*4882a593Smuzhiyun .ns_reg = 0x29cc,
661*4882a593Smuzhiyun .md_reg = 0x29c8,
662*4882a593Smuzhiyun .mn = {
663*4882a593Smuzhiyun .mnctr_en_bit = 8,
664*4882a593Smuzhiyun .mnctr_reset_bit = 7,
665*4882a593Smuzhiyun .mnctr_mode_shift = 5,
666*4882a593Smuzhiyun .n_val_shift = 16,
667*4882a593Smuzhiyun .m_val_shift = 16,
668*4882a593Smuzhiyun .width = 8,
669*4882a593Smuzhiyun },
670*4882a593Smuzhiyun .p = {
671*4882a593Smuzhiyun .pre_div_shift = 3,
672*4882a593Smuzhiyun .pre_div_width = 2,
673*4882a593Smuzhiyun },
674*4882a593Smuzhiyun .s = {
675*4882a593Smuzhiyun .src_sel_shift = 0,
676*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
677*4882a593Smuzhiyun },
678*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
679*4882a593Smuzhiyun .clkr = {
680*4882a593Smuzhiyun .enable_reg = 0x29cc,
681*4882a593Smuzhiyun .enable_mask = BIT(11),
682*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
683*4882a593Smuzhiyun .name = "gsbi1_qup_src",
684*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
685*4882a593Smuzhiyun .num_parents = 2,
686*4882a593Smuzhiyun .ops = &clk_rcg_ops,
687*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
688*4882a593Smuzhiyun },
689*4882a593Smuzhiyun },
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static struct clk_branch gsbi1_qup_clk = {
693*4882a593Smuzhiyun .halt_reg = 0x2fcc,
694*4882a593Smuzhiyun .halt_bit = 11,
695*4882a593Smuzhiyun .clkr = {
696*4882a593Smuzhiyun .enable_reg = 0x29cc,
697*4882a593Smuzhiyun .enable_mask = BIT(9),
698*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
699*4882a593Smuzhiyun .name = "gsbi1_qup_clk",
700*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi1_qup_src" },
701*4882a593Smuzhiyun .num_parents = 1,
702*4882a593Smuzhiyun .ops = &clk_branch_ops,
703*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
704*4882a593Smuzhiyun },
705*4882a593Smuzhiyun },
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun static struct clk_rcg gsbi2_qup_src = {
709*4882a593Smuzhiyun .ns_reg = 0x29ec,
710*4882a593Smuzhiyun .md_reg = 0x29e8,
711*4882a593Smuzhiyun .mn = {
712*4882a593Smuzhiyun .mnctr_en_bit = 8,
713*4882a593Smuzhiyun .mnctr_reset_bit = 7,
714*4882a593Smuzhiyun .mnctr_mode_shift = 5,
715*4882a593Smuzhiyun .n_val_shift = 16,
716*4882a593Smuzhiyun .m_val_shift = 16,
717*4882a593Smuzhiyun .width = 8,
718*4882a593Smuzhiyun },
719*4882a593Smuzhiyun .p = {
720*4882a593Smuzhiyun .pre_div_shift = 3,
721*4882a593Smuzhiyun .pre_div_width = 2,
722*4882a593Smuzhiyun },
723*4882a593Smuzhiyun .s = {
724*4882a593Smuzhiyun .src_sel_shift = 0,
725*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
726*4882a593Smuzhiyun },
727*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
728*4882a593Smuzhiyun .clkr = {
729*4882a593Smuzhiyun .enable_reg = 0x29ec,
730*4882a593Smuzhiyun .enable_mask = BIT(11),
731*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
732*4882a593Smuzhiyun .name = "gsbi2_qup_src",
733*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
734*4882a593Smuzhiyun .num_parents = 2,
735*4882a593Smuzhiyun .ops = &clk_rcg_ops,
736*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
737*4882a593Smuzhiyun },
738*4882a593Smuzhiyun },
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun static struct clk_branch gsbi2_qup_clk = {
742*4882a593Smuzhiyun .halt_reg = 0x2fcc,
743*4882a593Smuzhiyun .halt_bit = 6,
744*4882a593Smuzhiyun .clkr = {
745*4882a593Smuzhiyun .enable_reg = 0x29ec,
746*4882a593Smuzhiyun .enable_mask = BIT(9),
747*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
748*4882a593Smuzhiyun .name = "gsbi2_qup_clk",
749*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi2_qup_src" },
750*4882a593Smuzhiyun .num_parents = 1,
751*4882a593Smuzhiyun .ops = &clk_branch_ops,
752*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
753*4882a593Smuzhiyun },
754*4882a593Smuzhiyun },
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static struct clk_rcg gsbi4_qup_src = {
758*4882a593Smuzhiyun .ns_reg = 0x2a2c,
759*4882a593Smuzhiyun .md_reg = 0x2a28,
760*4882a593Smuzhiyun .mn = {
761*4882a593Smuzhiyun .mnctr_en_bit = 8,
762*4882a593Smuzhiyun .mnctr_reset_bit = 7,
763*4882a593Smuzhiyun .mnctr_mode_shift = 5,
764*4882a593Smuzhiyun .n_val_shift = 16,
765*4882a593Smuzhiyun .m_val_shift = 16,
766*4882a593Smuzhiyun .width = 8,
767*4882a593Smuzhiyun },
768*4882a593Smuzhiyun .p = {
769*4882a593Smuzhiyun .pre_div_shift = 3,
770*4882a593Smuzhiyun .pre_div_width = 2,
771*4882a593Smuzhiyun },
772*4882a593Smuzhiyun .s = {
773*4882a593Smuzhiyun .src_sel_shift = 0,
774*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
775*4882a593Smuzhiyun },
776*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
777*4882a593Smuzhiyun .clkr = {
778*4882a593Smuzhiyun .enable_reg = 0x2a2c,
779*4882a593Smuzhiyun .enable_mask = BIT(11),
780*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
781*4882a593Smuzhiyun .name = "gsbi4_qup_src",
782*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
783*4882a593Smuzhiyun .num_parents = 2,
784*4882a593Smuzhiyun .ops = &clk_rcg_ops,
785*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
786*4882a593Smuzhiyun },
787*4882a593Smuzhiyun },
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun static struct clk_branch gsbi4_qup_clk = {
791*4882a593Smuzhiyun .halt_reg = 0x2fd0,
792*4882a593Smuzhiyun .halt_bit = 24,
793*4882a593Smuzhiyun .clkr = {
794*4882a593Smuzhiyun .enable_reg = 0x2a2c,
795*4882a593Smuzhiyun .enable_mask = BIT(9),
796*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
797*4882a593Smuzhiyun .name = "gsbi4_qup_clk",
798*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi4_qup_src" },
799*4882a593Smuzhiyun .num_parents = 1,
800*4882a593Smuzhiyun .ops = &clk_branch_ops,
801*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
802*4882a593Smuzhiyun },
803*4882a593Smuzhiyun },
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static struct clk_rcg gsbi5_qup_src = {
807*4882a593Smuzhiyun .ns_reg = 0x2a4c,
808*4882a593Smuzhiyun .md_reg = 0x2a48,
809*4882a593Smuzhiyun .mn = {
810*4882a593Smuzhiyun .mnctr_en_bit = 8,
811*4882a593Smuzhiyun .mnctr_reset_bit = 7,
812*4882a593Smuzhiyun .mnctr_mode_shift = 5,
813*4882a593Smuzhiyun .n_val_shift = 16,
814*4882a593Smuzhiyun .m_val_shift = 16,
815*4882a593Smuzhiyun .width = 8,
816*4882a593Smuzhiyun },
817*4882a593Smuzhiyun .p = {
818*4882a593Smuzhiyun .pre_div_shift = 3,
819*4882a593Smuzhiyun .pre_div_width = 2,
820*4882a593Smuzhiyun },
821*4882a593Smuzhiyun .s = {
822*4882a593Smuzhiyun .src_sel_shift = 0,
823*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
824*4882a593Smuzhiyun },
825*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
826*4882a593Smuzhiyun .clkr = {
827*4882a593Smuzhiyun .enable_reg = 0x2a4c,
828*4882a593Smuzhiyun .enable_mask = BIT(11),
829*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
830*4882a593Smuzhiyun .name = "gsbi5_qup_src",
831*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
832*4882a593Smuzhiyun .num_parents = 2,
833*4882a593Smuzhiyun .ops = &clk_rcg_ops,
834*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
835*4882a593Smuzhiyun },
836*4882a593Smuzhiyun },
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun static struct clk_branch gsbi5_qup_clk = {
840*4882a593Smuzhiyun .halt_reg = 0x2fd0,
841*4882a593Smuzhiyun .halt_bit = 20,
842*4882a593Smuzhiyun .clkr = {
843*4882a593Smuzhiyun .enable_reg = 0x2a4c,
844*4882a593Smuzhiyun .enable_mask = BIT(9),
845*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
846*4882a593Smuzhiyun .name = "gsbi5_qup_clk",
847*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi5_qup_src" },
848*4882a593Smuzhiyun .num_parents = 1,
849*4882a593Smuzhiyun .ops = &clk_branch_ops,
850*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
851*4882a593Smuzhiyun },
852*4882a593Smuzhiyun },
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static struct clk_rcg gsbi6_qup_src = {
856*4882a593Smuzhiyun .ns_reg = 0x2a6c,
857*4882a593Smuzhiyun .md_reg = 0x2a68,
858*4882a593Smuzhiyun .mn = {
859*4882a593Smuzhiyun .mnctr_en_bit = 8,
860*4882a593Smuzhiyun .mnctr_reset_bit = 7,
861*4882a593Smuzhiyun .mnctr_mode_shift = 5,
862*4882a593Smuzhiyun .n_val_shift = 16,
863*4882a593Smuzhiyun .m_val_shift = 16,
864*4882a593Smuzhiyun .width = 8,
865*4882a593Smuzhiyun },
866*4882a593Smuzhiyun .p = {
867*4882a593Smuzhiyun .pre_div_shift = 3,
868*4882a593Smuzhiyun .pre_div_width = 2,
869*4882a593Smuzhiyun },
870*4882a593Smuzhiyun .s = {
871*4882a593Smuzhiyun .src_sel_shift = 0,
872*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
873*4882a593Smuzhiyun },
874*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
875*4882a593Smuzhiyun .clkr = {
876*4882a593Smuzhiyun .enable_reg = 0x2a6c,
877*4882a593Smuzhiyun .enable_mask = BIT(11),
878*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
879*4882a593Smuzhiyun .name = "gsbi6_qup_src",
880*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
881*4882a593Smuzhiyun .num_parents = 2,
882*4882a593Smuzhiyun .ops = &clk_rcg_ops,
883*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
884*4882a593Smuzhiyun },
885*4882a593Smuzhiyun },
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun static struct clk_branch gsbi6_qup_clk = {
889*4882a593Smuzhiyun .halt_reg = 0x2fd0,
890*4882a593Smuzhiyun .halt_bit = 16,
891*4882a593Smuzhiyun .clkr = {
892*4882a593Smuzhiyun .enable_reg = 0x2a6c,
893*4882a593Smuzhiyun .enable_mask = BIT(9),
894*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
895*4882a593Smuzhiyun .name = "gsbi6_qup_clk",
896*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi6_qup_src" },
897*4882a593Smuzhiyun .num_parents = 1,
898*4882a593Smuzhiyun .ops = &clk_branch_ops,
899*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
900*4882a593Smuzhiyun },
901*4882a593Smuzhiyun },
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun static struct clk_rcg gsbi7_qup_src = {
905*4882a593Smuzhiyun .ns_reg = 0x2a8c,
906*4882a593Smuzhiyun .md_reg = 0x2a88,
907*4882a593Smuzhiyun .mn = {
908*4882a593Smuzhiyun .mnctr_en_bit = 8,
909*4882a593Smuzhiyun .mnctr_reset_bit = 7,
910*4882a593Smuzhiyun .mnctr_mode_shift = 5,
911*4882a593Smuzhiyun .n_val_shift = 16,
912*4882a593Smuzhiyun .m_val_shift = 16,
913*4882a593Smuzhiyun .width = 8,
914*4882a593Smuzhiyun },
915*4882a593Smuzhiyun .p = {
916*4882a593Smuzhiyun .pre_div_shift = 3,
917*4882a593Smuzhiyun .pre_div_width = 2,
918*4882a593Smuzhiyun },
919*4882a593Smuzhiyun .s = {
920*4882a593Smuzhiyun .src_sel_shift = 0,
921*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
922*4882a593Smuzhiyun },
923*4882a593Smuzhiyun .freq_tbl = clk_tbl_gsbi_qup,
924*4882a593Smuzhiyun .clkr = {
925*4882a593Smuzhiyun .enable_reg = 0x2a8c,
926*4882a593Smuzhiyun .enable_mask = BIT(11),
927*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
928*4882a593Smuzhiyun .name = "gsbi7_qup_src",
929*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
930*4882a593Smuzhiyun .num_parents = 2,
931*4882a593Smuzhiyun .ops = &clk_rcg_ops,
932*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
933*4882a593Smuzhiyun },
934*4882a593Smuzhiyun },
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun static struct clk_branch gsbi7_qup_clk = {
938*4882a593Smuzhiyun .halt_reg = 0x2fd0,
939*4882a593Smuzhiyun .halt_bit = 12,
940*4882a593Smuzhiyun .clkr = {
941*4882a593Smuzhiyun .enable_reg = 0x2a8c,
942*4882a593Smuzhiyun .enable_mask = BIT(9),
943*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
944*4882a593Smuzhiyun .name = "gsbi7_qup_clk",
945*4882a593Smuzhiyun .parent_names = (const char *[]){ "gsbi7_qup_src" },
946*4882a593Smuzhiyun .num_parents = 1,
947*4882a593Smuzhiyun .ops = &clk_branch_ops,
948*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
949*4882a593Smuzhiyun },
950*4882a593Smuzhiyun },
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun static struct clk_branch gsbi1_h_clk = {
954*4882a593Smuzhiyun .hwcg_reg = 0x29c0,
955*4882a593Smuzhiyun .hwcg_bit = 6,
956*4882a593Smuzhiyun .halt_reg = 0x2fcc,
957*4882a593Smuzhiyun .halt_bit = 13,
958*4882a593Smuzhiyun .clkr = {
959*4882a593Smuzhiyun .enable_reg = 0x29c0,
960*4882a593Smuzhiyun .enable_mask = BIT(4),
961*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
962*4882a593Smuzhiyun .name = "gsbi1_h_clk",
963*4882a593Smuzhiyun .ops = &clk_branch_ops,
964*4882a593Smuzhiyun },
965*4882a593Smuzhiyun },
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun static struct clk_branch gsbi2_h_clk = {
969*4882a593Smuzhiyun .hwcg_reg = 0x29e0,
970*4882a593Smuzhiyun .hwcg_bit = 6,
971*4882a593Smuzhiyun .halt_reg = 0x2fcc,
972*4882a593Smuzhiyun .halt_bit = 9,
973*4882a593Smuzhiyun .clkr = {
974*4882a593Smuzhiyun .enable_reg = 0x29e0,
975*4882a593Smuzhiyun .enable_mask = BIT(4),
976*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
977*4882a593Smuzhiyun .name = "gsbi2_h_clk",
978*4882a593Smuzhiyun .ops = &clk_branch_ops,
979*4882a593Smuzhiyun },
980*4882a593Smuzhiyun },
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun static struct clk_branch gsbi4_h_clk = {
984*4882a593Smuzhiyun .hwcg_reg = 0x2a20,
985*4882a593Smuzhiyun .hwcg_bit = 6,
986*4882a593Smuzhiyun .halt_reg = 0x2fd0,
987*4882a593Smuzhiyun .halt_bit = 27,
988*4882a593Smuzhiyun .clkr = {
989*4882a593Smuzhiyun .enable_reg = 0x2a20,
990*4882a593Smuzhiyun .enable_mask = BIT(4),
991*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
992*4882a593Smuzhiyun .name = "gsbi4_h_clk",
993*4882a593Smuzhiyun .ops = &clk_branch_ops,
994*4882a593Smuzhiyun },
995*4882a593Smuzhiyun },
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static struct clk_branch gsbi5_h_clk = {
999*4882a593Smuzhiyun .hwcg_reg = 0x2a40,
1000*4882a593Smuzhiyun .hwcg_bit = 6,
1001*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1002*4882a593Smuzhiyun .halt_bit = 23,
1003*4882a593Smuzhiyun .clkr = {
1004*4882a593Smuzhiyun .enable_reg = 0x2a40,
1005*4882a593Smuzhiyun .enable_mask = BIT(4),
1006*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1007*4882a593Smuzhiyun .name = "gsbi5_h_clk",
1008*4882a593Smuzhiyun .ops = &clk_branch_ops,
1009*4882a593Smuzhiyun },
1010*4882a593Smuzhiyun },
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun static struct clk_branch gsbi6_h_clk = {
1014*4882a593Smuzhiyun .hwcg_reg = 0x2a60,
1015*4882a593Smuzhiyun .hwcg_bit = 6,
1016*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1017*4882a593Smuzhiyun .halt_bit = 19,
1018*4882a593Smuzhiyun .clkr = {
1019*4882a593Smuzhiyun .enable_reg = 0x2a60,
1020*4882a593Smuzhiyun .enable_mask = BIT(4),
1021*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1022*4882a593Smuzhiyun .name = "gsbi6_h_clk",
1023*4882a593Smuzhiyun .ops = &clk_branch_ops,
1024*4882a593Smuzhiyun },
1025*4882a593Smuzhiyun },
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun static struct clk_branch gsbi7_h_clk = {
1029*4882a593Smuzhiyun .hwcg_reg = 0x2a80,
1030*4882a593Smuzhiyun .hwcg_bit = 6,
1031*4882a593Smuzhiyun .halt_reg = 0x2fd0,
1032*4882a593Smuzhiyun .halt_bit = 15,
1033*4882a593Smuzhiyun .clkr = {
1034*4882a593Smuzhiyun .enable_reg = 0x2a80,
1035*4882a593Smuzhiyun .enable_mask = BIT(4),
1036*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1037*4882a593Smuzhiyun .name = "gsbi7_h_clk",
1038*4882a593Smuzhiyun .ops = &clk_branch_ops,
1039*4882a593Smuzhiyun },
1040*4882a593Smuzhiyun },
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_gp[] = {
1044*4882a593Smuzhiyun { 12500000, P_PXO, 2, 0, 0 },
1045*4882a593Smuzhiyun { 25000000, P_PXO, 1, 0, 0 },
1046*4882a593Smuzhiyun { 64000000, P_PLL8, 2, 1, 3 },
1047*4882a593Smuzhiyun { 76800000, P_PLL8, 1, 1, 5 },
1048*4882a593Smuzhiyun { 96000000, P_PLL8, 4, 0, 0 },
1049*4882a593Smuzhiyun { 128000000, P_PLL8, 3, 0, 0 },
1050*4882a593Smuzhiyun { 192000000, P_PLL8, 2, 0, 0 },
1051*4882a593Smuzhiyun { }
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun static struct clk_rcg gp0_src = {
1055*4882a593Smuzhiyun .ns_reg = 0x2d24,
1056*4882a593Smuzhiyun .md_reg = 0x2d00,
1057*4882a593Smuzhiyun .mn = {
1058*4882a593Smuzhiyun .mnctr_en_bit = 8,
1059*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1060*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1061*4882a593Smuzhiyun .n_val_shift = 16,
1062*4882a593Smuzhiyun .m_val_shift = 16,
1063*4882a593Smuzhiyun .width = 8,
1064*4882a593Smuzhiyun },
1065*4882a593Smuzhiyun .p = {
1066*4882a593Smuzhiyun .pre_div_shift = 3,
1067*4882a593Smuzhiyun .pre_div_width = 2,
1068*4882a593Smuzhiyun },
1069*4882a593Smuzhiyun .s = {
1070*4882a593Smuzhiyun .src_sel_shift = 0,
1071*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_cxo_map,
1072*4882a593Smuzhiyun },
1073*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
1074*4882a593Smuzhiyun .clkr = {
1075*4882a593Smuzhiyun .enable_reg = 0x2d24,
1076*4882a593Smuzhiyun .enable_mask = BIT(11),
1077*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1078*4882a593Smuzhiyun .name = "gp0_src",
1079*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_cxo,
1080*4882a593Smuzhiyun .num_parents = 3,
1081*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1082*4882a593Smuzhiyun .flags = CLK_SET_PARENT_GATE,
1083*4882a593Smuzhiyun },
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static struct clk_branch gp0_clk = {
1088*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1089*4882a593Smuzhiyun .halt_bit = 7,
1090*4882a593Smuzhiyun .clkr = {
1091*4882a593Smuzhiyun .enable_reg = 0x2d24,
1092*4882a593Smuzhiyun .enable_mask = BIT(9),
1093*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1094*4882a593Smuzhiyun .name = "gp0_clk",
1095*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp0_src" },
1096*4882a593Smuzhiyun .num_parents = 1,
1097*4882a593Smuzhiyun .ops = &clk_branch_ops,
1098*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1099*4882a593Smuzhiyun },
1100*4882a593Smuzhiyun },
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun static struct clk_rcg gp1_src = {
1104*4882a593Smuzhiyun .ns_reg = 0x2d44,
1105*4882a593Smuzhiyun .md_reg = 0x2d40,
1106*4882a593Smuzhiyun .mn = {
1107*4882a593Smuzhiyun .mnctr_en_bit = 8,
1108*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1109*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1110*4882a593Smuzhiyun .n_val_shift = 16,
1111*4882a593Smuzhiyun .m_val_shift = 16,
1112*4882a593Smuzhiyun .width = 8,
1113*4882a593Smuzhiyun },
1114*4882a593Smuzhiyun .p = {
1115*4882a593Smuzhiyun .pre_div_shift = 3,
1116*4882a593Smuzhiyun .pre_div_width = 2,
1117*4882a593Smuzhiyun },
1118*4882a593Smuzhiyun .s = {
1119*4882a593Smuzhiyun .src_sel_shift = 0,
1120*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_cxo_map,
1121*4882a593Smuzhiyun },
1122*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
1123*4882a593Smuzhiyun .clkr = {
1124*4882a593Smuzhiyun .enable_reg = 0x2d44,
1125*4882a593Smuzhiyun .enable_mask = BIT(11),
1126*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1127*4882a593Smuzhiyun .name = "gp1_src",
1128*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_cxo,
1129*4882a593Smuzhiyun .num_parents = 3,
1130*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1131*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1132*4882a593Smuzhiyun },
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun static struct clk_branch gp1_clk = {
1137*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1138*4882a593Smuzhiyun .halt_bit = 6,
1139*4882a593Smuzhiyun .clkr = {
1140*4882a593Smuzhiyun .enable_reg = 0x2d44,
1141*4882a593Smuzhiyun .enable_mask = BIT(9),
1142*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1143*4882a593Smuzhiyun .name = "gp1_clk",
1144*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp1_src" },
1145*4882a593Smuzhiyun .num_parents = 1,
1146*4882a593Smuzhiyun .ops = &clk_branch_ops,
1147*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1148*4882a593Smuzhiyun },
1149*4882a593Smuzhiyun },
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun static struct clk_rcg gp2_src = {
1153*4882a593Smuzhiyun .ns_reg = 0x2d64,
1154*4882a593Smuzhiyun .md_reg = 0x2d60,
1155*4882a593Smuzhiyun .mn = {
1156*4882a593Smuzhiyun .mnctr_en_bit = 8,
1157*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1158*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1159*4882a593Smuzhiyun .n_val_shift = 16,
1160*4882a593Smuzhiyun .m_val_shift = 16,
1161*4882a593Smuzhiyun .width = 8,
1162*4882a593Smuzhiyun },
1163*4882a593Smuzhiyun .p = {
1164*4882a593Smuzhiyun .pre_div_shift = 3,
1165*4882a593Smuzhiyun .pre_div_width = 2,
1166*4882a593Smuzhiyun },
1167*4882a593Smuzhiyun .s = {
1168*4882a593Smuzhiyun .src_sel_shift = 0,
1169*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_cxo_map,
1170*4882a593Smuzhiyun },
1171*4882a593Smuzhiyun .freq_tbl = clk_tbl_gp,
1172*4882a593Smuzhiyun .clkr = {
1173*4882a593Smuzhiyun .enable_reg = 0x2d64,
1174*4882a593Smuzhiyun .enable_mask = BIT(11),
1175*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1176*4882a593Smuzhiyun .name = "gp2_src",
1177*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_cxo,
1178*4882a593Smuzhiyun .num_parents = 3,
1179*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1180*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1181*4882a593Smuzhiyun },
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun };
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun static struct clk_branch gp2_clk = {
1186*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1187*4882a593Smuzhiyun .halt_bit = 5,
1188*4882a593Smuzhiyun .clkr = {
1189*4882a593Smuzhiyun .enable_reg = 0x2d64,
1190*4882a593Smuzhiyun .enable_mask = BIT(9),
1191*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1192*4882a593Smuzhiyun .name = "gp2_clk",
1193*4882a593Smuzhiyun .parent_names = (const char *[]){ "gp2_src" },
1194*4882a593Smuzhiyun .num_parents = 1,
1195*4882a593Smuzhiyun .ops = &clk_branch_ops,
1196*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1197*4882a593Smuzhiyun },
1198*4882a593Smuzhiyun },
1199*4882a593Smuzhiyun };
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun static struct clk_branch pmem_clk = {
1202*4882a593Smuzhiyun .hwcg_reg = 0x25a0,
1203*4882a593Smuzhiyun .hwcg_bit = 6,
1204*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1205*4882a593Smuzhiyun .halt_bit = 20,
1206*4882a593Smuzhiyun .clkr = {
1207*4882a593Smuzhiyun .enable_reg = 0x25a0,
1208*4882a593Smuzhiyun .enable_mask = BIT(4),
1209*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1210*4882a593Smuzhiyun .name = "pmem_clk",
1211*4882a593Smuzhiyun .ops = &clk_branch_ops,
1212*4882a593Smuzhiyun },
1213*4882a593Smuzhiyun },
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun static struct clk_rcg prng_src = {
1217*4882a593Smuzhiyun .ns_reg = 0x2e80,
1218*4882a593Smuzhiyun .p = {
1219*4882a593Smuzhiyun .pre_div_shift = 3,
1220*4882a593Smuzhiyun .pre_div_width = 4,
1221*4882a593Smuzhiyun },
1222*4882a593Smuzhiyun .s = {
1223*4882a593Smuzhiyun .src_sel_shift = 0,
1224*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1225*4882a593Smuzhiyun },
1226*4882a593Smuzhiyun .clkr = {
1227*4882a593Smuzhiyun .enable_reg = 0x2e80,
1228*4882a593Smuzhiyun .enable_mask = BIT(11),
1229*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1230*4882a593Smuzhiyun .name = "prng_src",
1231*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1232*4882a593Smuzhiyun .num_parents = 2,
1233*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1234*4882a593Smuzhiyun },
1235*4882a593Smuzhiyun },
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun static struct clk_branch prng_clk = {
1239*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1240*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1241*4882a593Smuzhiyun .halt_bit = 10,
1242*4882a593Smuzhiyun .clkr = {
1243*4882a593Smuzhiyun .enable_reg = 0x3080,
1244*4882a593Smuzhiyun .enable_mask = BIT(10),
1245*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1246*4882a593Smuzhiyun .name = "prng_clk",
1247*4882a593Smuzhiyun .parent_names = (const char *[]){ "prng_src" },
1248*4882a593Smuzhiyun .num_parents = 1,
1249*4882a593Smuzhiyun .ops = &clk_branch_ops,
1250*4882a593Smuzhiyun },
1251*4882a593Smuzhiyun },
1252*4882a593Smuzhiyun };
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_sdc[] = {
1255*4882a593Smuzhiyun { 200000, P_PXO, 2, 2, 125 },
1256*4882a593Smuzhiyun { 400000, P_PLL8, 4, 1, 240 },
1257*4882a593Smuzhiyun { 16000000, P_PLL8, 4, 1, 6 },
1258*4882a593Smuzhiyun { 17070000, P_PLL8, 1, 2, 45 },
1259*4882a593Smuzhiyun { 20210000, P_PLL8, 1, 1, 19 },
1260*4882a593Smuzhiyun { 24000000, P_PLL8, 4, 1, 4 },
1261*4882a593Smuzhiyun { 48000000, P_PLL8, 4, 1, 2 },
1262*4882a593Smuzhiyun { 64000000, P_PLL8, 3, 1, 2 },
1263*4882a593Smuzhiyun { 96000000, P_PLL8, 4, 0, 0 },
1264*4882a593Smuzhiyun { 192000000, P_PLL8, 2, 0, 0 },
1265*4882a593Smuzhiyun { }
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun static struct clk_rcg sdc1_src = {
1269*4882a593Smuzhiyun .ns_reg = 0x282c,
1270*4882a593Smuzhiyun .md_reg = 0x2828,
1271*4882a593Smuzhiyun .mn = {
1272*4882a593Smuzhiyun .mnctr_en_bit = 8,
1273*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1274*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1275*4882a593Smuzhiyun .n_val_shift = 16,
1276*4882a593Smuzhiyun .m_val_shift = 16,
1277*4882a593Smuzhiyun .width = 8,
1278*4882a593Smuzhiyun },
1279*4882a593Smuzhiyun .p = {
1280*4882a593Smuzhiyun .pre_div_shift = 3,
1281*4882a593Smuzhiyun .pre_div_width = 2,
1282*4882a593Smuzhiyun },
1283*4882a593Smuzhiyun .s = {
1284*4882a593Smuzhiyun .src_sel_shift = 0,
1285*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1286*4882a593Smuzhiyun },
1287*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
1288*4882a593Smuzhiyun .clkr = {
1289*4882a593Smuzhiyun .enable_reg = 0x282c,
1290*4882a593Smuzhiyun .enable_mask = BIT(11),
1291*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1292*4882a593Smuzhiyun .name = "sdc1_src",
1293*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1294*4882a593Smuzhiyun .num_parents = 2,
1295*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1296*4882a593Smuzhiyun },
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun static struct clk_branch sdc1_clk = {
1301*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1302*4882a593Smuzhiyun .halt_bit = 6,
1303*4882a593Smuzhiyun .clkr = {
1304*4882a593Smuzhiyun .enable_reg = 0x282c,
1305*4882a593Smuzhiyun .enable_mask = BIT(9),
1306*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1307*4882a593Smuzhiyun .name = "sdc1_clk",
1308*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc1_src" },
1309*4882a593Smuzhiyun .num_parents = 1,
1310*4882a593Smuzhiyun .ops = &clk_branch_ops,
1311*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1312*4882a593Smuzhiyun },
1313*4882a593Smuzhiyun },
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun static struct clk_rcg sdc3_src = {
1317*4882a593Smuzhiyun .ns_reg = 0x286c,
1318*4882a593Smuzhiyun .md_reg = 0x2868,
1319*4882a593Smuzhiyun .mn = {
1320*4882a593Smuzhiyun .mnctr_en_bit = 8,
1321*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1322*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1323*4882a593Smuzhiyun .n_val_shift = 16,
1324*4882a593Smuzhiyun .m_val_shift = 16,
1325*4882a593Smuzhiyun .width = 8,
1326*4882a593Smuzhiyun },
1327*4882a593Smuzhiyun .p = {
1328*4882a593Smuzhiyun .pre_div_shift = 3,
1329*4882a593Smuzhiyun .pre_div_width = 2,
1330*4882a593Smuzhiyun },
1331*4882a593Smuzhiyun .s = {
1332*4882a593Smuzhiyun .src_sel_shift = 0,
1333*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1334*4882a593Smuzhiyun },
1335*4882a593Smuzhiyun .freq_tbl = clk_tbl_sdc,
1336*4882a593Smuzhiyun .clkr = {
1337*4882a593Smuzhiyun .enable_reg = 0x286c,
1338*4882a593Smuzhiyun .enable_mask = BIT(11),
1339*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1340*4882a593Smuzhiyun .name = "sdc3_src",
1341*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1342*4882a593Smuzhiyun .num_parents = 2,
1343*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1344*4882a593Smuzhiyun },
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun static struct clk_branch sdc3_clk = {
1349*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1350*4882a593Smuzhiyun .halt_bit = 4,
1351*4882a593Smuzhiyun .clkr = {
1352*4882a593Smuzhiyun .enable_reg = 0x286c,
1353*4882a593Smuzhiyun .enable_mask = BIT(9),
1354*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1355*4882a593Smuzhiyun .name = "sdc3_clk",
1356*4882a593Smuzhiyun .parent_names = (const char *[]){ "sdc3_src" },
1357*4882a593Smuzhiyun .num_parents = 1,
1358*4882a593Smuzhiyun .ops = &clk_branch_ops,
1359*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1360*4882a593Smuzhiyun },
1361*4882a593Smuzhiyun },
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun static struct clk_branch sdc1_h_clk = {
1365*4882a593Smuzhiyun .hwcg_reg = 0x2820,
1366*4882a593Smuzhiyun .hwcg_bit = 6,
1367*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1368*4882a593Smuzhiyun .halt_bit = 11,
1369*4882a593Smuzhiyun .clkr = {
1370*4882a593Smuzhiyun .enable_reg = 0x2820,
1371*4882a593Smuzhiyun .enable_mask = BIT(4),
1372*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1373*4882a593Smuzhiyun .name = "sdc1_h_clk",
1374*4882a593Smuzhiyun .ops = &clk_branch_ops,
1375*4882a593Smuzhiyun },
1376*4882a593Smuzhiyun },
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun static struct clk_branch sdc3_h_clk = {
1380*4882a593Smuzhiyun .hwcg_reg = 0x2860,
1381*4882a593Smuzhiyun .hwcg_bit = 6,
1382*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1383*4882a593Smuzhiyun .halt_bit = 9,
1384*4882a593Smuzhiyun .clkr = {
1385*4882a593Smuzhiyun .enable_reg = 0x2860,
1386*4882a593Smuzhiyun .enable_mask = BIT(4),
1387*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1388*4882a593Smuzhiyun .name = "sdc3_h_clk",
1389*4882a593Smuzhiyun .ops = &clk_branch_ops,
1390*4882a593Smuzhiyun },
1391*4882a593Smuzhiyun },
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_tsif_ref[] = {
1395*4882a593Smuzhiyun { 105000, P_PXO, 1, 1, 256 },
1396*4882a593Smuzhiyun { }
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun static struct clk_rcg tsif_ref_src = {
1400*4882a593Smuzhiyun .ns_reg = 0x2710,
1401*4882a593Smuzhiyun .md_reg = 0x270c,
1402*4882a593Smuzhiyun .mn = {
1403*4882a593Smuzhiyun .mnctr_en_bit = 8,
1404*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1405*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1406*4882a593Smuzhiyun .n_val_shift = 16,
1407*4882a593Smuzhiyun .m_val_shift = 16,
1408*4882a593Smuzhiyun .width = 16,
1409*4882a593Smuzhiyun },
1410*4882a593Smuzhiyun .p = {
1411*4882a593Smuzhiyun .pre_div_shift = 3,
1412*4882a593Smuzhiyun .pre_div_width = 2,
1413*4882a593Smuzhiyun },
1414*4882a593Smuzhiyun .s = {
1415*4882a593Smuzhiyun .src_sel_shift = 0,
1416*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_map,
1417*4882a593Smuzhiyun },
1418*4882a593Smuzhiyun .freq_tbl = clk_tbl_tsif_ref,
1419*4882a593Smuzhiyun .clkr = {
1420*4882a593Smuzhiyun .enable_reg = 0x2710,
1421*4882a593Smuzhiyun .enable_mask = BIT(11),
1422*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1423*4882a593Smuzhiyun .name = "tsif_ref_src",
1424*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8,
1425*4882a593Smuzhiyun .num_parents = 2,
1426*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1427*4882a593Smuzhiyun },
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static struct clk_branch tsif_ref_clk = {
1432*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1433*4882a593Smuzhiyun .halt_bit = 5,
1434*4882a593Smuzhiyun .clkr = {
1435*4882a593Smuzhiyun .enable_reg = 0x2710,
1436*4882a593Smuzhiyun .enable_mask = BIT(9),
1437*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1438*4882a593Smuzhiyun .name = "tsif_ref_clk",
1439*4882a593Smuzhiyun .parent_names = (const char *[]){ "tsif_ref_src" },
1440*4882a593Smuzhiyun .num_parents = 1,
1441*4882a593Smuzhiyun .ops = &clk_branch_ops,
1442*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1443*4882a593Smuzhiyun },
1444*4882a593Smuzhiyun },
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun static struct clk_branch tsif_h_clk = {
1448*4882a593Smuzhiyun .hwcg_reg = 0x2700,
1449*4882a593Smuzhiyun .hwcg_bit = 6,
1450*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1451*4882a593Smuzhiyun .halt_bit = 7,
1452*4882a593Smuzhiyun .clkr = {
1453*4882a593Smuzhiyun .enable_reg = 0x2700,
1454*4882a593Smuzhiyun .enable_mask = BIT(4),
1455*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1456*4882a593Smuzhiyun .name = "tsif_h_clk",
1457*4882a593Smuzhiyun .ops = &clk_branch_ops,
1458*4882a593Smuzhiyun },
1459*4882a593Smuzhiyun },
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun static struct clk_branch dma_bam_h_clk = {
1463*4882a593Smuzhiyun .hwcg_reg = 0x25c0,
1464*4882a593Smuzhiyun .hwcg_bit = 6,
1465*4882a593Smuzhiyun .halt_reg = 0x2fc8,
1466*4882a593Smuzhiyun .halt_bit = 12,
1467*4882a593Smuzhiyun .clkr = {
1468*4882a593Smuzhiyun .enable_reg = 0x25c0,
1469*4882a593Smuzhiyun .enable_mask = BIT(4),
1470*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1471*4882a593Smuzhiyun .name = "dma_bam_h_clk",
1472*4882a593Smuzhiyun .ops = &clk_branch_ops,
1473*4882a593Smuzhiyun },
1474*4882a593Smuzhiyun },
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun static struct clk_branch adm0_clk = {
1478*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1479*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1480*4882a593Smuzhiyun .halt_bit = 12,
1481*4882a593Smuzhiyun .clkr = {
1482*4882a593Smuzhiyun .enable_reg = 0x3080,
1483*4882a593Smuzhiyun .enable_mask = BIT(2),
1484*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1485*4882a593Smuzhiyun .name = "adm0_clk",
1486*4882a593Smuzhiyun .ops = &clk_branch_ops,
1487*4882a593Smuzhiyun },
1488*4882a593Smuzhiyun },
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun static struct clk_branch adm0_pbus_clk = {
1492*4882a593Smuzhiyun .hwcg_reg = 0x2208,
1493*4882a593Smuzhiyun .hwcg_bit = 6,
1494*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1495*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1496*4882a593Smuzhiyun .halt_bit = 11,
1497*4882a593Smuzhiyun .clkr = {
1498*4882a593Smuzhiyun .enable_reg = 0x3080,
1499*4882a593Smuzhiyun .enable_mask = BIT(3),
1500*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1501*4882a593Smuzhiyun .name = "adm0_pbus_clk",
1502*4882a593Smuzhiyun .ops = &clk_branch_ops,
1503*4882a593Smuzhiyun },
1504*4882a593Smuzhiyun },
1505*4882a593Smuzhiyun };
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun static struct clk_branch pmic_arb0_h_clk = {
1508*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1509*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1510*4882a593Smuzhiyun .halt_bit = 22,
1511*4882a593Smuzhiyun .clkr = {
1512*4882a593Smuzhiyun .enable_reg = 0x3080,
1513*4882a593Smuzhiyun .enable_mask = BIT(8),
1514*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1515*4882a593Smuzhiyun .name = "pmic_arb0_h_clk",
1516*4882a593Smuzhiyun .ops = &clk_branch_ops,
1517*4882a593Smuzhiyun },
1518*4882a593Smuzhiyun },
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun static struct clk_branch pmic_arb1_h_clk = {
1522*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1523*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1524*4882a593Smuzhiyun .halt_bit = 21,
1525*4882a593Smuzhiyun .clkr = {
1526*4882a593Smuzhiyun .enable_reg = 0x3080,
1527*4882a593Smuzhiyun .enable_mask = BIT(9),
1528*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1529*4882a593Smuzhiyun .name = "pmic_arb1_h_clk",
1530*4882a593Smuzhiyun .ops = &clk_branch_ops,
1531*4882a593Smuzhiyun },
1532*4882a593Smuzhiyun },
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun static struct clk_branch pmic_ssbi2_clk = {
1536*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1537*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1538*4882a593Smuzhiyun .halt_bit = 23,
1539*4882a593Smuzhiyun .clkr = {
1540*4882a593Smuzhiyun .enable_reg = 0x3080,
1541*4882a593Smuzhiyun .enable_mask = BIT(7),
1542*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1543*4882a593Smuzhiyun .name = "pmic_ssbi2_clk",
1544*4882a593Smuzhiyun .ops = &clk_branch_ops,
1545*4882a593Smuzhiyun },
1546*4882a593Smuzhiyun },
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun static struct clk_branch rpm_msg_ram_h_clk = {
1550*4882a593Smuzhiyun .hwcg_reg = 0x27e0,
1551*4882a593Smuzhiyun .hwcg_bit = 6,
1552*4882a593Smuzhiyun .halt_reg = 0x2fd8,
1553*4882a593Smuzhiyun .halt_check = BRANCH_HALT_VOTED,
1554*4882a593Smuzhiyun .halt_bit = 12,
1555*4882a593Smuzhiyun .clkr = {
1556*4882a593Smuzhiyun .enable_reg = 0x3080,
1557*4882a593Smuzhiyun .enable_mask = BIT(6),
1558*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1559*4882a593Smuzhiyun .name = "rpm_msg_ram_h_clk",
1560*4882a593Smuzhiyun .ops = &clk_branch_ops,
1561*4882a593Smuzhiyun },
1562*4882a593Smuzhiyun },
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_pcie_ref[] = {
1566*4882a593Smuzhiyun { 100000000, P_PLL3, 12, 0, 0 },
1567*4882a593Smuzhiyun { }
1568*4882a593Smuzhiyun };
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun static struct clk_rcg pcie_ref_src = {
1571*4882a593Smuzhiyun .ns_reg = 0x3860,
1572*4882a593Smuzhiyun .p = {
1573*4882a593Smuzhiyun .pre_div_shift = 3,
1574*4882a593Smuzhiyun .pre_div_width = 4,
1575*4882a593Smuzhiyun },
1576*4882a593Smuzhiyun .s = {
1577*4882a593Smuzhiyun .src_sel_shift = 0,
1578*4882a593Smuzhiyun .parent_map = gcc_pxo_pll3_map,
1579*4882a593Smuzhiyun },
1580*4882a593Smuzhiyun .freq_tbl = clk_tbl_pcie_ref,
1581*4882a593Smuzhiyun .clkr = {
1582*4882a593Smuzhiyun .enable_reg = 0x3860,
1583*4882a593Smuzhiyun .enable_mask = BIT(11),
1584*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1585*4882a593Smuzhiyun .name = "pcie_ref_src",
1586*4882a593Smuzhiyun .parent_names = gcc_pxo_pll3,
1587*4882a593Smuzhiyun .num_parents = 2,
1588*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1589*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1590*4882a593Smuzhiyun },
1591*4882a593Smuzhiyun },
1592*4882a593Smuzhiyun };
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun static struct clk_branch pcie_ref_src_clk = {
1595*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1596*4882a593Smuzhiyun .halt_bit = 30,
1597*4882a593Smuzhiyun .clkr = {
1598*4882a593Smuzhiyun .enable_reg = 0x3860,
1599*4882a593Smuzhiyun .enable_mask = BIT(9),
1600*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1601*4882a593Smuzhiyun .name = "pcie_ref_src_clk",
1602*4882a593Smuzhiyun .parent_names = (const char *[]){ "pcie_ref_src" },
1603*4882a593Smuzhiyun .num_parents = 1,
1604*4882a593Smuzhiyun .ops = &clk_branch_ops,
1605*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1606*4882a593Smuzhiyun },
1607*4882a593Smuzhiyun },
1608*4882a593Smuzhiyun };
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun static struct clk_branch pcie_a_clk = {
1611*4882a593Smuzhiyun .halt_reg = 0x2fc0,
1612*4882a593Smuzhiyun .halt_bit = 13,
1613*4882a593Smuzhiyun .clkr = {
1614*4882a593Smuzhiyun .enable_reg = 0x22c0,
1615*4882a593Smuzhiyun .enable_mask = BIT(4),
1616*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1617*4882a593Smuzhiyun .name = "pcie_a_clk",
1618*4882a593Smuzhiyun .ops = &clk_branch_ops,
1619*4882a593Smuzhiyun },
1620*4882a593Smuzhiyun },
1621*4882a593Smuzhiyun };
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun static struct clk_branch pcie_aux_clk = {
1624*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1625*4882a593Smuzhiyun .halt_bit = 31,
1626*4882a593Smuzhiyun .clkr = {
1627*4882a593Smuzhiyun .enable_reg = 0x22c8,
1628*4882a593Smuzhiyun .enable_mask = BIT(4),
1629*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1630*4882a593Smuzhiyun .name = "pcie_aux_clk",
1631*4882a593Smuzhiyun .ops = &clk_branch_ops,
1632*4882a593Smuzhiyun },
1633*4882a593Smuzhiyun },
1634*4882a593Smuzhiyun };
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun static struct clk_branch pcie_h_clk = {
1637*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1638*4882a593Smuzhiyun .halt_bit = 8,
1639*4882a593Smuzhiyun .clkr = {
1640*4882a593Smuzhiyun .enable_reg = 0x22cc,
1641*4882a593Smuzhiyun .enable_mask = BIT(4),
1642*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1643*4882a593Smuzhiyun .name = "pcie_h_clk",
1644*4882a593Smuzhiyun .ops = &clk_branch_ops,
1645*4882a593Smuzhiyun },
1646*4882a593Smuzhiyun },
1647*4882a593Smuzhiyun };
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun static struct clk_branch pcie_phy_clk = {
1650*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1651*4882a593Smuzhiyun .halt_bit = 29,
1652*4882a593Smuzhiyun .clkr = {
1653*4882a593Smuzhiyun .enable_reg = 0x22d0,
1654*4882a593Smuzhiyun .enable_mask = BIT(4),
1655*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1656*4882a593Smuzhiyun .name = "pcie_phy_clk",
1657*4882a593Smuzhiyun .ops = &clk_branch_ops,
1658*4882a593Smuzhiyun },
1659*4882a593Smuzhiyun },
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun static struct clk_rcg pcie1_ref_src = {
1663*4882a593Smuzhiyun .ns_reg = 0x3aa0,
1664*4882a593Smuzhiyun .p = {
1665*4882a593Smuzhiyun .pre_div_shift = 3,
1666*4882a593Smuzhiyun .pre_div_width = 4,
1667*4882a593Smuzhiyun },
1668*4882a593Smuzhiyun .s = {
1669*4882a593Smuzhiyun .src_sel_shift = 0,
1670*4882a593Smuzhiyun .parent_map = gcc_pxo_pll3_map,
1671*4882a593Smuzhiyun },
1672*4882a593Smuzhiyun .freq_tbl = clk_tbl_pcie_ref,
1673*4882a593Smuzhiyun .clkr = {
1674*4882a593Smuzhiyun .enable_reg = 0x3aa0,
1675*4882a593Smuzhiyun .enable_mask = BIT(11),
1676*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1677*4882a593Smuzhiyun .name = "pcie1_ref_src",
1678*4882a593Smuzhiyun .parent_names = gcc_pxo_pll3,
1679*4882a593Smuzhiyun .num_parents = 2,
1680*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1681*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1682*4882a593Smuzhiyun },
1683*4882a593Smuzhiyun },
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun static struct clk_branch pcie1_ref_src_clk = {
1687*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1688*4882a593Smuzhiyun .halt_bit = 27,
1689*4882a593Smuzhiyun .clkr = {
1690*4882a593Smuzhiyun .enable_reg = 0x3aa0,
1691*4882a593Smuzhiyun .enable_mask = BIT(9),
1692*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1693*4882a593Smuzhiyun .name = "pcie1_ref_src_clk",
1694*4882a593Smuzhiyun .parent_names = (const char *[]){ "pcie1_ref_src" },
1695*4882a593Smuzhiyun .num_parents = 1,
1696*4882a593Smuzhiyun .ops = &clk_branch_ops,
1697*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1698*4882a593Smuzhiyun },
1699*4882a593Smuzhiyun },
1700*4882a593Smuzhiyun };
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun static struct clk_branch pcie1_a_clk = {
1703*4882a593Smuzhiyun .halt_reg = 0x2fc0,
1704*4882a593Smuzhiyun .halt_bit = 10,
1705*4882a593Smuzhiyun .clkr = {
1706*4882a593Smuzhiyun .enable_reg = 0x3a80,
1707*4882a593Smuzhiyun .enable_mask = BIT(4),
1708*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1709*4882a593Smuzhiyun .name = "pcie1_a_clk",
1710*4882a593Smuzhiyun .ops = &clk_branch_ops,
1711*4882a593Smuzhiyun },
1712*4882a593Smuzhiyun },
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun static struct clk_branch pcie1_aux_clk = {
1716*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1717*4882a593Smuzhiyun .halt_bit = 28,
1718*4882a593Smuzhiyun .clkr = {
1719*4882a593Smuzhiyun .enable_reg = 0x3a88,
1720*4882a593Smuzhiyun .enable_mask = BIT(4),
1721*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1722*4882a593Smuzhiyun .name = "pcie1_aux_clk",
1723*4882a593Smuzhiyun .ops = &clk_branch_ops,
1724*4882a593Smuzhiyun },
1725*4882a593Smuzhiyun },
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun static struct clk_branch pcie1_h_clk = {
1729*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1730*4882a593Smuzhiyun .halt_bit = 9,
1731*4882a593Smuzhiyun .clkr = {
1732*4882a593Smuzhiyun .enable_reg = 0x3a8c,
1733*4882a593Smuzhiyun .enable_mask = BIT(4),
1734*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1735*4882a593Smuzhiyun .name = "pcie1_h_clk",
1736*4882a593Smuzhiyun .ops = &clk_branch_ops,
1737*4882a593Smuzhiyun },
1738*4882a593Smuzhiyun },
1739*4882a593Smuzhiyun };
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun static struct clk_branch pcie1_phy_clk = {
1742*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1743*4882a593Smuzhiyun .halt_bit = 26,
1744*4882a593Smuzhiyun .clkr = {
1745*4882a593Smuzhiyun .enable_reg = 0x3a90,
1746*4882a593Smuzhiyun .enable_mask = BIT(4),
1747*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1748*4882a593Smuzhiyun .name = "pcie1_phy_clk",
1749*4882a593Smuzhiyun .ops = &clk_branch_ops,
1750*4882a593Smuzhiyun },
1751*4882a593Smuzhiyun },
1752*4882a593Smuzhiyun };
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun static struct clk_rcg pcie2_ref_src = {
1755*4882a593Smuzhiyun .ns_reg = 0x3ae0,
1756*4882a593Smuzhiyun .p = {
1757*4882a593Smuzhiyun .pre_div_shift = 3,
1758*4882a593Smuzhiyun .pre_div_width = 4,
1759*4882a593Smuzhiyun },
1760*4882a593Smuzhiyun .s = {
1761*4882a593Smuzhiyun .src_sel_shift = 0,
1762*4882a593Smuzhiyun .parent_map = gcc_pxo_pll3_map,
1763*4882a593Smuzhiyun },
1764*4882a593Smuzhiyun .freq_tbl = clk_tbl_pcie_ref,
1765*4882a593Smuzhiyun .clkr = {
1766*4882a593Smuzhiyun .enable_reg = 0x3ae0,
1767*4882a593Smuzhiyun .enable_mask = BIT(11),
1768*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1769*4882a593Smuzhiyun .name = "pcie2_ref_src",
1770*4882a593Smuzhiyun .parent_names = gcc_pxo_pll3,
1771*4882a593Smuzhiyun .num_parents = 2,
1772*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1773*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1774*4882a593Smuzhiyun },
1775*4882a593Smuzhiyun },
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun static struct clk_branch pcie2_ref_src_clk = {
1779*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1780*4882a593Smuzhiyun .halt_bit = 24,
1781*4882a593Smuzhiyun .clkr = {
1782*4882a593Smuzhiyun .enable_reg = 0x3ae0,
1783*4882a593Smuzhiyun .enable_mask = BIT(9),
1784*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1785*4882a593Smuzhiyun .name = "pcie2_ref_src_clk",
1786*4882a593Smuzhiyun .parent_names = (const char *[]){ "pcie2_ref_src" },
1787*4882a593Smuzhiyun .num_parents = 1,
1788*4882a593Smuzhiyun .ops = &clk_branch_ops,
1789*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1790*4882a593Smuzhiyun },
1791*4882a593Smuzhiyun },
1792*4882a593Smuzhiyun };
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun static struct clk_branch pcie2_a_clk = {
1795*4882a593Smuzhiyun .halt_reg = 0x2fc0,
1796*4882a593Smuzhiyun .halt_bit = 9,
1797*4882a593Smuzhiyun .clkr = {
1798*4882a593Smuzhiyun .enable_reg = 0x3ac0,
1799*4882a593Smuzhiyun .enable_mask = BIT(4),
1800*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1801*4882a593Smuzhiyun .name = "pcie2_a_clk",
1802*4882a593Smuzhiyun .ops = &clk_branch_ops,
1803*4882a593Smuzhiyun },
1804*4882a593Smuzhiyun },
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun static struct clk_branch pcie2_aux_clk = {
1808*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1809*4882a593Smuzhiyun .halt_bit = 25,
1810*4882a593Smuzhiyun .clkr = {
1811*4882a593Smuzhiyun .enable_reg = 0x3ac8,
1812*4882a593Smuzhiyun .enable_mask = BIT(4),
1813*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1814*4882a593Smuzhiyun .name = "pcie2_aux_clk",
1815*4882a593Smuzhiyun .ops = &clk_branch_ops,
1816*4882a593Smuzhiyun },
1817*4882a593Smuzhiyun },
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun static struct clk_branch pcie2_h_clk = {
1821*4882a593Smuzhiyun .halt_reg = 0x2fd4,
1822*4882a593Smuzhiyun .halt_bit = 10,
1823*4882a593Smuzhiyun .clkr = {
1824*4882a593Smuzhiyun .enable_reg = 0x3acc,
1825*4882a593Smuzhiyun .enable_mask = BIT(4),
1826*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1827*4882a593Smuzhiyun .name = "pcie2_h_clk",
1828*4882a593Smuzhiyun .ops = &clk_branch_ops,
1829*4882a593Smuzhiyun },
1830*4882a593Smuzhiyun },
1831*4882a593Smuzhiyun };
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun static struct clk_branch pcie2_phy_clk = {
1834*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1835*4882a593Smuzhiyun .halt_bit = 23,
1836*4882a593Smuzhiyun .clkr = {
1837*4882a593Smuzhiyun .enable_reg = 0x3ad0,
1838*4882a593Smuzhiyun .enable_mask = BIT(4),
1839*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1840*4882a593Smuzhiyun .name = "pcie2_phy_clk",
1841*4882a593Smuzhiyun .ops = &clk_branch_ops,
1842*4882a593Smuzhiyun },
1843*4882a593Smuzhiyun },
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_sata_ref[] = {
1847*4882a593Smuzhiyun { 100000000, P_PLL3, 12, 0, 0 },
1848*4882a593Smuzhiyun { }
1849*4882a593Smuzhiyun };
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun static struct clk_rcg sata_ref_src = {
1852*4882a593Smuzhiyun .ns_reg = 0x2c08,
1853*4882a593Smuzhiyun .p = {
1854*4882a593Smuzhiyun .pre_div_shift = 3,
1855*4882a593Smuzhiyun .pre_div_width = 4,
1856*4882a593Smuzhiyun },
1857*4882a593Smuzhiyun .s = {
1858*4882a593Smuzhiyun .src_sel_shift = 0,
1859*4882a593Smuzhiyun .parent_map = gcc_pxo_pll3_sata_map,
1860*4882a593Smuzhiyun },
1861*4882a593Smuzhiyun .freq_tbl = clk_tbl_sata_ref,
1862*4882a593Smuzhiyun .clkr = {
1863*4882a593Smuzhiyun .enable_reg = 0x2c08,
1864*4882a593Smuzhiyun .enable_mask = BIT(7),
1865*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1866*4882a593Smuzhiyun .name = "sata_ref_src",
1867*4882a593Smuzhiyun .parent_names = gcc_pxo_pll3,
1868*4882a593Smuzhiyun .num_parents = 2,
1869*4882a593Smuzhiyun .ops = &clk_rcg_ops,
1870*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
1871*4882a593Smuzhiyun },
1872*4882a593Smuzhiyun },
1873*4882a593Smuzhiyun };
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun static struct clk_branch sata_rxoob_clk = {
1876*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1877*4882a593Smuzhiyun .halt_bit = 20,
1878*4882a593Smuzhiyun .clkr = {
1879*4882a593Smuzhiyun .enable_reg = 0x2c0c,
1880*4882a593Smuzhiyun .enable_mask = BIT(4),
1881*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1882*4882a593Smuzhiyun .name = "sata_rxoob_clk",
1883*4882a593Smuzhiyun .parent_names = (const char *[]){ "sata_ref_src" },
1884*4882a593Smuzhiyun .num_parents = 1,
1885*4882a593Smuzhiyun .ops = &clk_branch_ops,
1886*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1887*4882a593Smuzhiyun },
1888*4882a593Smuzhiyun },
1889*4882a593Smuzhiyun };
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun static struct clk_branch sata_pmalive_clk = {
1892*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1893*4882a593Smuzhiyun .halt_bit = 19,
1894*4882a593Smuzhiyun .clkr = {
1895*4882a593Smuzhiyun .enable_reg = 0x2c10,
1896*4882a593Smuzhiyun .enable_mask = BIT(4),
1897*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1898*4882a593Smuzhiyun .name = "sata_pmalive_clk",
1899*4882a593Smuzhiyun .parent_names = (const char *[]){ "sata_ref_src" },
1900*4882a593Smuzhiyun .num_parents = 1,
1901*4882a593Smuzhiyun .ops = &clk_branch_ops,
1902*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
1903*4882a593Smuzhiyun },
1904*4882a593Smuzhiyun },
1905*4882a593Smuzhiyun };
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun static struct clk_branch sata_phy_ref_clk = {
1908*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1909*4882a593Smuzhiyun .halt_bit = 18,
1910*4882a593Smuzhiyun .clkr = {
1911*4882a593Smuzhiyun .enable_reg = 0x2c14,
1912*4882a593Smuzhiyun .enable_mask = BIT(4),
1913*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1914*4882a593Smuzhiyun .name = "sata_phy_ref_clk",
1915*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" },
1916*4882a593Smuzhiyun .num_parents = 1,
1917*4882a593Smuzhiyun .ops = &clk_branch_ops,
1918*4882a593Smuzhiyun },
1919*4882a593Smuzhiyun },
1920*4882a593Smuzhiyun };
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun static struct clk_branch sata_a_clk = {
1923*4882a593Smuzhiyun .halt_reg = 0x2fc0,
1924*4882a593Smuzhiyun .halt_bit = 12,
1925*4882a593Smuzhiyun .clkr = {
1926*4882a593Smuzhiyun .enable_reg = 0x2c20,
1927*4882a593Smuzhiyun .enable_mask = BIT(4),
1928*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1929*4882a593Smuzhiyun .name = "sata_a_clk",
1930*4882a593Smuzhiyun .ops = &clk_branch_ops,
1931*4882a593Smuzhiyun },
1932*4882a593Smuzhiyun },
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun static struct clk_branch sata_h_clk = {
1936*4882a593Smuzhiyun .halt_reg = 0x2fdc,
1937*4882a593Smuzhiyun .halt_bit = 21,
1938*4882a593Smuzhiyun .clkr = {
1939*4882a593Smuzhiyun .enable_reg = 0x2c00,
1940*4882a593Smuzhiyun .enable_mask = BIT(4),
1941*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1942*4882a593Smuzhiyun .name = "sata_h_clk",
1943*4882a593Smuzhiyun .ops = &clk_branch_ops,
1944*4882a593Smuzhiyun },
1945*4882a593Smuzhiyun },
1946*4882a593Smuzhiyun };
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun static struct clk_branch sfab_sata_s_h_clk = {
1949*4882a593Smuzhiyun .halt_reg = 0x2fc4,
1950*4882a593Smuzhiyun .halt_bit = 14,
1951*4882a593Smuzhiyun .clkr = {
1952*4882a593Smuzhiyun .enable_reg = 0x2480,
1953*4882a593Smuzhiyun .enable_mask = BIT(4),
1954*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1955*4882a593Smuzhiyun .name = "sfab_sata_s_h_clk",
1956*4882a593Smuzhiyun .ops = &clk_branch_ops,
1957*4882a593Smuzhiyun },
1958*4882a593Smuzhiyun },
1959*4882a593Smuzhiyun };
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun static struct clk_branch sata_phy_cfg_clk = {
1962*4882a593Smuzhiyun .halt_reg = 0x2fcc,
1963*4882a593Smuzhiyun .halt_bit = 14,
1964*4882a593Smuzhiyun .clkr = {
1965*4882a593Smuzhiyun .enable_reg = 0x2c40,
1966*4882a593Smuzhiyun .enable_mask = BIT(4),
1967*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
1968*4882a593Smuzhiyun .name = "sata_phy_cfg_clk",
1969*4882a593Smuzhiyun .ops = &clk_branch_ops,
1970*4882a593Smuzhiyun },
1971*4882a593Smuzhiyun },
1972*4882a593Smuzhiyun };
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb30_master[] = {
1975*4882a593Smuzhiyun { 125000000, P_PLL0, 1, 5, 32 },
1976*4882a593Smuzhiyun { }
1977*4882a593Smuzhiyun };
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun static struct clk_rcg usb30_master_clk_src = {
1980*4882a593Smuzhiyun .ns_reg = 0x3b2c,
1981*4882a593Smuzhiyun .md_reg = 0x3b28,
1982*4882a593Smuzhiyun .mn = {
1983*4882a593Smuzhiyun .mnctr_en_bit = 8,
1984*4882a593Smuzhiyun .mnctr_reset_bit = 7,
1985*4882a593Smuzhiyun .mnctr_mode_shift = 5,
1986*4882a593Smuzhiyun .n_val_shift = 16,
1987*4882a593Smuzhiyun .m_val_shift = 16,
1988*4882a593Smuzhiyun .width = 8,
1989*4882a593Smuzhiyun },
1990*4882a593Smuzhiyun .p = {
1991*4882a593Smuzhiyun .pre_div_shift = 3,
1992*4882a593Smuzhiyun .pre_div_width = 2,
1993*4882a593Smuzhiyun },
1994*4882a593Smuzhiyun .s = {
1995*4882a593Smuzhiyun .src_sel_shift = 0,
1996*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll0,
1997*4882a593Smuzhiyun },
1998*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb30_master,
1999*4882a593Smuzhiyun .clkr = {
2000*4882a593Smuzhiyun .enable_reg = 0x3b2c,
2001*4882a593Smuzhiyun .enable_mask = BIT(11),
2002*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2003*4882a593Smuzhiyun .name = "usb30_master_ref_src",
2004*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll0_map,
2005*4882a593Smuzhiyun .num_parents = 3,
2006*4882a593Smuzhiyun .ops = &clk_rcg_ops,
2007*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
2008*4882a593Smuzhiyun },
2009*4882a593Smuzhiyun },
2010*4882a593Smuzhiyun };
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun static struct clk_branch usb30_0_branch_clk = {
2013*4882a593Smuzhiyun .halt_reg = 0x2fc4,
2014*4882a593Smuzhiyun .halt_bit = 22,
2015*4882a593Smuzhiyun .clkr = {
2016*4882a593Smuzhiyun .enable_reg = 0x3b24,
2017*4882a593Smuzhiyun .enable_mask = BIT(4),
2018*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2019*4882a593Smuzhiyun .name = "usb30_0_branch_clk",
2020*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb30_master_ref_src", },
2021*4882a593Smuzhiyun .num_parents = 1,
2022*4882a593Smuzhiyun .ops = &clk_branch_ops,
2023*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2024*4882a593Smuzhiyun },
2025*4882a593Smuzhiyun },
2026*4882a593Smuzhiyun };
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun static struct clk_branch usb30_1_branch_clk = {
2029*4882a593Smuzhiyun .halt_reg = 0x2fc4,
2030*4882a593Smuzhiyun .halt_bit = 17,
2031*4882a593Smuzhiyun .clkr = {
2032*4882a593Smuzhiyun .enable_reg = 0x3b34,
2033*4882a593Smuzhiyun .enable_mask = BIT(4),
2034*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2035*4882a593Smuzhiyun .name = "usb30_1_branch_clk",
2036*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb30_master_ref_src", },
2037*4882a593Smuzhiyun .num_parents = 1,
2038*4882a593Smuzhiyun .ops = &clk_branch_ops,
2039*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2040*4882a593Smuzhiyun },
2041*4882a593Smuzhiyun },
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb30_utmi[] = {
2045*4882a593Smuzhiyun { 60000000, P_PLL8, 1, 5, 32 },
2046*4882a593Smuzhiyun { }
2047*4882a593Smuzhiyun };
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun static struct clk_rcg usb30_utmi_clk = {
2050*4882a593Smuzhiyun .ns_reg = 0x3b44,
2051*4882a593Smuzhiyun .md_reg = 0x3b40,
2052*4882a593Smuzhiyun .mn = {
2053*4882a593Smuzhiyun .mnctr_en_bit = 8,
2054*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2055*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2056*4882a593Smuzhiyun .n_val_shift = 16,
2057*4882a593Smuzhiyun .m_val_shift = 16,
2058*4882a593Smuzhiyun .width = 8,
2059*4882a593Smuzhiyun },
2060*4882a593Smuzhiyun .p = {
2061*4882a593Smuzhiyun .pre_div_shift = 3,
2062*4882a593Smuzhiyun .pre_div_width = 2,
2063*4882a593Smuzhiyun },
2064*4882a593Smuzhiyun .s = {
2065*4882a593Smuzhiyun .src_sel_shift = 0,
2066*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll0,
2067*4882a593Smuzhiyun },
2068*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb30_utmi,
2069*4882a593Smuzhiyun .clkr = {
2070*4882a593Smuzhiyun .enable_reg = 0x3b44,
2071*4882a593Smuzhiyun .enable_mask = BIT(11),
2072*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2073*4882a593Smuzhiyun .name = "usb30_utmi_clk",
2074*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll0_map,
2075*4882a593Smuzhiyun .num_parents = 3,
2076*4882a593Smuzhiyun .ops = &clk_rcg_ops,
2077*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
2078*4882a593Smuzhiyun },
2079*4882a593Smuzhiyun },
2080*4882a593Smuzhiyun };
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun static struct clk_branch usb30_0_utmi_clk_ctl = {
2083*4882a593Smuzhiyun .halt_reg = 0x2fc4,
2084*4882a593Smuzhiyun .halt_bit = 21,
2085*4882a593Smuzhiyun .clkr = {
2086*4882a593Smuzhiyun .enable_reg = 0x3b48,
2087*4882a593Smuzhiyun .enable_mask = BIT(4),
2088*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2089*4882a593Smuzhiyun .name = "usb30_0_utmi_clk_ctl",
2090*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb30_utmi_clk", },
2091*4882a593Smuzhiyun .num_parents = 1,
2092*4882a593Smuzhiyun .ops = &clk_branch_ops,
2093*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2094*4882a593Smuzhiyun },
2095*4882a593Smuzhiyun },
2096*4882a593Smuzhiyun };
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun static struct clk_branch usb30_1_utmi_clk_ctl = {
2099*4882a593Smuzhiyun .halt_reg = 0x2fc4,
2100*4882a593Smuzhiyun .halt_bit = 15,
2101*4882a593Smuzhiyun .clkr = {
2102*4882a593Smuzhiyun .enable_reg = 0x3b4c,
2103*4882a593Smuzhiyun .enable_mask = BIT(4),
2104*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2105*4882a593Smuzhiyun .name = "usb30_1_utmi_clk_ctl",
2106*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb30_utmi_clk", },
2107*4882a593Smuzhiyun .num_parents = 1,
2108*4882a593Smuzhiyun .ops = &clk_branch_ops,
2109*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2110*4882a593Smuzhiyun },
2111*4882a593Smuzhiyun },
2112*4882a593Smuzhiyun };
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_usb[] = {
2115*4882a593Smuzhiyun { 60000000, P_PLL8, 1, 5, 32 },
2116*4882a593Smuzhiyun { }
2117*4882a593Smuzhiyun };
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun static struct clk_rcg usb_hs1_xcvr_clk_src = {
2120*4882a593Smuzhiyun .ns_reg = 0x290C,
2121*4882a593Smuzhiyun .md_reg = 0x2908,
2122*4882a593Smuzhiyun .mn = {
2123*4882a593Smuzhiyun .mnctr_en_bit = 8,
2124*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2125*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2126*4882a593Smuzhiyun .n_val_shift = 16,
2127*4882a593Smuzhiyun .m_val_shift = 16,
2128*4882a593Smuzhiyun .width = 8,
2129*4882a593Smuzhiyun },
2130*4882a593Smuzhiyun .p = {
2131*4882a593Smuzhiyun .pre_div_shift = 3,
2132*4882a593Smuzhiyun .pre_div_width = 2,
2133*4882a593Smuzhiyun },
2134*4882a593Smuzhiyun .s = {
2135*4882a593Smuzhiyun .src_sel_shift = 0,
2136*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll0,
2137*4882a593Smuzhiyun },
2138*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb,
2139*4882a593Smuzhiyun .clkr = {
2140*4882a593Smuzhiyun .enable_reg = 0x2968,
2141*4882a593Smuzhiyun .enable_mask = BIT(11),
2142*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2143*4882a593Smuzhiyun .name = "usb_hs1_xcvr_src",
2144*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll0_map,
2145*4882a593Smuzhiyun .num_parents = 3,
2146*4882a593Smuzhiyun .ops = &clk_rcg_ops,
2147*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
2148*4882a593Smuzhiyun },
2149*4882a593Smuzhiyun },
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun static struct clk_branch usb_hs1_xcvr_clk = {
2153*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2154*4882a593Smuzhiyun .halt_bit = 17,
2155*4882a593Smuzhiyun .clkr = {
2156*4882a593Smuzhiyun .enable_reg = 0x290c,
2157*4882a593Smuzhiyun .enable_mask = BIT(9),
2158*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2159*4882a593Smuzhiyun .name = "usb_hs1_xcvr_clk",
2160*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
2161*4882a593Smuzhiyun .num_parents = 1,
2162*4882a593Smuzhiyun .ops = &clk_branch_ops,
2163*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2164*4882a593Smuzhiyun },
2165*4882a593Smuzhiyun },
2166*4882a593Smuzhiyun };
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun static struct clk_branch usb_hs1_h_clk = {
2169*4882a593Smuzhiyun .hwcg_reg = 0x2900,
2170*4882a593Smuzhiyun .hwcg_bit = 6,
2171*4882a593Smuzhiyun .halt_reg = 0x2fc8,
2172*4882a593Smuzhiyun .halt_bit = 1,
2173*4882a593Smuzhiyun .clkr = {
2174*4882a593Smuzhiyun .enable_reg = 0x2900,
2175*4882a593Smuzhiyun .enable_mask = BIT(4),
2176*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2177*4882a593Smuzhiyun .name = "usb_hs1_h_clk",
2178*4882a593Smuzhiyun .ops = &clk_branch_ops,
2179*4882a593Smuzhiyun },
2180*4882a593Smuzhiyun },
2181*4882a593Smuzhiyun };
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun static struct clk_rcg usb_fs1_xcvr_clk_src = {
2184*4882a593Smuzhiyun .ns_reg = 0x2968,
2185*4882a593Smuzhiyun .md_reg = 0x2964,
2186*4882a593Smuzhiyun .mn = {
2187*4882a593Smuzhiyun .mnctr_en_bit = 8,
2188*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2189*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2190*4882a593Smuzhiyun .n_val_shift = 16,
2191*4882a593Smuzhiyun .m_val_shift = 16,
2192*4882a593Smuzhiyun .width = 8,
2193*4882a593Smuzhiyun },
2194*4882a593Smuzhiyun .p = {
2195*4882a593Smuzhiyun .pre_div_shift = 3,
2196*4882a593Smuzhiyun .pre_div_width = 2,
2197*4882a593Smuzhiyun },
2198*4882a593Smuzhiyun .s = {
2199*4882a593Smuzhiyun .src_sel_shift = 0,
2200*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll0,
2201*4882a593Smuzhiyun },
2202*4882a593Smuzhiyun .freq_tbl = clk_tbl_usb,
2203*4882a593Smuzhiyun .clkr = {
2204*4882a593Smuzhiyun .enable_reg = 0x2968,
2205*4882a593Smuzhiyun .enable_mask = BIT(11),
2206*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2207*4882a593Smuzhiyun .name = "usb_fs1_xcvr_src",
2208*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll0_map,
2209*4882a593Smuzhiyun .num_parents = 3,
2210*4882a593Smuzhiyun .ops = &clk_rcg_ops,
2211*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
2212*4882a593Smuzhiyun },
2213*4882a593Smuzhiyun },
2214*4882a593Smuzhiyun };
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun static struct clk_branch usb_fs1_xcvr_clk = {
2217*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2218*4882a593Smuzhiyun .halt_bit = 17,
2219*4882a593Smuzhiyun .clkr = {
2220*4882a593Smuzhiyun .enable_reg = 0x2968,
2221*4882a593Smuzhiyun .enable_mask = BIT(9),
2222*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2223*4882a593Smuzhiyun .name = "usb_fs1_xcvr_clk",
2224*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb_fs1_xcvr_src", },
2225*4882a593Smuzhiyun .num_parents = 1,
2226*4882a593Smuzhiyun .ops = &clk_branch_ops,
2227*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2228*4882a593Smuzhiyun },
2229*4882a593Smuzhiyun },
2230*4882a593Smuzhiyun };
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun static struct clk_branch usb_fs1_sys_clk = {
2233*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2234*4882a593Smuzhiyun .halt_bit = 18,
2235*4882a593Smuzhiyun .clkr = {
2236*4882a593Smuzhiyun .enable_reg = 0x296c,
2237*4882a593Smuzhiyun .enable_mask = BIT(4),
2238*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2239*4882a593Smuzhiyun .name = "usb_fs1_sys_clk",
2240*4882a593Smuzhiyun .parent_names = (const char *[]){ "usb_fs1_xcvr_src", },
2241*4882a593Smuzhiyun .num_parents = 1,
2242*4882a593Smuzhiyun .ops = &clk_branch_ops,
2243*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2244*4882a593Smuzhiyun },
2245*4882a593Smuzhiyun },
2246*4882a593Smuzhiyun };
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun static struct clk_branch usb_fs1_h_clk = {
2249*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2250*4882a593Smuzhiyun .halt_bit = 19,
2251*4882a593Smuzhiyun .clkr = {
2252*4882a593Smuzhiyun .enable_reg = 0x2960,
2253*4882a593Smuzhiyun .enable_mask = BIT(4),
2254*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2255*4882a593Smuzhiyun .name = "usb_fs1_h_clk",
2256*4882a593Smuzhiyun .ops = &clk_branch_ops,
2257*4882a593Smuzhiyun },
2258*4882a593Smuzhiyun },
2259*4882a593Smuzhiyun };
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun static struct clk_branch ebi2_clk = {
2262*4882a593Smuzhiyun .hwcg_reg = 0x3b00,
2263*4882a593Smuzhiyun .hwcg_bit = 6,
2264*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2265*4882a593Smuzhiyun .halt_bit = 1,
2266*4882a593Smuzhiyun .clkr = {
2267*4882a593Smuzhiyun .enable_reg = 0x3b00,
2268*4882a593Smuzhiyun .enable_mask = BIT(4),
2269*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2270*4882a593Smuzhiyun .name = "ebi2_clk",
2271*4882a593Smuzhiyun .ops = &clk_branch_ops,
2272*4882a593Smuzhiyun },
2273*4882a593Smuzhiyun },
2274*4882a593Smuzhiyun };
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun static struct clk_branch ebi2_aon_clk = {
2277*4882a593Smuzhiyun .halt_reg = 0x2fcc,
2278*4882a593Smuzhiyun .halt_bit = 0,
2279*4882a593Smuzhiyun .clkr = {
2280*4882a593Smuzhiyun .enable_reg = 0x3b00,
2281*4882a593Smuzhiyun .enable_mask = BIT(8),
2282*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2283*4882a593Smuzhiyun .name = "ebi2_always_on_clk",
2284*4882a593Smuzhiyun .ops = &clk_branch_ops,
2285*4882a593Smuzhiyun },
2286*4882a593Smuzhiyun },
2287*4882a593Smuzhiyun };
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_gmac[] = {
2290*4882a593Smuzhiyun { 133000000, P_PLL0, 1, 50, 301 },
2291*4882a593Smuzhiyun { 266000000, P_PLL0, 1, 127, 382 },
2292*4882a593Smuzhiyun { }
2293*4882a593Smuzhiyun };
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun static struct clk_dyn_rcg gmac_core1_src = {
2296*4882a593Smuzhiyun .ns_reg[0] = 0x3cac,
2297*4882a593Smuzhiyun .ns_reg[1] = 0x3cb0,
2298*4882a593Smuzhiyun .md_reg[0] = 0x3ca4,
2299*4882a593Smuzhiyun .md_reg[1] = 0x3ca8,
2300*4882a593Smuzhiyun .bank_reg = 0x3ca0,
2301*4882a593Smuzhiyun .mn[0] = {
2302*4882a593Smuzhiyun .mnctr_en_bit = 8,
2303*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2304*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2305*4882a593Smuzhiyun .n_val_shift = 16,
2306*4882a593Smuzhiyun .m_val_shift = 16,
2307*4882a593Smuzhiyun .width = 8,
2308*4882a593Smuzhiyun },
2309*4882a593Smuzhiyun .mn[1] = {
2310*4882a593Smuzhiyun .mnctr_en_bit = 8,
2311*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2312*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2313*4882a593Smuzhiyun .n_val_shift = 16,
2314*4882a593Smuzhiyun .m_val_shift = 16,
2315*4882a593Smuzhiyun .width = 8,
2316*4882a593Smuzhiyun },
2317*4882a593Smuzhiyun .s[0] = {
2318*4882a593Smuzhiyun .src_sel_shift = 0,
2319*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2320*4882a593Smuzhiyun },
2321*4882a593Smuzhiyun .s[1] = {
2322*4882a593Smuzhiyun .src_sel_shift = 0,
2323*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2324*4882a593Smuzhiyun },
2325*4882a593Smuzhiyun .p[0] = {
2326*4882a593Smuzhiyun .pre_div_shift = 3,
2327*4882a593Smuzhiyun .pre_div_width = 2,
2328*4882a593Smuzhiyun },
2329*4882a593Smuzhiyun .p[1] = {
2330*4882a593Smuzhiyun .pre_div_shift = 3,
2331*4882a593Smuzhiyun .pre_div_width = 2,
2332*4882a593Smuzhiyun },
2333*4882a593Smuzhiyun .mux_sel_bit = 0,
2334*4882a593Smuzhiyun .freq_tbl = clk_tbl_gmac,
2335*4882a593Smuzhiyun .clkr = {
2336*4882a593Smuzhiyun .enable_reg = 0x3ca0,
2337*4882a593Smuzhiyun .enable_mask = BIT(1),
2338*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2339*4882a593Smuzhiyun .name = "gmac_core1_src",
2340*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
2341*4882a593Smuzhiyun .num_parents = 5,
2342*4882a593Smuzhiyun .ops = &clk_dyn_rcg_ops,
2343*4882a593Smuzhiyun },
2344*4882a593Smuzhiyun },
2345*4882a593Smuzhiyun };
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun static struct clk_branch gmac_core1_clk = {
2348*4882a593Smuzhiyun .halt_reg = 0x3c20,
2349*4882a593Smuzhiyun .halt_bit = 4,
2350*4882a593Smuzhiyun .hwcg_reg = 0x3cb4,
2351*4882a593Smuzhiyun .hwcg_bit = 6,
2352*4882a593Smuzhiyun .clkr = {
2353*4882a593Smuzhiyun .enable_reg = 0x3cb4,
2354*4882a593Smuzhiyun .enable_mask = BIT(4),
2355*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2356*4882a593Smuzhiyun .name = "gmac_core1_clk",
2357*4882a593Smuzhiyun .parent_names = (const char *[]){
2358*4882a593Smuzhiyun "gmac_core1_src",
2359*4882a593Smuzhiyun },
2360*4882a593Smuzhiyun .num_parents = 1,
2361*4882a593Smuzhiyun .ops = &clk_branch_ops,
2362*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2363*4882a593Smuzhiyun },
2364*4882a593Smuzhiyun },
2365*4882a593Smuzhiyun };
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun static struct clk_dyn_rcg gmac_core2_src = {
2368*4882a593Smuzhiyun .ns_reg[0] = 0x3ccc,
2369*4882a593Smuzhiyun .ns_reg[1] = 0x3cd0,
2370*4882a593Smuzhiyun .md_reg[0] = 0x3cc4,
2371*4882a593Smuzhiyun .md_reg[1] = 0x3cc8,
2372*4882a593Smuzhiyun .bank_reg = 0x3ca0,
2373*4882a593Smuzhiyun .mn[0] = {
2374*4882a593Smuzhiyun .mnctr_en_bit = 8,
2375*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2376*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2377*4882a593Smuzhiyun .n_val_shift = 16,
2378*4882a593Smuzhiyun .m_val_shift = 16,
2379*4882a593Smuzhiyun .width = 8,
2380*4882a593Smuzhiyun },
2381*4882a593Smuzhiyun .mn[1] = {
2382*4882a593Smuzhiyun .mnctr_en_bit = 8,
2383*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2384*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2385*4882a593Smuzhiyun .n_val_shift = 16,
2386*4882a593Smuzhiyun .m_val_shift = 16,
2387*4882a593Smuzhiyun .width = 8,
2388*4882a593Smuzhiyun },
2389*4882a593Smuzhiyun .s[0] = {
2390*4882a593Smuzhiyun .src_sel_shift = 0,
2391*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2392*4882a593Smuzhiyun },
2393*4882a593Smuzhiyun .s[1] = {
2394*4882a593Smuzhiyun .src_sel_shift = 0,
2395*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2396*4882a593Smuzhiyun },
2397*4882a593Smuzhiyun .p[0] = {
2398*4882a593Smuzhiyun .pre_div_shift = 3,
2399*4882a593Smuzhiyun .pre_div_width = 2,
2400*4882a593Smuzhiyun },
2401*4882a593Smuzhiyun .p[1] = {
2402*4882a593Smuzhiyun .pre_div_shift = 3,
2403*4882a593Smuzhiyun .pre_div_width = 2,
2404*4882a593Smuzhiyun },
2405*4882a593Smuzhiyun .mux_sel_bit = 0,
2406*4882a593Smuzhiyun .freq_tbl = clk_tbl_gmac,
2407*4882a593Smuzhiyun .clkr = {
2408*4882a593Smuzhiyun .enable_reg = 0x3cc0,
2409*4882a593Smuzhiyun .enable_mask = BIT(1),
2410*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2411*4882a593Smuzhiyun .name = "gmac_core2_src",
2412*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
2413*4882a593Smuzhiyun .num_parents = 5,
2414*4882a593Smuzhiyun .ops = &clk_dyn_rcg_ops,
2415*4882a593Smuzhiyun },
2416*4882a593Smuzhiyun },
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun static struct clk_branch gmac_core2_clk = {
2420*4882a593Smuzhiyun .halt_reg = 0x3c20,
2421*4882a593Smuzhiyun .halt_bit = 5,
2422*4882a593Smuzhiyun .hwcg_reg = 0x3cd4,
2423*4882a593Smuzhiyun .hwcg_bit = 6,
2424*4882a593Smuzhiyun .clkr = {
2425*4882a593Smuzhiyun .enable_reg = 0x3cd4,
2426*4882a593Smuzhiyun .enable_mask = BIT(4),
2427*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2428*4882a593Smuzhiyun .name = "gmac_core2_clk",
2429*4882a593Smuzhiyun .parent_names = (const char *[]){
2430*4882a593Smuzhiyun "gmac_core2_src",
2431*4882a593Smuzhiyun },
2432*4882a593Smuzhiyun .num_parents = 1,
2433*4882a593Smuzhiyun .ops = &clk_branch_ops,
2434*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2435*4882a593Smuzhiyun },
2436*4882a593Smuzhiyun },
2437*4882a593Smuzhiyun };
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun static struct clk_dyn_rcg gmac_core3_src = {
2440*4882a593Smuzhiyun .ns_reg[0] = 0x3cec,
2441*4882a593Smuzhiyun .ns_reg[1] = 0x3cf0,
2442*4882a593Smuzhiyun .md_reg[0] = 0x3ce4,
2443*4882a593Smuzhiyun .md_reg[1] = 0x3ce8,
2444*4882a593Smuzhiyun .bank_reg = 0x3ce0,
2445*4882a593Smuzhiyun .mn[0] = {
2446*4882a593Smuzhiyun .mnctr_en_bit = 8,
2447*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2448*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2449*4882a593Smuzhiyun .n_val_shift = 16,
2450*4882a593Smuzhiyun .m_val_shift = 16,
2451*4882a593Smuzhiyun .width = 8,
2452*4882a593Smuzhiyun },
2453*4882a593Smuzhiyun .mn[1] = {
2454*4882a593Smuzhiyun .mnctr_en_bit = 8,
2455*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2456*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2457*4882a593Smuzhiyun .n_val_shift = 16,
2458*4882a593Smuzhiyun .m_val_shift = 16,
2459*4882a593Smuzhiyun .width = 8,
2460*4882a593Smuzhiyun },
2461*4882a593Smuzhiyun .s[0] = {
2462*4882a593Smuzhiyun .src_sel_shift = 0,
2463*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2464*4882a593Smuzhiyun },
2465*4882a593Smuzhiyun .s[1] = {
2466*4882a593Smuzhiyun .src_sel_shift = 0,
2467*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2468*4882a593Smuzhiyun },
2469*4882a593Smuzhiyun .p[0] = {
2470*4882a593Smuzhiyun .pre_div_shift = 3,
2471*4882a593Smuzhiyun .pre_div_width = 2,
2472*4882a593Smuzhiyun },
2473*4882a593Smuzhiyun .p[1] = {
2474*4882a593Smuzhiyun .pre_div_shift = 3,
2475*4882a593Smuzhiyun .pre_div_width = 2,
2476*4882a593Smuzhiyun },
2477*4882a593Smuzhiyun .mux_sel_bit = 0,
2478*4882a593Smuzhiyun .freq_tbl = clk_tbl_gmac,
2479*4882a593Smuzhiyun .clkr = {
2480*4882a593Smuzhiyun .enable_reg = 0x3ce0,
2481*4882a593Smuzhiyun .enable_mask = BIT(1),
2482*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2483*4882a593Smuzhiyun .name = "gmac_core3_src",
2484*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
2485*4882a593Smuzhiyun .num_parents = 5,
2486*4882a593Smuzhiyun .ops = &clk_dyn_rcg_ops,
2487*4882a593Smuzhiyun },
2488*4882a593Smuzhiyun },
2489*4882a593Smuzhiyun };
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun static struct clk_branch gmac_core3_clk = {
2492*4882a593Smuzhiyun .halt_reg = 0x3c20,
2493*4882a593Smuzhiyun .halt_bit = 6,
2494*4882a593Smuzhiyun .hwcg_reg = 0x3cf4,
2495*4882a593Smuzhiyun .hwcg_bit = 6,
2496*4882a593Smuzhiyun .clkr = {
2497*4882a593Smuzhiyun .enable_reg = 0x3cf4,
2498*4882a593Smuzhiyun .enable_mask = BIT(4),
2499*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2500*4882a593Smuzhiyun .name = "gmac_core3_clk",
2501*4882a593Smuzhiyun .parent_names = (const char *[]){
2502*4882a593Smuzhiyun "gmac_core3_src",
2503*4882a593Smuzhiyun },
2504*4882a593Smuzhiyun .num_parents = 1,
2505*4882a593Smuzhiyun .ops = &clk_branch_ops,
2506*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2507*4882a593Smuzhiyun },
2508*4882a593Smuzhiyun },
2509*4882a593Smuzhiyun };
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun static struct clk_dyn_rcg gmac_core4_src = {
2512*4882a593Smuzhiyun .ns_reg[0] = 0x3d0c,
2513*4882a593Smuzhiyun .ns_reg[1] = 0x3d10,
2514*4882a593Smuzhiyun .md_reg[0] = 0x3d04,
2515*4882a593Smuzhiyun .md_reg[1] = 0x3d08,
2516*4882a593Smuzhiyun .bank_reg = 0x3d00,
2517*4882a593Smuzhiyun .mn[0] = {
2518*4882a593Smuzhiyun .mnctr_en_bit = 8,
2519*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2520*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2521*4882a593Smuzhiyun .n_val_shift = 16,
2522*4882a593Smuzhiyun .m_val_shift = 16,
2523*4882a593Smuzhiyun .width = 8,
2524*4882a593Smuzhiyun },
2525*4882a593Smuzhiyun .mn[1] = {
2526*4882a593Smuzhiyun .mnctr_en_bit = 8,
2527*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2528*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2529*4882a593Smuzhiyun .n_val_shift = 16,
2530*4882a593Smuzhiyun .m_val_shift = 16,
2531*4882a593Smuzhiyun .width = 8,
2532*4882a593Smuzhiyun },
2533*4882a593Smuzhiyun .s[0] = {
2534*4882a593Smuzhiyun .src_sel_shift = 0,
2535*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2536*4882a593Smuzhiyun },
2537*4882a593Smuzhiyun .s[1] = {
2538*4882a593Smuzhiyun .src_sel_shift = 0,
2539*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2540*4882a593Smuzhiyun },
2541*4882a593Smuzhiyun .p[0] = {
2542*4882a593Smuzhiyun .pre_div_shift = 3,
2543*4882a593Smuzhiyun .pre_div_width = 2,
2544*4882a593Smuzhiyun },
2545*4882a593Smuzhiyun .p[1] = {
2546*4882a593Smuzhiyun .pre_div_shift = 3,
2547*4882a593Smuzhiyun .pre_div_width = 2,
2548*4882a593Smuzhiyun },
2549*4882a593Smuzhiyun .mux_sel_bit = 0,
2550*4882a593Smuzhiyun .freq_tbl = clk_tbl_gmac,
2551*4882a593Smuzhiyun .clkr = {
2552*4882a593Smuzhiyun .enable_reg = 0x3d00,
2553*4882a593Smuzhiyun .enable_mask = BIT(1),
2554*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2555*4882a593Smuzhiyun .name = "gmac_core4_src",
2556*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
2557*4882a593Smuzhiyun .num_parents = 5,
2558*4882a593Smuzhiyun .ops = &clk_dyn_rcg_ops,
2559*4882a593Smuzhiyun },
2560*4882a593Smuzhiyun },
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun static struct clk_branch gmac_core4_clk = {
2564*4882a593Smuzhiyun .halt_reg = 0x3c20,
2565*4882a593Smuzhiyun .halt_bit = 7,
2566*4882a593Smuzhiyun .hwcg_reg = 0x3d14,
2567*4882a593Smuzhiyun .hwcg_bit = 6,
2568*4882a593Smuzhiyun .clkr = {
2569*4882a593Smuzhiyun .enable_reg = 0x3d14,
2570*4882a593Smuzhiyun .enable_mask = BIT(4),
2571*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2572*4882a593Smuzhiyun .name = "gmac_core4_clk",
2573*4882a593Smuzhiyun .parent_names = (const char *[]){
2574*4882a593Smuzhiyun "gmac_core4_src",
2575*4882a593Smuzhiyun },
2576*4882a593Smuzhiyun .num_parents = 1,
2577*4882a593Smuzhiyun .ops = &clk_branch_ops,
2578*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2579*4882a593Smuzhiyun },
2580*4882a593Smuzhiyun },
2581*4882a593Smuzhiyun };
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_nss_tcm[] = {
2584*4882a593Smuzhiyun { 266000000, P_PLL0, 3, 0, 0 },
2585*4882a593Smuzhiyun { 400000000, P_PLL0, 2, 0, 0 },
2586*4882a593Smuzhiyun { }
2587*4882a593Smuzhiyun };
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun static struct clk_dyn_rcg nss_tcm_src = {
2590*4882a593Smuzhiyun .ns_reg[0] = 0x3dc4,
2591*4882a593Smuzhiyun .ns_reg[1] = 0x3dc8,
2592*4882a593Smuzhiyun .bank_reg = 0x3dc0,
2593*4882a593Smuzhiyun .s[0] = {
2594*4882a593Smuzhiyun .src_sel_shift = 0,
2595*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2596*4882a593Smuzhiyun },
2597*4882a593Smuzhiyun .s[1] = {
2598*4882a593Smuzhiyun .src_sel_shift = 0,
2599*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2600*4882a593Smuzhiyun },
2601*4882a593Smuzhiyun .p[0] = {
2602*4882a593Smuzhiyun .pre_div_shift = 3,
2603*4882a593Smuzhiyun .pre_div_width = 4,
2604*4882a593Smuzhiyun },
2605*4882a593Smuzhiyun .p[1] = {
2606*4882a593Smuzhiyun .pre_div_shift = 3,
2607*4882a593Smuzhiyun .pre_div_width = 4,
2608*4882a593Smuzhiyun },
2609*4882a593Smuzhiyun .mux_sel_bit = 0,
2610*4882a593Smuzhiyun .freq_tbl = clk_tbl_nss_tcm,
2611*4882a593Smuzhiyun .clkr = {
2612*4882a593Smuzhiyun .enable_reg = 0x3dc0,
2613*4882a593Smuzhiyun .enable_mask = BIT(1),
2614*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2615*4882a593Smuzhiyun .name = "nss_tcm_src",
2616*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
2617*4882a593Smuzhiyun .num_parents = 5,
2618*4882a593Smuzhiyun .ops = &clk_dyn_rcg_ops,
2619*4882a593Smuzhiyun },
2620*4882a593Smuzhiyun },
2621*4882a593Smuzhiyun };
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun static struct clk_branch nss_tcm_clk = {
2624*4882a593Smuzhiyun .halt_reg = 0x3c20,
2625*4882a593Smuzhiyun .halt_bit = 14,
2626*4882a593Smuzhiyun .clkr = {
2627*4882a593Smuzhiyun .enable_reg = 0x3dd0,
2628*4882a593Smuzhiyun .enable_mask = BIT(6) | BIT(4),
2629*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2630*4882a593Smuzhiyun .name = "nss_tcm_clk",
2631*4882a593Smuzhiyun .parent_names = (const char *[]){
2632*4882a593Smuzhiyun "nss_tcm_src",
2633*4882a593Smuzhiyun },
2634*4882a593Smuzhiyun .num_parents = 1,
2635*4882a593Smuzhiyun .ops = &clk_branch_ops,
2636*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
2637*4882a593Smuzhiyun },
2638*4882a593Smuzhiyun },
2639*4882a593Smuzhiyun };
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun static const struct freq_tbl clk_tbl_nss[] = {
2642*4882a593Smuzhiyun { 110000000, P_PLL18, 1, 1, 5 },
2643*4882a593Smuzhiyun { 275000000, P_PLL18, 2, 0, 0 },
2644*4882a593Smuzhiyun { 550000000, P_PLL18, 1, 0, 0 },
2645*4882a593Smuzhiyun { 733000000, P_PLL18, 1, 0, 0 },
2646*4882a593Smuzhiyun { }
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun static struct clk_dyn_rcg ubi32_core1_src_clk = {
2650*4882a593Smuzhiyun .ns_reg[0] = 0x3d2c,
2651*4882a593Smuzhiyun .ns_reg[1] = 0x3d30,
2652*4882a593Smuzhiyun .md_reg[0] = 0x3d24,
2653*4882a593Smuzhiyun .md_reg[1] = 0x3d28,
2654*4882a593Smuzhiyun .bank_reg = 0x3d20,
2655*4882a593Smuzhiyun .mn[0] = {
2656*4882a593Smuzhiyun .mnctr_en_bit = 8,
2657*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2658*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2659*4882a593Smuzhiyun .n_val_shift = 16,
2660*4882a593Smuzhiyun .m_val_shift = 16,
2661*4882a593Smuzhiyun .width = 8,
2662*4882a593Smuzhiyun },
2663*4882a593Smuzhiyun .mn[1] = {
2664*4882a593Smuzhiyun .mnctr_en_bit = 8,
2665*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2666*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2667*4882a593Smuzhiyun .n_val_shift = 16,
2668*4882a593Smuzhiyun .m_val_shift = 16,
2669*4882a593Smuzhiyun .width = 8,
2670*4882a593Smuzhiyun },
2671*4882a593Smuzhiyun .s[0] = {
2672*4882a593Smuzhiyun .src_sel_shift = 0,
2673*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2674*4882a593Smuzhiyun },
2675*4882a593Smuzhiyun .s[1] = {
2676*4882a593Smuzhiyun .src_sel_shift = 0,
2677*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2678*4882a593Smuzhiyun },
2679*4882a593Smuzhiyun .p[0] = {
2680*4882a593Smuzhiyun .pre_div_shift = 3,
2681*4882a593Smuzhiyun .pre_div_width = 2,
2682*4882a593Smuzhiyun },
2683*4882a593Smuzhiyun .p[1] = {
2684*4882a593Smuzhiyun .pre_div_shift = 3,
2685*4882a593Smuzhiyun .pre_div_width = 2,
2686*4882a593Smuzhiyun },
2687*4882a593Smuzhiyun .mux_sel_bit = 0,
2688*4882a593Smuzhiyun .freq_tbl = clk_tbl_nss,
2689*4882a593Smuzhiyun .clkr = {
2690*4882a593Smuzhiyun .enable_reg = 0x3d20,
2691*4882a593Smuzhiyun .enable_mask = BIT(1),
2692*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2693*4882a593Smuzhiyun .name = "ubi32_core1_src_clk",
2694*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
2695*4882a593Smuzhiyun .num_parents = 5,
2696*4882a593Smuzhiyun .ops = &clk_dyn_rcg_ops,
2697*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
2698*4882a593Smuzhiyun },
2699*4882a593Smuzhiyun },
2700*4882a593Smuzhiyun };
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun static struct clk_dyn_rcg ubi32_core2_src_clk = {
2703*4882a593Smuzhiyun .ns_reg[0] = 0x3d4c,
2704*4882a593Smuzhiyun .ns_reg[1] = 0x3d50,
2705*4882a593Smuzhiyun .md_reg[0] = 0x3d44,
2706*4882a593Smuzhiyun .md_reg[1] = 0x3d48,
2707*4882a593Smuzhiyun .bank_reg = 0x3d40,
2708*4882a593Smuzhiyun .mn[0] = {
2709*4882a593Smuzhiyun .mnctr_en_bit = 8,
2710*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2711*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2712*4882a593Smuzhiyun .n_val_shift = 16,
2713*4882a593Smuzhiyun .m_val_shift = 16,
2714*4882a593Smuzhiyun .width = 8,
2715*4882a593Smuzhiyun },
2716*4882a593Smuzhiyun .mn[1] = {
2717*4882a593Smuzhiyun .mnctr_en_bit = 8,
2718*4882a593Smuzhiyun .mnctr_reset_bit = 7,
2719*4882a593Smuzhiyun .mnctr_mode_shift = 5,
2720*4882a593Smuzhiyun .n_val_shift = 16,
2721*4882a593Smuzhiyun .m_val_shift = 16,
2722*4882a593Smuzhiyun .width = 8,
2723*4882a593Smuzhiyun },
2724*4882a593Smuzhiyun .s[0] = {
2725*4882a593Smuzhiyun .src_sel_shift = 0,
2726*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2727*4882a593Smuzhiyun },
2728*4882a593Smuzhiyun .s[1] = {
2729*4882a593Smuzhiyun .src_sel_shift = 0,
2730*4882a593Smuzhiyun .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2731*4882a593Smuzhiyun },
2732*4882a593Smuzhiyun .p[0] = {
2733*4882a593Smuzhiyun .pre_div_shift = 3,
2734*4882a593Smuzhiyun .pre_div_width = 2,
2735*4882a593Smuzhiyun },
2736*4882a593Smuzhiyun .p[1] = {
2737*4882a593Smuzhiyun .pre_div_shift = 3,
2738*4882a593Smuzhiyun .pre_div_width = 2,
2739*4882a593Smuzhiyun },
2740*4882a593Smuzhiyun .mux_sel_bit = 0,
2741*4882a593Smuzhiyun .freq_tbl = clk_tbl_nss,
2742*4882a593Smuzhiyun .clkr = {
2743*4882a593Smuzhiyun .enable_reg = 0x3d40,
2744*4882a593Smuzhiyun .enable_mask = BIT(1),
2745*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){
2746*4882a593Smuzhiyun .name = "ubi32_core2_src_clk",
2747*4882a593Smuzhiyun .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
2748*4882a593Smuzhiyun .num_parents = 5,
2749*4882a593Smuzhiyun .ops = &clk_dyn_rcg_ops,
2750*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
2751*4882a593Smuzhiyun },
2752*4882a593Smuzhiyun },
2753*4882a593Smuzhiyun };
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun static struct clk_regmap *gcc_ipq806x_clks[] = {
2756*4882a593Smuzhiyun [PLL0] = &pll0.clkr,
2757*4882a593Smuzhiyun [PLL0_VOTE] = &pll0_vote,
2758*4882a593Smuzhiyun [PLL3] = &pll3.clkr,
2759*4882a593Smuzhiyun [PLL4_VOTE] = &pll4_vote,
2760*4882a593Smuzhiyun [PLL8] = &pll8.clkr,
2761*4882a593Smuzhiyun [PLL8_VOTE] = &pll8_vote,
2762*4882a593Smuzhiyun [PLL14] = &pll14.clkr,
2763*4882a593Smuzhiyun [PLL14_VOTE] = &pll14_vote,
2764*4882a593Smuzhiyun [PLL18] = &pll18.clkr,
2765*4882a593Smuzhiyun [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
2766*4882a593Smuzhiyun [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
2767*4882a593Smuzhiyun [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
2768*4882a593Smuzhiyun [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
2769*4882a593Smuzhiyun [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
2770*4882a593Smuzhiyun [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
2771*4882a593Smuzhiyun [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
2772*4882a593Smuzhiyun [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
2773*4882a593Smuzhiyun [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
2774*4882a593Smuzhiyun [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
2775*4882a593Smuzhiyun [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
2776*4882a593Smuzhiyun [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
2777*4882a593Smuzhiyun [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
2778*4882a593Smuzhiyun [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
2779*4882a593Smuzhiyun [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
2780*4882a593Smuzhiyun [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
2781*4882a593Smuzhiyun [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
2782*4882a593Smuzhiyun [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
2783*4882a593Smuzhiyun [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
2784*4882a593Smuzhiyun [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
2785*4882a593Smuzhiyun [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
2786*4882a593Smuzhiyun [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
2787*4882a593Smuzhiyun [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
2788*4882a593Smuzhiyun [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
2789*4882a593Smuzhiyun [GP0_SRC] = &gp0_src.clkr,
2790*4882a593Smuzhiyun [GP0_CLK] = &gp0_clk.clkr,
2791*4882a593Smuzhiyun [GP1_SRC] = &gp1_src.clkr,
2792*4882a593Smuzhiyun [GP1_CLK] = &gp1_clk.clkr,
2793*4882a593Smuzhiyun [GP2_SRC] = &gp2_src.clkr,
2794*4882a593Smuzhiyun [GP2_CLK] = &gp2_clk.clkr,
2795*4882a593Smuzhiyun [PMEM_A_CLK] = &pmem_clk.clkr,
2796*4882a593Smuzhiyun [PRNG_SRC] = &prng_src.clkr,
2797*4882a593Smuzhiyun [PRNG_CLK] = &prng_clk.clkr,
2798*4882a593Smuzhiyun [SDC1_SRC] = &sdc1_src.clkr,
2799*4882a593Smuzhiyun [SDC1_CLK] = &sdc1_clk.clkr,
2800*4882a593Smuzhiyun [SDC3_SRC] = &sdc3_src.clkr,
2801*4882a593Smuzhiyun [SDC3_CLK] = &sdc3_clk.clkr,
2802*4882a593Smuzhiyun [TSIF_REF_SRC] = &tsif_ref_src.clkr,
2803*4882a593Smuzhiyun [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
2804*4882a593Smuzhiyun [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
2805*4882a593Smuzhiyun [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
2806*4882a593Smuzhiyun [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
2807*4882a593Smuzhiyun [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
2808*4882a593Smuzhiyun [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
2809*4882a593Smuzhiyun [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
2810*4882a593Smuzhiyun [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
2811*4882a593Smuzhiyun [TSIF_H_CLK] = &tsif_h_clk.clkr,
2812*4882a593Smuzhiyun [SDC1_H_CLK] = &sdc1_h_clk.clkr,
2813*4882a593Smuzhiyun [SDC3_H_CLK] = &sdc3_h_clk.clkr,
2814*4882a593Smuzhiyun [ADM0_CLK] = &adm0_clk.clkr,
2815*4882a593Smuzhiyun [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
2816*4882a593Smuzhiyun [PCIE_A_CLK] = &pcie_a_clk.clkr,
2817*4882a593Smuzhiyun [PCIE_AUX_CLK] = &pcie_aux_clk.clkr,
2818*4882a593Smuzhiyun [PCIE_H_CLK] = &pcie_h_clk.clkr,
2819*4882a593Smuzhiyun [PCIE_PHY_CLK] = &pcie_phy_clk.clkr,
2820*4882a593Smuzhiyun [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
2821*4882a593Smuzhiyun [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
2822*4882a593Smuzhiyun [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
2823*4882a593Smuzhiyun [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
2824*4882a593Smuzhiyun [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
2825*4882a593Smuzhiyun [SATA_H_CLK] = &sata_h_clk.clkr,
2826*4882a593Smuzhiyun [SATA_CLK_SRC] = &sata_ref_src.clkr,
2827*4882a593Smuzhiyun [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
2828*4882a593Smuzhiyun [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
2829*4882a593Smuzhiyun [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
2830*4882a593Smuzhiyun [SATA_A_CLK] = &sata_a_clk.clkr,
2831*4882a593Smuzhiyun [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
2832*4882a593Smuzhiyun [PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr,
2833*4882a593Smuzhiyun [PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr,
2834*4882a593Smuzhiyun [PCIE_1_A_CLK] = &pcie1_a_clk.clkr,
2835*4882a593Smuzhiyun [PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr,
2836*4882a593Smuzhiyun [PCIE_1_H_CLK] = &pcie1_h_clk.clkr,
2837*4882a593Smuzhiyun [PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr,
2838*4882a593Smuzhiyun [PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr,
2839*4882a593Smuzhiyun [PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr,
2840*4882a593Smuzhiyun [PCIE_2_A_CLK] = &pcie2_a_clk.clkr,
2841*4882a593Smuzhiyun [PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr,
2842*4882a593Smuzhiyun [PCIE_2_H_CLK] = &pcie2_h_clk.clkr,
2843*4882a593Smuzhiyun [PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr,
2844*4882a593Smuzhiyun [PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr,
2845*4882a593Smuzhiyun [PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr,
2846*4882a593Smuzhiyun [USB30_MASTER_SRC] = &usb30_master_clk_src.clkr,
2847*4882a593Smuzhiyun [USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr,
2848*4882a593Smuzhiyun [USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr,
2849*4882a593Smuzhiyun [USB30_UTMI_SRC] = &usb30_utmi_clk.clkr,
2850*4882a593Smuzhiyun [USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr,
2851*4882a593Smuzhiyun [USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr,
2852*4882a593Smuzhiyun [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
2853*4882a593Smuzhiyun [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr,
2854*4882a593Smuzhiyun [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
2855*4882a593Smuzhiyun [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
2856*4882a593Smuzhiyun [USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr,
2857*4882a593Smuzhiyun [USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr,
2858*4882a593Smuzhiyun [USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr,
2859*4882a593Smuzhiyun [EBI2_CLK] = &ebi2_clk.clkr,
2860*4882a593Smuzhiyun [EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
2861*4882a593Smuzhiyun [GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr,
2862*4882a593Smuzhiyun [GMAC_CORE1_CLK] = &gmac_core1_clk.clkr,
2863*4882a593Smuzhiyun [GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr,
2864*4882a593Smuzhiyun [GMAC_CORE2_CLK] = &gmac_core2_clk.clkr,
2865*4882a593Smuzhiyun [GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr,
2866*4882a593Smuzhiyun [GMAC_CORE3_CLK] = &gmac_core3_clk.clkr,
2867*4882a593Smuzhiyun [GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr,
2868*4882a593Smuzhiyun [GMAC_CORE4_CLK] = &gmac_core4_clk.clkr,
2869*4882a593Smuzhiyun [UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr,
2870*4882a593Smuzhiyun [UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr,
2871*4882a593Smuzhiyun [NSSTCM_CLK_SRC] = &nss_tcm_src.clkr,
2872*4882a593Smuzhiyun [NSSTCM_CLK] = &nss_tcm_clk.clkr,
2873*4882a593Smuzhiyun [PLL9] = &hfpll0.clkr,
2874*4882a593Smuzhiyun [PLL10] = &hfpll1.clkr,
2875*4882a593Smuzhiyun [PLL12] = &hfpll_l2.clkr,
2876*4882a593Smuzhiyun };
2877*4882a593Smuzhiyun
2878*4882a593Smuzhiyun static const struct qcom_reset_map gcc_ipq806x_resets[] = {
2879*4882a593Smuzhiyun [QDSS_STM_RESET] = { 0x2060, 6 },
2880*4882a593Smuzhiyun [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
2881*4882a593Smuzhiyun [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
2882*4882a593Smuzhiyun [AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 },
2883*4882a593Smuzhiyun [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
2884*4882a593Smuzhiyun [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 },
2885*4882a593Smuzhiyun [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
2886*4882a593Smuzhiyun [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
2887*4882a593Smuzhiyun [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
2888*4882a593Smuzhiyun [ADM0_C2_RESET] = { 0x220c, 4 },
2889*4882a593Smuzhiyun [ADM0_C1_RESET] = { 0x220c, 3 },
2890*4882a593Smuzhiyun [ADM0_C0_RESET] = { 0x220c, 2 },
2891*4882a593Smuzhiyun [ADM0_PBUS_RESET] = { 0x220c, 1 },
2892*4882a593Smuzhiyun [ADM0_RESET] = { 0x220c, 0 },
2893*4882a593Smuzhiyun [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
2894*4882a593Smuzhiyun [QDSS_POR_RESET] = { 0x2260, 4 },
2895*4882a593Smuzhiyun [QDSS_TSCTR_RESET] = { 0x2260, 3 },
2896*4882a593Smuzhiyun [QDSS_HRESET_RESET] = { 0x2260, 2 },
2897*4882a593Smuzhiyun [QDSS_AXI_RESET] = { 0x2260, 1 },
2898*4882a593Smuzhiyun [QDSS_DBG_RESET] = { 0x2260, 0 },
2899*4882a593Smuzhiyun [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
2900*4882a593Smuzhiyun [SFAB_PCIE_S_RESET] = { 0x22d8, 0 },
2901*4882a593Smuzhiyun [PCIE_EXT_RESET] = { 0x22dc, 6 },
2902*4882a593Smuzhiyun [PCIE_PHY_RESET] = { 0x22dc, 5 },
2903*4882a593Smuzhiyun [PCIE_PCI_RESET] = { 0x22dc, 4 },
2904*4882a593Smuzhiyun [PCIE_POR_RESET] = { 0x22dc, 3 },
2905*4882a593Smuzhiyun [PCIE_HCLK_RESET] = { 0x22dc, 2 },
2906*4882a593Smuzhiyun [PCIE_ACLK_RESET] = { 0x22dc, 0 },
2907*4882a593Smuzhiyun [SFAB_LPASS_RESET] = { 0x23a0, 7 },
2908*4882a593Smuzhiyun [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
2909*4882a593Smuzhiyun [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
2910*4882a593Smuzhiyun [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
2911*4882a593Smuzhiyun [SFAB_SATA_S_RESET] = { 0x2480, 7 },
2912*4882a593Smuzhiyun [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
2913*4882a593Smuzhiyun [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
2914*4882a593Smuzhiyun [DFAB_SWAY0_RESET] = { 0x2540, 7 },
2915*4882a593Smuzhiyun [DFAB_SWAY1_RESET] = { 0x2544, 7 },
2916*4882a593Smuzhiyun [DFAB_ARB0_RESET] = { 0x2560, 7 },
2917*4882a593Smuzhiyun [DFAB_ARB1_RESET] = { 0x2564, 7 },
2918*4882a593Smuzhiyun [PPSS_PROC_RESET] = { 0x2594, 1 },
2919*4882a593Smuzhiyun [PPSS_RESET] = { 0x2594, 0 },
2920*4882a593Smuzhiyun [DMA_BAM_RESET] = { 0x25c0, 7 },
2921*4882a593Smuzhiyun [SPS_TIC_H_RESET] = { 0x2600, 7 },
2922*4882a593Smuzhiyun [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
2923*4882a593Smuzhiyun [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
2924*4882a593Smuzhiyun [TSIF_H_RESET] = { 0x2700, 7 },
2925*4882a593Smuzhiyun [CE1_H_RESET] = { 0x2720, 7 },
2926*4882a593Smuzhiyun [CE1_CORE_RESET] = { 0x2724, 7 },
2927*4882a593Smuzhiyun [CE1_SLEEP_RESET] = { 0x2728, 7 },
2928*4882a593Smuzhiyun [CE2_H_RESET] = { 0x2740, 7 },
2929*4882a593Smuzhiyun [CE2_CORE_RESET] = { 0x2744, 7 },
2930*4882a593Smuzhiyun [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
2931*4882a593Smuzhiyun [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
2932*4882a593Smuzhiyun [RPM_PROC_RESET] = { 0x27c0, 7 },
2933*4882a593Smuzhiyun [PMIC_SSBI2_RESET] = { 0x280c, 12 },
2934*4882a593Smuzhiyun [SDC1_RESET] = { 0x2830, 0 },
2935*4882a593Smuzhiyun [SDC2_RESET] = { 0x2850, 0 },
2936*4882a593Smuzhiyun [SDC3_RESET] = { 0x2870, 0 },
2937*4882a593Smuzhiyun [SDC4_RESET] = { 0x2890, 0 },
2938*4882a593Smuzhiyun [USB_HS1_RESET] = { 0x2910, 0 },
2939*4882a593Smuzhiyun [USB_HSIC_RESET] = { 0x2934, 0 },
2940*4882a593Smuzhiyun [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
2941*4882a593Smuzhiyun [USB_FS1_RESET] = { 0x2974, 0 },
2942*4882a593Smuzhiyun [GSBI1_RESET] = { 0x29dc, 0 },
2943*4882a593Smuzhiyun [GSBI2_RESET] = { 0x29fc, 0 },
2944*4882a593Smuzhiyun [GSBI3_RESET] = { 0x2a1c, 0 },
2945*4882a593Smuzhiyun [GSBI4_RESET] = { 0x2a3c, 0 },
2946*4882a593Smuzhiyun [GSBI5_RESET] = { 0x2a5c, 0 },
2947*4882a593Smuzhiyun [GSBI6_RESET] = { 0x2a7c, 0 },
2948*4882a593Smuzhiyun [GSBI7_RESET] = { 0x2a9c, 0 },
2949*4882a593Smuzhiyun [SPDM_RESET] = { 0x2b6c, 0 },
2950*4882a593Smuzhiyun [SEC_CTRL_RESET] = { 0x2b80, 7 },
2951*4882a593Smuzhiyun [TLMM_H_RESET] = { 0x2ba0, 7 },
2952*4882a593Smuzhiyun [SFAB_SATA_M_RESET] = { 0x2c18, 0 },
2953*4882a593Smuzhiyun [SATA_RESET] = { 0x2c1c, 0 },
2954*4882a593Smuzhiyun [TSSC_RESET] = { 0x2ca0, 7 },
2955*4882a593Smuzhiyun [PDM_RESET] = { 0x2cc0, 12 },
2956*4882a593Smuzhiyun [MPM_H_RESET] = { 0x2da0, 7 },
2957*4882a593Smuzhiyun [MPM_RESET] = { 0x2da4, 0 },
2958*4882a593Smuzhiyun [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
2959*4882a593Smuzhiyun [PRNG_RESET] = { 0x2e80, 12 },
2960*4882a593Smuzhiyun [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
2961*4882a593Smuzhiyun [SFAB_CE3_S_RESET] = { 0x36c8, 0 },
2962*4882a593Smuzhiyun [CE3_SLEEP_RESET] = { 0x36d0, 7 },
2963*4882a593Smuzhiyun [PCIE_1_M_RESET] = { 0x3a98, 1 },
2964*4882a593Smuzhiyun [PCIE_1_S_RESET] = { 0x3a98, 0 },
2965*4882a593Smuzhiyun [PCIE_1_EXT_RESET] = { 0x3a9c, 6 },
2966*4882a593Smuzhiyun [PCIE_1_PHY_RESET] = { 0x3a9c, 5 },
2967*4882a593Smuzhiyun [PCIE_1_PCI_RESET] = { 0x3a9c, 4 },
2968*4882a593Smuzhiyun [PCIE_1_POR_RESET] = { 0x3a9c, 3 },
2969*4882a593Smuzhiyun [PCIE_1_HCLK_RESET] = { 0x3a9c, 2 },
2970*4882a593Smuzhiyun [PCIE_1_ACLK_RESET] = { 0x3a9c, 0 },
2971*4882a593Smuzhiyun [PCIE_2_M_RESET] = { 0x3ad8, 1 },
2972*4882a593Smuzhiyun [PCIE_2_S_RESET] = { 0x3ad8, 0 },
2973*4882a593Smuzhiyun [PCIE_2_EXT_RESET] = { 0x3adc, 6 },
2974*4882a593Smuzhiyun [PCIE_2_PHY_RESET] = { 0x3adc, 5 },
2975*4882a593Smuzhiyun [PCIE_2_PCI_RESET] = { 0x3adc, 4 },
2976*4882a593Smuzhiyun [PCIE_2_POR_RESET] = { 0x3adc, 3 },
2977*4882a593Smuzhiyun [PCIE_2_HCLK_RESET] = { 0x3adc, 2 },
2978*4882a593Smuzhiyun [PCIE_2_ACLK_RESET] = { 0x3adc, 0 },
2979*4882a593Smuzhiyun [SFAB_USB30_S_RESET] = { 0x3b54, 1 },
2980*4882a593Smuzhiyun [SFAB_USB30_M_RESET] = { 0x3b54, 0 },
2981*4882a593Smuzhiyun [USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 },
2982*4882a593Smuzhiyun [USB30_0_MASTER_RESET] = { 0x3b50, 4 },
2983*4882a593Smuzhiyun [USB30_0_SLEEP_RESET] = { 0x3b50, 3 },
2984*4882a593Smuzhiyun [USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 },
2985*4882a593Smuzhiyun [USB30_0_POWERON_RESET] = { 0x3b50, 1 },
2986*4882a593Smuzhiyun [USB30_0_PHY_RESET] = { 0x3b50, 0 },
2987*4882a593Smuzhiyun [USB30_1_MASTER_RESET] = { 0x3b58, 4 },
2988*4882a593Smuzhiyun [USB30_1_SLEEP_RESET] = { 0x3b58, 3 },
2989*4882a593Smuzhiyun [USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 },
2990*4882a593Smuzhiyun [USB30_1_POWERON_RESET] = { 0x3b58, 1 },
2991*4882a593Smuzhiyun [USB30_1_PHY_RESET] = { 0x3b58, 0 },
2992*4882a593Smuzhiyun [NSSFB0_RESET] = { 0x3b60, 6 },
2993*4882a593Smuzhiyun [NSSFB1_RESET] = { 0x3b60, 7 },
2994*4882a593Smuzhiyun [UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3},
2995*4882a593Smuzhiyun [UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 },
2996*4882a593Smuzhiyun [UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 },
2997*4882a593Smuzhiyun [UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 },
2998*4882a593Smuzhiyun [UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 },
2999*4882a593Smuzhiyun [UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 },
3000*4882a593Smuzhiyun [UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 },
3001*4882a593Smuzhiyun [UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 },
3002*4882a593Smuzhiyun [GMAC_CORE1_RESET] = { 0x3cbc, 0 },
3003*4882a593Smuzhiyun [GMAC_CORE2_RESET] = { 0x3cdc, 0 },
3004*4882a593Smuzhiyun [GMAC_CORE3_RESET] = { 0x3cfc, 0 },
3005*4882a593Smuzhiyun [GMAC_CORE4_RESET] = { 0x3d1c, 0 },
3006*4882a593Smuzhiyun [GMAC_AHB_RESET] = { 0x3e24, 0 },
3007*4882a593Smuzhiyun [NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 },
3008*4882a593Smuzhiyun [NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 },
3009*4882a593Smuzhiyun [NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 },
3010*4882a593Smuzhiyun [NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 },
3011*4882a593Smuzhiyun [NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 },
3012*4882a593Smuzhiyun [NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 },
3013*4882a593Smuzhiyun [NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 },
3014*4882a593Smuzhiyun [NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 },
3015*4882a593Smuzhiyun [NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 },
3016*4882a593Smuzhiyun [NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 },
3017*4882a593Smuzhiyun [NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 },
3018*4882a593Smuzhiyun [NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 },
3019*4882a593Smuzhiyun [NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 },
3020*4882a593Smuzhiyun [NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 },
3021*4882a593Smuzhiyun [NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 },
3022*4882a593Smuzhiyun [NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 },
3023*4882a593Smuzhiyun [NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 },
3024*4882a593Smuzhiyun [NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 },
3025*4882a593Smuzhiyun [NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 },
3026*4882a593Smuzhiyun [NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 },
3027*4882a593Smuzhiyun [NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 },
3028*4882a593Smuzhiyun [NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 },
3029*4882a593Smuzhiyun [NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 },
3030*4882a593Smuzhiyun [NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 },
3031*4882a593Smuzhiyun [NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 },
3032*4882a593Smuzhiyun [NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 },
3033*4882a593Smuzhiyun [NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 },
3034*4882a593Smuzhiyun [NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 },
3035*4882a593Smuzhiyun [NSS_SRDS_N_RESET] = { 0x3b60, 28 },
3036*4882a593Smuzhiyun };
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun static const struct regmap_config gcc_ipq806x_regmap_config = {
3039*4882a593Smuzhiyun .reg_bits = 32,
3040*4882a593Smuzhiyun .reg_stride = 4,
3041*4882a593Smuzhiyun .val_bits = 32,
3042*4882a593Smuzhiyun .max_register = 0x3e40,
3043*4882a593Smuzhiyun .fast_io = true,
3044*4882a593Smuzhiyun };
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_ipq806x_desc = {
3047*4882a593Smuzhiyun .config = &gcc_ipq806x_regmap_config,
3048*4882a593Smuzhiyun .clks = gcc_ipq806x_clks,
3049*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(gcc_ipq806x_clks),
3050*4882a593Smuzhiyun .resets = gcc_ipq806x_resets,
3051*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(gcc_ipq806x_resets),
3052*4882a593Smuzhiyun };
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun static const struct of_device_id gcc_ipq806x_match_table[] = {
3055*4882a593Smuzhiyun { .compatible = "qcom,gcc-ipq8064" },
3056*4882a593Smuzhiyun { }
3057*4882a593Smuzhiyun };
3058*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table);
3059*4882a593Smuzhiyun
gcc_ipq806x_probe(struct platform_device * pdev)3060*4882a593Smuzhiyun static int gcc_ipq806x_probe(struct platform_device *pdev)
3061*4882a593Smuzhiyun {
3062*4882a593Smuzhiyun struct device *dev = &pdev->dev;
3063*4882a593Smuzhiyun struct regmap *regmap;
3064*4882a593Smuzhiyun int ret;
3065*4882a593Smuzhiyun
3066*4882a593Smuzhiyun ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000);
3067*4882a593Smuzhiyun if (ret)
3068*4882a593Smuzhiyun return ret;
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000);
3071*4882a593Smuzhiyun if (ret)
3072*4882a593Smuzhiyun return ret;
3073*4882a593Smuzhiyun
3074*4882a593Smuzhiyun ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc);
3075*4882a593Smuzhiyun if (ret)
3076*4882a593Smuzhiyun return ret;
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun regmap = dev_get_regmap(dev, NULL);
3079*4882a593Smuzhiyun if (!regmap)
3080*4882a593Smuzhiyun return -ENODEV;
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun /* Setup PLL18 static bits */
3083*4882a593Smuzhiyun regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400);
3084*4882a593Smuzhiyun regmap_write(regmap, 0x31b0, 0x3080);
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun /* Set GMAC footswitch sleep/wakeup values */
3087*4882a593Smuzhiyun regmap_write(regmap, 0x3cb8, 8);
3088*4882a593Smuzhiyun regmap_write(regmap, 0x3cd8, 8);
3089*4882a593Smuzhiyun regmap_write(regmap, 0x3cf8, 8);
3090*4882a593Smuzhiyun regmap_write(regmap, 0x3d18, 8);
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
3093*4882a593Smuzhiyun }
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun static struct platform_driver gcc_ipq806x_driver = {
3096*4882a593Smuzhiyun .probe = gcc_ipq806x_probe,
3097*4882a593Smuzhiyun .driver = {
3098*4882a593Smuzhiyun .name = "gcc-ipq806x",
3099*4882a593Smuzhiyun .of_match_table = gcc_ipq806x_match_table,
3100*4882a593Smuzhiyun },
3101*4882a593Smuzhiyun };
3102*4882a593Smuzhiyun
gcc_ipq806x_init(void)3103*4882a593Smuzhiyun static int __init gcc_ipq806x_init(void)
3104*4882a593Smuzhiyun {
3105*4882a593Smuzhiyun return platform_driver_register(&gcc_ipq806x_driver);
3106*4882a593Smuzhiyun }
3107*4882a593Smuzhiyun core_initcall(gcc_ipq806x_init);
3108*4882a593Smuzhiyun
gcc_ipq806x_exit(void)3109*4882a593Smuzhiyun static void __exit gcc_ipq806x_exit(void)
3110*4882a593Smuzhiyun {
3111*4882a593Smuzhiyun platform_driver_unregister(&gcc_ipq806x_driver);
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun module_exit(gcc_ipq806x_exit);
3114*4882a593Smuzhiyun
3115*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver");
3116*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3117*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-ipq806x");
3118